xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/renesas/pfc-r8a77470.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * R8A77470 processor support - PFC hardware block.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2018 Renesas Electronics Corp.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/errno.h>
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include "sh_pfc.h"
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define CPU_ALL_GP(fn, sfx)						\
14*4882a593Smuzhiyun 	PORT_GP_4(0, fn, sfx),						\
15*4882a593Smuzhiyun 	PORT_GP_1(0, 4, fn, sfx),					\
16*4882a593Smuzhiyun 	PORT_GP_CFG_1(0,  5, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE),	\
17*4882a593Smuzhiyun 	PORT_GP_CFG_1(0,  6, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE),	\
18*4882a593Smuzhiyun 	PORT_GP_CFG_1(0,  7, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE),	\
19*4882a593Smuzhiyun 	PORT_GP_CFG_1(0,  8, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE),	\
20*4882a593Smuzhiyun 	PORT_GP_CFG_1(0,  9, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE),	\
21*4882a593Smuzhiyun 	PORT_GP_CFG_1(0, 10, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE),	\
22*4882a593Smuzhiyun 	PORT_GP_1(0, 11, fn, sfx),					\
23*4882a593Smuzhiyun 	PORT_GP_1(0, 12, fn, sfx),					\
24*4882a593Smuzhiyun 	PORT_GP_CFG_1(0, 13, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE),	\
25*4882a593Smuzhiyun 	PORT_GP_CFG_1(0, 14, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE),	\
26*4882a593Smuzhiyun 	PORT_GP_CFG_1(0, 15, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE),	\
27*4882a593Smuzhiyun 	PORT_GP_CFG_1(0, 16, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE),	\
28*4882a593Smuzhiyun 	PORT_GP_CFG_1(0, 17, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE),	\
29*4882a593Smuzhiyun 	PORT_GP_CFG_1(0, 18, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE),	\
30*4882a593Smuzhiyun 	PORT_GP_CFG_1(0, 19, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE),	\
31*4882a593Smuzhiyun 	PORT_GP_CFG_1(0, 20, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE),	\
32*4882a593Smuzhiyun 	PORT_GP_CFG_1(0, 21, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE),	\
33*4882a593Smuzhiyun 	PORT_GP_CFG_1(0, 22, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE),	\
34*4882a593Smuzhiyun 	PORT_GP_23(1, fn, sfx),						\
35*4882a593Smuzhiyun 	PORT_GP_32(2, fn, sfx),						\
36*4882a593Smuzhiyun 	PORT_GP_17(3, fn, sfx),						\
37*4882a593Smuzhiyun 	PORT_GP_1(3, 27, fn, sfx),					\
38*4882a593Smuzhiyun 	PORT_GP_1(3, 28, fn, sfx),					\
39*4882a593Smuzhiyun 	PORT_GP_1(3, 29, fn, sfx),					\
40*4882a593Smuzhiyun 	PORT_GP_14(4, fn, sfx),						\
41*4882a593Smuzhiyun 	PORT_GP_CFG_1(4, 14, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE),	\
42*4882a593Smuzhiyun 	PORT_GP_CFG_1(4, 15, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE),	\
43*4882a593Smuzhiyun 	PORT_GP_CFG_1(4, 16, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE),	\
44*4882a593Smuzhiyun 	PORT_GP_CFG_1(4, 17, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE),	\
45*4882a593Smuzhiyun 	PORT_GP_CFG_1(4, 18, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE),	\
46*4882a593Smuzhiyun 	PORT_GP_CFG_1(4, 19, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE),	\
47*4882a593Smuzhiyun 	PORT_GP_1(4, 20, fn, sfx),					\
48*4882a593Smuzhiyun 	PORT_GP_1(4, 21, fn, sfx),					\
49*4882a593Smuzhiyun 	PORT_GP_1(4, 22, fn, sfx),					\
50*4882a593Smuzhiyun 	PORT_GP_1(4, 23, fn, sfx),					\
51*4882a593Smuzhiyun 	PORT_GP_1(4, 24, fn, sfx),					\
52*4882a593Smuzhiyun 	PORT_GP_1(4, 25, fn, sfx),					\
53*4882a593Smuzhiyun 	PORT_GP_32(5, fn, sfx)
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun enum {
56*4882a593Smuzhiyun 	PINMUX_RESERVED = 0,
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	PINMUX_DATA_BEGIN,
59*4882a593Smuzhiyun 	GP_ALL(DATA),
60*4882a593Smuzhiyun 	PINMUX_DATA_END,
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	PINMUX_FUNCTION_BEGIN,
63*4882a593Smuzhiyun 	GP_ALL(FN),
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	/* GPSR0 */
66*4882a593Smuzhiyun 	FN_USB0_PWEN, FN_USB0_OVC, FN_USB1_PWEN, FN_USB1_OVC, FN_CLKOUT,
67*4882a593Smuzhiyun 	FN_IP0_3_0, FN_IP0_7_4, FN_IP0_11_8, FN_IP0_15_12, FN_IP0_19_16,
68*4882a593Smuzhiyun 	FN_IP0_23_20, FN_IP0_27_24, FN_IP0_31_28, FN_MMC0_CLK_SDHI1_CLK,
69*4882a593Smuzhiyun 	FN_MMC0_CMD_SDHI1_CMD, FN_MMC0_D0_SDHI1_D0, FN_MMC0_D1_SDHI1_D1,
70*4882a593Smuzhiyun 	FN_MMC0_D2_SDHI1_D2, FN_MMC0_D3_SDHI1_D3, FN_IP1_3_0,
71*4882a593Smuzhiyun 	FN_IP1_7_4, FN_MMC0_D6, FN_MMC0_D7,
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	/* GPSR1 */
74*4882a593Smuzhiyun 	FN_IP1_11_8, FN_IP1_15_12, FN_IP1_19_16, FN_IP1_23_20, FN_IP1_27_24,
75*4882a593Smuzhiyun 	FN_IP1_31_28, FN_IP2_3_0, FN_IP2_7_4, FN_IP2_11_8, FN_IP2_15_12,
76*4882a593Smuzhiyun 	FN_IP2_19_16, FN_IP2_23_20, FN_IP2_27_24, FN_IP2_31_28, FN_IP3_3_0,
77*4882a593Smuzhiyun 	FN_IP3_7_4, FN_IP3_11_8, FN_IP3_15_12, FN_IP3_19_16, FN_IP3_23_20,
78*4882a593Smuzhiyun 	FN_IP3_27_24, FN_IP3_31_28, FN_IP4_3_0,
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	/* GPSR2 */
81*4882a593Smuzhiyun 	FN_IP4_7_4, FN_IP4_11_8, FN_IP4_15_12, FN_IP4_19_16, FN_IP4_23_20,
82*4882a593Smuzhiyun 	FN_IP4_27_24, FN_IP4_31_28, FN_IP5_3_0, FN_IP5_7_4, FN_IP5_11_8,
83*4882a593Smuzhiyun 	FN_IP5_15_12, FN_IP5_19_16, FN_IP5_23_20, FN_IP5_27_24, FN_IP5_31_28,
84*4882a593Smuzhiyun 	FN_IP6_3_0, FN_IP6_7_4, FN_IP6_11_8, FN_IP6_15_12, FN_IP6_19_16,
85*4882a593Smuzhiyun 	FN_IP6_23_20, FN_IP6_27_24, FN_IP6_31_28, FN_IP7_3_0, FN_IP7_7_4,
86*4882a593Smuzhiyun 	FN_IP7_11_8, FN_IP7_15_12, FN_IP7_19_16, FN_IP7_23_20, FN_IP7_27_24,
87*4882a593Smuzhiyun 	FN_IP7_31_28, FN_IP8_3_0,
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	/* GPSR3 */
90*4882a593Smuzhiyun 	FN_IP8_7_4, FN_IP8_11_8, FN_IP8_15_12, FN_IP8_19_16, FN_IP8_23_20,
91*4882a593Smuzhiyun 	FN_IP8_27_24, FN_IP8_31_28, FN_IP9_3_0, FN_IP9_7_4, FN_IP9_11_8,
92*4882a593Smuzhiyun 	FN_IP9_15_12, FN_IP9_19_16, FN_IP9_23_20, FN_IP9_27_24, FN_IP9_31_28,
93*4882a593Smuzhiyun 	FN_IP10_3_0, FN_IP10_7_4, FN_IP10_11_8, FN_IP10_15_12, FN_IP10_19_16,
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	/* GPSR4 */
96*4882a593Smuzhiyun 	FN_IP10_23_20, FN_IP10_27_24, FN_IP10_31_28, FN_IP11_3_0, FN_IP11_7_4,
97*4882a593Smuzhiyun 	FN_IP11_11_8, FN_IP11_15_12, FN_IP11_19_16, FN_IP11_23_20,
98*4882a593Smuzhiyun 	FN_IP11_27_24, FN_IP11_31_28, FN_IP12_3_0, FN_IP12_7_4, FN_IP12_11_8,
99*4882a593Smuzhiyun 	FN_IP12_15_12, FN_IP12_19_16, FN_IP12_23_20, FN_IP12_27_24,
100*4882a593Smuzhiyun 	FN_IP12_31_28, FN_IP13_3_0, FN_IP13_7_4, FN_IP13_11_8, FN_IP13_15_12,
101*4882a593Smuzhiyun 	FN_IP13_19_16, FN_IP13_23_20, FN_IP13_27_24,
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	/* GPSR5 */
104*4882a593Smuzhiyun 	FN_IP13_31_28, FN_IP14_3_0, FN_IP14_7_4, FN_IP14_11_8, FN_IP14_15_12,
105*4882a593Smuzhiyun 	FN_IP14_19_16, FN_IP14_23_20, FN_IP14_27_24, FN_IP14_31_28,
106*4882a593Smuzhiyun 	FN_IP15_3_0, FN_IP15_7_4, FN_IP15_11_8, FN_IP15_15_12, FN_IP15_19_16,
107*4882a593Smuzhiyun 	FN_IP15_23_20, FN_IP15_27_24, FN_IP15_31_28, FN_IP16_3_0, FN_IP16_7_4,
108*4882a593Smuzhiyun 	FN_IP16_11_8, FN_IP16_15_12, FN_IP16_19_16, FN_IP16_23_20,
109*4882a593Smuzhiyun 	FN_IP16_27_24, FN_IP16_31_28, FN_IP17_3_0, FN_IP17_7_4, FN_IP17_11_8,
110*4882a593Smuzhiyun 	FN_IP17_15_12, FN_IP17_19_16, FN_IP17_23_20, FN_IP17_27_24,
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	/* IPSR0 */
113*4882a593Smuzhiyun 	FN_SD0_CLK, FN_SSI_SCK1_C, FN_RX3_C,
114*4882a593Smuzhiyun 	FN_SD0_CMD, FN_SSI_WS1_C, FN_TX3_C,
115*4882a593Smuzhiyun 	FN_SD0_DAT0, FN_SSI_SDATA1_C, FN_RX4_E,
116*4882a593Smuzhiyun 	FN_SD0_DAT1, FN_SSI_SCK0129_B, FN_TX4_E,
117*4882a593Smuzhiyun 	FN_SD0_DAT2, FN_SSI_WS0129_B, FN_RX5_E,
118*4882a593Smuzhiyun 	FN_SD0_DAT3, FN_SSI_SDATA0_B, FN_TX5_E,
119*4882a593Smuzhiyun 	FN_SD0_CD, FN_CAN0_RX_A,
120*4882a593Smuzhiyun 	FN_SD0_WP, FN_IRQ7, FN_CAN0_TX_A,
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	/* IPSR1 */
123*4882a593Smuzhiyun 	FN_MMC0_D4, FN_SD1_CD,
124*4882a593Smuzhiyun 	FN_MMC0_D5, FN_SD1_WP,
125*4882a593Smuzhiyun 	FN_D0, FN_SCL3_B, FN_RX5_B, FN_IRQ4, FN_MSIOF2_RXD_C, FN_SSI_SDATA5_B,
126*4882a593Smuzhiyun 	FN_D1, FN_SDA3_B, FN_TX5_B, FN_MSIOF2_TXD_C, FN_SSI_WS5_B,
127*4882a593Smuzhiyun 	FN_D2, FN_RX4_B, FN_SCL0_D, FN_PWM1_C, FN_MSIOF2_SCK_C, FN_SSI_SCK5_B,
128*4882a593Smuzhiyun 	FN_D3, FN_TX4_B, FN_SDA0_D, FN_PWM0_A, FN_MSIOF2_SYNC_C,
129*4882a593Smuzhiyun 	FN_D4, FN_IRQ3, FN_TCLK1_A, FN_PWM6_C,
130*4882a593Smuzhiyun 	FN_D5, FN_HRX2, FN_SCL1_B, FN_PWM2_C, FN_TCLK2_B,
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	/* IPSR2 */
133*4882a593Smuzhiyun 	FN_D6, FN_HTX2, FN_SDA1_B, FN_PWM4_C,
134*4882a593Smuzhiyun 	FN_D7, FN_HSCK2, FN_SCIF1_SCK_C, FN_IRQ6, FN_PWM5_C,
135*4882a593Smuzhiyun 	FN_D8, FN_HCTS2_N, FN_RX1_C, FN_SCL1_D, FN_PWM3_C,
136*4882a593Smuzhiyun 	FN_D9, FN_HRTS2_N, FN_TX1_C, FN_SDA1_D,
137*4882a593Smuzhiyun 	FN_D10, FN_MSIOF2_RXD_A, FN_HRX0_B,
138*4882a593Smuzhiyun 	FN_D11, FN_MSIOF2_TXD_A, FN_HTX0_B,
139*4882a593Smuzhiyun 	FN_D12, FN_MSIOF2_SCK_A, FN_HSCK0, FN_CAN_CLK_C,
140*4882a593Smuzhiyun 	FN_D13,	FN_MSIOF2_SYNC_A, FN_RX4_C,
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	/* IPSR3 */
143*4882a593Smuzhiyun 	FN_D14, FN_MSIOF2_SS1, FN_TX4_C, FN_CAN1_RX_B, FN_AVB_AVTP_CAPTURE_A,
144*4882a593Smuzhiyun 	FN_D15, FN_MSIOF2_SS2, FN_PWM4_A, FN_CAN1_TX_B, FN_IRQ2, FN_AVB_AVTP_MATCH_A,
145*4882a593Smuzhiyun 	FN_QSPI0_SPCLK, FN_WE0_N,
146*4882a593Smuzhiyun 	FN_QSPI0_MOSI_QSPI0_IO0, FN_BS_N,
147*4882a593Smuzhiyun 	FN_QSPI0_MISO_QSPI0_IO1, FN_RD_WR_N,
148*4882a593Smuzhiyun 	FN_QSPI0_IO2, FN_CS0_N,
149*4882a593Smuzhiyun 	FN_QSPI0_IO3, FN_RD_N,
150*4882a593Smuzhiyun 	FN_QSPI0_SSL, FN_WE1_N,
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	/* IPSR4 */
153*4882a593Smuzhiyun 	FN_EX_WAIT0, FN_CAN_CLK_B, FN_SCIF_CLK_A,
154*4882a593Smuzhiyun 	FN_DU0_DR0, FN_RX5_C, FN_SCL2_D, FN_A0,
155*4882a593Smuzhiyun 	FN_DU0_DR1, FN_TX5_C, FN_SDA2_D, FN_A1,
156*4882a593Smuzhiyun 	FN_DU0_DR2, FN_RX0_D, FN_SCL0_E, FN_A2,
157*4882a593Smuzhiyun 	FN_DU0_DR3, FN_TX0_D, FN_SDA0_E, FN_PWM0_B, FN_A3,
158*4882a593Smuzhiyun 	FN_DU0_DR4, FN_RX1_D, FN_A4,
159*4882a593Smuzhiyun 	FN_DU0_DR5, FN_TX1_D, FN_PWM1_B, FN_A5,
160*4882a593Smuzhiyun 	FN_DU0_DR6, FN_RX2_C, FN_A6,
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/* IPSR5 */
163*4882a593Smuzhiyun 	FN_DU0_DR7, FN_TX2_C, FN_PWM2_B, FN_A7,
164*4882a593Smuzhiyun 	FN_DU0_DG0, FN_RX3_B, FN_SCL3_D, FN_A8,
165*4882a593Smuzhiyun 	FN_DU0_DG1, FN_TX3_B, FN_SDA3_D, FN_PWM3_B, FN_A9,
166*4882a593Smuzhiyun 	FN_DU0_DG2, FN_RX4_D, FN_A10,
167*4882a593Smuzhiyun 	FN_DU0_DG3, FN_TX4_D, FN_PWM4_B, FN_A11,
168*4882a593Smuzhiyun 	FN_DU0_DG4, FN_HRX0_A, FN_A12,
169*4882a593Smuzhiyun 	FN_DU0_DG5, FN_HTX0_A, FN_PWM5_B, FN_A13,
170*4882a593Smuzhiyun 	FN_DU0_DG6, FN_HRX1_C, FN_A14,
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	/* IPSR6 */
173*4882a593Smuzhiyun 	FN_DU0_DG7, FN_HTX1_C, FN_PWM6_B, FN_A15,
174*4882a593Smuzhiyun 	FN_DU0_DB0, FN_SCL4_D, FN_CAN0_RX_C, FN_A16,
175*4882a593Smuzhiyun 	FN_DU0_DB1, FN_SDA4_D, FN_CAN0_TX_C, FN_A17,
176*4882a593Smuzhiyun 	FN_DU0_DB2, FN_HCTS0_N, FN_A18,
177*4882a593Smuzhiyun 	FN_DU0_DB3, FN_HRTS0_N, FN_A19,
178*4882a593Smuzhiyun 	FN_DU0_DB4, FN_HCTS1_N_C, FN_A20,
179*4882a593Smuzhiyun 	FN_DU0_DB5, FN_HRTS1_N_C, FN_A21,
180*4882a593Smuzhiyun 	FN_DU0_DB6, FN_A22,
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	/* IPSR7 */
183*4882a593Smuzhiyun 	FN_DU0_DB7, FN_A23,
184*4882a593Smuzhiyun 	FN_DU0_DOTCLKIN, FN_A24,
185*4882a593Smuzhiyun 	FN_DU0_DOTCLKOUT0, FN_A25,
186*4882a593Smuzhiyun 	FN_DU0_DOTCLKOUT1, FN_MSIOF2_RXD_B, FN_CS1_N_A26,
187*4882a593Smuzhiyun 	FN_DU0_EXHSYNC_DU0_HSYNC, FN_MSIOF2_TXD_B, FN_DREQ0_N,
188*4882a593Smuzhiyun 	FN_DU0_EXVSYNC_DU0_VSYNC, FN_MSIOF2_SYNC_B, FN_DACK0,
189*4882a593Smuzhiyun 	FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_MSIOF2_SCK_B, FN_DRACK0,
190*4882a593Smuzhiyun 	FN_DU0_DISP, FN_CAN1_RX_C,
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	/* IPSR8 */
193*4882a593Smuzhiyun 	FN_DU0_CDE, FN_CAN1_TX_C,
194*4882a593Smuzhiyun 	FN_VI1_CLK, FN_AVB_RX_CLK, FN_ETH_REF_CLK,
195*4882a593Smuzhiyun 	FN_VI1_DATA0, FN_AVB_RX_DV, FN_ETH_CRS_DV,
196*4882a593Smuzhiyun 	FN_VI1_DATA1, FN_AVB_RXD0, FN_ETH_RXD0,
197*4882a593Smuzhiyun 	FN_VI1_DATA2, FN_AVB_RXD1, FN_ETH_RXD1,
198*4882a593Smuzhiyun 	FN_VI1_DATA3, FN_AVB_RXD2, FN_ETH_MDIO,
199*4882a593Smuzhiyun 	FN_VI1_DATA4, FN_AVB_RXD3, FN_ETH_RX_ER,
200*4882a593Smuzhiyun 	FN_VI1_DATA5, FN_AVB_RXD4, FN_ETH_LINK,
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	/* IPSR9 */
203*4882a593Smuzhiyun 	FN_VI1_DATA6, FN_AVB_RXD5, FN_ETH_TXD1,
204*4882a593Smuzhiyun 	FN_VI1_DATA7, FN_AVB_RXD6, FN_ETH_TX_EN,
205*4882a593Smuzhiyun 	FN_VI1_CLKENB, FN_SCL3_A, FN_AVB_RXD7, FN_ETH_MAGIC,
206*4882a593Smuzhiyun 	FN_VI1_FIELD, FN_SDA3_A, FN_AVB_RX_ER, FN_ETH_TXD0,
207*4882a593Smuzhiyun 	FN_VI1_HSYNC_N,	FN_RX0_B, FN_SCL0_C, FN_AVB_GTXREFCLK, FN_ETH_MDC,
208*4882a593Smuzhiyun 	FN_VI1_VSYNC_N,	FN_TX0_B, FN_SDA0_C, FN_AUDIO_CLKOUT_B, FN_AVB_TX_CLK,
209*4882a593Smuzhiyun 	FN_VI1_DATA8, FN_SCL2_B, FN_AVB_TX_EN,
210*4882a593Smuzhiyun 	FN_VI1_DATA9, FN_SDA2_B, FN_AVB_TXD0,
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	/* IPSR10 */
213*4882a593Smuzhiyun 	FN_VI1_DATA10, FN_CAN0_RX_B, FN_AVB_TXD1,
214*4882a593Smuzhiyun 	FN_VI1_DATA11, FN_CAN0_TX_B, FN_AVB_TXD2,
215*4882a593Smuzhiyun 	FN_AVB_TXD3, FN_AUDIO_CLKA_B, FN_SSI_SCK1_D, FN_RX5_F, FN_MSIOF0_RXD_B,
216*4882a593Smuzhiyun 	FN_AVB_TXD4, FN_AUDIO_CLKB_B, FN_SSI_WS1_D, FN_TX5_F, FN_MSIOF0_TXD_B,
217*4882a593Smuzhiyun 	FN_AVB_TXD5, FN_SCIF_CLK_B, FN_AUDIO_CLKC_B, FN_SSI_SDATA1_D, FN_MSIOF0_SCK_B,
218*4882a593Smuzhiyun 	FN_SCL0_A, FN_RX0_C, FN_PWM5_A,	FN_TCLK1_B, FN_AVB_TXD6, FN_CAN1_RX_D, FN_MSIOF0_SYNC_B,
219*4882a593Smuzhiyun 	FN_SDA0_A, FN_TX0_C, FN_IRQ5, FN_CAN_CLK_A, FN_AVB_GTX_CLK, FN_CAN1_TX_D, FN_DVC_MUTE,
220*4882a593Smuzhiyun 	FN_SCL1_A, FN_RX4_A, FN_PWM5_D, FN_DU1_DR0, FN_SSI_SCK6_B, FN_VI0_G0,
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	/* IPSR11 */
223*4882a593Smuzhiyun 	FN_SDA1_A, FN_TX4_A, FN_DU1_DR1, FN_SSI_WS6_B, FN_VI0_G1,
224*4882a593Smuzhiyun 	FN_MSIOF0_RXD_A, FN_RX5_A, FN_SCL2_C, FN_DU1_DR2, FN_QSPI1_MOSI_QSPI1_IO0, FN_SSI_SDATA6_B, FN_VI0_G2,
225*4882a593Smuzhiyun 	FN_MSIOF0_TXD_A, FN_TX5_A, FN_SDA2_C, FN_DU1_DR3, FN_QSPI1_MISO_QSPI1_IO1, FN_SSI_WS78_B, FN_VI0_G3,
226*4882a593Smuzhiyun 	FN_MSIOF0_SCK_A, FN_IRQ0, FN_DU1_DR4, FN_QSPI1_SPCLK, FN_SSI_SCK78_B, FN_VI0_G4,
227*4882a593Smuzhiyun 	FN_MSIOF0_SYNC_A, FN_PWM1_A, FN_DU1_DR5, FN_QSPI1_IO2, FN_SSI_SDATA7_B,
228*4882a593Smuzhiyun 	FN_MSIOF0_SS1_A, FN_DU1_DR6, FN_QSPI1_IO3, FN_SSI_SDATA8_B,
229*4882a593Smuzhiyun 	FN_MSIOF0_SS2_A, FN_DU1_DR7, FN_QSPI1_SSL,
230*4882a593Smuzhiyun 	FN_HRX1_A, FN_SCL4_A, FN_PWM6_A, FN_DU1_DG0, FN_RX0_A,
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	/* IPSR12 */
233*4882a593Smuzhiyun 	FN_HTX1_A, FN_SDA4_A, FN_DU1_DG1, FN_TX0_A,
234*4882a593Smuzhiyun 	FN_HCTS1_N_A, FN_PWM2_A, FN_DU1_DG2, FN_REMOCON_B,
235*4882a593Smuzhiyun 	FN_HRTS1_N_A, FN_DU1_DG3, FN_SSI_WS1_B, FN_IRQ1,
236*4882a593Smuzhiyun 	FN_SD2_CLK, FN_HSCK1, FN_DU1_DG4, FN_SSI_SCK1_B,
237*4882a593Smuzhiyun 	FN_SD2_CMD, FN_SCIF1_SCK_A, FN_TCLK2_A, FN_DU1_DG5, FN_SSI_SCK2_B, FN_PWM3_A,
238*4882a593Smuzhiyun 	FN_SD2_DAT0, FN_RX1_A, FN_SCL1_E, FN_DU1_DG6, FN_SSI_SDATA1_B,
239*4882a593Smuzhiyun 	FN_SD2_DAT1, FN_TX1_A, FN_SDA1_E, FN_DU1_DG7, FN_SSI_WS2_B,
240*4882a593Smuzhiyun 	FN_SD2_DAT2, FN_RX2_A, FN_DU1_DB0, FN_SSI_SDATA2_B,
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	/* IPSR13 */
243*4882a593Smuzhiyun 	FN_SD2_DAT3, FN_TX2_A, FN_DU1_DB1, FN_SSI_WS9_B,
244*4882a593Smuzhiyun 	FN_SD2_CD, FN_SCIF2_SCK_A, FN_DU1_DB2, FN_SSI_SCK9_B,
245*4882a593Smuzhiyun 	FN_SD2_WP, FN_SCIF3_SCK, FN_DU1_DB3, FN_SSI_SDATA9_B,
246*4882a593Smuzhiyun 	FN_RX3_A, FN_SCL1_C, FN_MSIOF1_RXD_B, FN_DU1_DB4, FN_AUDIO_CLKA_C, FN_SSI_SDATA4_B,
247*4882a593Smuzhiyun 	FN_TX3_A, FN_SDA1_C, FN_MSIOF1_TXD_B, FN_DU1_DB5, FN_AUDIO_CLKB_C, FN_SSI_WS4_B,
248*4882a593Smuzhiyun 	FN_SCL2_A, FN_MSIOF1_SCK_B, FN_DU1_DB6, FN_AUDIO_CLKC_C, FN_SSI_SCK4_B,
249*4882a593Smuzhiyun 	FN_SDA2_A, FN_MSIOF1_SYNC_B, FN_DU1_DB7, FN_AUDIO_CLKOUT_C,
250*4882a593Smuzhiyun 	FN_SSI_SCK5_A, FN_DU1_DOTCLKOUT1,
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	/* IPSR14 */
253*4882a593Smuzhiyun 	FN_SSI_WS5_A, FN_SCL3_C, FN_DU1_DOTCLKIN,
254*4882a593Smuzhiyun 	FN_SSI_SDATA5_A, FN_SDA3_C, FN_DU1_DOTCLKOUT0,
255*4882a593Smuzhiyun 	FN_SSI_SCK6_A, FN_DU1_EXODDF_DU1_ODDF_DISP_CDE,
256*4882a593Smuzhiyun 	FN_SSI_WS6_A, FN_SCL4_C, FN_DU1_EXHSYNC_DU1_HSYNC,
257*4882a593Smuzhiyun 	FN_SSI_SDATA6_A, FN_SDA4_C, FN_DU1_EXVSYNC_DU1_VSYNC,
258*4882a593Smuzhiyun 	FN_SSI_SCK78_A, FN_SDA4_E, FN_DU1_DISP,
259*4882a593Smuzhiyun 	FN_SSI_WS78_A, FN_SCL4_E, FN_DU1_CDE,
260*4882a593Smuzhiyun 	FN_SSI_SDATA7_A, FN_IRQ8, FN_AUDIO_CLKA_D, FN_CAN_CLK_D, FN_VI0_G5,
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	/* IPSR15 */
263*4882a593Smuzhiyun 	FN_SSI_SCK0129_A, FN_MSIOF1_RXD_A, FN_RX5_D, FN_VI0_G6,
264*4882a593Smuzhiyun 	FN_SSI_WS0129_A, FN_MSIOF1_TXD_A, FN_TX5_D, FN_VI0_G7,
265*4882a593Smuzhiyun 	FN_SSI_SDATA0_A, FN_MSIOF1_SYNC_A, FN_PWM0_C, FN_VI0_R0,
266*4882a593Smuzhiyun 	FN_SSI_SCK34, FN_MSIOF1_SCK_A, FN_AVB_MDC, FN_DACK1, FN_VI0_R1,
267*4882a593Smuzhiyun 	FN_SSI_WS34, FN_MSIOF1_SS1_A, FN_AVB_MDIO, FN_CAN1_RX_A, FN_DREQ1_N, FN_VI0_R2,
268*4882a593Smuzhiyun 	FN_SSI_SDATA3, FN_MSIOF1_SS2_A, FN_AVB_LINK, FN_CAN1_TX_A, FN_DREQ2_N, FN_VI0_R3,
269*4882a593Smuzhiyun 	FN_SSI_SCK4_A, FN_AVB_MAGIC, FN_VI0_R4,
270*4882a593Smuzhiyun 	FN_SSI_WS4_A, FN_AVB_PHY_INT, FN_VI0_R5,
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	/* IPSR16 */
273*4882a593Smuzhiyun 	FN_SSI_SDATA4_A, FN_AVB_CRS, FN_VI0_R6,
274*4882a593Smuzhiyun 	FN_SSI_SCK1_A, FN_SCIF1_SCK_B, FN_PWM1_D, FN_IRQ9, FN_REMOCON_A, FN_DACK2, FN_VI0_CLK, FN_AVB_COL,
275*4882a593Smuzhiyun 	FN_SSI_SDATA8_A, FN_RX1_B, FN_CAN0_RX_D, FN_AVB_AVTP_CAPTURE_B,	FN_VI0_R7,
276*4882a593Smuzhiyun 	FN_SSI_WS1_A, FN_TX1_B, FN_CAN0_TX_D, FN_AVB_AVTP_MATCH_B, FN_VI0_DATA0_VI0_B0,
277*4882a593Smuzhiyun 	FN_SSI_SDATA1_A, FN_HRX1_B, FN_VI0_DATA1_VI0_B1,
278*4882a593Smuzhiyun 	FN_SSI_SCK2_A, FN_HTX1_B, FN_AVB_TXD7, FN_VI0_DATA2_VI0_B2,
279*4882a593Smuzhiyun 	FN_SSI_WS2_A, FN_HCTS1_N_B, FN_AVB_TX_ER, FN_VI0_DATA3_VI0_B3,
280*4882a593Smuzhiyun 	FN_SSI_SDATA2_A, FN_HRTS1_N_B, FN_VI0_DATA4_VI0_B4,
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	/* IPSR17 */
283*4882a593Smuzhiyun 	FN_SSI_SCK9_A, FN_RX2_B, FN_SCL3_E, FN_EX_WAIT1, FN_VI0_DATA5_VI0_B5,
284*4882a593Smuzhiyun 	FN_SSI_WS9_A, FN_TX2_B, FN_SDA3_E, FN_VI0_DATA6_VI0_B6,
285*4882a593Smuzhiyun 	FN_SSI_SDATA9_A, FN_SCIF2_SCK_B, FN_PWM2_D, FN_VI0_DATA7_VI0_B7,
286*4882a593Smuzhiyun 	FN_AUDIO_CLKA_A, FN_SCL0_B, FN_VI0_CLKENB,
287*4882a593Smuzhiyun 	FN_AUDIO_CLKB_A, FN_SDA0_B, FN_VI0_FIELD,
288*4882a593Smuzhiyun 	FN_AUDIO_CLKC_A, FN_SCL4_B, FN_VI0_HSYNC_N,
289*4882a593Smuzhiyun 	FN_AUDIO_CLKOUT_A, FN_SDA4_B, FN_VI0_VSYNC_N,
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	/* MOD_SEL0 */
292*4882a593Smuzhiyun 	FN_SEL_ADGA_0, FN_SEL_ADGA_1, FN_SEL_ADGA_2, FN_SEL_ADGA_3,
293*4882a593Smuzhiyun 	FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2, FN_SEL_CANCLK_3,
294*4882a593Smuzhiyun 	FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
295*4882a593Smuzhiyun 	FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
296*4882a593Smuzhiyun 	FN_SEL_I2C04_0, FN_SEL_I2C04_1,	FN_SEL_I2C04_2, FN_SEL_I2C04_3, FN_SEL_I2C04_4,
297*4882a593Smuzhiyun 	FN_SEL_I2C03_0,	FN_SEL_I2C03_1, FN_SEL_I2C03_2, FN_SEL_I2C03_3, FN_SEL_I2C03_4,
298*4882a593Smuzhiyun 	FN_SEL_I2C02_0, FN_SEL_I2C02_1, FN_SEL_I2C02_2, FN_SEL_I2C02_3,
299*4882a593Smuzhiyun 	FN_SEL_I2C01_0, FN_SEL_I2C01_1, FN_SEL_I2C01_2, FN_SEL_I2C01_3, FN_SEL_I2C01_4,
300*4882a593Smuzhiyun 	FN_SEL_I2C00_0, FN_SEL_I2C00_1, FN_SEL_I2C00_2, FN_SEL_I2C00_3, FN_SEL_I2C00_4,
301*4882a593Smuzhiyun 	FN_SEL_AVB_0, FN_SEL_AVB_1,
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	/* MOD_SEL1 */
304*4882a593Smuzhiyun 	FN_SEL_SCIFCLK_0, FN_SEL_SCIFCLK_1,
305*4882a593Smuzhiyun 	FN_SEL_SCIF5_0, FN_SEL_SCIF5_1,	FN_SEL_SCIF5_2, FN_SEL_SCIF5_3, FN_SEL_SCIF5_4, FN_SEL_SCIF5_5,
306*4882a593Smuzhiyun 	FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, FN_SEL_SCIF4_3,	FN_SEL_SCIF4_4,
307*4882a593Smuzhiyun 	FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2,
308*4882a593Smuzhiyun 	FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2,
309*4882a593Smuzhiyun 	FN_SEL_SCIF2_CLK_0, FN_SEL_SCIF2_CLK_1,
310*4882a593Smuzhiyun 	FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2,	FN_SEL_SCIF1_3,
311*4882a593Smuzhiyun 	FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2,	FN_SEL_SCIF0_3,
312*4882a593Smuzhiyun 	FN_SEL_MSIOF2_0, FN_SEL_MSIOF2_1, FN_SEL_MSIOF2_2,
313*4882a593Smuzhiyun 	FN_SEL_MSIOF1_0, FN_SEL_MSIOF1_1,
314*4882a593Smuzhiyun 	FN_SEL_MSIOF0_0, FN_SEL_MSIOF0_1,
315*4882a593Smuzhiyun 	FN_SEL_RCN_0, FN_SEL_RCN_1,
316*4882a593Smuzhiyun 	FN_SEL_TMU2_0, FN_SEL_TMU2_1,
317*4882a593Smuzhiyun 	FN_SEL_TMU1_0, FN_SEL_TMU1_1,
318*4882a593Smuzhiyun 	FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_HSCIF1_2,
319*4882a593Smuzhiyun 	FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1,
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	/* MOD_SEL2 */
322*4882a593Smuzhiyun 	FN_SEL_ADGB_0, FN_SEL_ADGB_1, FN_SEL_ADGB_2,
323*4882a593Smuzhiyun 	FN_SEL_ADGC_0, FN_SEL_ADGC_1, FN_SEL_ADGC_2,
324*4882a593Smuzhiyun 	FN_SEL_SSI9_0, FN_SEL_SSI9_1,
325*4882a593Smuzhiyun 	FN_SEL_SSI8_0, FN_SEL_SSI8_1,
326*4882a593Smuzhiyun 	FN_SEL_SSI7_0, FN_SEL_SSI7_1,
327*4882a593Smuzhiyun 	FN_SEL_SSI6_0, FN_SEL_SSI6_1,
328*4882a593Smuzhiyun 	FN_SEL_SSI5_0, FN_SEL_SSI5_1,
329*4882a593Smuzhiyun 	FN_SEL_SSI4_0, FN_SEL_SSI4_1,
330*4882a593Smuzhiyun 	FN_SEL_SSI2_0, FN_SEL_SSI2_1,
331*4882a593Smuzhiyun 	FN_SEL_SSI1_0, FN_SEL_SSI1_1, FN_SEL_SSI1_2, FN_SEL_SSI1_3,
332*4882a593Smuzhiyun 	FN_SEL_SSI0_0, FN_SEL_SSI0_1,
333*4882a593Smuzhiyun 	PINMUX_FUNCTION_END,
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	PINMUX_MARK_BEGIN,
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	USB0_PWEN_MARK, USB0_OVC_MARK, USB1_PWEN_MARK, USB1_OVC_MARK,
338*4882a593Smuzhiyun 	CLKOUT_MARK, MMC0_CLK_SDHI1_CLK_MARK, MMC0_CMD_SDHI1_CMD_MARK,
339*4882a593Smuzhiyun 	MMC0_D0_SDHI1_D0_MARK, MMC0_D1_SDHI1_D1_MARK,
340*4882a593Smuzhiyun 	MMC0_D2_SDHI1_D2_MARK, MMC0_D3_SDHI1_D3_MARK, MMC0_D6_MARK,
341*4882a593Smuzhiyun 	MMC0_D7_MARK,
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	/* IPSR0 */
344*4882a593Smuzhiyun 	SD0_CLK_MARK, SSI_SCK1_C_MARK, RX3_C_MARK,
345*4882a593Smuzhiyun 	SD0_CMD_MARK, SSI_WS1_C_MARK, TX3_C_MARK,
346*4882a593Smuzhiyun 	SD0_DAT0_MARK, SSI_SDATA1_C_MARK, RX4_E_MARK,
347*4882a593Smuzhiyun 	SD0_DAT1_MARK, SSI_SCK0129_B_MARK, TX4_E_MARK,
348*4882a593Smuzhiyun 	SD0_DAT2_MARK, SSI_WS0129_B_MARK, RX5_E_MARK,
349*4882a593Smuzhiyun 	SD0_DAT3_MARK, SSI_SDATA0_B_MARK, TX5_E_MARK,
350*4882a593Smuzhiyun 	SD0_CD_MARK, CAN0_RX_A_MARK,
351*4882a593Smuzhiyun 	SD0_WP_MARK, IRQ7_MARK,	CAN0_TX_A_MARK,
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	/* IPSR1 */
354*4882a593Smuzhiyun 	MMC0_D4_MARK, SD1_CD_MARK,
355*4882a593Smuzhiyun 	MMC0_D5_MARK, SD1_WP_MARK,
356*4882a593Smuzhiyun 	D0_MARK, SCL3_B_MARK, RX5_B_MARK, IRQ4_MARK, MSIOF2_RXD_C_MARK,	SSI_SDATA5_B_MARK,
357*4882a593Smuzhiyun 	D1_MARK, SDA3_B_MARK, TX5_B_MARK, MSIOF2_TXD_C_MARK, SSI_WS5_B_MARK,
358*4882a593Smuzhiyun 	D2_MARK, RX4_B_MARK, SCL0_D_MARK, PWM1_C_MARK, MSIOF2_SCK_C_MARK, SSI_SCK5_B_MARK,
359*4882a593Smuzhiyun 	D3_MARK, TX4_B_MARK, SDA0_D_MARK, PWM0_A_MARK, MSIOF2_SYNC_C_MARK,
360*4882a593Smuzhiyun 	D4_MARK, IRQ3_MARK, TCLK1_A_MARK, PWM6_C_MARK,
361*4882a593Smuzhiyun 	D5_MARK, HRX2_MARK, SCL1_B_MARK, PWM2_C_MARK, TCLK2_B_MARK,
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	/* IPSR2 */
364*4882a593Smuzhiyun 	D6_MARK, HTX2_MARK, SDA1_B_MARK, PWM4_C_MARK,
365*4882a593Smuzhiyun 	D7_MARK, HSCK2_MARK, SCIF1_SCK_C_MARK, IRQ6_MARK, PWM5_C_MARK,
366*4882a593Smuzhiyun 	D8_MARK, HCTS2_N_MARK, RX1_C_MARK, SCL1_D_MARK,	PWM3_C_MARK,
367*4882a593Smuzhiyun 	D9_MARK, HRTS2_N_MARK, TX1_C_MARK, SDA1_D_MARK,
368*4882a593Smuzhiyun 	D10_MARK, MSIOF2_RXD_A_MARK, HRX0_B_MARK,
369*4882a593Smuzhiyun 	D11_MARK, MSIOF2_TXD_A_MARK, HTX0_B_MARK,
370*4882a593Smuzhiyun 	D12_MARK, MSIOF2_SCK_A_MARK, HSCK0_MARK, CAN_CLK_C_MARK,
371*4882a593Smuzhiyun 	D13_MARK, MSIOF2_SYNC_A_MARK, RX4_C_MARK,
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	/* IPSR3 */
374*4882a593Smuzhiyun 	D14_MARK, MSIOF2_SS1_MARK, TX4_C_MARK, CAN1_RX_B_MARK, AVB_AVTP_CAPTURE_A_MARK,
375*4882a593Smuzhiyun 	D15_MARK, MSIOF2_SS2_MARK, PWM4_A_MARK, CAN1_TX_B_MARK, IRQ2_MARK, AVB_AVTP_MATCH_A_MARK,
376*4882a593Smuzhiyun 	QSPI0_SPCLK_MARK, WE0_N_MARK,
377*4882a593Smuzhiyun 	QSPI0_MOSI_QSPI0_IO0_MARK, BS_N_MARK,
378*4882a593Smuzhiyun 	QSPI0_MISO_QSPI0_IO1_MARK, RD_WR_N_MARK,
379*4882a593Smuzhiyun 	QSPI0_IO2_MARK, CS0_N_MARK,
380*4882a593Smuzhiyun 	QSPI0_IO3_MARK, RD_N_MARK,
381*4882a593Smuzhiyun 	QSPI0_SSL_MARK, WE1_N_MARK,
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	/* IPSR4 */
384*4882a593Smuzhiyun 	EX_WAIT0_MARK, CAN_CLK_B_MARK, SCIF_CLK_A_MARK,
385*4882a593Smuzhiyun 	DU0_DR0_MARK, RX5_C_MARK, SCL2_D_MARK, A0_MARK,
386*4882a593Smuzhiyun 	DU0_DR1_MARK, TX5_C_MARK, SDA2_D_MARK, A1_MARK,
387*4882a593Smuzhiyun 	DU0_DR2_MARK, RX0_D_MARK, SCL0_E_MARK, A2_MARK,
388*4882a593Smuzhiyun 	DU0_DR3_MARK, TX0_D_MARK, SDA0_E_MARK, PWM0_B_MARK, A3_MARK,
389*4882a593Smuzhiyun 	DU0_DR4_MARK, RX1_D_MARK, A4_MARK,
390*4882a593Smuzhiyun 	DU0_DR5_MARK, TX1_D_MARK, PWM1_B_MARK, A5_MARK,
391*4882a593Smuzhiyun 	DU0_DR6_MARK, RX2_C_MARK, A6_MARK,
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	/* IPSR5 */
394*4882a593Smuzhiyun 	DU0_DR7_MARK, TX2_C_MARK, PWM2_B_MARK, A7_MARK,
395*4882a593Smuzhiyun 	DU0_DG0_MARK, RX3_B_MARK, SCL3_D_MARK, A8_MARK,
396*4882a593Smuzhiyun 	DU0_DG1_MARK, TX3_B_MARK, SDA3_D_MARK, PWM3_B_MARK, A9_MARK,
397*4882a593Smuzhiyun 	DU0_DG2_MARK, RX4_D_MARK, A10_MARK,
398*4882a593Smuzhiyun 	DU0_DG3_MARK, TX4_D_MARK, PWM4_B_MARK, A11_MARK,
399*4882a593Smuzhiyun 	DU0_DG4_MARK, HRX0_A_MARK, A12_MARK,
400*4882a593Smuzhiyun 	DU0_DG5_MARK, HTX0_A_MARK, PWM5_B_MARK, A13_MARK,
401*4882a593Smuzhiyun 	DU0_DG6_MARK, HRX1_C_MARK, A14_MARK,
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	/* IPSR6 */
404*4882a593Smuzhiyun 	DU0_DG7_MARK, HTX1_C_MARK, PWM6_B_MARK, A15_MARK,
405*4882a593Smuzhiyun 	DU0_DB0_MARK, SCL4_D_MARK, CAN0_RX_C_MARK, A16_MARK,
406*4882a593Smuzhiyun 	DU0_DB1_MARK, SDA4_D_MARK, CAN0_TX_C_MARK, A17_MARK,
407*4882a593Smuzhiyun 	DU0_DB2_MARK, HCTS0_N_MARK, A18_MARK,
408*4882a593Smuzhiyun 	DU0_DB3_MARK, HRTS0_N_MARK, A19_MARK,
409*4882a593Smuzhiyun 	DU0_DB4_MARK, HCTS1_N_C_MARK, A20_MARK,
410*4882a593Smuzhiyun 	DU0_DB5_MARK, HRTS1_N_C_MARK, A21_MARK,
411*4882a593Smuzhiyun 	DU0_DB6_MARK, A22_MARK,
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	/* IPSR7 */
414*4882a593Smuzhiyun 	DU0_DB7_MARK, A23_MARK,
415*4882a593Smuzhiyun 	DU0_DOTCLKIN_MARK, A24_MARK,
416*4882a593Smuzhiyun 	DU0_DOTCLKOUT0_MARK, A25_MARK,
417*4882a593Smuzhiyun 	DU0_DOTCLKOUT1_MARK, MSIOF2_RXD_B_MARK, CS1_N_A26_MARK,
418*4882a593Smuzhiyun 	DU0_EXHSYNC_DU0_HSYNC_MARK, MSIOF2_TXD_B_MARK, DREQ0_N_MARK,
419*4882a593Smuzhiyun 	DU0_EXVSYNC_DU0_VSYNC_MARK, MSIOF2_SYNC_B_MARK, DACK0_MARK,
420*4882a593Smuzhiyun 	DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK, MSIOF2_SCK_B_MARK, DRACK0_MARK,
421*4882a593Smuzhiyun 	DU0_DISP_MARK, CAN1_RX_C_MARK,
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	/* IPSR8 */
424*4882a593Smuzhiyun 	DU0_CDE_MARK, CAN1_TX_C_MARK,
425*4882a593Smuzhiyun 	VI1_CLK_MARK, AVB_RX_CLK_MARK, ETH_REF_CLK_MARK,
426*4882a593Smuzhiyun 	VI1_DATA0_MARK, AVB_RX_DV_MARK, ETH_CRS_DV_MARK,
427*4882a593Smuzhiyun 	VI1_DATA1_MARK, AVB_RXD0_MARK, ETH_RXD0_MARK,
428*4882a593Smuzhiyun 	VI1_DATA2_MARK, AVB_RXD1_MARK, ETH_RXD1_MARK,
429*4882a593Smuzhiyun 	VI1_DATA3_MARK, AVB_RXD2_MARK, ETH_MDIO_MARK,
430*4882a593Smuzhiyun 	VI1_DATA4_MARK, AVB_RXD3_MARK, ETH_RX_ER_MARK,
431*4882a593Smuzhiyun 	VI1_DATA5_MARK, AVB_RXD4_MARK, ETH_LINK_MARK,
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	/* IPSR9 */
434*4882a593Smuzhiyun 	VI1_DATA6_MARK, AVB_RXD5_MARK, ETH_TXD1_MARK,
435*4882a593Smuzhiyun 	VI1_DATA7_MARK,	AVB_RXD6_MARK, ETH_TX_EN_MARK,
436*4882a593Smuzhiyun 	VI1_CLKENB_MARK, SCL3_A_MARK, AVB_RXD7_MARK, ETH_MAGIC_MARK,
437*4882a593Smuzhiyun 	VI1_FIELD_MARK, SDA3_A_MARK, AVB_RX_ER_MARK, ETH_TXD0_MARK,
438*4882a593Smuzhiyun 	VI1_HSYNC_N_MARK, RX0_B_MARK, SCL0_C_MARK, AVB_GTXREFCLK_MARK, ETH_MDC_MARK,
439*4882a593Smuzhiyun 	VI1_VSYNC_N_MARK, TX0_B_MARK, SDA0_C_MARK, AUDIO_CLKOUT_B_MARK, AVB_TX_CLK_MARK,
440*4882a593Smuzhiyun 	VI1_DATA8_MARK, SCL2_B_MARK, AVB_TX_EN_MARK,
441*4882a593Smuzhiyun 	VI1_DATA9_MARK, SDA2_B_MARK, AVB_TXD0_MARK,
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	/* IPSR10 */
444*4882a593Smuzhiyun 	VI1_DATA10_MARK, CAN0_RX_B_MARK, AVB_TXD1_MARK,
445*4882a593Smuzhiyun 	VI1_DATA11_MARK, CAN0_TX_B_MARK, AVB_TXD2_MARK,
446*4882a593Smuzhiyun 	AVB_TXD3_MARK, AUDIO_CLKA_B_MARK, SSI_SCK1_D_MARK, RX5_F_MARK, MSIOF0_RXD_B_MARK,
447*4882a593Smuzhiyun 	AVB_TXD4_MARK, AUDIO_CLKB_B_MARK, SSI_WS1_D_MARK, TX5_F_MARK, MSIOF0_TXD_B_MARK,
448*4882a593Smuzhiyun 	AVB_TXD5_MARK, SCIF_CLK_B_MARK, AUDIO_CLKC_B_MARK, SSI_SDATA1_D_MARK, MSIOF0_SCK_B_MARK,
449*4882a593Smuzhiyun 	SCL0_A_MARK, RX0_C_MARK, PWM5_A_MARK, TCLK1_B_MARK, AVB_TXD6_MARK, CAN1_RX_D_MARK, MSIOF0_SYNC_B_MARK,
450*4882a593Smuzhiyun 	SDA0_A_MARK, TX0_C_MARK, IRQ5_MARK, CAN_CLK_A_MARK, AVB_GTX_CLK_MARK, CAN1_TX_D_MARK, DVC_MUTE_MARK,
451*4882a593Smuzhiyun 	SCL1_A_MARK, RX4_A_MARK, PWM5_D_MARK, DU1_DR0_MARK, SSI_SCK6_B_MARK, VI0_G0_MARK,
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	/* IPSR11 */
454*4882a593Smuzhiyun 	SDA1_A_MARK, TX4_A_MARK, DU1_DR1_MARK, SSI_WS6_B_MARK, VI0_G1_MARK,
455*4882a593Smuzhiyun 	MSIOF0_RXD_A_MARK, RX5_A_MARK, SCL2_C_MARK, DU1_DR2_MARK, QSPI1_MOSI_QSPI1_IO0_MARK, SSI_SDATA6_B_MARK, VI0_G2_MARK,
456*4882a593Smuzhiyun 	MSIOF0_TXD_A_MARK, TX5_A_MARK, SDA2_C_MARK, DU1_DR3_MARK, QSPI1_MISO_QSPI1_IO1_MARK, SSI_WS78_B_MARK, VI0_G3_MARK,
457*4882a593Smuzhiyun 	MSIOF0_SCK_A_MARK, IRQ0_MARK, DU1_DR4_MARK, QSPI1_SPCLK_MARK, SSI_SCK78_B_MARK, VI0_G4_MARK,
458*4882a593Smuzhiyun 	MSIOF0_SYNC_A_MARK, PWM1_A_MARK, DU1_DR5_MARK, QSPI1_IO2_MARK, SSI_SDATA7_B_MARK,
459*4882a593Smuzhiyun 	MSIOF0_SS1_A_MARK, DU1_DR6_MARK, QSPI1_IO3_MARK, SSI_SDATA8_B_MARK,
460*4882a593Smuzhiyun 	MSIOF0_SS2_A_MARK, DU1_DR7_MARK, QSPI1_SSL_MARK,
461*4882a593Smuzhiyun 	HRX1_A_MARK, SCL4_A_MARK, PWM6_A_MARK, DU1_DG0_MARK, RX0_A_MARK,
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	/* IPSR12 */
464*4882a593Smuzhiyun 	HTX1_A_MARK, SDA4_A_MARK, DU1_DG1_MARK, TX0_A_MARK,
465*4882a593Smuzhiyun 	HCTS1_N_A_MARK, PWM2_A_MARK, DU1_DG2_MARK, REMOCON_B_MARK,
466*4882a593Smuzhiyun 	HRTS1_N_A_MARK, DU1_DG3_MARK, SSI_WS1_B_MARK, IRQ1_MARK,
467*4882a593Smuzhiyun 	SD2_CLK_MARK, HSCK1_MARK, DU1_DG4_MARK, SSI_SCK1_B_MARK,
468*4882a593Smuzhiyun 	SD2_CMD_MARK, SCIF1_SCK_A_MARK, TCLK2_A_MARK, DU1_DG5_MARK, SSI_SCK2_B_MARK, PWM3_A_MARK,
469*4882a593Smuzhiyun 	SD2_DAT0_MARK, RX1_A_MARK, SCL1_E_MARK, DU1_DG6_MARK, SSI_SDATA1_B_MARK,
470*4882a593Smuzhiyun 	SD2_DAT1_MARK, TX1_A_MARK, SDA1_E_MARK, DU1_DG7_MARK, SSI_WS2_B_MARK,
471*4882a593Smuzhiyun 	SD2_DAT2_MARK, RX2_A_MARK, DU1_DB0_MARK, SSI_SDATA2_B_MARK,
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	/* IPSR13 */
474*4882a593Smuzhiyun 	SD2_DAT3_MARK, TX2_A_MARK, DU1_DB1_MARK, SSI_WS9_B_MARK,
475*4882a593Smuzhiyun 	SD2_CD_MARK, SCIF2_SCK_A_MARK, DU1_DB2_MARK, SSI_SCK9_B_MARK,
476*4882a593Smuzhiyun 	SD2_WP_MARK, SCIF3_SCK_MARK, DU1_DB3_MARK, SSI_SDATA9_B_MARK,
477*4882a593Smuzhiyun 	RX3_A_MARK, SCL1_C_MARK, MSIOF1_RXD_B_MARK, DU1_DB4_MARK, AUDIO_CLKA_C_MARK, SSI_SDATA4_B_MARK,
478*4882a593Smuzhiyun 	TX3_A_MARK, SDA1_C_MARK, MSIOF1_TXD_B_MARK, DU1_DB5_MARK, AUDIO_CLKB_C_MARK, SSI_WS4_B_MARK,
479*4882a593Smuzhiyun 	SCL2_A_MARK, MSIOF1_SCK_B_MARK, DU1_DB6_MARK, AUDIO_CLKC_C_MARK, SSI_SCK4_B_MARK,
480*4882a593Smuzhiyun 	SDA2_A_MARK, MSIOF1_SYNC_B_MARK, DU1_DB7_MARK, AUDIO_CLKOUT_C_MARK,
481*4882a593Smuzhiyun 	SSI_SCK5_A_MARK, DU1_DOTCLKOUT1_MARK,
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	/* IPSR14 */
484*4882a593Smuzhiyun 	SSI_WS5_A_MARK, SCL3_C_MARK, DU1_DOTCLKIN_MARK,
485*4882a593Smuzhiyun 	SSI_SDATA5_A_MARK, SDA3_C_MARK, DU1_DOTCLKOUT0_MARK,
486*4882a593Smuzhiyun 	SSI_SCK6_A_MARK, DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK,
487*4882a593Smuzhiyun 	SSI_WS6_A_MARK, SCL4_C_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK,
488*4882a593Smuzhiyun 	SSI_SDATA6_A_MARK, SDA4_C_MARK, DU1_EXVSYNC_DU1_VSYNC_MARK,
489*4882a593Smuzhiyun 	SSI_SCK78_A_MARK, SDA4_E_MARK, DU1_DISP_MARK,
490*4882a593Smuzhiyun 	SSI_WS78_A_MARK, SCL4_E_MARK, DU1_CDE_MARK,
491*4882a593Smuzhiyun 	SSI_SDATA7_A_MARK, IRQ8_MARK, AUDIO_CLKA_D_MARK, CAN_CLK_D_MARK, VI0_G5_MARK,
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	/* IPSR15 */
494*4882a593Smuzhiyun 	SSI_SCK0129_A_MARK, MSIOF1_RXD_A_MARK, RX5_D_MARK, VI0_G6_MARK,
495*4882a593Smuzhiyun 	SSI_WS0129_A_MARK, MSIOF1_TXD_A_MARK, TX5_D_MARK, VI0_G7_MARK,
496*4882a593Smuzhiyun 	SSI_SDATA0_A_MARK, MSIOF1_SYNC_A_MARK, PWM0_C_MARK, VI0_R0_MARK,
497*4882a593Smuzhiyun 	SSI_SCK34_MARK, MSIOF1_SCK_A_MARK, AVB_MDC_MARK, DACK1_MARK, VI0_R1_MARK,
498*4882a593Smuzhiyun 	SSI_WS34_MARK, MSIOF1_SS1_A_MARK, AVB_MDIO_MARK, CAN1_RX_A_MARK, DREQ1_N_MARK, VI0_R2_MARK,
499*4882a593Smuzhiyun 	SSI_SDATA3_MARK, MSIOF1_SS2_A_MARK, AVB_LINK_MARK, CAN1_TX_A_MARK, DREQ2_N_MARK, VI0_R3_MARK,
500*4882a593Smuzhiyun 	SSI_SCK4_A_MARK, AVB_MAGIC_MARK, VI0_R4_MARK,
501*4882a593Smuzhiyun 	SSI_WS4_A_MARK, AVB_PHY_INT_MARK, VI0_R5_MARK,
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	/* IPSR16 */
504*4882a593Smuzhiyun 	SSI_SDATA4_A_MARK, AVB_CRS_MARK, VI0_R6_MARK,
505*4882a593Smuzhiyun 	SSI_SCK1_A_MARK, SCIF1_SCK_B_MARK, PWM1_D_MARK, IRQ9_MARK, REMOCON_A_MARK, DACK2_MARK, VI0_CLK_MARK, AVB_COL_MARK,
506*4882a593Smuzhiyun 	SSI_SDATA8_A_MARK, RX1_B_MARK, CAN0_RX_D_MARK, AVB_AVTP_CAPTURE_B_MARK, VI0_R7_MARK,
507*4882a593Smuzhiyun 	SSI_WS1_A_MARK,	TX1_B_MARK, CAN0_TX_D_MARK, AVB_AVTP_MATCH_B_MARK, VI0_DATA0_VI0_B0_MARK,
508*4882a593Smuzhiyun 	SSI_SDATA1_A_MARK, HRX1_B_MARK, VI0_DATA1_VI0_B1_MARK,
509*4882a593Smuzhiyun 	SSI_SCK2_A_MARK, HTX1_B_MARK, AVB_TXD7_MARK, VI0_DATA2_VI0_B2_MARK,
510*4882a593Smuzhiyun 	SSI_WS2_A_MARK, HCTS1_N_B_MARK, AVB_TX_ER_MARK, VI0_DATA3_VI0_B3_MARK,
511*4882a593Smuzhiyun 	SSI_SDATA2_A_MARK, HRTS1_N_B_MARK, VI0_DATA4_VI0_B4_MARK,
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	/* IPSR17 */
514*4882a593Smuzhiyun 	SSI_SCK9_A_MARK, RX2_B_MARK, SCL3_E_MARK, EX_WAIT1_MARK, VI0_DATA5_VI0_B5_MARK,
515*4882a593Smuzhiyun 	SSI_WS9_A_MARK, TX2_B_MARK, SDA3_E_MARK, VI0_DATA6_VI0_B6_MARK,
516*4882a593Smuzhiyun 	SSI_SDATA9_A_MARK, SCIF2_SCK_B_MARK, PWM2_D_MARK, VI0_DATA7_VI0_B7_MARK,
517*4882a593Smuzhiyun 	AUDIO_CLKA_A_MARK, SCL0_B_MARK, VI0_CLKENB_MARK,
518*4882a593Smuzhiyun 	AUDIO_CLKB_A_MARK, SDA0_B_MARK,	VI0_FIELD_MARK,
519*4882a593Smuzhiyun 	AUDIO_CLKC_A_MARK, SCL4_B_MARK, VI0_HSYNC_N_MARK,
520*4882a593Smuzhiyun 	AUDIO_CLKOUT_A_MARK, SDA4_B_MARK, VI0_VSYNC_N_MARK,
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	PINMUX_MARK_END,
523*4882a593Smuzhiyun };
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun static const u16 pinmux_data[] = {
526*4882a593Smuzhiyun 	PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	PINMUX_SINGLE(USB0_PWEN),
529*4882a593Smuzhiyun 	PINMUX_SINGLE(USB0_OVC),
530*4882a593Smuzhiyun 	PINMUX_SINGLE(USB1_PWEN),
531*4882a593Smuzhiyun 	PINMUX_SINGLE(USB1_OVC),
532*4882a593Smuzhiyun 	PINMUX_SINGLE(CLKOUT),
533*4882a593Smuzhiyun 	PINMUX_SINGLE(MMC0_CLK_SDHI1_CLK),
534*4882a593Smuzhiyun 	PINMUX_SINGLE(MMC0_CMD_SDHI1_CMD),
535*4882a593Smuzhiyun 	PINMUX_SINGLE(MMC0_D0_SDHI1_D0),
536*4882a593Smuzhiyun 	PINMUX_SINGLE(MMC0_D1_SDHI1_D1),
537*4882a593Smuzhiyun 	PINMUX_SINGLE(MMC0_D2_SDHI1_D2),
538*4882a593Smuzhiyun 	PINMUX_SINGLE(MMC0_D3_SDHI1_D3),
539*4882a593Smuzhiyun 	PINMUX_SINGLE(MMC0_D6),
540*4882a593Smuzhiyun 	PINMUX_SINGLE(MMC0_D7),
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	/* IPSR0 */
543*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_3_0, SD0_CLK),
544*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP0_3_0, SSI_SCK1_C, SEL_SSI1_2),
545*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP0_3_0, RX3_C, SEL_SCIF3_2),
546*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_7_4, SD0_CMD),
547*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP0_7_4, SSI_WS1_C, SEL_SSI1_2),
548*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP0_7_4, TX3_C, SEL_SCIF3_2),
549*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_11_8, SD0_DAT0),
550*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP0_11_8, SSI_SDATA1_C, SEL_SSI1_2),
551*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP0_11_8, RX4_E, SEL_SCIF4_4),
552*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_15_12, SD0_DAT1),
553*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP0_15_12, SSI_SCK0129_B, SEL_SSI0_1),
554*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP0_15_12, TX4_E, SEL_SCIF4_4),
555*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_19_16, SD0_DAT2),
556*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP0_19_16, SSI_WS0129_B, SEL_SSI0_1),
557*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP0_19_16, RX5_E, SEL_SCIF5_4),
558*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_23_20, SD0_DAT3),
559*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP0_23_20, SSI_SDATA0_B, SEL_SSI0_1),
560*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP0_23_20, TX5_E, SEL_SCIF5_4),
561*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_27_24, SD0_CD),
562*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP0_27_24, CAN0_RX_A, SEL_CAN0_0),
563*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_31_28, SD0_WP),
564*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_31_28, IRQ7),
565*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP0_31_28, CAN0_TX_A, SEL_CAN0_0),
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	/* IPSR1 */
568*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_3_0, MMC0_D4),
569*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_3_0, SD1_CD),
570*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_7_4, MMC0_D5),
571*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_7_4, SD1_WP),
572*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_11_8, D0),
573*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP1_11_8, SCL3_B, SEL_I2C03_1),
574*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP1_11_8, RX5_B, SEL_SCIF5_1),
575*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_11_8, IRQ4),
576*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP1_11_8, MSIOF2_RXD_C, SEL_MSIOF2_2),
577*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP1_11_8, SSI_SDATA5_B, SEL_SSI5_1),
578*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_15_12, D1),
579*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP1_15_12, SDA3_B, SEL_I2C03_1),
580*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP1_15_12, TX5_B, SEL_SCIF5_1),
581*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP1_15_12, MSIOF2_TXD_C, SEL_MSIOF2_2),
582*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP1_15_12, SSI_WS5_B, SEL_SSI5_1),
583*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_19_16, D2),
584*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP1_19_16, RX4_B, SEL_SCIF4_1),
585*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP1_19_16, SCL0_D, SEL_I2C00_3),
586*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_19_16, PWM1_C),
587*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP1_19_16, MSIOF2_SCK_C, SEL_MSIOF2_2),
588*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP1_19_16, SSI_SCK5_B, SEL_SSI5_1),
589*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_23_20, D3),
590*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP1_23_20, TX4_B, SEL_SCIF4_1),
591*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP1_23_20, SDA0_D, SEL_I2C00_3),
592*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_23_20, PWM0_A),
593*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP1_23_20, MSIOF2_SYNC_C, SEL_MSIOF2_2),
594*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_27_24, D4),
595*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_27_24, IRQ3),
596*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP1_27_24, TCLK1_A, SEL_TMU1_0),
597*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_27_24, PWM6_C),
598*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_31_28, D5),
599*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_31_28, HRX2),
600*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP1_31_28, SCL1_B, SEL_I2C01_1),
601*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_31_28, PWM2_C),
602*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP1_31_28, TCLK2_B, SEL_TMU2_1),
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	/* IPSR2 */
605*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_3_0, D6),
606*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_3_0, HTX2),
607*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP2_3_0, SDA1_B, SEL_I2C01_1),
608*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_3_0, PWM4_C),
609*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_7_4, D7),
610*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_7_4, HSCK2),
611*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP2_7_4, SCIF1_SCK_C, SEL_SCIF1_2),
612*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_7_4, IRQ6),
613*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_7_4, PWM5_C),
614*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_11_8, D8),
615*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_11_8, HCTS2_N),
616*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP2_11_8, RX1_C, SEL_SCIF1_2),
617*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP2_11_8, SCL1_D, SEL_I2C01_3),
618*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_11_8, PWM3_C),
619*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_15_12, D9),
620*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_15_12, HRTS2_N),
621*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP2_15_12, TX1_C, SEL_SCIF1_2),
622*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP2_15_12, SDA1_D, SEL_I2C01_3),
623*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_19_16, D10),
624*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP2_19_16, MSIOF2_RXD_A, SEL_MSIOF2_0),
625*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP2_19_16, HRX0_B, SEL_HSCIF0_1),
626*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_23_20, D11),
627*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP2_23_20, MSIOF2_TXD_A, SEL_MSIOF2_0),
628*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP2_23_20, HTX0_B, SEL_HSCIF0_1),
629*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_27_24, D12),
630*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP2_27_24, MSIOF2_SCK_A, SEL_MSIOF2_0),
631*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_27_24, HSCK0),
632*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP2_27_24, CAN_CLK_C, SEL_CANCLK_2),
633*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_31_28, D13),
634*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP2_31_28, MSIOF2_SYNC_A, SEL_MSIOF2_0),
635*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP2_31_28, RX4_C, SEL_SCIF4_2),
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	/* IPSR3 */
638*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_3_0, D14),
639*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_3_0, MSIOF2_SS1),
640*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP3_3_0, TX4_C, SEL_SCIF4_2),
641*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP3_3_0, CAN1_RX_B, SEL_CAN1_1),
642*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP3_3_0, AVB_AVTP_CAPTURE_A, SEL_AVB_0),
643*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_7_4, D15),
644*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_7_4, MSIOF2_SS2),
645*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_7_4, PWM4_A),
646*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP3_7_4, CAN1_TX_B, SEL_CAN1_1),
647*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_7_4, IRQ2),
648*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP3_7_4, AVB_AVTP_MATCH_A, SEL_AVB_0),
649*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_11_8, QSPI0_SPCLK),
650*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_11_8, WE0_N),
651*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_15_12, QSPI0_MOSI_QSPI0_IO0),
652*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_15_12, BS_N),
653*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_19_16, QSPI0_MISO_QSPI0_IO1),
654*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_19_16, RD_WR_N),
655*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_23_20, QSPI0_IO2),
656*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_23_20, CS0_N),
657*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_27_24, QSPI0_IO3),
658*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_27_24, RD_N),
659*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_31_28, QSPI0_SSL),
660*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_31_28, WE1_N),
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	/* IPSR4 */
663*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_3_0, EX_WAIT0),
664*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP4_3_0, CAN_CLK_B, SEL_CANCLK_1),
665*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP4_3_0, SCIF_CLK_A, SEL_SCIFCLK_0),
666*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_7_4, DU0_DR0),
667*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP4_7_4, RX5_C, SEL_SCIF5_2),
668*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP4_7_4, SCL2_D, SEL_I2C02_3),
669*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_7_4, A0),
670*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_11_8, DU0_DR1),
671*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP4_11_8, TX5_C, SEL_SCIF5_2),
672*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP4_11_8, SDA2_D, SEL_I2C02_3),
673*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_11_8, A1),
674*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_15_12, DU0_DR2),
675*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP4_15_12, RX0_D, SEL_SCIF0_3),
676*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP4_15_12, SCL0_E, SEL_I2C00_4),
677*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_15_12, A2),
678*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_19_16, DU0_DR3),
679*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP4_19_16, TX0_D, SEL_SCIF0_3),
680*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP4_19_16, SDA0_E, SEL_I2C00_4),
681*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_19_16, PWM0_B),
682*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_19_16, A3),
683*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_23_20, DU0_DR4),
684*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP4_23_20, RX1_D, SEL_SCIF1_3),
685*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_23_20, A4),
686*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_27_24, DU0_DR5),
687*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP4_27_24, TX1_D, SEL_SCIF1_3),
688*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_27_24, PWM1_B),
689*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_27_24, A5),
690*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_31_28, DU0_DR6),
691*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP4_31_28, RX2_C, SEL_SCIF2_2),
692*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_31_28, A6),
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	/* IPSR5 */
695*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_3_0, DU0_DR7),
696*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP5_3_0, TX2_C, SEL_SCIF2_2),
697*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_3_0, PWM2_B),
698*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_3_0, A7),
699*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_7_4, DU0_DG0),
700*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP5_7_4, RX3_B, SEL_SCIF3_1),
701*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP5_7_4, SCL3_D, SEL_I2C03_3),
702*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_7_4, A8),
703*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_11_8, DU0_DG1),
704*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP5_11_8, TX3_B, SEL_SCIF3_1),
705*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP5_11_8, SDA3_D, SEL_I2C03_3),
706*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_11_8, PWM3_B),
707*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_11_8, A9),
708*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_15_12, DU0_DG2),
709*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP5_15_12, RX4_D, SEL_SCIF4_3),
710*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_15_12, A10),
711*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_19_16, DU0_DG3),
712*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP5_19_16, TX4_D, SEL_SCIF4_3),
713*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_19_16, PWM4_B),
714*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_19_16, A11),
715*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_23_20, DU0_DG4),
716*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP5_23_20, HRX0_A, SEL_HSCIF0_0),
717*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_23_20, A12),
718*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_27_24, DU0_DG5),
719*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP5_27_24, HTX0_A, SEL_HSCIF0_0),
720*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_27_24, PWM5_B),
721*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_27_24, A13),
722*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_31_28, DU0_DG6),
723*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP5_31_28, HRX1_C, SEL_HSCIF1_2),
724*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_31_28, A14),
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	/* IPSR6 */
727*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_3_0, DU0_DG7),
728*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP6_3_0, HTX1_C, SEL_HSCIF1_2),
729*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_3_0, PWM6_B),
730*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_3_0, A15),
731*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_7_4, DU0_DB0),
732*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP6_7_4, SCL4_D, SEL_I2C04_3),
733*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP6_7_4, CAN0_RX_C, SEL_CAN0_2),
734*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_7_4, A16),
735*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_11_8, DU0_DB1),
736*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP6_11_8, SDA4_D, SEL_I2C04_3),
737*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP6_11_8, CAN0_TX_C, SEL_CAN0_2),
738*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_11_8, A17),
739*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_15_12, DU0_DB2),
740*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_15_12, HCTS0_N),
741*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_15_12, A18),
742*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_19_16, DU0_DB3),
743*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_19_16, HRTS0_N),
744*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_19_16, A19),
745*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_23_20, DU0_DB4),
746*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP6_23_20, HCTS1_N_C, SEL_HSCIF1_2),
747*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_23_20, A20),
748*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_27_24, DU0_DB5),
749*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP6_27_24, HRTS1_N_C, SEL_HSCIF1_2),
750*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_27_24, A21),
751*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_31_28, DU0_DB6),
752*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_31_28, A22),
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	/* IPSR7 */
755*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_3_0, DU0_DB7),
756*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_3_0, A23),
757*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_7_4, DU0_DOTCLKIN),
758*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_7_4, A24),
759*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_11_8, DU0_DOTCLKOUT0),
760*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_11_8, A25),
761*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_15_12, DU0_DOTCLKOUT1),
762*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP7_15_12, MSIOF2_RXD_B, SEL_MSIOF2_1),
763*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_15_12, CS1_N_A26),
764*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_19_16, DU0_EXHSYNC_DU0_HSYNC),
765*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP7_19_16, MSIOF2_TXD_B, SEL_MSIOF2_1),
766*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_19_16, DREQ0_N),
767*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_23_20, DU0_EXVSYNC_DU0_VSYNC),
768*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP7_23_20, MSIOF2_SYNC_B, SEL_MSIOF2_1),
769*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_23_20, DACK0),
770*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_27_24, DU0_EXODDF_DU0_ODDF_DISP_CDE),
771*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP7_27_24, MSIOF2_SCK_B, SEL_MSIOF2_1),
772*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_27_24, DRACK0),
773*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_31_28, DU0_DISP),
774*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP7_31_28, CAN1_RX_C, SEL_CAN1_2),
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	/* IPSR8 */
777*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_3_0, DU0_CDE),
778*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP8_3_0, CAN1_TX_C, SEL_CAN1_2),
779*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_7_4, VI1_CLK),
780*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_7_4, AVB_RX_CLK),
781*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_7_4, ETH_REF_CLK),
782*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_11_8, VI1_DATA0),
783*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_11_8, AVB_RX_DV),
784*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_11_8, ETH_CRS_DV),
785*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_15_12, VI1_DATA1),
786*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_15_12, AVB_RXD0),
787*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_15_12, ETH_RXD0),
788*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_19_16, VI1_DATA2),
789*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_19_16, AVB_RXD1),
790*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_19_16, ETH_RXD1),
791*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_23_20, VI1_DATA3),
792*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_23_20, AVB_RXD2),
793*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_23_20, ETH_MDIO),
794*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_27_24, VI1_DATA4),
795*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_27_24, AVB_RXD3),
796*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_27_24, ETH_RX_ER),
797*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_31_28, VI1_DATA5),
798*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_31_28, AVB_RXD4),
799*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_31_28, ETH_LINK),
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	/* IPSR9 */
802*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_3_0, VI1_DATA6),
803*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_3_0, AVB_RXD5),
804*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_3_0, ETH_TXD1),
805*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_7_4, VI1_DATA7),
806*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_7_4, AVB_RXD6),
807*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_7_4, ETH_TX_EN),
808*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_11_8, VI1_CLKENB),
809*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP9_11_8, SCL3_A, SEL_I2C03_0),
810*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_11_8, AVB_RXD7),
811*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_11_8, ETH_MAGIC),
812*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_15_12, VI1_FIELD),
813*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP9_15_12, SDA3_A, SEL_I2C03_0),
814*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_15_12, AVB_RX_ER),
815*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_15_12, ETH_TXD0),
816*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_19_16, VI1_HSYNC_N),
817*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP9_19_16, RX0_B, SEL_SCIF0_1),
818*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP9_19_16, SCL0_C, SEL_I2C00_2),
819*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_19_16, AVB_GTXREFCLK),
820*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_19_16, ETH_MDC),
821*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_23_20, VI1_VSYNC_N),
822*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP9_23_20, TX0_B, SEL_SCIF0_1),
823*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP9_23_20, SDA0_C, SEL_I2C00_2),
824*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_23_20, AUDIO_CLKOUT_B),
825*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_23_20, AVB_TX_CLK),
826*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_27_24, VI1_DATA8),
827*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP9_27_24, SCL2_B, SEL_I2C02_1),
828*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_27_24, AVB_TX_EN),
829*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_31_28, VI1_DATA9),
830*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP9_31_28, SDA2_B, SEL_I2C02_1),
831*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_31_28, AVB_TXD0),
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	/* IPSR10 */
834*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_3_0, VI1_DATA10),
835*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_3_0, CAN0_RX_B, SEL_CAN0_1),
836*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_3_0, AVB_TXD1),
837*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_7_4, VI1_DATA11),
838*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_7_4, CAN0_TX_B, SEL_CAN0_1),
839*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_7_4, AVB_TXD2),
840*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_11_8, AVB_TXD3),
841*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_11_8, AUDIO_CLKA_B, SEL_ADGA_1),
842*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_11_8, SSI_SCK1_D, SEL_SSI1_3),
843*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_11_8, RX5_F, SEL_SCIF5_5),
844*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_11_8, MSIOF0_RXD_B, SEL_MSIOF0_1),
845*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_15_12, AVB_TXD4),
846*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_15_12, AUDIO_CLKB_B, SEL_ADGB_1),
847*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_15_12, SSI_WS1_D, SEL_SSI1_3),
848*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_15_12, TX5_F, SEL_SCIF5_5),
849*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_15_12, MSIOF0_TXD_B, SEL_MSIOF0_1),
850*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_19_16, AVB_TXD5),
851*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_19_16, SCIF_CLK_B, SEL_SCIFCLK_1),
852*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_19_16, AUDIO_CLKC_B, SEL_ADGC_1),
853*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_19_16, SSI_SDATA1_D, SEL_SSI1_3),
854*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_19_16, MSIOF0_SCK_B, SEL_MSIOF0_1),
855*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_23_20, SCL0_A, SEL_I2C00_0),
856*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_23_20, RX0_C, SEL_SCIF0_2),
857*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_23_20, PWM5_A),
858*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_23_20, TCLK1_B, SEL_TMU1_1),
859*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_23_20, AVB_TXD6),
860*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_23_20, CAN1_RX_D, SEL_CAN1_3),
861*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_23_20, MSIOF0_SYNC_B, SEL_MSIOF0_1),
862*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_27_24, SDA0_A, SEL_I2C00_0),
863*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_27_24, TX0_C, SEL_SCIF0_2),
864*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_27_24, IRQ5),
865*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_27_24, CAN_CLK_A, SEL_CANCLK_0),
866*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_27_24, AVB_GTX_CLK),
867*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_27_24, CAN1_TX_D, SEL_CAN1_3),
868*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_27_24, DVC_MUTE),
869*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_31_28, SCL1_A, SEL_I2C01_0),
870*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_31_28, RX4_A, SEL_SCIF4_0),
871*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_31_28, PWM5_D),
872*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_31_28, DU1_DR0),
873*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_31_28, SSI_SCK6_B, SEL_SSI6_1),
874*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_31_28, VI0_G0),
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	/* IPSR11 */
877*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_3_0, SDA1_A, SEL_I2C01_0),
878*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_3_0, TX4_A, SEL_SCIF4_0),
879*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_3_0, DU1_DR1),
880*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_3_0, SSI_WS6_B, SEL_SSI6_1),
881*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_3_0, VI0_G1),
882*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_7_4, MSIOF0_RXD_A, SEL_MSIOF0_0),
883*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_7_4, RX5_A, SEL_SCIF5_0),
884*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_7_4, SCL2_C, SEL_I2C02_2),
885*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_7_4, DU1_DR2),
886*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_7_4, QSPI1_MOSI_QSPI1_IO0),
887*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_7_4, SSI_SDATA6_B, SEL_SSI6_1),
888*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_7_4, VI0_G2),
889*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_11_8, MSIOF0_TXD_A, SEL_MSIOF0_0),
890*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_11_8, TX5_A, SEL_SCIF5_0),
891*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_11_8, SDA2_C, SEL_I2C02_2),
892*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_11_8, DU1_DR3),
893*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_11_8, QSPI1_MISO_QSPI1_IO1),
894*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_11_8, SSI_WS78_B, SEL_SSI7_1),
895*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_11_8, VI0_G3),
896*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_15_12, MSIOF0_SCK_A, SEL_MSIOF0_0),
897*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_15_12, IRQ0),
898*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_15_12, DU1_DR4),
899*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_15_12, QSPI1_SPCLK),
900*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_15_12, SSI_SCK78_B, SEL_SSI7_1),
901*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_15_12, VI0_G4),
902*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_19_16, MSIOF0_SYNC_A, SEL_MSIOF0_0),
903*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_19_16, PWM1_A),
904*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_19_16, DU1_DR5),
905*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_19_16, QSPI1_IO2),
906*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_19_16, SSI_SDATA7_B, SEL_SSI7_1),
907*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_23_20, MSIOF0_SS1_A, SEL_MSIOF0_0),
908*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_23_20, DU1_DR6),
909*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_23_20, QSPI1_IO3),
910*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_23_20, SSI_SDATA8_B, SEL_SSI8_1),
911*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_27_24, MSIOF0_SS2_A, SEL_MSIOF0_0),
912*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_27_24, DU1_DR7),
913*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_27_24, QSPI1_SSL),
914*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_31_28, HRX1_A, SEL_HSCIF1_0),
915*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_31_28, SCL4_A, SEL_I2C04_0),
916*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_31_28, PWM6_A),
917*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_31_28, DU1_DG0),
918*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_31_28, RX0_A, SEL_SCIF0_0),
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	/* IPSR12 */
921*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP12_3_0, HTX1_A, SEL_HSCIF1_0),
922*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP12_3_0, SDA4_A, SEL_I2C04_0),
923*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_3_0, DU1_DG1),
924*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP12_3_0, TX0_A, SEL_SCIF0_0),
925*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP12_7_4, HCTS1_N_A, SEL_HSCIF1_0),
926*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_7_4, PWM2_A),
927*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_7_4, DU1_DG2),
928*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP12_7_4, REMOCON_B, SEL_RCN_1),
929*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP12_11_8, HRTS1_N_A, SEL_HSCIF1_0),
930*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_11_8, DU1_DG3),
931*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP12_11_8, SSI_WS1_B, SEL_SSI1_1),
932*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_11_8, IRQ1),
933*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_15_12, SD2_CLK),
934*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_15_12, HSCK1),
935*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_15_12, DU1_DG4),
936*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP12_15_12, SSI_SCK1_B, SEL_SSI1_1),
937*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_19_16, SD2_CMD),
938*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP12_19_16, SCIF1_SCK_A, SEL_SCIF1_0),
939*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP12_19_16, TCLK2_A, SEL_TMU2_0),
940*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_19_16, DU1_DG5),
941*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP12_19_16, SSI_SCK2_B, SEL_SSI2_1),
942*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_19_16, PWM3_A),
943*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_23_20, SD2_DAT0),
944*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP12_23_20, RX1_A, SEL_SCIF1_0),
945*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP12_23_20, SCL1_E, SEL_I2C01_4),
946*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_23_20, DU1_DG6),
947*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP12_23_20, SSI_SDATA1_B, SEL_SSI1_1),
948*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_27_24, SD2_DAT1),
949*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP12_27_24, TX1_A, SEL_SCIF1_0),
950*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP12_27_24, SDA1_E, SEL_I2C01_4),
951*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_27_24, DU1_DG7),
952*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP12_27_24, SSI_WS2_B, SEL_SSI2_1),
953*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_31_28, SD2_DAT2),
954*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP12_31_28, RX2_A, SEL_SCIF2_0),
955*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_31_28, DU1_DB0),
956*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP12_31_28, SSI_SDATA2_B, SEL_SSI2_1),
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	/* IPSR13 */
959*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP13_3_0, SD2_DAT3),
960*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP13_3_0, TX2_A, SEL_SCIF2_0),
961*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP13_3_0, DU1_DB1),
962*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP13_3_0, SSI_WS9_B, SEL_SSI9_1),
963*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP13_7_4, SD2_CD),
964*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP13_7_4, SCIF2_SCK_A, SEL_SCIF2_CLK_0),
965*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP13_7_4, DU1_DB2),
966*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP13_7_4, SSI_SCK9_B, SEL_SSI9_1),
967*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP13_11_8, SD2_WP),
968*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP13_11_8, SCIF3_SCK),
969*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP13_11_8, DU1_DB3),
970*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP13_11_8, SSI_SDATA9_B, SEL_SSI9_1),
971*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP13_15_12, RX3_A, SEL_SCIF3_0),
972*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP13_15_12, SCL1_C, SEL_I2C01_2),
973*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP13_15_12, MSIOF1_RXD_B, SEL_MSIOF1_1),
974*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP13_15_12, DU1_DB4),
975*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP13_15_12, AUDIO_CLKA_C, SEL_ADGA_2),
976*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP13_15_12, SSI_SDATA4_B, SEL_SSI4_1),
977*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP13_19_16, TX3_A, SEL_SCIF3_0),
978*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP13_19_16, SDA1_C, SEL_I2C01_2),
979*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP13_19_16, MSIOF1_TXD_B, SEL_MSIOF1_1),
980*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP13_19_16, DU1_DB5),
981*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP13_19_16, AUDIO_CLKB_C, SEL_ADGB_2),
982*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP13_19_16, SSI_WS4_B, SEL_SSI4_1),
983*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP13_23_20, SCL2_A, SEL_I2C02_0),
984*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP13_23_20, MSIOF1_SCK_B, SEL_MSIOF1_1),
985*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP13_23_20, DU1_DB6),
986*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP13_23_20, AUDIO_CLKC_C, SEL_ADGC_2),
987*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP13_23_20, SSI_SCK4_B, SEL_SSI4_1),
988*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP13_27_24, SDA2_A, SEL_I2C02_0),
989*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP13_27_24, MSIOF1_SYNC_B, SEL_MSIOF1_1),
990*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP13_27_24, DU1_DB7),
991*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP13_27_24, AUDIO_CLKOUT_C),
992*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP13_31_28, SSI_SCK5_A, SEL_SSI5_0),
993*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP13_31_28, DU1_DOTCLKOUT1),
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	/* IPSR14 */
996*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP14_3_0, SSI_WS5_A, SEL_SSI5_0),
997*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP14_3_0, SCL3_C, SEL_I2C03_2),
998*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP14_3_0, DU1_DOTCLKIN),
999*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP14_7_4, SSI_SDATA5_A, SEL_SSI5_0),
1000*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP14_7_4, SDA3_C, SEL_I2C03_2),
1001*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP14_7_4, DU1_DOTCLKOUT0),
1002*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP14_11_8, SSI_SCK6_A, SEL_SSI6_0),
1003*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP14_11_8, DU1_EXODDF_DU1_ODDF_DISP_CDE),
1004*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP14_15_12, SSI_WS6_A, SEL_SSI6_0),
1005*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP14_15_12, SCL4_C, SEL_I2C04_2),
1006*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP14_15_12, DU1_EXHSYNC_DU1_HSYNC),
1007*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP14_19_16, SSI_SDATA6_A, SEL_SSI6_0),
1008*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP14_19_16, SDA4_C, SEL_I2C04_2),
1009*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP14_19_16, DU1_EXVSYNC_DU1_VSYNC),
1010*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP14_23_20, SSI_SCK78_A, SEL_SSI7_0),
1011*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP14_23_20, SDA4_E, SEL_I2C04_4),
1012*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP14_23_20, DU1_DISP),
1013*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP14_27_24, SSI_WS78_A, SEL_SSI7_0),
1014*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP14_27_24, SCL4_E, SEL_I2C04_4),
1015*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP14_27_24, DU1_CDE),
1016*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP14_31_28, SSI_SDATA7_A, SEL_SSI7_0),
1017*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP14_31_28, IRQ8),
1018*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP14_31_28, AUDIO_CLKA_D, SEL_ADGA_3),
1019*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP14_31_28, CAN_CLK_D, SEL_CANCLK_3),
1020*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP14_31_28, VI0_G5),
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 	/* IPSR15 */
1023*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP15_3_0, SSI_SCK0129_A, SEL_SSI0_0),
1024*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP15_3_0, MSIOF1_RXD_A, SEL_MSIOF1_0),
1025*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP15_3_0, RX5_D, SEL_SCIF5_3),
1026*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP15_3_0, VI0_G6),
1027*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP15_7_4, SSI_WS0129_A, SEL_SSI0_0),
1028*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP15_7_4, MSIOF1_TXD_A, SEL_MSIOF1_0),
1029*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP15_7_4, TX5_D, SEL_SCIF5_3),
1030*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP15_7_4, VI0_G7),
1031*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP15_11_8, SSI_SDATA0_A, SEL_SSI0_0),
1032*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP15_11_8, MSIOF1_SYNC_A, SEL_MSIOF1_0),
1033*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP15_11_8, PWM0_C),
1034*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP15_11_8, VI0_R0),
1035*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP15_15_12, SSI_SCK34),
1036*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP15_15_12, MSIOF1_SCK_A, SEL_MSIOF1_0),
1037*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP15_15_12, AVB_MDC),
1038*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP15_15_12, DACK1),
1039*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP15_15_12, VI0_R1),
1040*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP15_19_16, SSI_WS34),
1041*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP15_19_16, MSIOF1_SS1_A, SEL_MSIOF1_0),
1042*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP15_19_16, AVB_MDIO),
1043*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP15_19_16, CAN1_RX_A, SEL_CAN1_0),
1044*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP15_19_16, DREQ1_N),
1045*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP15_19_16, VI0_R2),
1046*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP15_23_20, SSI_SDATA3),
1047*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP15_23_20, MSIOF1_SS2_A, SEL_MSIOF1_0),
1048*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP15_23_20, AVB_LINK),
1049*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP15_23_20, CAN1_TX_A, SEL_CAN1_0),
1050*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP15_23_20, DREQ2_N),
1051*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP15_23_20, VI0_R3),
1052*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP15_27_24, SSI_SCK4_A, SEL_SSI4_0),
1053*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP15_27_24, AVB_MAGIC),
1054*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP15_27_24, VI0_R4),
1055*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP15_31_28, SSI_WS4_A, SEL_SSI4_0),
1056*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP15_31_28, AVB_PHY_INT),
1057*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP15_31_28, VI0_R5),
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 	/* IPSR16 */
1060*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP16_3_0, SSI_SDATA4_A, SEL_SSI4_0),
1061*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP16_3_0, AVB_CRS),
1062*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP16_3_0, VI0_R6),
1063*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP16_7_4, SSI_SCK1_A, SEL_SSI1_0),
1064*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP16_7_4, SCIF1_SCK_B, SEL_SCIF1_1),
1065*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP16_7_4, PWM1_D),
1066*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP16_7_4, IRQ9),
1067*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP16_7_4, REMOCON_A, SEL_RCN_0),
1068*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP16_7_4, DACK2),
1069*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP16_7_4, VI0_CLK),
1070*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP16_7_4, AVB_COL),
1071*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP16_11_8, SSI_SDATA8_A, SEL_SSI8_0),
1072*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP16_11_8, RX1_B, SEL_SCIF1_1),
1073*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP16_11_8, CAN0_RX_D, SEL_CAN0_3),
1074*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP16_11_8, AVB_AVTP_CAPTURE_B, SEL_AVB_1),
1075*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP16_11_8, VI0_R7),
1076*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP16_15_12, SSI_WS1_A, SEL_SSI1_0),
1077*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP16_15_12, TX1_B, SEL_SCIF1_1),
1078*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP16_15_12, CAN0_TX_D, SEL_CAN0_3),
1079*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP16_15_12, AVB_AVTP_MATCH_B, SEL_AVB_1),
1080*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP16_15_12, VI0_DATA0_VI0_B0),
1081*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP16_19_16, SSI_SDATA1_A, SEL_SSI1_0),
1082*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP16_19_16, HRX1_B, SEL_HSCIF1_1),
1083*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP16_19_16, VI0_DATA1_VI0_B1),
1084*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP16_23_20, SSI_SCK2_A, SEL_SSI2_0),
1085*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP16_23_20, HTX1_B, SEL_HSCIF1_1),
1086*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP16_23_20, AVB_TXD7),
1087*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP16_23_20, VI0_DATA2_VI0_B2),
1088*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP16_27_24, SSI_WS2_A, SEL_SSI2_0),
1089*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP16_27_24, HCTS1_N_B, SEL_HSCIF1_1),
1090*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP16_27_24, AVB_TX_ER),
1091*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP16_27_24, VI0_DATA3_VI0_B3),
1092*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP16_31_28, SSI_SDATA2_A, SEL_SSI2_0),
1093*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP16_31_28, HRTS1_N_B, SEL_HSCIF1_1),
1094*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP16_31_28, VI0_DATA4_VI0_B4),
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	/* IPSR17 */
1097*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP17_3_0, SSI_SCK9_A, SEL_SSI9_0),
1098*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP17_3_0, RX2_B, SEL_SCIF2_1),
1099*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP17_3_0, SCL3_E, SEL_I2C03_4),
1100*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP17_3_0, EX_WAIT1),
1101*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP17_3_0, VI0_DATA5_VI0_B5),
1102*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP17_7_4, SSI_WS9_A, SEL_SSI9_0),
1103*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP17_7_4, TX2_B, SEL_SCIF2_1),
1104*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP17_7_4, SDA3_E, SEL_I2C03_4),
1105*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP17_7_4, VI0_DATA6_VI0_B6),
1106*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP17_11_8, SSI_SDATA9_A, SEL_SSI9_0),
1107*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP17_11_8, SCIF2_SCK_B),
1108*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP17_11_8, PWM2_D),
1109*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP17_11_8, VI0_DATA7_VI0_B7),
1110*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP17_15_12, AUDIO_CLKA_A, SEL_ADGA_0),
1111*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP17_15_12, SCL0_B, SEL_I2C00_1),
1112*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP17_15_12, VI0_CLKENB),
1113*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP17_19_16, AUDIO_CLKB_A, SEL_ADGB_0),
1114*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP17_19_16, SDA0_B, SEL_I2C00_1),
1115*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP17_19_16, VI0_FIELD),
1116*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP17_23_20, AUDIO_CLKC_A, SEL_ADGC_0),
1117*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP17_23_20, SCL4_B, SEL_I2C04_1),
1118*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP17_23_20, VI0_HSYNC_N),
1119*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP17_27_24, AUDIO_CLKOUT_A),
1120*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP17_27_24, SDA4_B, SEL_I2C04_1),
1121*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP17_27_24, VI0_VSYNC_N),
1122*4882a593Smuzhiyun };
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun static const struct sh_pfc_pin pinmux_pins[] = {
1125*4882a593Smuzhiyun 	PINMUX_GPIO_GP_ALL(),
1126*4882a593Smuzhiyun };
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun /* - AVB -------------------------------------------------------------------- */
1129*4882a593Smuzhiyun static const unsigned int avb_col_pins[] = {
1130*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 18),
1131*4882a593Smuzhiyun };
1132*4882a593Smuzhiyun static const unsigned int avb_col_mux[] = {
1133*4882a593Smuzhiyun 	AVB_COL_MARK,
1134*4882a593Smuzhiyun };
1135*4882a593Smuzhiyun static const unsigned int avb_crs_pins[] = {
1136*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 17),
1137*4882a593Smuzhiyun };
1138*4882a593Smuzhiyun static const unsigned int avb_crs_mux[] = {
1139*4882a593Smuzhiyun 	AVB_CRS_MARK,
1140*4882a593Smuzhiyun };
1141*4882a593Smuzhiyun static const unsigned int avb_link_pins[] = {
1142*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 14),
1143*4882a593Smuzhiyun };
1144*4882a593Smuzhiyun static const unsigned int avb_link_mux[] = {
1145*4882a593Smuzhiyun 	AVB_LINK_MARK,
1146*4882a593Smuzhiyun };
1147*4882a593Smuzhiyun static const unsigned int avb_magic_pins[] = {
1148*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 15),
1149*4882a593Smuzhiyun };
1150*4882a593Smuzhiyun static const unsigned int avb_magic_mux[] = {
1151*4882a593Smuzhiyun 	AVB_MAGIC_MARK,
1152*4882a593Smuzhiyun };
1153*4882a593Smuzhiyun static const unsigned int avb_phy_int_pins[] = {
1154*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 16),
1155*4882a593Smuzhiyun };
1156*4882a593Smuzhiyun static const unsigned int avb_phy_int_mux[] = {
1157*4882a593Smuzhiyun 	AVB_PHY_INT_MARK,
1158*4882a593Smuzhiyun };
1159*4882a593Smuzhiyun static const unsigned int avb_mdio_pins[] = {
1160*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 13),
1161*4882a593Smuzhiyun };
1162*4882a593Smuzhiyun static const unsigned int avb_mdio_mux[] = {
1163*4882a593Smuzhiyun 	AVB_MDC_MARK, AVB_MDIO_MARK,
1164*4882a593Smuzhiyun };
1165*4882a593Smuzhiyun static const unsigned int avb_mii_tx_rx_pins[] = {
1166*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
1167*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 16), RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 13),
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
1170*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 1),
1171*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 10),
1172*4882a593Smuzhiyun };
1173*4882a593Smuzhiyun static const unsigned int avb_mii_tx_rx_mux[] = {
1174*4882a593Smuzhiyun 	AVB_TX_CLK_MARK, AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK,
1175*4882a593Smuzhiyun 	AVB_TXD3_MARK, AVB_TX_EN_MARK,
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	AVB_RX_CLK_MARK, AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
1178*4882a593Smuzhiyun 	AVB_RXD3_MARK, AVB_RX_DV_MARK, AVB_RX_ER_MARK,
1179*4882a593Smuzhiyun };
1180*4882a593Smuzhiyun static const unsigned int avb_mii_tx_er_pins[] = {
1181*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 23),
1182*4882a593Smuzhiyun };
1183*4882a593Smuzhiyun static const unsigned int avb_mii_tx_er_mux[] = {
1184*4882a593Smuzhiyun 	AVB_TX_ER_MARK,
1185*4882a593Smuzhiyun };
1186*4882a593Smuzhiyun static const unsigned int avb_gmii_tx_rx_pins[] = {
1187*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 1), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 12),
1188*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 16),
1189*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 29),
1190*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 0), RCAR_GP_PIN(5, 22), RCAR_GP_PIN(3, 13),
1191*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 23),
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
1194*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 6),
1195*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
1196*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 10),
1197*4882a593Smuzhiyun };
1198*4882a593Smuzhiyun static const unsigned int avb_gmii_tx_rx_mux[] = {
1199*4882a593Smuzhiyun 	AVB_GTX_CLK_MARK, AVB_GTXREFCLK_MARK, AVB_TX_CLK_MARK, AVB_TXD0_MARK,
1200*4882a593Smuzhiyun 	AVB_TXD1_MARK, AVB_TXD2_MARK, AVB_TXD3_MARK, AVB_TXD4_MARK,
1201*4882a593Smuzhiyun 	AVB_TXD5_MARK, AVB_TXD6_MARK, AVB_TXD7_MARK, AVB_TX_EN_MARK,
1202*4882a593Smuzhiyun 	AVB_TX_ER_MARK,
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 	AVB_RX_CLK_MARK, AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
1205*4882a593Smuzhiyun 	AVB_RXD3_MARK, AVB_RXD4_MARK, AVB_RXD5_MARK, AVB_RXD6_MARK,
1206*4882a593Smuzhiyun 	AVB_RXD7_MARK, AVB_RX_DV_MARK, AVB_RX_ER_MARK,
1207*4882a593Smuzhiyun };
1208*4882a593Smuzhiyun static const unsigned int avb_avtp_match_a_pins[] = {
1209*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 15),
1210*4882a593Smuzhiyun };
1211*4882a593Smuzhiyun static const unsigned int avb_avtp_match_a_mux[] = {
1212*4882a593Smuzhiyun 	AVB_AVTP_MATCH_A_MARK,
1213*4882a593Smuzhiyun };
1214*4882a593Smuzhiyun static const unsigned int avb_avtp_capture_a_pins[] = {
1215*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 14),
1216*4882a593Smuzhiyun };
1217*4882a593Smuzhiyun static const unsigned int avb_avtp_capture_a_mux[] = {
1218*4882a593Smuzhiyun 	AVB_AVTP_CAPTURE_A_MARK,
1219*4882a593Smuzhiyun };
1220*4882a593Smuzhiyun static const unsigned int avb_avtp_match_b_pins[] = {
1221*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 20),
1222*4882a593Smuzhiyun };
1223*4882a593Smuzhiyun static const unsigned int avb_avtp_match_b_mux[] = {
1224*4882a593Smuzhiyun 	AVB_AVTP_MATCH_B_MARK,
1225*4882a593Smuzhiyun };
1226*4882a593Smuzhiyun static const unsigned int avb_avtp_capture_b_pins[] = {
1227*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 19),
1228*4882a593Smuzhiyun };
1229*4882a593Smuzhiyun static const unsigned int avb_avtp_capture_b_mux[] = {
1230*4882a593Smuzhiyun 	AVB_AVTP_CAPTURE_B_MARK,
1231*4882a593Smuzhiyun };
1232*4882a593Smuzhiyun /* - DU --------------------------------------------------------------------- */
1233*4882a593Smuzhiyun static const unsigned int du0_rgb666_pins[] = {
1234*4882a593Smuzhiyun 	/* R[7:2], G[7:2], B[7:2] */
1235*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 7),  RCAR_GP_PIN(2, 6),  RCAR_GP_PIN(2, 5),
1236*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 4),  RCAR_GP_PIN(2, 3),  RCAR_GP_PIN(2, 2),
1237*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13),
1238*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 10),
1239*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 22), RCAR_GP_PIN(2, 21),
1240*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 20), RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 18),
1241*4882a593Smuzhiyun };
1242*4882a593Smuzhiyun static const unsigned int du0_rgb666_mux[] = {
1243*4882a593Smuzhiyun 	DU0_DR7_MARK, DU0_DR6_MARK, DU0_DR5_MARK, DU0_DR4_MARK,
1244*4882a593Smuzhiyun 	DU0_DR3_MARK, DU0_DR2_MARK,
1245*4882a593Smuzhiyun 	DU0_DG7_MARK, DU0_DG6_MARK, DU0_DG5_MARK, DU0_DG4_MARK,
1246*4882a593Smuzhiyun 	DU0_DG3_MARK, DU0_DG2_MARK,
1247*4882a593Smuzhiyun 	DU0_DB7_MARK, DU0_DB6_MARK, DU0_DB5_MARK, DU0_DB4_MARK,
1248*4882a593Smuzhiyun 	DU0_DB3_MARK, DU0_DB2_MARK,
1249*4882a593Smuzhiyun };
1250*4882a593Smuzhiyun static const unsigned int du0_rgb888_pins[] = {
1251*4882a593Smuzhiyun 	/* R[7:0], G[7:0], B[7:0] */
1252*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 7),  RCAR_GP_PIN(2, 6),  RCAR_GP_PIN(2, 5),
1253*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 4),  RCAR_GP_PIN(2, 3),  RCAR_GP_PIN(2, 2),
1254*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 1),  RCAR_GP_PIN(2, 0),
1255*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13),
1256*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 10),
1257*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 9),  RCAR_GP_PIN(2, 8),
1258*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 22), RCAR_GP_PIN(2, 21),
1259*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 20), RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 18),
1260*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 16),
1261*4882a593Smuzhiyun };
1262*4882a593Smuzhiyun static const unsigned int du0_rgb888_mux[] = {
1263*4882a593Smuzhiyun 	DU0_DR7_MARK, DU0_DR6_MARK, DU0_DR5_MARK, DU0_DR4_MARK,
1264*4882a593Smuzhiyun 	DU0_DR3_MARK, DU0_DR2_MARK, DU0_DR1_MARK, DU0_DR0_MARK,
1265*4882a593Smuzhiyun 	DU0_DG7_MARK, DU0_DG6_MARK, DU0_DG5_MARK, DU0_DG4_MARK,
1266*4882a593Smuzhiyun 	DU0_DG3_MARK, DU0_DG2_MARK, DU0_DG1_MARK, DU0_DG0_MARK,
1267*4882a593Smuzhiyun 	DU0_DB7_MARK, DU0_DB6_MARK, DU0_DB5_MARK, DU0_DB4_MARK,
1268*4882a593Smuzhiyun 	DU0_DB3_MARK, DU0_DB2_MARK, DU0_DB1_MARK, DU0_DB0_MARK,
1269*4882a593Smuzhiyun };
1270*4882a593Smuzhiyun static const unsigned int du0_clk0_out_pins[] = {
1271*4882a593Smuzhiyun 	/* DOTCLKOUT0 */
1272*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 25),
1273*4882a593Smuzhiyun };
1274*4882a593Smuzhiyun static const unsigned int du0_clk0_out_mux[] = {
1275*4882a593Smuzhiyun 	DU0_DOTCLKOUT0_MARK
1276*4882a593Smuzhiyun };
1277*4882a593Smuzhiyun static const unsigned int du0_clk1_out_pins[] = {
1278*4882a593Smuzhiyun 	/* DOTCLKOUT1 */
1279*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 26),
1280*4882a593Smuzhiyun };
1281*4882a593Smuzhiyun static const unsigned int du0_clk1_out_mux[] = {
1282*4882a593Smuzhiyun 	DU0_DOTCLKOUT1_MARK
1283*4882a593Smuzhiyun };
1284*4882a593Smuzhiyun static const unsigned int du0_clk_in_pins[] = {
1285*4882a593Smuzhiyun 	/* CLKIN */
1286*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 24),
1287*4882a593Smuzhiyun };
1288*4882a593Smuzhiyun static const unsigned int du0_clk_in_mux[] = {
1289*4882a593Smuzhiyun 	DU0_DOTCLKIN_MARK
1290*4882a593Smuzhiyun };
1291*4882a593Smuzhiyun static const unsigned int du0_sync_pins[] = {
1292*4882a593Smuzhiyun 	/* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
1293*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 28), RCAR_GP_PIN(2, 27),
1294*4882a593Smuzhiyun };
1295*4882a593Smuzhiyun static const unsigned int du0_sync_mux[] = {
1296*4882a593Smuzhiyun 	DU0_EXVSYNC_DU0_VSYNC_MARK, DU0_EXHSYNC_DU0_HSYNC_MARK
1297*4882a593Smuzhiyun };
1298*4882a593Smuzhiyun static const unsigned int du0_oddf_pins[] = {
1299*4882a593Smuzhiyun 	/* EXODDF/ODDF/DISP/CDE */
1300*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 29),
1301*4882a593Smuzhiyun };
1302*4882a593Smuzhiyun static const unsigned int du0_oddf_mux[] = {
1303*4882a593Smuzhiyun 	DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK,
1304*4882a593Smuzhiyun };
1305*4882a593Smuzhiyun static const unsigned int du0_cde_pins[] = {
1306*4882a593Smuzhiyun 	/* CDE */
1307*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 31),
1308*4882a593Smuzhiyun };
1309*4882a593Smuzhiyun static const unsigned int du0_cde_mux[] = {
1310*4882a593Smuzhiyun 	DU0_CDE_MARK,
1311*4882a593Smuzhiyun };
1312*4882a593Smuzhiyun static const unsigned int du0_disp_pins[] = {
1313*4882a593Smuzhiyun 	/* DISP */
1314*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 30),
1315*4882a593Smuzhiyun };
1316*4882a593Smuzhiyun static const unsigned int du0_disp_mux[] = {
1317*4882a593Smuzhiyun 	DU0_DISP_MARK
1318*4882a593Smuzhiyun };
1319*4882a593Smuzhiyun static const unsigned int du1_rgb666_pins[] = {
1320*4882a593Smuzhiyun 	/* R[7:2], G[7:2], B[7:2] */
1321*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 9),  RCAR_GP_PIN(4, 8),  RCAR_GP_PIN(4, 7),
1322*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 6),  RCAR_GP_PIN(4, 5),  RCAR_GP_PIN(4, 4),
1323*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 15),
1324*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 12),
1325*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 24), RCAR_GP_PIN(4, 23),
1326*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 20),
1327*4882a593Smuzhiyun };
1328*4882a593Smuzhiyun static const unsigned int du1_rgb666_mux[] = {
1329*4882a593Smuzhiyun 	DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
1330*4882a593Smuzhiyun 	DU1_DR3_MARK, DU1_DR2_MARK,
1331*4882a593Smuzhiyun 	DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
1332*4882a593Smuzhiyun 	DU1_DG3_MARK, DU1_DG2_MARK,
1333*4882a593Smuzhiyun 	DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
1334*4882a593Smuzhiyun 	DU1_DB3_MARK, DU1_DB2_MARK,
1335*4882a593Smuzhiyun };
1336*4882a593Smuzhiyun static const unsigned int du1_rgb888_pins[] = {
1337*4882a593Smuzhiyun 	/* R[7:0], G[7:0], B[7:0] */
1338*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 9),  RCAR_GP_PIN(4, 8),  RCAR_GP_PIN(4, 7),
1339*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 6),  RCAR_GP_PIN(4, 5),  RCAR_GP_PIN(4, 4),
1340*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 3),  RCAR_GP_PIN(4, 2),
1341*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 15),
1342*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 12),
1343*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 10),
1344*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 24), RCAR_GP_PIN(4, 23),
1345*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 20),
1346*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 18),
1347*4882a593Smuzhiyun };
1348*4882a593Smuzhiyun static const unsigned int du1_rgb888_mux[] = {
1349*4882a593Smuzhiyun 	DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
1350*4882a593Smuzhiyun 	DU1_DR3_MARK, DU1_DR2_MARK, DU1_DR1_MARK, DU1_DR0_MARK,
1351*4882a593Smuzhiyun 	DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
1352*4882a593Smuzhiyun 	DU1_DG3_MARK, DU1_DG2_MARK, DU1_DG1_MARK, DU1_DG0_MARK,
1353*4882a593Smuzhiyun 	DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
1354*4882a593Smuzhiyun 	DU1_DB3_MARK, DU1_DB2_MARK, DU1_DB1_MARK, DU1_DB0_MARK,
1355*4882a593Smuzhiyun };
1356*4882a593Smuzhiyun static const unsigned int du1_clk0_out_pins[] = {
1357*4882a593Smuzhiyun 	/* DOTCLKOUT0 */
1358*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 2),
1359*4882a593Smuzhiyun };
1360*4882a593Smuzhiyun static const unsigned int du1_clk0_out_mux[] = {
1361*4882a593Smuzhiyun 	DU1_DOTCLKOUT0_MARK
1362*4882a593Smuzhiyun };
1363*4882a593Smuzhiyun static const unsigned int du1_clk1_out_pins[] = {
1364*4882a593Smuzhiyun 	/* DOTCLKOUT1 */
1365*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 0),
1366*4882a593Smuzhiyun };
1367*4882a593Smuzhiyun static const unsigned int du1_clk1_out_mux[] = {
1368*4882a593Smuzhiyun 	DU1_DOTCLKOUT1_MARK
1369*4882a593Smuzhiyun };
1370*4882a593Smuzhiyun static const unsigned int du1_clk_in_pins[] = {
1371*4882a593Smuzhiyun 	/* DOTCLKIN */
1372*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 1),
1373*4882a593Smuzhiyun };
1374*4882a593Smuzhiyun static const unsigned int du1_clk_in_mux[] = {
1375*4882a593Smuzhiyun 	DU1_DOTCLKIN_MARK
1376*4882a593Smuzhiyun };
1377*4882a593Smuzhiyun static const unsigned int du1_sync_pins[] = {
1378*4882a593Smuzhiyun 	/* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
1379*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 4),
1380*4882a593Smuzhiyun };
1381*4882a593Smuzhiyun static const unsigned int du1_sync_mux[] = {
1382*4882a593Smuzhiyun 	DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK
1383*4882a593Smuzhiyun };
1384*4882a593Smuzhiyun static const unsigned int du1_oddf_pins[] = {
1385*4882a593Smuzhiyun 	/* EXODDF/ODDF/DISP/CDE */
1386*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 3),
1387*4882a593Smuzhiyun };
1388*4882a593Smuzhiyun static const unsigned int du1_oddf_mux[] = {
1389*4882a593Smuzhiyun 	DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK,
1390*4882a593Smuzhiyun };
1391*4882a593Smuzhiyun static const unsigned int du1_cde_pins[] = {
1392*4882a593Smuzhiyun 	/* CDE */
1393*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 7),
1394*4882a593Smuzhiyun };
1395*4882a593Smuzhiyun static const unsigned int du1_cde_mux[] = {
1396*4882a593Smuzhiyun 	DU1_CDE_MARK
1397*4882a593Smuzhiyun };
1398*4882a593Smuzhiyun static const unsigned int du1_disp_pins[] = {
1399*4882a593Smuzhiyun 	/* DISP */
1400*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 6),
1401*4882a593Smuzhiyun };
1402*4882a593Smuzhiyun static const unsigned int du1_disp_mux[] = {
1403*4882a593Smuzhiyun 	DU1_DISP_MARK
1404*4882a593Smuzhiyun };
1405*4882a593Smuzhiyun /* - I2C0 ------------------------------------------------------------------- */
1406*4882a593Smuzhiyun static const unsigned int i2c0_a_pins[] = {
1407*4882a593Smuzhiyun 	/* SCL, SDA */
1408*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
1409*4882a593Smuzhiyun };
1410*4882a593Smuzhiyun static const unsigned int i2c0_a_mux[] = {
1411*4882a593Smuzhiyun 	SCL0_A_MARK, SDA0_A_MARK,
1412*4882a593Smuzhiyun };
1413*4882a593Smuzhiyun static const unsigned int i2c0_b_pins[] = {
1414*4882a593Smuzhiyun 	/* SCL, SDA */
1415*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 28), RCAR_GP_PIN(5, 29),
1416*4882a593Smuzhiyun };
1417*4882a593Smuzhiyun static const unsigned int i2c0_b_mux[] = {
1418*4882a593Smuzhiyun 	SCL0_B_MARK, SDA0_B_MARK,
1419*4882a593Smuzhiyun };
1420*4882a593Smuzhiyun static const unsigned int i2c0_c_pins[] = {
1421*4882a593Smuzhiyun 	/* SCL, SDA */
1422*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 12),
1423*4882a593Smuzhiyun };
1424*4882a593Smuzhiyun static const unsigned int i2c0_c_mux[] = {
1425*4882a593Smuzhiyun 	SCL0_C_MARK, SDA0_C_MARK,
1426*4882a593Smuzhiyun };
1427*4882a593Smuzhiyun static const unsigned int i2c0_d_pins[] = {
1428*4882a593Smuzhiyun 	/* SCL, SDA */
1429*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
1430*4882a593Smuzhiyun };
1431*4882a593Smuzhiyun static const unsigned int i2c0_d_mux[] = {
1432*4882a593Smuzhiyun 	SCL0_D_MARK, SDA0_D_MARK,
1433*4882a593Smuzhiyun };
1434*4882a593Smuzhiyun static const unsigned int i2c0_e_pins[] = {
1435*4882a593Smuzhiyun 	/* SCL, SDA */
1436*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
1437*4882a593Smuzhiyun };
1438*4882a593Smuzhiyun static const unsigned int i2c0_e_mux[] = {
1439*4882a593Smuzhiyun 	SCL0_E_MARK, SDA0_E_MARK,
1440*4882a593Smuzhiyun };
1441*4882a593Smuzhiyun /* - I2C1 ------------------------------------------------------------------- */
1442*4882a593Smuzhiyun static const unsigned int i2c1_a_pins[] = {
1443*4882a593Smuzhiyun 	/* SCL, SDA */
1444*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
1445*4882a593Smuzhiyun };
1446*4882a593Smuzhiyun static const unsigned int i2c1_a_mux[] = {
1447*4882a593Smuzhiyun 	SCL1_A_MARK, SDA1_A_MARK,
1448*4882a593Smuzhiyun };
1449*4882a593Smuzhiyun static const unsigned int i2c1_b_pins[] = {
1450*4882a593Smuzhiyun 	/* SCL, SDA */
1451*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6),
1452*4882a593Smuzhiyun };
1453*4882a593Smuzhiyun static const unsigned int i2c1_b_mux[] = {
1454*4882a593Smuzhiyun 	SCL1_B_MARK, SDA1_B_MARK,
1455*4882a593Smuzhiyun };
1456*4882a593Smuzhiyun static const unsigned int i2c1_c_pins[] = {
1457*4882a593Smuzhiyun 	/* SCL, SDA */
1458*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23),
1459*4882a593Smuzhiyun };
1460*4882a593Smuzhiyun static const unsigned int i2c1_c_mux[] = {
1461*4882a593Smuzhiyun 	SCL1_C_MARK, SDA1_C_MARK,
1462*4882a593Smuzhiyun };
1463*4882a593Smuzhiyun static const unsigned int i2c1_d_pins[] = {
1464*4882a593Smuzhiyun 	/* SCL, SDA */
1465*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 9),
1466*4882a593Smuzhiyun };
1467*4882a593Smuzhiyun static const unsigned int i2c1_d_mux[] = {
1468*4882a593Smuzhiyun 	SCL1_D_MARK, SDA1_D_MARK,
1469*4882a593Smuzhiyun };
1470*4882a593Smuzhiyun static const unsigned int i2c1_e_pins[] = {
1471*4882a593Smuzhiyun 	/* SCL, SDA */
1472*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
1473*4882a593Smuzhiyun };
1474*4882a593Smuzhiyun static const unsigned int i2c1_e_mux[] = {
1475*4882a593Smuzhiyun 	SCL1_E_MARK, SDA1_E_MARK,
1476*4882a593Smuzhiyun };
1477*4882a593Smuzhiyun /* - I2C2 ------------------------------------------------------------------- */
1478*4882a593Smuzhiyun static const unsigned int i2c2_a_pins[] = {
1479*4882a593Smuzhiyun 	/* SCL, SDA */
1480*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 24), RCAR_GP_PIN(4, 25),
1481*4882a593Smuzhiyun };
1482*4882a593Smuzhiyun static const unsigned int i2c2_a_mux[] = {
1483*4882a593Smuzhiyun 	SCL2_A_MARK, SDA2_A_MARK,
1484*4882a593Smuzhiyun };
1485*4882a593Smuzhiyun static const unsigned int i2c2_b_pins[] = {
1486*4882a593Smuzhiyun 	/* SCL, SDA */
1487*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 14),
1488*4882a593Smuzhiyun };
1489*4882a593Smuzhiyun static const unsigned int i2c2_b_mux[] = {
1490*4882a593Smuzhiyun 	SCL2_B_MARK, SDA2_B_MARK,
1491*4882a593Smuzhiyun };
1492*4882a593Smuzhiyun static const unsigned int i2c2_c_pins[] = {
1493*4882a593Smuzhiyun 	/* SCL, SDA */
1494*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
1495*4882a593Smuzhiyun };
1496*4882a593Smuzhiyun static const unsigned int i2c2_c_mux[] = {
1497*4882a593Smuzhiyun 	SCL2_C_MARK, SDA2_C_MARK,
1498*4882a593Smuzhiyun };
1499*4882a593Smuzhiyun static const unsigned int i2c2_d_pins[] = {
1500*4882a593Smuzhiyun 	/* SCL, SDA */
1501*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
1502*4882a593Smuzhiyun };
1503*4882a593Smuzhiyun static const unsigned int i2c2_d_mux[] = {
1504*4882a593Smuzhiyun 	SCL2_D_MARK, SDA2_D_MARK,
1505*4882a593Smuzhiyun };
1506*4882a593Smuzhiyun /* - I2C3 ------------------------------------------------------------------- */
1507*4882a593Smuzhiyun static const unsigned int i2c3_a_pins[] = {
1508*4882a593Smuzhiyun 	/* SCL, SDA */
1509*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 10),
1510*4882a593Smuzhiyun };
1511*4882a593Smuzhiyun static const unsigned int i2c3_a_mux[] = {
1512*4882a593Smuzhiyun 	SCL3_A_MARK, SDA3_A_MARK,
1513*4882a593Smuzhiyun };
1514*4882a593Smuzhiyun static const unsigned int i2c3_b_pins[] = {
1515*4882a593Smuzhiyun 	/* SCL, SDA */
1516*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 0), RCAR_GP_PIN(1, 1),
1517*4882a593Smuzhiyun };
1518*4882a593Smuzhiyun static const unsigned int i2c3_b_mux[] = {
1519*4882a593Smuzhiyun 	SCL3_B_MARK, SDA3_B_MARK,
1520*4882a593Smuzhiyun };
1521*4882a593Smuzhiyun static const unsigned int i2c3_c_pins[] = {
1522*4882a593Smuzhiyun 	/* SCL, SDA */
1523*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
1524*4882a593Smuzhiyun };
1525*4882a593Smuzhiyun static const unsigned int i2c3_c_mux[] = {
1526*4882a593Smuzhiyun 	SCL3_C_MARK, SDA3_C_MARK,
1527*4882a593Smuzhiyun };
1528*4882a593Smuzhiyun static const unsigned int i2c3_d_pins[] = {
1529*4882a593Smuzhiyun 	/* SCL, SDA */
1530*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
1531*4882a593Smuzhiyun };
1532*4882a593Smuzhiyun static const unsigned int i2c3_d_mux[] = {
1533*4882a593Smuzhiyun 	SCL3_D_MARK, SDA3_D_MARK,
1534*4882a593Smuzhiyun };
1535*4882a593Smuzhiyun static const unsigned int i2c3_e_pins[] = {
1536*4882a593Smuzhiyun 	/* SCL, SDA */
1537*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 25), RCAR_GP_PIN(5, 26),
1538*4882a593Smuzhiyun };
1539*4882a593Smuzhiyun static const unsigned int i2c3_e_mux[] = {
1540*4882a593Smuzhiyun 	SCL3_E_MARK, SDA3_E_MARK,
1541*4882a593Smuzhiyun };
1542*4882a593Smuzhiyun /* - I2C4 ------------------------------------------------------------------- */
1543*4882a593Smuzhiyun static const unsigned int i2c4_a_pins[] = {
1544*4882a593Smuzhiyun 	/* SCL, SDA */
1545*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 10), RCAR_GP_PIN(4, 11),
1546*4882a593Smuzhiyun };
1547*4882a593Smuzhiyun static const unsigned int i2c4_a_mux[] = {
1548*4882a593Smuzhiyun 	SCL4_A_MARK, SDA4_A_MARK,
1549*4882a593Smuzhiyun };
1550*4882a593Smuzhiyun static const unsigned int i2c4_b_pins[] = {
1551*4882a593Smuzhiyun 	/* SCL, SDA */
1552*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 30), RCAR_GP_PIN(5, 31),
1553*4882a593Smuzhiyun };
1554*4882a593Smuzhiyun static const unsigned int i2c4_b_mux[] = {
1555*4882a593Smuzhiyun 	SCL4_B_MARK, SDA4_B_MARK,
1556*4882a593Smuzhiyun };
1557*4882a593Smuzhiyun static const unsigned int i2c4_c_pins[] = {
1558*4882a593Smuzhiyun 	/* SCL, SDA */
1559*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 5),
1560*4882a593Smuzhiyun };
1561*4882a593Smuzhiyun static const unsigned int i2c4_c_mux[] = {
1562*4882a593Smuzhiyun 	SCL4_C_MARK, SDA4_C_MARK,
1563*4882a593Smuzhiyun };
1564*4882a593Smuzhiyun static const unsigned int i2c4_d_pins[] = {
1565*4882a593Smuzhiyun 	/* SCL, SDA */
1566*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 17),
1567*4882a593Smuzhiyun };
1568*4882a593Smuzhiyun static const unsigned int i2c4_d_mux[] = {
1569*4882a593Smuzhiyun 	SCL4_D_MARK, SDA4_D_MARK,
1570*4882a593Smuzhiyun };
1571*4882a593Smuzhiyun static const unsigned int i2c4_e_pins[] = {
1572*4882a593Smuzhiyun 	/* SCL, SDA */
1573*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 7), RCAR_GP_PIN(5, 6),
1574*4882a593Smuzhiyun };
1575*4882a593Smuzhiyun static const unsigned int i2c4_e_mux[] = {
1576*4882a593Smuzhiyun 	SCL4_E_MARK, SDA4_E_MARK,
1577*4882a593Smuzhiyun };
1578*4882a593Smuzhiyun /* - MMC -------------------------------------------------------------------- */
1579*4882a593Smuzhiyun static const unsigned int mmc_data1_pins[] = {
1580*4882a593Smuzhiyun 	/* D0 */
1581*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 15),
1582*4882a593Smuzhiyun };
1583*4882a593Smuzhiyun static const unsigned int mmc_data1_mux[] = {
1584*4882a593Smuzhiyun 	MMC0_D0_SDHI1_D0_MARK,
1585*4882a593Smuzhiyun };
1586*4882a593Smuzhiyun static const unsigned int mmc_data4_pins[] = {
1587*4882a593Smuzhiyun 	/* D[0:3] */
1588*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 16),
1589*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 17), RCAR_GP_PIN(0, 18),
1590*4882a593Smuzhiyun };
1591*4882a593Smuzhiyun static const unsigned int mmc_data4_mux[] = {
1592*4882a593Smuzhiyun 	MMC0_D0_SDHI1_D0_MARK, MMC0_D1_SDHI1_D1_MARK,
1593*4882a593Smuzhiyun 	MMC0_D2_SDHI1_D2_MARK, MMC0_D3_SDHI1_D3_MARK,
1594*4882a593Smuzhiyun };
1595*4882a593Smuzhiyun static const unsigned int mmc_data8_pins[] = {
1596*4882a593Smuzhiyun 	/* D[0:3] */
1597*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 16),
1598*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 17), RCAR_GP_PIN(0, 18),
1599*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 19), RCAR_GP_PIN(0, 20),
1600*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 21), RCAR_GP_PIN(0, 22),
1601*4882a593Smuzhiyun };
1602*4882a593Smuzhiyun static const unsigned int mmc_data8_mux[] = {
1603*4882a593Smuzhiyun 	MMC0_D0_SDHI1_D0_MARK, MMC0_D1_SDHI1_D1_MARK,
1604*4882a593Smuzhiyun 	MMC0_D2_SDHI1_D2_MARK, MMC0_D3_SDHI1_D3_MARK,
1605*4882a593Smuzhiyun 	MMC0_D4_MARK, MMC0_D5_MARK,
1606*4882a593Smuzhiyun 	MMC0_D6_MARK, MMC0_D7_MARK,
1607*4882a593Smuzhiyun };
1608*4882a593Smuzhiyun static const unsigned int mmc_ctrl_pins[] = {
1609*4882a593Smuzhiyun 	/* CLK, CMD */
1610*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 13), RCAR_GP_PIN(0, 14),
1611*4882a593Smuzhiyun };
1612*4882a593Smuzhiyun static const unsigned int mmc_ctrl_mux[] = {
1613*4882a593Smuzhiyun 	MMC0_CLK_SDHI1_CLK_MARK, MMC0_CMD_SDHI1_CMD_MARK,
1614*4882a593Smuzhiyun };
1615*4882a593Smuzhiyun /* - QSPI ------------------------------------------------------------------- */
1616*4882a593Smuzhiyun static const unsigned int qspi0_ctrl_pins[] = {
1617*4882a593Smuzhiyun 	/* SPCLK, SSL */
1618*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 21),
1619*4882a593Smuzhiyun };
1620*4882a593Smuzhiyun static const unsigned int qspi0_ctrl_mux[] = {
1621*4882a593Smuzhiyun 	QSPI0_SPCLK_MARK, QSPI0_SSL_MARK,
1622*4882a593Smuzhiyun };
1623*4882a593Smuzhiyun static const unsigned int qspi0_data2_pins[] = {
1624*4882a593Smuzhiyun 	/* MOSI_IO0, MISO_IO1 */
1625*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
1626*4882a593Smuzhiyun };
1627*4882a593Smuzhiyun static const unsigned int qspi0_data2_mux[] = {
1628*4882a593Smuzhiyun 	QSPI0_MOSI_QSPI0_IO0_MARK, QSPI0_MISO_QSPI0_IO1_MARK,
1629*4882a593Smuzhiyun };
1630*4882a593Smuzhiyun static const unsigned int qspi0_data4_pins[] = {
1631*4882a593Smuzhiyun 	/* MOSI_IO0, MISO_IO1, IO2, IO3 */
1632*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18), RCAR_GP_PIN(1, 19),
1633*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 20),
1634*4882a593Smuzhiyun };
1635*4882a593Smuzhiyun static const unsigned int qspi0_data4_mux[] = {
1636*4882a593Smuzhiyun 	QSPI0_MOSI_QSPI0_IO0_MARK, QSPI0_MISO_QSPI0_IO1_MARK,
1637*4882a593Smuzhiyun 	QSPI0_IO2_MARK, QSPI0_IO3_MARK,
1638*4882a593Smuzhiyun };
1639*4882a593Smuzhiyun static const unsigned int qspi1_ctrl_pins[] = {
1640*4882a593Smuzhiyun 	/* SPCLK, SSL */
1641*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 6), RCAR_GP_PIN(4, 9),
1642*4882a593Smuzhiyun };
1643*4882a593Smuzhiyun static const unsigned int qspi1_ctrl_mux[] = {
1644*4882a593Smuzhiyun 	QSPI1_SPCLK_MARK, QSPI1_SSL_MARK,
1645*4882a593Smuzhiyun };
1646*4882a593Smuzhiyun static const unsigned int qspi1_data2_pins[] = {
1647*4882a593Smuzhiyun 	/* MOSI_IO0, MISO_IO1 */
1648*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
1649*4882a593Smuzhiyun };
1650*4882a593Smuzhiyun static const unsigned int qspi1_data2_mux[] = {
1651*4882a593Smuzhiyun 	QSPI1_MOSI_QSPI1_IO0_MARK, QSPI1_MISO_QSPI1_IO1_MARK,
1652*4882a593Smuzhiyun };
1653*4882a593Smuzhiyun static const unsigned int qspi1_data4_pins[] = {
1654*4882a593Smuzhiyun 	/* MOSI_IO0, MISO_IO1, IO2, IO3 */
1655*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5), RCAR_GP_PIN(4, 7),
1656*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 8),
1657*4882a593Smuzhiyun };
1658*4882a593Smuzhiyun static const unsigned int qspi1_data4_mux[] = {
1659*4882a593Smuzhiyun 	QSPI1_MOSI_QSPI1_IO0_MARK, QSPI1_MISO_QSPI1_IO1_MARK,
1660*4882a593Smuzhiyun 	QSPI1_IO2_MARK, QSPI1_IO3_MARK,
1661*4882a593Smuzhiyun };
1662*4882a593Smuzhiyun /* - SCIF0 ------------------------------------------------------------------ */
1663*4882a593Smuzhiyun static const unsigned int scif0_data_a_pins[] = {
1664*4882a593Smuzhiyun 	/* RX, TX */
1665*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 10), RCAR_GP_PIN(4, 11),
1666*4882a593Smuzhiyun };
1667*4882a593Smuzhiyun static const unsigned int scif0_data_a_mux[] = {
1668*4882a593Smuzhiyun 	RX0_A_MARK, TX0_A_MARK,
1669*4882a593Smuzhiyun };
1670*4882a593Smuzhiyun static const unsigned int scif0_data_b_pins[] = {
1671*4882a593Smuzhiyun 	/* RX, TX */
1672*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 12),
1673*4882a593Smuzhiyun };
1674*4882a593Smuzhiyun static const unsigned int scif0_data_b_mux[] = {
1675*4882a593Smuzhiyun 	RX0_B_MARK, TX0_B_MARK,
1676*4882a593Smuzhiyun };
1677*4882a593Smuzhiyun static const unsigned int scif0_data_c_pins[] = {
1678*4882a593Smuzhiyun 	/* RX, TX */
1679*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
1680*4882a593Smuzhiyun };
1681*4882a593Smuzhiyun static const unsigned int scif0_data_c_mux[] = {
1682*4882a593Smuzhiyun 	RX0_C_MARK, TX0_C_MARK,
1683*4882a593Smuzhiyun };
1684*4882a593Smuzhiyun static const unsigned int scif0_data_d_pins[] = {
1685*4882a593Smuzhiyun 	/* RX, TX */
1686*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
1687*4882a593Smuzhiyun };
1688*4882a593Smuzhiyun static const unsigned int scif0_data_d_mux[] = {
1689*4882a593Smuzhiyun 	RX0_D_MARK, TX0_D_MARK,
1690*4882a593Smuzhiyun };
1691*4882a593Smuzhiyun /* - SCIF1 ------------------------------------------------------------------ */
1692*4882a593Smuzhiyun static const unsigned int scif1_data_a_pins[] = {
1693*4882a593Smuzhiyun 	/* RX, TX */
1694*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
1695*4882a593Smuzhiyun };
1696*4882a593Smuzhiyun static const unsigned int scif1_data_a_mux[] = {
1697*4882a593Smuzhiyun 	RX1_A_MARK, TX1_A_MARK,
1698*4882a593Smuzhiyun };
1699*4882a593Smuzhiyun static const unsigned int scif1_clk_a_pins[] = {
1700*4882a593Smuzhiyun 	/* SCK */
1701*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 15),
1702*4882a593Smuzhiyun };
1703*4882a593Smuzhiyun static const unsigned int scif1_clk_a_mux[] = {
1704*4882a593Smuzhiyun 	SCIF1_SCK_A_MARK,
1705*4882a593Smuzhiyun };
1706*4882a593Smuzhiyun static const unsigned int scif1_data_b_pins[] = {
1707*4882a593Smuzhiyun 	/* RX, TX */
1708*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 20),
1709*4882a593Smuzhiyun };
1710*4882a593Smuzhiyun static const unsigned int scif1_data_b_mux[] = {
1711*4882a593Smuzhiyun 	RX1_B_MARK, TX1_B_MARK,
1712*4882a593Smuzhiyun };
1713*4882a593Smuzhiyun static const unsigned int scif1_clk_b_pins[] = {
1714*4882a593Smuzhiyun 	/* SCK */
1715*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 18),
1716*4882a593Smuzhiyun };
1717*4882a593Smuzhiyun static const unsigned int scif1_clk_b_mux[] = {
1718*4882a593Smuzhiyun 	SCIF1_SCK_B_MARK,
1719*4882a593Smuzhiyun };
1720*4882a593Smuzhiyun static const unsigned int scif1_data_c_pins[] = {
1721*4882a593Smuzhiyun 	/* RX, TX */
1722*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 9),
1723*4882a593Smuzhiyun };
1724*4882a593Smuzhiyun static const unsigned int scif1_data_c_mux[] = {
1725*4882a593Smuzhiyun 	RX1_C_MARK, TX1_C_MARK,
1726*4882a593Smuzhiyun };
1727*4882a593Smuzhiyun static const unsigned int scif1_clk_c_pins[] = {
1728*4882a593Smuzhiyun 	/* SCK */
1729*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 7),
1730*4882a593Smuzhiyun };
1731*4882a593Smuzhiyun static const unsigned int scif1_clk_c_mux[] = {
1732*4882a593Smuzhiyun 	SCIF1_SCK_C_MARK,
1733*4882a593Smuzhiyun };
1734*4882a593Smuzhiyun static const unsigned int scif1_data_d_pins[] = {
1735*4882a593Smuzhiyun 	/* RX, TX */
1736*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
1737*4882a593Smuzhiyun };
1738*4882a593Smuzhiyun static const unsigned int scif1_data_d_mux[] = {
1739*4882a593Smuzhiyun 	RX1_D_MARK, TX1_D_MARK,
1740*4882a593Smuzhiyun };
1741*4882a593Smuzhiyun /* - SCIF2 ------------------------------------------------------------------ */
1742*4882a593Smuzhiyun static const unsigned int scif2_data_a_pins[] = {
1743*4882a593Smuzhiyun 	/* RX, TX */
1744*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 19),
1745*4882a593Smuzhiyun };
1746*4882a593Smuzhiyun static const unsigned int scif2_data_a_mux[] = {
1747*4882a593Smuzhiyun 	RX2_A_MARK, TX2_A_MARK,
1748*4882a593Smuzhiyun };
1749*4882a593Smuzhiyun static const unsigned int scif2_clk_a_pins[] = {
1750*4882a593Smuzhiyun 	/* SCK */
1751*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 20),
1752*4882a593Smuzhiyun };
1753*4882a593Smuzhiyun static const unsigned int scif2_clk_a_mux[] = {
1754*4882a593Smuzhiyun 	SCIF2_SCK_A_MARK,
1755*4882a593Smuzhiyun };
1756*4882a593Smuzhiyun static const unsigned int scif2_data_b_pins[] = {
1757*4882a593Smuzhiyun 	/* RX, TX */
1758*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 25), RCAR_GP_PIN(5, 26),
1759*4882a593Smuzhiyun };
1760*4882a593Smuzhiyun static const unsigned int scif2_data_b_mux[] = {
1761*4882a593Smuzhiyun 	RX2_B_MARK, TX2_B_MARK,
1762*4882a593Smuzhiyun };
1763*4882a593Smuzhiyun static const unsigned int scif2_clk_b_pins[] = {
1764*4882a593Smuzhiyun 	/* SCK */
1765*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 27),
1766*4882a593Smuzhiyun };
1767*4882a593Smuzhiyun static const unsigned int scif2_clk_b_mux[] = {
1768*4882a593Smuzhiyun 	SCIF2_SCK_B_MARK,
1769*4882a593Smuzhiyun };
1770*4882a593Smuzhiyun static const unsigned int scif2_data_c_pins[] = {
1771*4882a593Smuzhiyun 	/* RX, TX */
1772*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
1773*4882a593Smuzhiyun };
1774*4882a593Smuzhiyun static const unsigned int scif2_data_c_mux[] = {
1775*4882a593Smuzhiyun 	RX2_C_MARK, TX2_C_MARK,
1776*4882a593Smuzhiyun };
1777*4882a593Smuzhiyun /* - SCIF3 ------------------------------------------------------------------ */
1778*4882a593Smuzhiyun static const unsigned int scif3_data_a_pins[] = {
1779*4882a593Smuzhiyun 	/* RX, TX */
1780*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23),
1781*4882a593Smuzhiyun };
1782*4882a593Smuzhiyun static const unsigned int scif3_data_a_mux[] = {
1783*4882a593Smuzhiyun 	RX3_A_MARK, TX3_A_MARK,
1784*4882a593Smuzhiyun };
1785*4882a593Smuzhiyun static const unsigned int scif3_clk_pins[] = {
1786*4882a593Smuzhiyun 	/* SCK */
1787*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 21),
1788*4882a593Smuzhiyun };
1789*4882a593Smuzhiyun static const unsigned int scif3_clk_mux[] = {
1790*4882a593Smuzhiyun 	SCIF3_SCK_MARK,
1791*4882a593Smuzhiyun };
1792*4882a593Smuzhiyun static const unsigned int scif3_data_b_pins[] = {
1793*4882a593Smuzhiyun 	/* RX, TX */
1794*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
1795*4882a593Smuzhiyun };
1796*4882a593Smuzhiyun static const unsigned int scif3_data_b_mux[] = {
1797*4882a593Smuzhiyun 	RX3_B_MARK, TX3_B_MARK,
1798*4882a593Smuzhiyun };
1799*4882a593Smuzhiyun static const unsigned int scif3_data_c_pins[] = {
1800*4882a593Smuzhiyun 	/* RX, TX */
1801*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
1802*4882a593Smuzhiyun };
1803*4882a593Smuzhiyun static const unsigned int scif3_data_c_mux[] = {
1804*4882a593Smuzhiyun 	RX3_C_MARK, TX3_C_MARK,
1805*4882a593Smuzhiyun };
1806*4882a593Smuzhiyun /* - SCIF4 ------------------------------------------------------------------ */
1807*4882a593Smuzhiyun static const unsigned int scif4_data_a_pins[] = {
1808*4882a593Smuzhiyun 	/* RX, TX */
1809*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
1810*4882a593Smuzhiyun };
1811*4882a593Smuzhiyun static const unsigned int scif4_data_a_mux[] = {
1812*4882a593Smuzhiyun 	RX4_A_MARK, TX4_A_MARK,
1813*4882a593Smuzhiyun };
1814*4882a593Smuzhiyun static const unsigned int scif4_data_b_pins[] = {
1815*4882a593Smuzhiyun 	/* RX, TX */
1816*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
1817*4882a593Smuzhiyun };
1818*4882a593Smuzhiyun static const unsigned int scif4_data_b_mux[] = {
1819*4882a593Smuzhiyun 	RX4_B_MARK, TX4_B_MARK,
1820*4882a593Smuzhiyun };
1821*4882a593Smuzhiyun static const unsigned int scif4_data_c_pins[] = {
1822*4882a593Smuzhiyun 	/* RX, TX */
1823*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14),
1824*4882a593Smuzhiyun };
1825*4882a593Smuzhiyun static const unsigned int scif4_data_c_mux[] = {
1826*4882a593Smuzhiyun 	RX4_C_MARK, TX4_C_MARK,
1827*4882a593Smuzhiyun };
1828*4882a593Smuzhiyun static const unsigned int scif4_data_d_pins[] = {
1829*4882a593Smuzhiyun 	/* RX, TX */
1830*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
1831*4882a593Smuzhiyun };
1832*4882a593Smuzhiyun static const unsigned int scif4_data_d_mux[] = {
1833*4882a593Smuzhiyun 	RX4_D_MARK, TX4_D_MARK,
1834*4882a593Smuzhiyun };
1835*4882a593Smuzhiyun static const unsigned int scif4_data_e_pins[] = {
1836*4882a593Smuzhiyun 	/* RX, TX */
1837*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 8),
1838*4882a593Smuzhiyun };
1839*4882a593Smuzhiyun static const unsigned int scif4_data_e_mux[] = {
1840*4882a593Smuzhiyun 	RX4_E_MARK, TX4_E_MARK,
1841*4882a593Smuzhiyun };
1842*4882a593Smuzhiyun /* - SCIF5 ------------------------------------------------------------------ */
1843*4882a593Smuzhiyun static const unsigned int scif5_data_a_pins[] = {
1844*4882a593Smuzhiyun 	/* RX, TX */
1845*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
1846*4882a593Smuzhiyun };
1847*4882a593Smuzhiyun static const unsigned int scif5_data_a_mux[] = {
1848*4882a593Smuzhiyun 	RX5_A_MARK, TX5_A_MARK,
1849*4882a593Smuzhiyun };
1850*4882a593Smuzhiyun static const unsigned int scif5_data_b_pins[] = {
1851*4882a593Smuzhiyun 	/* RX, TX */
1852*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 0), RCAR_GP_PIN(1, 1),
1853*4882a593Smuzhiyun };
1854*4882a593Smuzhiyun static const unsigned int scif5_data_b_mux[] = {
1855*4882a593Smuzhiyun 	RX5_B_MARK, TX5_B_MARK,
1856*4882a593Smuzhiyun };
1857*4882a593Smuzhiyun static const unsigned int scif5_data_c_pins[] = {
1858*4882a593Smuzhiyun 	/* RX, TX */
1859*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
1860*4882a593Smuzhiyun };
1861*4882a593Smuzhiyun static const unsigned int scif5_data_c_mux[] = {
1862*4882a593Smuzhiyun 	RX5_C_MARK, TX5_C_MARK,
1863*4882a593Smuzhiyun };
1864*4882a593Smuzhiyun static const unsigned int scif5_data_d_pins[] = {
1865*4882a593Smuzhiyun 	/* RX, TX */
1866*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 10),
1867*4882a593Smuzhiyun };
1868*4882a593Smuzhiyun static const unsigned int scif5_data_d_mux[] = {
1869*4882a593Smuzhiyun 	RX5_D_MARK, TX5_D_MARK,
1870*4882a593Smuzhiyun };
1871*4882a593Smuzhiyun static const unsigned int scif5_data_e_pins[] = {
1872*4882a593Smuzhiyun 	/* RX, TX */
1873*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10),
1874*4882a593Smuzhiyun };
1875*4882a593Smuzhiyun static const unsigned int scif5_data_e_mux[] = {
1876*4882a593Smuzhiyun 	RX5_E_MARK, TX5_E_MARK,
1877*4882a593Smuzhiyun };
1878*4882a593Smuzhiyun static const unsigned int scif5_data_f_pins[] = {
1879*4882a593Smuzhiyun 	/* RX, TX */
1880*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 28),
1881*4882a593Smuzhiyun };
1882*4882a593Smuzhiyun static const unsigned int scif5_data_f_mux[] = {
1883*4882a593Smuzhiyun 	RX5_F_MARK, TX5_F_MARK,
1884*4882a593Smuzhiyun };
1885*4882a593Smuzhiyun /* - SCIF Clock ------------------------------------------------------------- */
1886*4882a593Smuzhiyun static const unsigned int scif_clk_a_pins[] = {
1887*4882a593Smuzhiyun 	/* SCIF_CLK */
1888*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 22),
1889*4882a593Smuzhiyun };
1890*4882a593Smuzhiyun static const unsigned int scif_clk_a_mux[] = {
1891*4882a593Smuzhiyun 	SCIF_CLK_A_MARK,
1892*4882a593Smuzhiyun };
1893*4882a593Smuzhiyun static const unsigned int scif_clk_b_pins[] = {
1894*4882a593Smuzhiyun 	/* SCIF_CLK */
1895*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 29),
1896*4882a593Smuzhiyun };
1897*4882a593Smuzhiyun static const unsigned int scif_clk_b_mux[] = {
1898*4882a593Smuzhiyun 	SCIF_CLK_B_MARK,
1899*4882a593Smuzhiyun };
1900*4882a593Smuzhiyun /* - SDHI0 ------------------------------------------------------------------ */
1901*4882a593Smuzhiyun static const unsigned int sdhi0_data1_pins[] = {
1902*4882a593Smuzhiyun 	/* D0 */
1903*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 7),
1904*4882a593Smuzhiyun };
1905*4882a593Smuzhiyun static const unsigned int sdhi0_data1_mux[] = {
1906*4882a593Smuzhiyun 	SD0_DAT0_MARK,
1907*4882a593Smuzhiyun };
1908*4882a593Smuzhiyun static const unsigned int sdhi0_data4_pins[] = {
1909*4882a593Smuzhiyun 	/* D[0:3] */
1910*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 8),
1911*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10),
1912*4882a593Smuzhiyun };
1913*4882a593Smuzhiyun static const unsigned int sdhi0_data4_mux[] = {
1914*4882a593Smuzhiyun 	SD0_DAT0_MARK, SD0_DAT1_MARK, SD0_DAT2_MARK, SD0_DAT3_MARK,
1915*4882a593Smuzhiyun };
1916*4882a593Smuzhiyun static const unsigned int sdhi0_ctrl_pins[] = {
1917*4882a593Smuzhiyun 	/* CLK, CMD */
1918*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
1919*4882a593Smuzhiyun };
1920*4882a593Smuzhiyun static const unsigned int sdhi0_ctrl_mux[] = {
1921*4882a593Smuzhiyun 	SD0_CLK_MARK, SD0_CMD_MARK,
1922*4882a593Smuzhiyun };
1923*4882a593Smuzhiyun static const unsigned int sdhi0_cd_pins[] = {
1924*4882a593Smuzhiyun 	/* CD */
1925*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 11),
1926*4882a593Smuzhiyun };
1927*4882a593Smuzhiyun static const unsigned int sdhi0_cd_mux[] = {
1928*4882a593Smuzhiyun 	SD0_CD_MARK,
1929*4882a593Smuzhiyun };
1930*4882a593Smuzhiyun static const unsigned int sdhi0_wp_pins[] = {
1931*4882a593Smuzhiyun 	/* WP */
1932*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 12),
1933*4882a593Smuzhiyun };
1934*4882a593Smuzhiyun static const unsigned int sdhi0_wp_mux[] = {
1935*4882a593Smuzhiyun 	SD0_WP_MARK,
1936*4882a593Smuzhiyun };
1937*4882a593Smuzhiyun /* - SDHI1 ------------------------------------------------------------------ */
1938*4882a593Smuzhiyun static const unsigned int sdhi1_data1_pins[] = {
1939*4882a593Smuzhiyun 	/* D0 */
1940*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 15),
1941*4882a593Smuzhiyun };
1942*4882a593Smuzhiyun static const unsigned int sdhi1_data1_mux[] = {
1943*4882a593Smuzhiyun 	MMC0_D0_SDHI1_D0_MARK,
1944*4882a593Smuzhiyun };
1945*4882a593Smuzhiyun static const unsigned int sdhi1_data4_pins[] = {
1946*4882a593Smuzhiyun 	/* D[0:3] */
1947*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 16),
1948*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 17), RCAR_GP_PIN(0, 18),
1949*4882a593Smuzhiyun };
1950*4882a593Smuzhiyun static const unsigned int sdhi1_data4_mux[] = {
1951*4882a593Smuzhiyun 	MMC0_D0_SDHI1_D0_MARK, MMC0_D1_SDHI1_D1_MARK,
1952*4882a593Smuzhiyun 	MMC0_D2_SDHI1_D2_MARK, MMC0_D3_SDHI1_D3_MARK,
1953*4882a593Smuzhiyun };
1954*4882a593Smuzhiyun static const unsigned int sdhi1_ctrl_pins[] = {
1955*4882a593Smuzhiyun 	/* CLK, CMD */
1956*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 13), RCAR_GP_PIN(0, 14),
1957*4882a593Smuzhiyun };
1958*4882a593Smuzhiyun static const unsigned int sdhi1_ctrl_mux[] = {
1959*4882a593Smuzhiyun 	MMC0_CLK_SDHI1_CLK_MARK, MMC0_CMD_SDHI1_CMD_MARK,
1960*4882a593Smuzhiyun };
1961*4882a593Smuzhiyun static const unsigned int sdhi1_cd_pins[] = {
1962*4882a593Smuzhiyun 	/* CD */
1963*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 19),
1964*4882a593Smuzhiyun };
1965*4882a593Smuzhiyun static const unsigned int sdhi1_cd_mux[] = {
1966*4882a593Smuzhiyun 	SD1_CD_MARK,
1967*4882a593Smuzhiyun };
1968*4882a593Smuzhiyun static const unsigned int sdhi1_wp_pins[] = {
1969*4882a593Smuzhiyun 	/* WP */
1970*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 20),
1971*4882a593Smuzhiyun };
1972*4882a593Smuzhiyun static const unsigned int sdhi1_wp_mux[] = {
1973*4882a593Smuzhiyun 	SD1_WP_MARK,
1974*4882a593Smuzhiyun };
1975*4882a593Smuzhiyun /* - SDHI2 ------------------------------------------------------------------ */
1976*4882a593Smuzhiyun static const unsigned int sdhi2_data1_pins[] = {
1977*4882a593Smuzhiyun 	/* D0 */
1978*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 16),
1979*4882a593Smuzhiyun };
1980*4882a593Smuzhiyun static const unsigned int sdhi2_data1_mux[] = {
1981*4882a593Smuzhiyun 	SD2_DAT0_MARK,
1982*4882a593Smuzhiyun };
1983*4882a593Smuzhiyun static const unsigned int sdhi2_data4_pins[] = {
1984*4882a593Smuzhiyun 	/* D[0:3] */
1985*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
1986*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 19),
1987*4882a593Smuzhiyun };
1988*4882a593Smuzhiyun static const unsigned int sdhi2_data4_mux[] = {
1989*4882a593Smuzhiyun 	SD2_DAT0_MARK, SD2_DAT1_MARK, SD2_DAT2_MARK, SD2_DAT3_MARK,
1990*4882a593Smuzhiyun };
1991*4882a593Smuzhiyun static const unsigned int sdhi2_ctrl_pins[] = {
1992*4882a593Smuzhiyun 	/* CLK, CMD */
1993*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 15),
1994*4882a593Smuzhiyun };
1995*4882a593Smuzhiyun static const unsigned int sdhi2_ctrl_mux[] = {
1996*4882a593Smuzhiyun 	SD2_CLK_MARK, SD2_CMD_MARK,
1997*4882a593Smuzhiyun };
1998*4882a593Smuzhiyun static const unsigned int sdhi2_cd_pins[] = {
1999*4882a593Smuzhiyun 	/* CD */
2000*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 20),
2001*4882a593Smuzhiyun };
2002*4882a593Smuzhiyun static const unsigned int sdhi2_cd_mux[] = {
2003*4882a593Smuzhiyun 	SD2_CD_MARK,
2004*4882a593Smuzhiyun };
2005*4882a593Smuzhiyun static const unsigned int sdhi2_wp_pins[] = {
2006*4882a593Smuzhiyun 	/* WP */
2007*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 21),
2008*4882a593Smuzhiyun };
2009*4882a593Smuzhiyun static const unsigned int sdhi2_wp_mux[] = {
2010*4882a593Smuzhiyun 	SD2_WP_MARK,
2011*4882a593Smuzhiyun };
2012*4882a593Smuzhiyun /* - USB0 ------------------------------------------------------------------- */
2013*4882a593Smuzhiyun static const unsigned int usb0_pins[] = {
2014*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 0), /* PWEN */
2015*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 1), /* OVC */
2016*4882a593Smuzhiyun };
2017*4882a593Smuzhiyun static const unsigned int usb0_mux[] = {
2018*4882a593Smuzhiyun 	USB0_PWEN_MARK,
2019*4882a593Smuzhiyun 	USB0_OVC_MARK,
2020*4882a593Smuzhiyun };
2021*4882a593Smuzhiyun /* - USB1 ------------------------------------------------------------------- */
2022*4882a593Smuzhiyun static const unsigned int usb1_pins[] = {
2023*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 2), /* PWEN */
2024*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 3), /* OVC */
2025*4882a593Smuzhiyun };
2026*4882a593Smuzhiyun static const unsigned int usb1_mux[] = {
2027*4882a593Smuzhiyun 	USB1_PWEN_MARK,
2028*4882a593Smuzhiyun 	USB1_OVC_MARK,
2029*4882a593Smuzhiyun };
2030*4882a593Smuzhiyun /* - VIN0 ------------------------------------------------------------------- */
2031*4882a593Smuzhiyun static const union vin_data vin0_data_pins = {
2032*4882a593Smuzhiyun 	.data24 = {
2033*4882a593Smuzhiyun 		/* B */
2034*4882a593Smuzhiyun 		RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 21),
2035*4882a593Smuzhiyun 		RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 23),
2036*4882a593Smuzhiyun 		RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 25),
2037*4882a593Smuzhiyun 		RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 27),
2038*4882a593Smuzhiyun 		/* G */
2039*4882a593Smuzhiyun 		RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
2040*4882a593Smuzhiyun 		RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
2041*4882a593Smuzhiyun 		RCAR_GP_PIN(4, 6), RCAR_GP_PIN(5, 8),
2042*4882a593Smuzhiyun 		RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 10),
2043*4882a593Smuzhiyun 		/* R */
2044*4882a593Smuzhiyun 		RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 12),
2045*4882a593Smuzhiyun 		RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14),
2046*4882a593Smuzhiyun 		RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
2047*4882a593Smuzhiyun 		RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 19),
2048*4882a593Smuzhiyun 	},
2049*4882a593Smuzhiyun };
2050*4882a593Smuzhiyun static const union vin_data vin0_data_mux = {
2051*4882a593Smuzhiyun 	.data24 = {
2052*4882a593Smuzhiyun 		/* B */
2053*4882a593Smuzhiyun 		VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK,
2054*4882a593Smuzhiyun 		VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
2055*4882a593Smuzhiyun 		VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
2056*4882a593Smuzhiyun 		VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
2057*4882a593Smuzhiyun 		/* G */
2058*4882a593Smuzhiyun 		VI0_G0_MARK, VI0_G1_MARK,
2059*4882a593Smuzhiyun 		VI0_G2_MARK, VI0_G3_MARK,
2060*4882a593Smuzhiyun 		VI0_G4_MARK, VI0_G5_MARK,
2061*4882a593Smuzhiyun 		VI0_G6_MARK, VI0_G7_MARK,
2062*4882a593Smuzhiyun 		/* R */
2063*4882a593Smuzhiyun 		VI0_R0_MARK, VI0_R1_MARK,
2064*4882a593Smuzhiyun 		VI0_R2_MARK, VI0_R3_MARK,
2065*4882a593Smuzhiyun 		VI0_R4_MARK, VI0_R5_MARK,
2066*4882a593Smuzhiyun 		VI0_R6_MARK, VI0_R7_MARK,
2067*4882a593Smuzhiyun 	},
2068*4882a593Smuzhiyun };
2069*4882a593Smuzhiyun static const unsigned int vin0_data18_pins[] = {
2070*4882a593Smuzhiyun 	/* B */
2071*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 23),
2072*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 25),
2073*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 27),
2074*4882a593Smuzhiyun 	/* G */
2075*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
2076*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 6), RCAR_GP_PIN(5, 8),
2077*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 10),
2078*4882a593Smuzhiyun 	/* R */
2079*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14),
2080*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
2081*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 19),
2082*4882a593Smuzhiyun };
2083*4882a593Smuzhiyun static const unsigned int vin0_data18_mux[] = {
2084*4882a593Smuzhiyun 	/* B */
2085*4882a593Smuzhiyun 	VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
2086*4882a593Smuzhiyun 	VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
2087*4882a593Smuzhiyun 	VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
2088*4882a593Smuzhiyun 	/* G */
2089*4882a593Smuzhiyun 	VI0_G2_MARK, VI0_G3_MARK,
2090*4882a593Smuzhiyun 	VI0_G4_MARK, VI0_G5_MARK,
2091*4882a593Smuzhiyun 	VI0_G6_MARK, VI0_G7_MARK,
2092*4882a593Smuzhiyun 	/* R */
2093*4882a593Smuzhiyun 	VI0_R2_MARK, VI0_R3_MARK,
2094*4882a593Smuzhiyun 	VI0_R4_MARK, VI0_R5_MARK,
2095*4882a593Smuzhiyun 	VI0_R6_MARK, VI0_R7_MARK,
2096*4882a593Smuzhiyun };
2097*4882a593Smuzhiyun static const unsigned int vin0_sync_pins[] = {
2098*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 30), /* HSYNC */
2099*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 31), /* VSYNC */
2100*4882a593Smuzhiyun };
2101*4882a593Smuzhiyun static const unsigned int vin0_sync_mux[] = {
2102*4882a593Smuzhiyun 	VI0_HSYNC_N_MARK,
2103*4882a593Smuzhiyun 	VI0_VSYNC_N_MARK,
2104*4882a593Smuzhiyun };
2105*4882a593Smuzhiyun static const unsigned int vin0_field_pins[] = {
2106*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 29),
2107*4882a593Smuzhiyun };
2108*4882a593Smuzhiyun static const unsigned int vin0_field_mux[] = {
2109*4882a593Smuzhiyun 	VI0_FIELD_MARK,
2110*4882a593Smuzhiyun };
2111*4882a593Smuzhiyun static const unsigned int vin0_clkenb_pins[] = {
2112*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 28),
2113*4882a593Smuzhiyun };
2114*4882a593Smuzhiyun static const unsigned int vin0_clkenb_mux[] = {
2115*4882a593Smuzhiyun 	VI0_CLKENB_MARK,
2116*4882a593Smuzhiyun };
2117*4882a593Smuzhiyun static const unsigned int vin0_clk_pins[] = {
2118*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 18),
2119*4882a593Smuzhiyun };
2120*4882a593Smuzhiyun static const unsigned int vin0_clk_mux[] = {
2121*4882a593Smuzhiyun 	VI0_CLK_MARK,
2122*4882a593Smuzhiyun };
2123*4882a593Smuzhiyun /* - VIN1 ------------------------------------------------------------------- */
2124*4882a593Smuzhiyun static const union vin_data12 vin1_data_pins = {
2125*4882a593Smuzhiyun 	.data12 = {
2126*4882a593Smuzhiyun 		RCAR_GP_PIN(3,  1), RCAR_GP_PIN(3, 2),
2127*4882a593Smuzhiyun 		RCAR_GP_PIN(3,  3), RCAR_GP_PIN(3, 4),
2128*4882a593Smuzhiyun 		RCAR_GP_PIN(3,  5), RCAR_GP_PIN(3, 6),
2129*4882a593Smuzhiyun 		RCAR_GP_PIN(3,  7), RCAR_GP_PIN(3, 8),
2130*4882a593Smuzhiyun 		RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 14),
2131*4882a593Smuzhiyun 		RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 16),
2132*4882a593Smuzhiyun 	},
2133*4882a593Smuzhiyun };
2134*4882a593Smuzhiyun static const union vin_data12 vin1_data_mux = {
2135*4882a593Smuzhiyun 	.data12 = {
2136*4882a593Smuzhiyun 		VI1_DATA0_MARK, VI1_DATA1_MARK,
2137*4882a593Smuzhiyun 		VI1_DATA2_MARK, VI1_DATA3_MARK,
2138*4882a593Smuzhiyun 		VI1_DATA4_MARK, VI1_DATA5_MARK,
2139*4882a593Smuzhiyun 		VI1_DATA6_MARK, VI1_DATA7_MARK,
2140*4882a593Smuzhiyun 		VI1_DATA8_MARK, VI1_DATA9_MARK,
2141*4882a593Smuzhiyun 		VI1_DATA10_MARK, VI1_DATA11_MARK,
2142*4882a593Smuzhiyun 	},
2143*4882a593Smuzhiyun };
2144*4882a593Smuzhiyun static const unsigned int vin1_sync_pins[] = {
2145*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 11), /* HSYNC */
2146*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 12), /* VSYNC */
2147*4882a593Smuzhiyun };
2148*4882a593Smuzhiyun static const unsigned int vin1_sync_mux[] = {
2149*4882a593Smuzhiyun 	VI1_HSYNC_N_MARK,
2150*4882a593Smuzhiyun 	VI1_VSYNC_N_MARK,
2151*4882a593Smuzhiyun };
2152*4882a593Smuzhiyun static const unsigned int vin1_field_pins[] = {
2153*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 10),
2154*4882a593Smuzhiyun };
2155*4882a593Smuzhiyun static const unsigned int vin1_field_mux[] = {
2156*4882a593Smuzhiyun 	VI1_FIELD_MARK,
2157*4882a593Smuzhiyun };
2158*4882a593Smuzhiyun static const unsigned int vin1_clkenb_pins[] = {
2159*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 9),
2160*4882a593Smuzhiyun };
2161*4882a593Smuzhiyun static const unsigned int vin1_clkenb_mux[] = {
2162*4882a593Smuzhiyun 	VI1_CLKENB_MARK,
2163*4882a593Smuzhiyun };
2164*4882a593Smuzhiyun static const unsigned int vin1_clk_pins[] = {
2165*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 0),
2166*4882a593Smuzhiyun };
2167*4882a593Smuzhiyun static const unsigned int vin1_clk_mux[] = {
2168*4882a593Smuzhiyun 	VI1_CLK_MARK,
2169*4882a593Smuzhiyun };
2170*4882a593Smuzhiyun 
2171*4882a593Smuzhiyun static const struct sh_pfc_pin_group pinmux_groups[] = {
2172*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(avb_col),
2173*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(avb_crs),
2174*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(avb_link),
2175*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(avb_magic),
2176*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(avb_phy_int),
2177*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(avb_mdio),
2178*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(avb_mii_tx_rx),
2179*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(avb_mii_tx_er),
2180*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(avb_gmii_tx_rx),
2181*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(avb_avtp_match_a),
2182*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(avb_avtp_capture_a),
2183*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(avb_avtp_match_b),
2184*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(avb_avtp_capture_b),
2185*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(du0_rgb666),
2186*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(du0_rgb888),
2187*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(du0_clk0_out),
2188*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(du0_clk1_out),
2189*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(du0_clk_in),
2190*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(du0_sync),
2191*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(du0_oddf),
2192*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(du0_cde),
2193*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(du0_disp),
2194*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(du1_rgb666),
2195*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(du1_rgb888),
2196*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(du1_clk0_out),
2197*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(du1_clk1_out),
2198*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(du1_clk_in),
2199*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(du1_sync),
2200*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(du1_oddf),
2201*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(du1_cde),
2202*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(du1_disp),
2203*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c0_a),
2204*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c0_b),
2205*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c0_c),
2206*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c0_d),
2207*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c0_e),
2208*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c1_a),
2209*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c1_b),
2210*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c1_c),
2211*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c1_d),
2212*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c1_e),
2213*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c2_a),
2214*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c2_b),
2215*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c2_c),
2216*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c2_d),
2217*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c3_a),
2218*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c3_b),
2219*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c3_c),
2220*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c3_d),
2221*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c3_e),
2222*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c4_a),
2223*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c4_b),
2224*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c4_c),
2225*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c4_d),
2226*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c4_e),
2227*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(mmc_data1),
2228*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(mmc_data4),
2229*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(mmc_data8),
2230*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(mmc_ctrl),
2231*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(qspi0_ctrl),
2232*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(qspi0_data2),
2233*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(qspi0_data4),
2234*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(qspi1_ctrl),
2235*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(qspi1_data2),
2236*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(qspi1_data4),
2237*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif0_data_a),
2238*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif0_data_b),
2239*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif0_data_c),
2240*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif0_data_d),
2241*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif1_data_a),
2242*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif1_clk_a),
2243*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif1_data_b),
2244*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif1_clk_b),
2245*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif1_data_c),
2246*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif1_clk_c),
2247*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif1_data_d),
2248*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif2_data_a),
2249*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif2_clk_a),
2250*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif2_data_b),
2251*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif2_clk_b),
2252*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif2_data_c),
2253*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif3_data_a),
2254*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif3_clk),
2255*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif3_data_b),
2256*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif3_data_c),
2257*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif4_data_a),
2258*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif4_data_b),
2259*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif4_data_c),
2260*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif4_data_d),
2261*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif4_data_e),
2262*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif5_data_a),
2263*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif5_data_b),
2264*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif5_data_c),
2265*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif5_data_d),
2266*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif5_data_e),
2267*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif5_data_f),
2268*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif_clk_a),
2269*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif_clk_b),
2270*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi0_data1),
2271*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi0_data4),
2272*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi0_ctrl),
2273*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi0_cd),
2274*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi0_wp),
2275*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi1_data1),
2276*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi1_data4),
2277*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi1_ctrl),
2278*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi1_cd),
2279*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi1_wp),
2280*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi2_data1),
2281*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi2_data4),
2282*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi2_ctrl),
2283*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi2_cd),
2284*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi2_wp),
2285*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(usb0),
2286*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(usb1),
2287*4882a593Smuzhiyun 	VIN_DATA_PIN_GROUP(vin0_data, 24),
2288*4882a593Smuzhiyun 	VIN_DATA_PIN_GROUP(vin0_data, 20),
2289*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(vin0_data18),
2290*4882a593Smuzhiyun 	VIN_DATA_PIN_GROUP(vin0_data, 16),
2291*4882a593Smuzhiyun 	VIN_DATA_PIN_GROUP(vin0_data, 12),
2292*4882a593Smuzhiyun 	VIN_DATA_PIN_GROUP(vin0_data, 10),
2293*4882a593Smuzhiyun 	VIN_DATA_PIN_GROUP(vin0_data, 8),
2294*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(vin0_sync),
2295*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(vin0_field),
2296*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(vin0_clkenb),
2297*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(vin0_clk),
2298*4882a593Smuzhiyun 	VIN_DATA_PIN_GROUP(vin1_data, 12),
2299*4882a593Smuzhiyun 	VIN_DATA_PIN_GROUP(vin1_data, 10),
2300*4882a593Smuzhiyun 	VIN_DATA_PIN_GROUP(vin1_data, 8),
2301*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(vin1_sync),
2302*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(vin1_field),
2303*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(vin1_clkenb),
2304*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(vin1_clk),
2305*4882a593Smuzhiyun };
2306*4882a593Smuzhiyun 
2307*4882a593Smuzhiyun static const char * const avb_groups[] = {
2308*4882a593Smuzhiyun 	"avb_col",
2309*4882a593Smuzhiyun 	"avb_crs",
2310*4882a593Smuzhiyun 	"avb_link",
2311*4882a593Smuzhiyun 	"avb_magic",
2312*4882a593Smuzhiyun 	"avb_phy_int",
2313*4882a593Smuzhiyun 	"avb_mdio",
2314*4882a593Smuzhiyun 	"avb_mii_tx_rx",
2315*4882a593Smuzhiyun 	"avb_mii_tx_er",
2316*4882a593Smuzhiyun 	"avb_gmii_tx_rx",
2317*4882a593Smuzhiyun 	"avb_avtp_match_a",
2318*4882a593Smuzhiyun 	"avb_avtp_capture_a",
2319*4882a593Smuzhiyun 	"avb_avtp_match_b",
2320*4882a593Smuzhiyun 	"avb_avtp_capture_b",
2321*4882a593Smuzhiyun };
2322*4882a593Smuzhiyun 
2323*4882a593Smuzhiyun static const char * const du0_groups[] = {
2324*4882a593Smuzhiyun 	"du0_rgb666",
2325*4882a593Smuzhiyun 	"du0_rgb888",
2326*4882a593Smuzhiyun 	"du0_clk0_out",
2327*4882a593Smuzhiyun 	"du0_clk1_out",
2328*4882a593Smuzhiyun 	"du0_clk_in",
2329*4882a593Smuzhiyun 	"du0_sync",
2330*4882a593Smuzhiyun 	"du0_oddf",
2331*4882a593Smuzhiyun 	"du0_cde",
2332*4882a593Smuzhiyun 	"du0_disp",
2333*4882a593Smuzhiyun };
2334*4882a593Smuzhiyun 
2335*4882a593Smuzhiyun static const char * const du1_groups[] = {
2336*4882a593Smuzhiyun 	"du1_rgb666",
2337*4882a593Smuzhiyun 	"du1_rgb888",
2338*4882a593Smuzhiyun 	"du1_clk0_out",
2339*4882a593Smuzhiyun 	"du1_clk1_out",
2340*4882a593Smuzhiyun 	"du1_clk_in",
2341*4882a593Smuzhiyun 	"du1_sync",
2342*4882a593Smuzhiyun 	"du1_oddf",
2343*4882a593Smuzhiyun 	"du1_cde",
2344*4882a593Smuzhiyun 	"du1_disp",
2345*4882a593Smuzhiyun };
2346*4882a593Smuzhiyun 
2347*4882a593Smuzhiyun static const char * const i2c0_groups[] = {
2348*4882a593Smuzhiyun 	"i2c0_a",
2349*4882a593Smuzhiyun 	"i2c0_b",
2350*4882a593Smuzhiyun 	"i2c0_c",
2351*4882a593Smuzhiyun 	"i2c0_d",
2352*4882a593Smuzhiyun 	"i2c0_e",
2353*4882a593Smuzhiyun };
2354*4882a593Smuzhiyun 
2355*4882a593Smuzhiyun static const char * const i2c1_groups[] = {
2356*4882a593Smuzhiyun 	"i2c1_a",
2357*4882a593Smuzhiyun 	"i2c1_b",
2358*4882a593Smuzhiyun 	"i2c1_c",
2359*4882a593Smuzhiyun 	"i2c1_d",
2360*4882a593Smuzhiyun 	"i2c1_e",
2361*4882a593Smuzhiyun };
2362*4882a593Smuzhiyun 
2363*4882a593Smuzhiyun static const char * const i2c2_groups[] = {
2364*4882a593Smuzhiyun 	"i2c2_a",
2365*4882a593Smuzhiyun 	"i2c2_b",
2366*4882a593Smuzhiyun 	"i2c2_c",
2367*4882a593Smuzhiyun 	"i2c2_d",
2368*4882a593Smuzhiyun };
2369*4882a593Smuzhiyun 
2370*4882a593Smuzhiyun static const char * const i2c3_groups[] = {
2371*4882a593Smuzhiyun 	"i2c3_a",
2372*4882a593Smuzhiyun 	"i2c3_b",
2373*4882a593Smuzhiyun 	"i2c3_c",
2374*4882a593Smuzhiyun 	"i2c3_d",
2375*4882a593Smuzhiyun 	"i2c3_e",
2376*4882a593Smuzhiyun };
2377*4882a593Smuzhiyun 
2378*4882a593Smuzhiyun static const char * const i2c4_groups[] = {
2379*4882a593Smuzhiyun 	"i2c4_a",
2380*4882a593Smuzhiyun 	"i2c4_b",
2381*4882a593Smuzhiyun 	"i2c4_c",
2382*4882a593Smuzhiyun 	"i2c4_d",
2383*4882a593Smuzhiyun 	"i2c4_e",
2384*4882a593Smuzhiyun };
2385*4882a593Smuzhiyun 
2386*4882a593Smuzhiyun static const char * const mmc_groups[] = {
2387*4882a593Smuzhiyun 	"mmc_data1",
2388*4882a593Smuzhiyun 	"mmc_data4",
2389*4882a593Smuzhiyun 	"mmc_data8",
2390*4882a593Smuzhiyun 	"mmc_ctrl",
2391*4882a593Smuzhiyun };
2392*4882a593Smuzhiyun 
2393*4882a593Smuzhiyun static const char * const qspi0_groups[] = {
2394*4882a593Smuzhiyun 	"qspi0_ctrl",
2395*4882a593Smuzhiyun 	"qspi0_data2",
2396*4882a593Smuzhiyun 	"qspi0_data4",
2397*4882a593Smuzhiyun };
2398*4882a593Smuzhiyun 
2399*4882a593Smuzhiyun static const char * const qspi1_groups[] = {
2400*4882a593Smuzhiyun 	"qspi1_ctrl",
2401*4882a593Smuzhiyun 	"qspi1_data2",
2402*4882a593Smuzhiyun 	"qspi1_data4",
2403*4882a593Smuzhiyun };
2404*4882a593Smuzhiyun 
2405*4882a593Smuzhiyun static const char * const scif0_groups[] = {
2406*4882a593Smuzhiyun 	"scif0_data_a",
2407*4882a593Smuzhiyun 	"scif0_data_b",
2408*4882a593Smuzhiyun 	"scif0_data_c",
2409*4882a593Smuzhiyun 	"scif0_data_d",
2410*4882a593Smuzhiyun };
2411*4882a593Smuzhiyun 
2412*4882a593Smuzhiyun static const char * const scif1_groups[] = {
2413*4882a593Smuzhiyun 	"scif1_data_a",
2414*4882a593Smuzhiyun 	"scif1_clk_a",
2415*4882a593Smuzhiyun 	"scif1_data_b",
2416*4882a593Smuzhiyun 	"scif1_clk_b",
2417*4882a593Smuzhiyun 	"scif1_data_c",
2418*4882a593Smuzhiyun 	"scif1_clk_c",
2419*4882a593Smuzhiyun 	"scif1_data_d",
2420*4882a593Smuzhiyun };
2421*4882a593Smuzhiyun 
2422*4882a593Smuzhiyun static const char * const scif2_groups[] = {
2423*4882a593Smuzhiyun 	"scif2_data_a",
2424*4882a593Smuzhiyun 	"scif2_clk_a",
2425*4882a593Smuzhiyun 	"scif2_data_b",
2426*4882a593Smuzhiyun 	"scif2_clk_b",
2427*4882a593Smuzhiyun 	"scif2_data_c",
2428*4882a593Smuzhiyun };
2429*4882a593Smuzhiyun 
2430*4882a593Smuzhiyun static const char * const scif3_groups[] = {
2431*4882a593Smuzhiyun 	"scif3_data_a",
2432*4882a593Smuzhiyun 	"scif3_clk",
2433*4882a593Smuzhiyun 	"scif3_data_b",
2434*4882a593Smuzhiyun 	"scif3_data_c",
2435*4882a593Smuzhiyun };
2436*4882a593Smuzhiyun 
2437*4882a593Smuzhiyun static const char * const scif4_groups[] = {
2438*4882a593Smuzhiyun 	"scif4_data_a",
2439*4882a593Smuzhiyun 	"scif4_data_b",
2440*4882a593Smuzhiyun 	"scif4_data_c",
2441*4882a593Smuzhiyun 	"scif4_data_d",
2442*4882a593Smuzhiyun 	"scif4_data_e",
2443*4882a593Smuzhiyun };
2444*4882a593Smuzhiyun 
2445*4882a593Smuzhiyun static const char * const scif5_groups[] = {
2446*4882a593Smuzhiyun 	"scif5_data_a",
2447*4882a593Smuzhiyun 	"scif5_data_b",
2448*4882a593Smuzhiyun 	"scif5_data_c",
2449*4882a593Smuzhiyun 	"scif5_data_d",
2450*4882a593Smuzhiyun 	"scif5_data_e",
2451*4882a593Smuzhiyun 	"scif5_data_f",
2452*4882a593Smuzhiyun };
2453*4882a593Smuzhiyun 
2454*4882a593Smuzhiyun static const char * const scif_clk_groups[] = {
2455*4882a593Smuzhiyun 	"scif_clk_a",
2456*4882a593Smuzhiyun 	"scif_clk_b",
2457*4882a593Smuzhiyun };
2458*4882a593Smuzhiyun 
2459*4882a593Smuzhiyun static const char * const sdhi0_groups[] = {
2460*4882a593Smuzhiyun 	"sdhi0_data1",
2461*4882a593Smuzhiyun 	"sdhi0_data4",
2462*4882a593Smuzhiyun 	"sdhi0_ctrl",
2463*4882a593Smuzhiyun 	"sdhi0_cd",
2464*4882a593Smuzhiyun 	"sdhi0_wp",
2465*4882a593Smuzhiyun };
2466*4882a593Smuzhiyun 
2467*4882a593Smuzhiyun static const char * const sdhi1_groups[] = {
2468*4882a593Smuzhiyun 	"sdhi1_data1",
2469*4882a593Smuzhiyun 	"sdhi1_data4",
2470*4882a593Smuzhiyun 	"sdhi1_ctrl",
2471*4882a593Smuzhiyun 	"sdhi1_cd",
2472*4882a593Smuzhiyun 	"sdhi1_wp",
2473*4882a593Smuzhiyun };
2474*4882a593Smuzhiyun 
2475*4882a593Smuzhiyun static const char * const sdhi2_groups[] = {
2476*4882a593Smuzhiyun 	"sdhi2_data1",
2477*4882a593Smuzhiyun 	"sdhi2_data4",
2478*4882a593Smuzhiyun 	"sdhi2_ctrl",
2479*4882a593Smuzhiyun 	"sdhi2_cd",
2480*4882a593Smuzhiyun 	"sdhi2_wp",
2481*4882a593Smuzhiyun };
2482*4882a593Smuzhiyun 
2483*4882a593Smuzhiyun static const char * const usb0_groups[] = {
2484*4882a593Smuzhiyun 	"usb0",
2485*4882a593Smuzhiyun };
2486*4882a593Smuzhiyun 
2487*4882a593Smuzhiyun static const char * const usb1_groups[] = {
2488*4882a593Smuzhiyun 	"usb1",
2489*4882a593Smuzhiyun };
2490*4882a593Smuzhiyun 
2491*4882a593Smuzhiyun static const char * const vin0_groups[] = {
2492*4882a593Smuzhiyun 	"vin0_data24",
2493*4882a593Smuzhiyun 	"vin0_data20",
2494*4882a593Smuzhiyun 	"vin0_data18",
2495*4882a593Smuzhiyun 	"vin0_data16",
2496*4882a593Smuzhiyun 	"vin0_data12",
2497*4882a593Smuzhiyun 	"vin0_data10",
2498*4882a593Smuzhiyun 	"vin0_data8",
2499*4882a593Smuzhiyun 	"vin0_sync",
2500*4882a593Smuzhiyun 	"vin0_field",
2501*4882a593Smuzhiyun 	"vin0_clkenb",
2502*4882a593Smuzhiyun 	"vin0_clk",
2503*4882a593Smuzhiyun };
2504*4882a593Smuzhiyun 
2505*4882a593Smuzhiyun static const char * const vin1_groups[] = {
2506*4882a593Smuzhiyun 	"vin1_data12",
2507*4882a593Smuzhiyun 	"vin1_data10",
2508*4882a593Smuzhiyun 	"vin1_data8",
2509*4882a593Smuzhiyun 	"vin1_sync",
2510*4882a593Smuzhiyun 	"vin1_field",
2511*4882a593Smuzhiyun 	"vin1_clkenb",
2512*4882a593Smuzhiyun 	"vin1_clk",
2513*4882a593Smuzhiyun };
2514*4882a593Smuzhiyun 
2515*4882a593Smuzhiyun static const struct sh_pfc_function pinmux_functions[] = {
2516*4882a593Smuzhiyun 	SH_PFC_FUNCTION(avb),
2517*4882a593Smuzhiyun 	SH_PFC_FUNCTION(du0),
2518*4882a593Smuzhiyun 	SH_PFC_FUNCTION(du1),
2519*4882a593Smuzhiyun 	SH_PFC_FUNCTION(i2c0),
2520*4882a593Smuzhiyun 	SH_PFC_FUNCTION(i2c1),
2521*4882a593Smuzhiyun 	SH_PFC_FUNCTION(i2c2),
2522*4882a593Smuzhiyun 	SH_PFC_FUNCTION(i2c3),
2523*4882a593Smuzhiyun 	SH_PFC_FUNCTION(i2c4),
2524*4882a593Smuzhiyun 	SH_PFC_FUNCTION(mmc),
2525*4882a593Smuzhiyun 	SH_PFC_FUNCTION(qspi0),
2526*4882a593Smuzhiyun 	SH_PFC_FUNCTION(qspi1),
2527*4882a593Smuzhiyun 	SH_PFC_FUNCTION(scif0),
2528*4882a593Smuzhiyun 	SH_PFC_FUNCTION(scif1),
2529*4882a593Smuzhiyun 	SH_PFC_FUNCTION(scif2),
2530*4882a593Smuzhiyun 	SH_PFC_FUNCTION(scif3),
2531*4882a593Smuzhiyun 	SH_PFC_FUNCTION(scif4),
2532*4882a593Smuzhiyun 	SH_PFC_FUNCTION(scif5),
2533*4882a593Smuzhiyun 	SH_PFC_FUNCTION(scif_clk),
2534*4882a593Smuzhiyun 	SH_PFC_FUNCTION(sdhi0),
2535*4882a593Smuzhiyun 	SH_PFC_FUNCTION(sdhi1),
2536*4882a593Smuzhiyun 	SH_PFC_FUNCTION(sdhi2),
2537*4882a593Smuzhiyun 	SH_PFC_FUNCTION(usb0),
2538*4882a593Smuzhiyun 	SH_PFC_FUNCTION(usb1),
2539*4882a593Smuzhiyun 	SH_PFC_FUNCTION(vin0),
2540*4882a593Smuzhiyun 	SH_PFC_FUNCTION(vin1),
2541*4882a593Smuzhiyun };
2542*4882a593Smuzhiyun 
2543*4882a593Smuzhiyun static const struct pinmux_cfg_reg pinmux_config_regs[] = {
2544*4882a593Smuzhiyun 	{ PINMUX_CFG_REG("GPSR0", 0xE6060004, 32, 1, GROUP(
2545*4882a593Smuzhiyun 		0, 0,
2546*4882a593Smuzhiyun 		0, 0,
2547*4882a593Smuzhiyun 		0, 0,
2548*4882a593Smuzhiyun 		0, 0,
2549*4882a593Smuzhiyun 		0, 0,
2550*4882a593Smuzhiyun 		0, 0,
2551*4882a593Smuzhiyun 		0, 0,
2552*4882a593Smuzhiyun 		0, 0,
2553*4882a593Smuzhiyun 		0, 0,
2554*4882a593Smuzhiyun 		GP_0_22_FN, FN_MMC0_D7,
2555*4882a593Smuzhiyun 		GP_0_21_FN, FN_MMC0_D6,
2556*4882a593Smuzhiyun 		GP_0_20_FN, FN_IP1_7_4,
2557*4882a593Smuzhiyun 		GP_0_19_FN, FN_IP1_3_0,
2558*4882a593Smuzhiyun 		GP_0_18_FN, FN_MMC0_D3_SDHI1_D3,
2559*4882a593Smuzhiyun 		GP_0_17_FN, FN_MMC0_D2_SDHI1_D2,
2560*4882a593Smuzhiyun 		GP_0_16_FN, FN_MMC0_D1_SDHI1_D1,
2561*4882a593Smuzhiyun 		GP_0_15_FN, FN_MMC0_D0_SDHI1_D0,
2562*4882a593Smuzhiyun 		GP_0_14_FN, FN_MMC0_CMD_SDHI1_CMD,
2563*4882a593Smuzhiyun 		GP_0_13_FN, FN_MMC0_CLK_SDHI1_CLK,
2564*4882a593Smuzhiyun 		GP_0_12_FN, FN_IP0_31_28,
2565*4882a593Smuzhiyun 		GP_0_11_FN, FN_IP0_27_24,
2566*4882a593Smuzhiyun 		GP_0_10_FN, FN_IP0_23_20,
2567*4882a593Smuzhiyun 		GP_0_9_FN, FN_IP0_19_16,
2568*4882a593Smuzhiyun 		GP_0_8_FN, FN_IP0_15_12,
2569*4882a593Smuzhiyun 		GP_0_7_FN, FN_IP0_11_8,
2570*4882a593Smuzhiyun 		GP_0_6_FN, FN_IP0_7_4,
2571*4882a593Smuzhiyun 		GP_0_5_FN, FN_IP0_3_0,
2572*4882a593Smuzhiyun 		GP_0_4_FN, FN_CLKOUT,
2573*4882a593Smuzhiyun 		GP_0_3_FN, FN_USB1_OVC,
2574*4882a593Smuzhiyun 		GP_0_2_FN, FN_USB1_PWEN,
2575*4882a593Smuzhiyun 		GP_0_1_FN, FN_USB0_OVC,
2576*4882a593Smuzhiyun 		GP_0_0_FN, FN_USB0_PWEN, ))
2577*4882a593Smuzhiyun 	},
2578*4882a593Smuzhiyun 	{ PINMUX_CFG_REG("GPSR1", 0xE6060008, 32, 1, GROUP(
2579*4882a593Smuzhiyun 		0, 0,
2580*4882a593Smuzhiyun 		0, 0,
2581*4882a593Smuzhiyun 		0, 0,
2582*4882a593Smuzhiyun 		0, 0,
2583*4882a593Smuzhiyun 		0, 0,
2584*4882a593Smuzhiyun 		0, 0,
2585*4882a593Smuzhiyun 		0, 0,
2586*4882a593Smuzhiyun 		0, 0,
2587*4882a593Smuzhiyun 		0, 0,
2588*4882a593Smuzhiyun 		GP_1_22_FN, FN_IP4_3_0,
2589*4882a593Smuzhiyun 		GP_1_21_FN, FN_IP3_31_28,
2590*4882a593Smuzhiyun 		GP_1_20_FN, FN_IP3_27_24,
2591*4882a593Smuzhiyun 		GP_1_19_FN, FN_IP3_23_20,
2592*4882a593Smuzhiyun 		GP_1_18_FN, FN_IP3_19_16,
2593*4882a593Smuzhiyun 		GP_1_17_FN, FN_IP3_15_12,
2594*4882a593Smuzhiyun 		GP_1_16_FN, FN_IP3_11_8,
2595*4882a593Smuzhiyun 		GP_1_15_FN, FN_IP3_7_4,
2596*4882a593Smuzhiyun 		GP_1_14_FN, FN_IP3_3_0,
2597*4882a593Smuzhiyun 		GP_1_13_FN, FN_IP2_31_28,
2598*4882a593Smuzhiyun 		GP_1_12_FN, FN_IP2_27_24,
2599*4882a593Smuzhiyun 		GP_1_11_FN, FN_IP2_23_20,
2600*4882a593Smuzhiyun 		GP_1_10_FN, FN_IP2_19_16,
2601*4882a593Smuzhiyun 		GP_1_9_FN, FN_IP2_15_12,
2602*4882a593Smuzhiyun 		GP_1_8_FN, FN_IP2_11_8,
2603*4882a593Smuzhiyun 		GP_1_7_FN, FN_IP2_7_4,
2604*4882a593Smuzhiyun 		GP_1_6_FN, FN_IP2_3_0,
2605*4882a593Smuzhiyun 		GP_1_5_FN, FN_IP1_31_28,
2606*4882a593Smuzhiyun 		GP_1_4_FN, FN_IP1_27_24,
2607*4882a593Smuzhiyun 		GP_1_3_FN, FN_IP1_23_20,
2608*4882a593Smuzhiyun 		GP_1_2_FN, FN_IP1_19_16,
2609*4882a593Smuzhiyun 		GP_1_1_FN, FN_IP1_15_12,
2610*4882a593Smuzhiyun 		GP_1_0_FN, FN_IP1_11_8, ))
2611*4882a593Smuzhiyun 	},
2612*4882a593Smuzhiyun 	{ PINMUX_CFG_REG("GPSR2", 0xE606000C, 32, 1, GROUP(
2613*4882a593Smuzhiyun 		GP_2_31_FN, FN_IP8_3_0,
2614*4882a593Smuzhiyun 		GP_2_30_FN, FN_IP7_31_28,
2615*4882a593Smuzhiyun 		GP_2_29_FN, FN_IP7_27_24,
2616*4882a593Smuzhiyun 		GP_2_28_FN, FN_IP7_23_20,
2617*4882a593Smuzhiyun 		GP_2_27_FN, FN_IP7_19_16,
2618*4882a593Smuzhiyun 		GP_2_26_FN, FN_IP7_15_12,
2619*4882a593Smuzhiyun 		GP_2_25_FN, FN_IP7_11_8,
2620*4882a593Smuzhiyun 		GP_2_24_FN, FN_IP7_7_4,
2621*4882a593Smuzhiyun 		GP_2_23_FN, FN_IP7_3_0,
2622*4882a593Smuzhiyun 		GP_2_22_FN, FN_IP6_31_28,
2623*4882a593Smuzhiyun 		GP_2_21_FN, FN_IP6_27_24,
2624*4882a593Smuzhiyun 		GP_2_20_FN, FN_IP6_23_20,
2625*4882a593Smuzhiyun 		GP_2_19_FN, FN_IP6_19_16,
2626*4882a593Smuzhiyun 		GP_2_18_FN, FN_IP6_15_12,
2627*4882a593Smuzhiyun 		GP_2_17_FN, FN_IP6_11_8,
2628*4882a593Smuzhiyun 		GP_2_16_FN, FN_IP6_7_4,
2629*4882a593Smuzhiyun 		GP_2_15_FN, FN_IP6_3_0,
2630*4882a593Smuzhiyun 		GP_2_14_FN, FN_IP5_31_28,
2631*4882a593Smuzhiyun 		GP_2_13_FN, FN_IP5_27_24,
2632*4882a593Smuzhiyun 		GP_2_12_FN, FN_IP5_23_20,
2633*4882a593Smuzhiyun 		GP_2_11_FN, FN_IP5_19_16,
2634*4882a593Smuzhiyun 		GP_2_10_FN, FN_IP5_15_12,
2635*4882a593Smuzhiyun 		GP_2_9_FN, FN_IP5_11_8,
2636*4882a593Smuzhiyun 		GP_2_8_FN, FN_IP5_7_4,
2637*4882a593Smuzhiyun 		GP_2_7_FN, FN_IP5_3_0,
2638*4882a593Smuzhiyun 		GP_2_6_FN, FN_IP4_31_28,
2639*4882a593Smuzhiyun 		GP_2_5_FN, FN_IP4_27_24,
2640*4882a593Smuzhiyun 		GP_2_4_FN, FN_IP4_23_20,
2641*4882a593Smuzhiyun 		GP_2_3_FN, FN_IP4_19_16,
2642*4882a593Smuzhiyun 		GP_2_2_FN, FN_IP4_15_12,
2643*4882a593Smuzhiyun 		GP_2_1_FN, FN_IP4_11_8,
2644*4882a593Smuzhiyun 		GP_2_0_FN, FN_IP4_7_4, ))
2645*4882a593Smuzhiyun 	},
2646*4882a593Smuzhiyun 	{ PINMUX_CFG_REG("GPSR3", 0xE6060010, 32, 1, GROUP(
2647*4882a593Smuzhiyun 		0, 0,
2648*4882a593Smuzhiyun 		0, 0,
2649*4882a593Smuzhiyun 		GP_3_29_FN, FN_IP10_19_16,
2650*4882a593Smuzhiyun 		GP_3_28_FN, FN_IP10_15_12,
2651*4882a593Smuzhiyun 		GP_3_27_FN, FN_IP10_11_8,
2652*4882a593Smuzhiyun 		0, 0,
2653*4882a593Smuzhiyun 		0, 0,
2654*4882a593Smuzhiyun 		0, 0,
2655*4882a593Smuzhiyun 		0, 0,
2656*4882a593Smuzhiyun 		0, 0,
2657*4882a593Smuzhiyun 		0, 0,
2658*4882a593Smuzhiyun 		0, 0,
2659*4882a593Smuzhiyun 		0, 0,
2660*4882a593Smuzhiyun 		0, 0,
2661*4882a593Smuzhiyun 		0, 0,
2662*4882a593Smuzhiyun 		GP_3_16_FN, FN_IP10_7_4,
2663*4882a593Smuzhiyun 		GP_3_15_FN, FN_IP10_3_0,
2664*4882a593Smuzhiyun 		GP_3_14_FN, FN_IP9_31_28,
2665*4882a593Smuzhiyun 		GP_3_13_FN, FN_IP9_27_24,
2666*4882a593Smuzhiyun 		GP_3_12_FN, FN_IP9_23_20,
2667*4882a593Smuzhiyun 		GP_3_11_FN, FN_IP9_19_16,
2668*4882a593Smuzhiyun 		GP_3_10_FN, FN_IP9_15_12,
2669*4882a593Smuzhiyun 		GP_3_9_FN, FN_IP9_11_8,
2670*4882a593Smuzhiyun 		GP_3_8_FN, FN_IP9_7_4,
2671*4882a593Smuzhiyun 		GP_3_7_FN, FN_IP9_3_0,
2672*4882a593Smuzhiyun 		GP_3_6_FN, FN_IP8_31_28,
2673*4882a593Smuzhiyun 		GP_3_5_FN, FN_IP8_27_24,
2674*4882a593Smuzhiyun 		GP_3_4_FN, FN_IP8_23_20,
2675*4882a593Smuzhiyun 		GP_3_3_FN, FN_IP8_19_16,
2676*4882a593Smuzhiyun 		GP_3_2_FN, FN_IP8_15_12,
2677*4882a593Smuzhiyun 		GP_3_1_FN, FN_IP8_11_8,
2678*4882a593Smuzhiyun 		GP_3_0_FN, FN_IP8_7_4, ))
2679*4882a593Smuzhiyun 	},
2680*4882a593Smuzhiyun 	{ PINMUX_CFG_REG("GPSR4", 0xE6060014, 32, 1, GROUP(
2681*4882a593Smuzhiyun 		0, 0,
2682*4882a593Smuzhiyun 		0, 0,
2683*4882a593Smuzhiyun 		0, 0,
2684*4882a593Smuzhiyun 		0, 0,
2685*4882a593Smuzhiyun 		0, 0,
2686*4882a593Smuzhiyun 		0, 0,
2687*4882a593Smuzhiyun 		GP_4_25_FN, FN_IP13_27_24,
2688*4882a593Smuzhiyun 		GP_4_24_FN, FN_IP13_23_20,
2689*4882a593Smuzhiyun 		GP_4_23_FN, FN_IP13_19_16,
2690*4882a593Smuzhiyun 		GP_4_22_FN, FN_IP13_15_12,
2691*4882a593Smuzhiyun 		GP_4_21_FN, FN_IP13_11_8,
2692*4882a593Smuzhiyun 		GP_4_20_FN, FN_IP13_7_4,
2693*4882a593Smuzhiyun 		GP_4_19_FN, FN_IP13_3_0,
2694*4882a593Smuzhiyun 		GP_4_18_FN, FN_IP12_31_28,
2695*4882a593Smuzhiyun 		GP_4_17_FN, FN_IP12_27_24,
2696*4882a593Smuzhiyun 		GP_4_16_FN, FN_IP12_23_20,
2697*4882a593Smuzhiyun 		GP_4_15_FN, FN_IP12_19_16,
2698*4882a593Smuzhiyun 		GP_4_14_FN, FN_IP12_15_12,
2699*4882a593Smuzhiyun 		GP_4_13_FN, FN_IP12_11_8,
2700*4882a593Smuzhiyun 		GP_4_12_FN, FN_IP12_7_4,
2701*4882a593Smuzhiyun 		GP_4_11_FN, FN_IP12_3_0,
2702*4882a593Smuzhiyun 		GP_4_10_FN, FN_IP11_31_28,
2703*4882a593Smuzhiyun 		GP_4_9_FN, FN_IP11_27_24,
2704*4882a593Smuzhiyun 		GP_4_8_FN, FN_IP11_23_20,
2705*4882a593Smuzhiyun 		GP_4_7_FN, FN_IP11_19_16,
2706*4882a593Smuzhiyun 		GP_4_6_FN, FN_IP11_15_12,
2707*4882a593Smuzhiyun 		GP_4_5_FN, FN_IP11_11_8,
2708*4882a593Smuzhiyun 		GP_4_4_FN, FN_IP11_7_4,
2709*4882a593Smuzhiyun 		GP_4_3_FN, FN_IP11_3_0,
2710*4882a593Smuzhiyun 		GP_4_2_FN, FN_IP10_31_28,
2711*4882a593Smuzhiyun 		GP_4_1_FN, FN_IP10_27_24,
2712*4882a593Smuzhiyun 		GP_4_0_FN, FN_IP10_23_20, ))
2713*4882a593Smuzhiyun 	},
2714*4882a593Smuzhiyun 	{ PINMUX_CFG_REG("GPSR5", 0xE6060018, 32, 1, GROUP(
2715*4882a593Smuzhiyun 		GP_5_31_FN, FN_IP17_27_24,
2716*4882a593Smuzhiyun 		GP_5_30_FN, FN_IP17_23_20,
2717*4882a593Smuzhiyun 		GP_5_29_FN, FN_IP17_19_16,
2718*4882a593Smuzhiyun 		GP_5_28_FN, FN_IP17_15_12,
2719*4882a593Smuzhiyun 		GP_5_27_FN, FN_IP17_11_8,
2720*4882a593Smuzhiyun 		GP_5_26_FN, FN_IP17_7_4,
2721*4882a593Smuzhiyun 		GP_5_25_FN, FN_IP17_3_0,
2722*4882a593Smuzhiyun 		GP_5_24_FN, FN_IP16_31_28,
2723*4882a593Smuzhiyun 		GP_5_23_FN, FN_IP16_27_24,
2724*4882a593Smuzhiyun 		GP_5_22_FN, FN_IP16_23_20,
2725*4882a593Smuzhiyun 		GP_5_21_FN, FN_IP16_19_16,
2726*4882a593Smuzhiyun 		GP_5_20_FN, FN_IP16_15_12,
2727*4882a593Smuzhiyun 		GP_5_19_FN, FN_IP16_11_8,
2728*4882a593Smuzhiyun 		GP_5_18_FN, FN_IP16_7_4,
2729*4882a593Smuzhiyun 		GP_5_17_FN, FN_IP16_3_0,
2730*4882a593Smuzhiyun 		GP_5_16_FN, FN_IP15_31_28,
2731*4882a593Smuzhiyun 		GP_5_15_FN, FN_IP15_27_24,
2732*4882a593Smuzhiyun 		GP_5_14_FN, FN_IP15_23_20,
2733*4882a593Smuzhiyun 		GP_5_13_FN, FN_IP15_19_16,
2734*4882a593Smuzhiyun 		GP_5_12_FN, FN_IP15_15_12,
2735*4882a593Smuzhiyun 		GP_5_11_FN, FN_IP15_11_8,
2736*4882a593Smuzhiyun 		GP_5_10_FN, FN_IP15_7_4,
2737*4882a593Smuzhiyun 		GP_5_9_FN, FN_IP15_3_0,
2738*4882a593Smuzhiyun 		GP_5_8_FN, FN_IP14_31_28,
2739*4882a593Smuzhiyun 		GP_5_7_FN, FN_IP14_27_24,
2740*4882a593Smuzhiyun 		GP_5_6_FN, FN_IP14_23_20,
2741*4882a593Smuzhiyun 		GP_5_5_FN, FN_IP14_19_16,
2742*4882a593Smuzhiyun 		GP_5_4_FN, FN_IP14_15_12,
2743*4882a593Smuzhiyun 		GP_5_3_FN, FN_IP14_11_8,
2744*4882a593Smuzhiyun 		GP_5_2_FN, FN_IP14_7_4,
2745*4882a593Smuzhiyun 		GP_5_1_FN, FN_IP14_3_0,
2746*4882a593Smuzhiyun 		GP_5_0_FN, FN_IP13_31_28, ))
2747*4882a593Smuzhiyun 	},
2748*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("IPSR0", 0xE6060040, 32,
2749*4882a593Smuzhiyun 			     GROUP(4, 4, 4, 4, 4, 4, 4, 4),
2750*4882a593Smuzhiyun 			     GROUP(
2751*4882a593Smuzhiyun 		/* IP0_31_28 [4] */
2752*4882a593Smuzhiyun 		FN_SD0_WP, FN_IRQ7, FN_CAN0_TX_A, 0, 0, 0, 0, 0,
2753*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0,
2754*4882a593Smuzhiyun 		/* IP0_27_24 [4] */
2755*4882a593Smuzhiyun 		FN_SD0_CD, 0, FN_CAN0_RX_A, 0, 0, 0, 0, 0,
2756*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0,
2757*4882a593Smuzhiyun 		/* IP0_23_20 [4] */
2758*4882a593Smuzhiyun 		FN_SD0_DAT3, 0, 0, FN_SSI_SDATA0_B, FN_TX5_E, 0, 0, 0,
2759*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0,
2760*4882a593Smuzhiyun 		/* IP0_19_16 [4] */
2761*4882a593Smuzhiyun 		FN_SD0_DAT2, 0, 0, FN_SSI_WS0129_B, FN_RX5_E, 0, 0, 0,
2762*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0,
2763*4882a593Smuzhiyun 		/* IP0_15_12 [4] */
2764*4882a593Smuzhiyun 		FN_SD0_DAT1, 0, 0, FN_SSI_SCK0129_B, FN_TX4_E, 0, 0, 0,
2765*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0,
2766*4882a593Smuzhiyun 		/* IP0_11_8 [4] */
2767*4882a593Smuzhiyun 		FN_SD0_DAT0, 0, 0, FN_SSI_SDATA1_C, FN_RX4_E, 0, 0, 0,
2768*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0,
2769*4882a593Smuzhiyun 		/* IP0_7_4 [4] */
2770*4882a593Smuzhiyun 		FN_SD0_CMD, 0, 0, FN_SSI_WS1_C, FN_TX3_C, 0, 0, 0,
2771*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0,
2772*4882a593Smuzhiyun 		/* IP0_3_0 [4] */
2773*4882a593Smuzhiyun 		FN_SD0_CLK, 0, 0, FN_SSI_SCK1_C, FN_RX3_C, 0, 0, 0,
2774*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0, ))
2775*4882a593Smuzhiyun 	},
2776*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("IPSR1", 0xE6060044, 32,
2777*4882a593Smuzhiyun 			     GROUP(4, 4, 4, 4, 4, 4, 4, 4),
2778*4882a593Smuzhiyun 			     GROUP(
2779*4882a593Smuzhiyun 		/* IP1_31_28 [4] */
2780*4882a593Smuzhiyun 		FN_D5, FN_HRX2, FN_SCL1_B, FN_PWM2_C, FN_TCLK2_B, 0, 0, 0,
2781*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0,
2782*4882a593Smuzhiyun 		/* IP1_27_24 [4] */
2783*4882a593Smuzhiyun 		FN_D4, 0, FN_IRQ3, FN_TCLK1_A, FN_PWM6_C, 0, 0, 0,
2784*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0,
2785*4882a593Smuzhiyun 		/* IP1_23_20 [4] */
2786*4882a593Smuzhiyun 		FN_D3, 0, FN_TX4_B, FN_SDA0_D, FN_PWM0_A,
2787*4882a593Smuzhiyun 		FN_MSIOF2_SYNC_C, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2788*4882a593Smuzhiyun 		/* IP1_19_16 [4] */
2789*4882a593Smuzhiyun 		FN_D2, 0, FN_RX4_B, FN_SCL0_D, FN_PWM1_C,
2790*4882a593Smuzhiyun 		FN_MSIOF2_SCK_C, FN_SSI_SCK5_B, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2791*4882a593Smuzhiyun 		/* IP1_15_12 [4] */
2792*4882a593Smuzhiyun 		FN_D1, 0, FN_SDA3_B, FN_TX5_B, 0, FN_MSIOF2_TXD_C,
2793*4882a593Smuzhiyun 		FN_SSI_WS5_B, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2794*4882a593Smuzhiyun 		/* IP1_11_8 [4] */
2795*4882a593Smuzhiyun 		FN_D0, 0, FN_SCL3_B, FN_RX5_B, FN_IRQ4,
2796*4882a593Smuzhiyun 		FN_MSIOF2_RXD_C, FN_SSI_SDATA5_B, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2797*4882a593Smuzhiyun 		/* IP1_7_4 [4] */
2798*4882a593Smuzhiyun 		FN_MMC0_D5, FN_SD1_WP, 0, 0, 0, 0, 0, 0,
2799*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0,
2800*4882a593Smuzhiyun 		/* IP1_3_0 [4] */
2801*4882a593Smuzhiyun 		FN_MMC0_D4, FN_SD1_CD, 0, 0, 0, 0, 0, 0,
2802*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0, ))
2803*4882a593Smuzhiyun 	},
2804*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("IPSR2", 0xE6060048, 32,
2805*4882a593Smuzhiyun 			     GROUP(4, 4, 4, 4, 4, 4, 4, 4),
2806*4882a593Smuzhiyun 			     GROUP(
2807*4882a593Smuzhiyun 		/* IP2_31_28 [4] */
2808*4882a593Smuzhiyun 		FN_D13, FN_MSIOF2_SYNC_A, 0, FN_RX4_C, 0, 0, 0, 0, 0,
2809*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0,
2810*4882a593Smuzhiyun 		/* IP2_27_24 [4] */
2811*4882a593Smuzhiyun 		FN_D12, FN_MSIOF2_SCK_A, FN_HSCK0, 0, FN_CAN_CLK_C,
2812*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2813*4882a593Smuzhiyun 		/* IP2_23_20 [4] */
2814*4882a593Smuzhiyun 		FN_D11, FN_MSIOF2_TXD_A, FN_HTX0_B, 0, 0, 0, 0, 0, 0,
2815*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0,
2816*4882a593Smuzhiyun 		/* IP2_19_16 [4] */
2817*4882a593Smuzhiyun 		FN_D10, FN_MSIOF2_RXD_A, FN_HRX0_B, 0, 0, 0, 0, 0, 0,
2818*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0,
2819*4882a593Smuzhiyun 		/* IP2_15_12 [4] */
2820*4882a593Smuzhiyun 		FN_D9, FN_HRTS2_N, FN_TX1_C, FN_SDA1_D, 0, 0, 0,
2821*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0, 0,
2822*4882a593Smuzhiyun 		/* IP2_11_8 [4] */
2823*4882a593Smuzhiyun 		FN_D8, FN_HCTS2_N, FN_RX1_C, FN_SCL1_D, FN_PWM3_C, 0,
2824*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2825*4882a593Smuzhiyun 		/* IP2_7_4 [4] */
2826*4882a593Smuzhiyun 		FN_D7, FN_HSCK2, FN_SCIF1_SCK_C, FN_IRQ6, FN_PWM5_C,
2827*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2828*4882a593Smuzhiyun 		/* IP2_3_0 [4] */
2829*4882a593Smuzhiyun 		FN_D6, FN_HTX2, FN_SDA1_B, FN_PWM4_C, 0, 0, 0, 0,
2830*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0, ))
2831*4882a593Smuzhiyun 	},
2832*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("IPSR3", 0xE606004C, 32,
2833*4882a593Smuzhiyun 			     GROUP(4, 4, 4, 4, 4, 4, 4, 4),
2834*4882a593Smuzhiyun 			     GROUP(
2835*4882a593Smuzhiyun 		/* IP3_31_28 [4] */
2836*4882a593Smuzhiyun 		FN_QSPI0_SSL, FN_WE1_N, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2837*4882a593Smuzhiyun 		0, 0,
2838*4882a593Smuzhiyun 		/* IP3_27_24 [4] */
2839*4882a593Smuzhiyun 		FN_QSPI0_IO3, FN_RD_N, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2840*4882a593Smuzhiyun 		0, 0,
2841*4882a593Smuzhiyun 		/* IP3_23_20 [4] */
2842*4882a593Smuzhiyun 		FN_QSPI0_IO2, FN_CS0_N, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2843*4882a593Smuzhiyun 		0, 0,
2844*4882a593Smuzhiyun 		/* IP3_19_16 [4] */
2845*4882a593Smuzhiyun 		FN_QSPI0_MISO_QSPI0_IO1, FN_RD_WR_N, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2846*4882a593Smuzhiyun 		0, 0, 0, 0,
2847*4882a593Smuzhiyun 		/* IP3_15_12 [4] */
2848*4882a593Smuzhiyun 		FN_QSPI0_MOSI_QSPI0_IO0, FN_BS_N, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2849*4882a593Smuzhiyun 		0, 0, 0,
2850*4882a593Smuzhiyun 		/* IP3_11_8 [4] */
2851*4882a593Smuzhiyun 		FN_QSPI0_SPCLK, FN_WE0_N, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2852*4882a593Smuzhiyun 		0, 0,
2853*4882a593Smuzhiyun 		/* IP3_7_4 [4] */
2854*4882a593Smuzhiyun 		FN_D15, FN_MSIOF2_SS2, FN_PWM4_A, 0, FN_CAN1_TX_B, FN_IRQ2,
2855*4882a593Smuzhiyun 		FN_AVB_AVTP_MATCH_A, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2856*4882a593Smuzhiyun 		/* IP3_3_0 [4] */
2857*4882a593Smuzhiyun 		FN_D14, FN_MSIOF2_SS1, 0, FN_TX4_C, FN_CAN1_RX_B,
2858*4882a593Smuzhiyun 		0, FN_AVB_AVTP_CAPTURE_A,
2859*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0, 0, ))
2860*4882a593Smuzhiyun 	},
2861*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("IPSR4", 0xE6060050, 32,
2862*4882a593Smuzhiyun 			     GROUP(4, 4, 4, 4, 4, 4, 4, 4),
2863*4882a593Smuzhiyun 			     GROUP(
2864*4882a593Smuzhiyun 		/* IP4_31_28 [4] */
2865*4882a593Smuzhiyun 		FN_DU0_DR6, 0, FN_RX2_C, 0, 0, 0, FN_A6, 0,
2866*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0,
2867*4882a593Smuzhiyun 		/* IP4_27_24 [4] */
2868*4882a593Smuzhiyun 		FN_DU0_DR5, 0, FN_TX1_D, 0, FN_PWM1_B, 0, FN_A5, 0,
2869*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0,
2870*4882a593Smuzhiyun 		/* IP4_23_20 [4] */
2871*4882a593Smuzhiyun 		FN_DU0_DR4, 0, FN_RX1_D, 0, 0, 0, FN_A4, 0, 0, 0, 0,
2872*4882a593Smuzhiyun 		0, 0, 0, 0, 0,
2873*4882a593Smuzhiyun 		/* IP4_19_16 [4] */
2874*4882a593Smuzhiyun 		FN_DU0_DR3, 0, FN_TX0_D, FN_SDA0_E, FN_PWM0_B, 0,
2875*4882a593Smuzhiyun 		FN_A3, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2876*4882a593Smuzhiyun 		/* IP4_15_12 [4] */
2877*4882a593Smuzhiyun 		FN_DU0_DR2, 0, FN_RX0_D, FN_SCL0_E, 0, 0, FN_A2, 0,
2878*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0,
2879*4882a593Smuzhiyun 		/* IP4_11_8 [4] */
2880*4882a593Smuzhiyun 		FN_DU0_DR1, 0, FN_TX5_C, FN_SDA2_D, 0, 0, FN_A1, 0,
2881*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0,
2882*4882a593Smuzhiyun 		/* IP4_7_4 [4] */
2883*4882a593Smuzhiyun 		FN_DU0_DR0, 0, FN_RX5_C, FN_SCL2_D, 0, 0, FN_A0, 0,
2884*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0,
2885*4882a593Smuzhiyun 		/* IP4_3_0 [4] */
2886*4882a593Smuzhiyun 		FN_EX_WAIT0, FN_CAN_CLK_B, FN_SCIF_CLK_A, 0, 0, 0, 0,
2887*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0, 0, ))
2888*4882a593Smuzhiyun 	},
2889*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("IPSR5", 0xE6060054, 32,
2890*4882a593Smuzhiyun 			     GROUP(4, 4, 4, 4, 4, 4, 4, 4),
2891*4882a593Smuzhiyun 			     GROUP(
2892*4882a593Smuzhiyun 		/* IP5_31_28 [4] */
2893*4882a593Smuzhiyun 		FN_DU0_DG6, 0, FN_HRX1_C, 0, 0, 0, FN_A14,  0, 0, 0,
2894*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0,
2895*4882a593Smuzhiyun 		/* IP5_27_24 [4] */
2896*4882a593Smuzhiyun 		FN_DU0_DG5, 0, FN_HTX0_A, 0, FN_PWM5_B, 0, FN_A13,
2897*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0, 0,
2898*4882a593Smuzhiyun 		/* IP5_23_20 [4] */
2899*4882a593Smuzhiyun 		FN_DU0_DG4, 0, FN_HRX0_A, 0, 0, 0, FN_A12, 0, 0, 0,
2900*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0,
2901*4882a593Smuzhiyun 		/* IP5_19_16 [4] */
2902*4882a593Smuzhiyun 		FN_DU0_DG3, 0, FN_TX4_D, 0, FN_PWM4_B, 0, FN_A11, 0,
2903*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0,
2904*4882a593Smuzhiyun 		/* IP5_15_12 [4] */
2905*4882a593Smuzhiyun 		FN_DU0_DG2, 0, FN_RX4_D, 0, 0, 0, FN_A10, 0, 0, 0,
2906*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0,
2907*4882a593Smuzhiyun 		/* IP5_11_8 [4] */
2908*4882a593Smuzhiyun 		FN_DU0_DG1, 0, FN_TX3_B, FN_SDA3_D, FN_PWM3_B, 0,
2909*4882a593Smuzhiyun 		FN_A9, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2910*4882a593Smuzhiyun 		/* IP5_7_4 [4] */
2911*4882a593Smuzhiyun 		FN_DU0_DG0, 0, FN_RX3_B, FN_SCL3_D, 0, 0, FN_A8, 0,
2912*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0,
2913*4882a593Smuzhiyun 		/* IP5_3_0 [4] */
2914*4882a593Smuzhiyun 		FN_DU0_DR7, 0, FN_TX2_C, 0, FN_PWM2_B, 0, FN_A7, 0,
2915*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0, ))
2916*4882a593Smuzhiyun 	},
2917*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("IPSR6", 0xE6060058, 32,
2918*4882a593Smuzhiyun 			     GROUP(4, 4, 4, 4, 4, 4, 4, 4),
2919*4882a593Smuzhiyun 			     GROUP(
2920*4882a593Smuzhiyun 		/* IP6_31_28 [4] */
2921*4882a593Smuzhiyun 		FN_DU0_DB6, 0, 0, 0, 0, 0, FN_A22, 0, 0,
2922*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0,
2923*4882a593Smuzhiyun 		/* IP6_27_24 [4] */
2924*4882a593Smuzhiyun 		FN_DU0_DB5, 0, FN_HRTS1_N_C, 0, 0, 0,
2925*4882a593Smuzhiyun 		FN_A21, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2926*4882a593Smuzhiyun 		/* IP6_23_20 [4] */
2927*4882a593Smuzhiyun 		FN_DU0_DB4, 0, FN_HCTS1_N_C, 0, 0, 0,
2928*4882a593Smuzhiyun 		FN_A20, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2929*4882a593Smuzhiyun 		/* IP6_19_16 [4] */
2930*4882a593Smuzhiyun 		FN_DU0_DB3, 0, FN_HRTS0_N, 0, 0, 0, FN_A19, 0, 0, 0,
2931*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0,
2932*4882a593Smuzhiyun 		/* IP6_15_12 [4] */
2933*4882a593Smuzhiyun 		FN_DU0_DB2, 0, FN_HCTS0_N, 0, 0, 0, FN_A18, 0, 0, 0,
2934*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0,
2935*4882a593Smuzhiyun 		/* IP6_11_8 [4] */
2936*4882a593Smuzhiyun 		FN_DU0_DB1, 0, 0, FN_SDA4_D, FN_CAN0_TX_C, 0, FN_A17,
2937*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0, 0,
2938*4882a593Smuzhiyun 		/* IP6_7_4 [4] */
2939*4882a593Smuzhiyun 		FN_DU0_DB0, 0, 0, FN_SCL4_D, FN_CAN0_RX_C, 0, FN_A16,
2940*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0, 0,
2941*4882a593Smuzhiyun 		/* IP6_3_0 [4] */
2942*4882a593Smuzhiyun 		FN_DU0_DG7, 0, FN_HTX1_C, 0,  FN_PWM6_B, 0, FN_A15,
2943*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0, 0, ))
2944*4882a593Smuzhiyun 	},
2945*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("IPSR7", 0xE606005C, 32,
2946*4882a593Smuzhiyun 			     GROUP(4, 4, 4, 4, 4, 4, 4, 4),
2947*4882a593Smuzhiyun 			     GROUP(
2948*4882a593Smuzhiyun 		/* IP7_31_28 [4] */
2949*4882a593Smuzhiyun 		FN_DU0_DISP, 0, 0, 0, FN_CAN1_RX_C, 0, 0, 0, 0, 0, 0,
2950*4882a593Smuzhiyun 		0, 0, 0, 0, 0,
2951*4882a593Smuzhiyun 		/* IP7_27_24 [4] */
2952*4882a593Smuzhiyun 		FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, 0, FN_MSIOF2_SCK_B,
2953*4882a593Smuzhiyun 		0, 0, 0, FN_DRACK0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2954*4882a593Smuzhiyun 		/* IP7_23_20 [4] */
2955*4882a593Smuzhiyun 		FN_DU0_EXVSYNC_DU0_VSYNC, 0, FN_MSIOF2_SYNC_B, 0,
2956*4882a593Smuzhiyun 		0, 0, FN_DACK0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2957*4882a593Smuzhiyun 		/* IP7_19_16 [4] */
2958*4882a593Smuzhiyun 		FN_DU0_EXHSYNC_DU0_HSYNC, 0, FN_MSIOF2_TXD_B, 0,
2959*4882a593Smuzhiyun 		0, 0, FN_DREQ0_N, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2960*4882a593Smuzhiyun 		/* IP7_15_12 [4] */
2961*4882a593Smuzhiyun 		FN_DU0_DOTCLKOUT1, 0, FN_MSIOF2_RXD_B, 0, 0, 0,
2962*4882a593Smuzhiyun 		FN_CS1_N_A26, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2963*4882a593Smuzhiyun 		/* IP7_11_8 [4] */
2964*4882a593Smuzhiyun 		FN_DU0_DOTCLKOUT0, 0, 0, 0, 0, 0, FN_A25, 0, 0, 0, 0,
2965*4882a593Smuzhiyun 		0, 0, 0, 0, 0,
2966*4882a593Smuzhiyun 		/* IP7_7_4 [4] */
2967*4882a593Smuzhiyun 		FN_DU0_DOTCLKIN, 0, 0, 0, 0, 0, FN_A24, 0, 0, 0,
2968*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0,
2969*4882a593Smuzhiyun 		/* IP7_3_0 [4] */
2970*4882a593Smuzhiyun 		FN_DU0_DB7, 0, 0, 0, 0, 0, FN_A23, 0, 0,
2971*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, ))
2972*4882a593Smuzhiyun 	},
2973*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("IPSR8", 0xE6060060, 32,
2974*4882a593Smuzhiyun 			     GROUP(4, 4, 4, 4, 4, 4, 4, 4),
2975*4882a593Smuzhiyun 			     GROUP(
2976*4882a593Smuzhiyun 		/* IP8_31_28 [4] */
2977*4882a593Smuzhiyun 		FN_VI1_DATA5, 0, 0, 0, FN_AVB_RXD4, FN_ETH_LINK, 0, 0, 0, 0,
2978*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0,
2979*4882a593Smuzhiyun 		/* IP8_27_24 [4] */
2980*4882a593Smuzhiyun 		FN_VI1_DATA4, 0, 0, 0, FN_AVB_RXD3, FN_ETH_RX_ER, 0, 0, 0, 0,
2981*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0,
2982*4882a593Smuzhiyun 		/* IP8_23_20 [4] */
2983*4882a593Smuzhiyun 		FN_VI1_DATA3, 0, 0, 0, FN_AVB_RXD2, FN_ETH_MDIO, 0, 0, 0, 0,
2984*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0,
2985*4882a593Smuzhiyun 		/* IP8_19_16 [4] */
2986*4882a593Smuzhiyun 		FN_VI1_DATA2, 0, 0, 0, FN_AVB_RXD1, FN_ETH_RXD1, 0, 0, 0, 0,
2987*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0,
2988*4882a593Smuzhiyun 		/* IP8_15_12 [4] */
2989*4882a593Smuzhiyun 		FN_VI1_DATA1, 0, 0, 0, FN_AVB_RXD0, FN_ETH_RXD0, 0, 0, 0, 0,
2990*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0,
2991*4882a593Smuzhiyun 		/* IP8_11_8 [4] */
2992*4882a593Smuzhiyun 		FN_VI1_DATA0, 0, 0, 0, FN_AVB_RX_DV, FN_ETH_CRS_DV, 0, 0, 0,
2993*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0,
2994*4882a593Smuzhiyun 		/* IP8_7_4 [4] */
2995*4882a593Smuzhiyun 		FN_VI1_CLK, 0, 0, 0, FN_AVB_RX_CLK, FN_ETH_REF_CLK, 0, 0, 0,
2996*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0,
2997*4882a593Smuzhiyun 		/* IP8_3_0 [4] */
2998*4882a593Smuzhiyun 		FN_DU0_CDE, 0, 0, 0, FN_CAN1_TX_C, 0, 0, 0, 0, 0, 0, 0,
2999*4882a593Smuzhiyun 		0, 0, 0, 0, ))
3000*4882a593Smuzhiyun 	},
3001*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("IPSR9", 0xE6060064, 32,
3002*4882a593Smuzhiyun 			     GROUP(4, 4, 4, 4, 4, 4, 4, 4),
3003*4882a593Smuzhiyun 			     GROUP(
3004*4882a593Smuzhiyun 		/* IP9_31_28 [4] */
3005*4882a593Smuzhiyun 		FN_VI1_DATA9, 0, 0, FN_SDA2_B, FN_AVB_TXD0, 0, 0, 0, 0, 0, 0,
3006*4882a593Smuzhiyun 		0, 0, 0, 0, 0,
3007*4882a593Smuzhiyun 		/* IP9_27_24 [4] */
3008*4882a593Smuzhiyun 		FN_VI1_DATA8, 0, 0, FN_SCL2_B, FN_AVB_TX_EN, 0, 0, 0, 0, 0, 0,
3009*4882a593Smuzhiyun 		0, 0, 0, 0, 0,
3010*4882a593Smuzhiyun 		/* IP9_23_20 [4] */
3011*4882a593Smuzhiyun 		FN_VI1_VSYNC_N, FN_TX0_B, FN_SDA0_C, FN_AUDIO_CLKOUT_B,
3012*4882a593Smuzhiyun 		FN_AVB_TX_CLK, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3013*4882a593Smuzhiyun 		/* IP9_19_16 [4] */
3014*4882a593Smuzhiyun 		FN_VI1_HSYNC_N, FN_RX0_B, FN_SCL0_C, 0, FN_AVB_GTXREFCLK,
3015*4882a593Smuzhiyun 		FN_ETH_MDC, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3016*4882a593Smuzhiyun 		/* IP9_15_12 [4] */
3017*4882a593Smuzhiyun 		FN_VI1_FIELD, FN_SDA3_A, 0, 0, FN_AVB_RX_ER, FN_ETH_TXD0, 0,
3018*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0, 0,
3019*4882a593Smuzhiyun 		/* IP9_11_8 [4] */
3020*4882a593Smuzhiyun 		FN_VI1_CLKENB, FN_SCL3_A, 0, 0, FN_AVB_RXD7, FN_ETH_MAGIC, 0,
3021*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0, 0,
3022*4882a593Smuzhiyun 		/* IP9_7_4 [4] */
3023*4882a593Smuzhiyun 		FN_VI1_DATA7, 0, 0, 0, FN_AVB_RXD6, FN_ETH_TX_EN, 0, 0, 0, 0,
3024*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0,
3025*4882a593Smuzhiyun 		/* IP9_3_0 [4] */
3026*4882a593Smuzhiyun 		FN_VI1_DATA6, 0, 0, 0, FN_AVB_RXD5, FN_ETH_TXD1, 0, 0, 0, 0,
3027*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, ))
3028*4882a593Smuzhiyun 	},
3029*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("IPSR10", 0xE6060068, 32,
3030*4882a593Smuzhiyun 			     GROUP(4, 4, 4, 4, 4, 4, 4, 4),
3031*4882a593Smuzhiyun 			     GROUP(
3032*4882a593Smuzhiyun 		/* IP10_31_28 [4] */
3033*4882a593Smuzhiyun 		FN_SCL1_A, FN_RX4_A, FN_PWM5_D, FN_DU1_DR0, 0, 0,
3034*4882a593Smuzhiyun 		FN_SSI_SCK6_B, FN_VI0_G0, 0, 0, 0, 0, 0, 0, 0, 0,
3035*4882a593Smuzhiyun 		/* IP10_27_24 [4] */
3036*4882a593Smuzhiyun 		FN_SDA0_A, FN_TX0_C, FN_IRQ5, FN_CAN_CLK_A, FN_AVB_GTX_CLK,
3037*4882a593Smuzhiyun 		FN_CAN1_TX_D, FN_DVC_MUTE, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3038*4882a593Smuzhiyun 		/* IP10_23_20 [4] */
3039*4882a593Smuzhiyun 		FN_SCL0_A, FN_RX0_C, FN_PWM5_A, FN_TCLK1_B, FN_AVB_TXD6,
3040*4882a593Smuzhiyun 		FN_CAN1_RX_D, FN_MSIOF0_SYNC_B, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3041*4882a593Smuzhiyun 		/* IP10_19_16 [4] */
3042*4882a593Smuzhiyun 		FN_AVB_TXD5, FN_SCIF_CLK_B, FN_AUDIO_CLKC_B, 0,
3043*4882a593Smuzhiyun 		FN_SSI_SDATA1_D, 0, FN_MSIOF0_SCK_B, 0, 0, 0, 0, 0, 0, 0,
3044*4882a593Smuzhiyun 		0, 0,
3045*4882a593Smuzhiyun 		/* IP10_15_12 [4] */
3046*4882a593Smuzhiyun 		FN_AVB_TXD4, 0, FN_AUDIO_CLKB_B, 0, FN_SSI_WS1_D, FN_TX5_F,
3047*4882a593Smuzhiyun 		FN_MSIOF0_TXD_B, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3048*4882a593Smuzhiyun 		/* IP10_11_8 [4] */
3049*4882a593Smuzhiyun 		FN_AVB_TXD3, 0, FN_AUDIO_CLKA_B, 0, FN_SSI_SCK1_D, FN_RX5_F,
3050*4882a593Smuzhiyun 		FN_MSIOF0_RXD_B, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3051*4882a593Smuzhiyun 		/* IP10_7_4 [4] */
3052*4882a593Smuzhiyun 		FN_VI1_DATA11, 0, 0, FN_CAN0_TX_B, FN_AVB_TXD2, 0, 0, 0, 0,
3053*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0,
3054*4882a593Smuzhiyun 		/* IP10_3_0 [4] */
3055*4882a593Smuzhiyun 		FN_VI1_DATA10, 0, 0, FN_CAN0_RX_B, FN_AVB_TXD1, 0, 0, 0, 0,
3056*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, ))
3057*4882a593Smuzhiyun 	},
3058*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("IPSR11", 0xE606006C, 32,
3059*4882a593Smuzhiyun 			     GROUP(4, 4, 4, 4, 4, 4, 4, 4),
3060*4882a593Smuzhiyun 			     GROUP(
3061*4882a593Smuzhiyun 		/* IP11_31_28 [4] */
3062*4882a593Smuzhiyun 		FN_HRX1_A, FN_SCL4_A, FN_PWM6_A, FN_DU1_DG0, FN_RX0_A, 0, 0,
3063*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0, 0,
3064*4882a593Smuzhiyun 		/* IP11_27_24 [4] */
3065*4882a593Smuzhiyun 		FN_MSIOF0_SS2_A, 0, 0, FN_DU1_DR7, 0,
3066*4882a593Smuzhiyun 		FN_QSPI1_SSL, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3067*4882a593Smuzhiyun 		/* IP11_23_20 [4] */
3068*4882a593Smuzhiyun 		FN_MSIOF0_SS1_A, 0, 0, FN_DU1_DR6, 0,
3069*4882a593Smuzhiyun 		FN_QSPI1_IO3, FN_SSI_SDATA8_B, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3070*4882a593Smuzhiyun 		/* IP11_19_16 [4] */
3071*4882a593Smuzhiyun 		FN_MSIOF0_SYNC_A, FN_PWM1_A, 0, FN_DU1_DR5,
3072*4882a593Smuzhiyun 		0, FN_QSPI1_IO2, FN_SSI_SDATA7_B, 0, 0, 0, 0, 0,
3073*4882a593Smuzhiyun 		0, 0, 0, 0,
3074*4882a593Smuzhiyun 		/* IP11_15_12 [4] */
3075*4882a593Smuzhiyun 		FN_MSIOF0_SCK_A, FN_IRQ0, 0, FN_DU1_DR4,
3076*4882a593Smuzhiyun 		0, FN_QSPI1_SPCLK, FN_SSI_SCK78_B, FN_VI0_G4,
3077*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0,
3078*4882a593Smuzhiyun 		/* IP11_11_8 [4] */
3079*4882a593Smuzhiyun 		FN_MSIOF0_TXD_A, FN_TX5_A, FN_SDA2_C, FN_DU1_DR3, 0,
3080*4882a593Smuzhiyun 		FN_QSPI1_MISO_QSPI1_IO1, FN_SSI_WS78_B, FN_VI0_G3,
3081*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0,
3082*4882a593Smuzhiyun 		/* IP11_7_4 [4] */
3083*4882a593Smuzhiyun 		FN_MSIOF0_RXD_A, FN_RX5_A, FN_SCL2_C, FN_DU1_DR2, 0,
3084*4882a593Smuzhiyun 		FN_QSPI1_MOSI_QSPI1_IO0, FN_SSI_SDATA6_B, FN_VI0_G2,
3085*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0,
3086*4882a593Smuzhiyun 		/* IP11_3_0 [4] */
3087*4882a593Smuzhiyun 		FN_SDA1_A, FN_TX4_A, 0, FN_DU1_DR1, 0, 0, FN_SSI_WS6_B,
3088*4882a593Smuzhiyun 		FN_VI0_G1, 0, 0, 0, 0, 0, 0, 0, 0, ))
3089*4882a593Smuzhiyun 	},
3090*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("IPSR12", 0xE6060070, 32,
3091*4882a593Smuzhiyun 			     GROUP(4, 4, 4, 4, 4, 4, 4, 4),
3092*4882a593Smuzhiyun 			     GROUP(
3093*4882a593Smuzhiyun 		/* IP12_31_28 [4] */
3094*4882a593Smuzhiyun 		FN_SD2_DAT2, FN_RX2_A, 0, FN_DU1_DB0, FN_SSI_SDATA2_B, 0, 0,
3095*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0, 0,
3096*4882a593Smuzhiyun 		/* IP12_27_24 [4] */
3097*4882a593Smuzhiyun 		FN_SD2_DAT1, FN_TX1_A, FN_SDA1_E, FN_DU1_DG7, FN_SSI_WS2_B,
3098*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3099*4882a593Smuzhiyun 		/* IP12_23_20 [4] */
3100*4882a593Smuzhiyun 		FN_SD2_DAT0, FN_RX1_A, FN_SCL1_E, FN_DU1_DG6,
3101*4882a593Smuzhiyun 		FN_SSI_SDATA1_B, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3102*4882a593Smuzhiyun 		/* IP12_19_16 [4] */
3103*4882a593Smuzhiyun 		FN_SD2_CMD, FN_SCIF1_SCK_A, FN_TCLK2_A, FN_DU1_DG5,
3104*4882a593Smuzhiyun 		FN_SSI_SCK2_B, FN_PWM3_A, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3105*4882a593Smuzhiyun 		/* IP12_15_12 [4] */
3106*4882a593Smuzhiyun 		FN_SD2_CLK, FN_HSCK1, 0, FN_DU1_DG4, FN_SSI_SCK1_B, 0, 0, 0,
3107*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0,
3108*4882a593Smuzhiyun 		/* IP12_11_8 [4] */
3109*4882a593Smuzhiyun 		FN_HRTS1_N_A, 0, 0, FN_DU1_DG3, FN_SSI_WS1_B, FN_IRQ1, 0, 0,
3110*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0,
3111*4882a593Smuzhiyun 		/* IP12_7_4 [4] */
3112*4882a593Smuzhiyun 		FN_HCTS1_N_A, FN_PWM2_A, 0, FN_DU1_DG2, FN_REMOCON_B,
3113*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3114*4882a593Smuzhiyun 		/* IP12_3_0 [4] */
3115*4882a593Smuzhiyun 		FN_HTX1_A, FN_SDA4_A, 0, FN_DU1_DG1, FN_TX0_A, 0, 0, 0, 0, 0,
3116*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, ))
3117*4882a593Smuzhiyun 	},
3118*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("IPSR13", 0xE6060074, 32,
3119*4882a593Smuzhiyun 			     GROUP(4, 4, 4, 4, 4, 4, 4, 4),
3120*4882a593Smuzhiyun 			     GROUP(
3121*4882a593Smuzhiyun 		/* IP13_31_28 [4] */
3122*4882a593Smuzhiyun 		FN_SSI_SCK5_A, 0, 0, FN_DU1_DOTCLKOUT1, 0, 0, 0, 0, 0, 0, 0,
3123*4882a593Smuzhiyun 		0, 0, 0, 0, 0,
3124*4882a593Smuzhiyun 		/* IP13_27_24 [4] */
3125*4882a593Smuzhiyun 		FN_SDA2_A, 0, FN_MSIOF1_SYNC_B, FN_DU1_DB7, FN_AUDIO_CLKOUT_C,
3126*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3127*4882a593Smuzhiyun 		/* IP13_23_20 [4] */
3128*4882a593Smuzhiyun 		FN_SCL2_A, 0, FN_MSIOF1_SCK_B, FN_DU1_DB6, FN_AUDIO_CLKC_C,
3129*4882a593Smuzhiyun 		FN_SSI_SCK4_B, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3130*4882a593Smuzhiyun 		/* IP13_19_16 [4] */
3131*4882a593Smuzhiyun 		FN_TX3_A, FN_SDA1_C, FN_MSIOF1_TXD_B, FN_DU1_DB5,
3132*4882a593Smuzhiyun 		FN_AUDIO_CLKB_C, FN_SSI_WS4_B, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3133*4882a593Smuzhiyun 		/* IP13_15_12 [4] */
3134*4882a593Smuzhiyun 		FN_RX3_A, FN_SCL1_C, FN_MSIOF1_RXD_B, FN_DU1_DB4,
3135*4882a593Smuzhiyun 		FN_AUDIO_CLKA_C, FN_SSI_SDATA4_B, 0, 0, 0, 0, 0, 0, 0, 0,
3136*4882a593Smuzhiyun 		0, 0,
3137*4882a593Smuzhiyun 		/* IP13_11_8 [4] */
3138*4882a593Smuzhiyun 		FN_SD2_WP, FN_SCIF3_SCK, 0, FN_DU1_DB3, FN_SSI_SDATA9_B, 0,
3139*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3140*4882a593Smuzhiyun 		/* IP13_7_4 [4] */
3141*4882a593Smuzhiyun 		FN_SD2_CD, FN_SCIF2_SCK_A, 0, FN_DU1_DB2, FN_SSI_SCK9_B, 0, 0,
3142*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0, 0,
3143*4882a593Smuzhiyun 		/* IP13_3_0 [4] */
3144*4882a593Smuzhiyun 		FN_SD2_DAT3, FN_TX2_A, 0, FN_DU1_DB1, FN_SSI_WS9_B, 0, 0, 0,
3145*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0, ))
3146*4882a593Smuzhiyun 	},
3147*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("IPSR14", 0xE6060078, 32,
3148*4882a593Smuzhiyun 			     GROUP(4, 4, 4, 4, 4, 4, 4, 4),
3149*4882a593Smuzhiyun 			     GROUP(
3150*4882a593Smuzhiyun 		/* IP14_31_28 [4] */
3151*4882a593Smuzhiyun 		FN_SSI_SDATA7_A, 0, 0, FN_IRQ8, FN_AUDIO_CLKA_D, FN_CAN_CLK_D,
3152*4882a593Smuzhiyun 		FN_VI0_G5, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3153*4882a593Smuzhiyun 		/* IP14_27_24 [4] */
3154*4882a593Smuzhiyun 		FN_SSI_WS78_A, 0, FN_SCL4_E, FN_DU1_CDE, 0, 0, 0, 0, 0, 0, 0,
3155*4882a593Smuzhiyun 		0, 0, 0, 0, 0,
3156*4882a593Smuzhiyun 		/* IP14_23_20 [4] */
3157*4882a593Smuzhiyun 		FN_SSI_SCK78_A, 0, FN_SDA4_E, FN_DU1_DISP, 0, 0, 0, 0, 0, 0,
3158*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0,
3159*4882a593Smuzhiyun 		/* IP14_19_16 [4] */
3160*4882a593Smuzhiyun 		FN_SSI_SDATA6_A, 0, FN_SDA4_C, FN_DU1_EXVSYNC_DU1_VSYNC, 0, 0,
3161*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3162*4882a593Smuzhiyun 		/* IP14_15_12 [4] */
3163*4882a593Smuzhiyun 		FN_SSI_WS6_A, 0, FN_SCL4_C, FN_DU1_EXHSYNC_DU1_HSYNC, 0, 0, 0,
3164*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0, 0,
3165*4882a593Smuzhiyun 		/* IP14_11_8 [4] */
3166*4882a593Smuzhiyun 		FN_SSI_SCK6_A, 0, 0, FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, 0, 0,
3167*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3168*4882a593Smuzhiyun 		/* IP14_7_4 [4] */
3169*4882a593Smuzhiyun 		FN_SSI_SDATA5_A, 0, FN_SDA3_C, FN_DU1_DOTCLKOUT0, 0, 0, 0,
3170*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0, 0,
3171*4882a593Smuzhiyun 		/* IP14_3_0 [4] */
3172*4882a593Smuzhiyun 		FN_SSI_WS5_A, 0, FN_SCL3_C, FN_DU1_DOTCLKIN, 0, 0, 0, 0, 0, 0,
3173*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, ))
3174*4882a593Smuzhiyun 	},
3175*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("IPSR15", 0xE606007C, 32,
3176*4882a593Smuzhiyun 			     GROUP(4, 4, 4, 4, 4, 4, 4, 4),
3177*4882a593Smuzhiyun 			     GROUP(
3178*4882a593Smuzhiyun 		/* IP15_31_28 [4] */
3179*4882a593Smuzhiyun 		FN_SSI_WS4_A, 0, FN_AVB_PHY_INT, 0, 0, 0, FN_VI0_R5, 0, 0, 0,
3180*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0,
3181*4882a593Smuzhiyun 		/* IP15_27_24 [4] */
3182*4882a593Smuzhiyun 		FN_SSI_SCK4_A, 0, FN_AVB_MAGIC, 0, 0, 0, FN_VI0_R4, 0, 0, 0,
3183*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0,
3184*4882a593Smuzhiyun 		/* IP15_23_20 [4] */
3185*4882a593Smuzhiyun 		FN_SSI_SDATA3, FN_MSIOF1_SS2_A, FN_AVB_LINK, 0, FN_CAN1_TX_A,
3186*4882a593Smuzhiyun 		FN_DREQ2_N, FN_VI0_R3, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3187*4882a593Smuzhiyun 		/* IP15_19_16 [4] */
3188*4882a593Smuzhiyun 		FN_SSI_WS34, FN_MSIOF1_SS1_A, FN_AVB_MDIO, 0, FN_CAN1_RX_A,
3189*4882a593Smuzhiyun 		FN_DREQ1_N, FN_VI0_R2, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3190*4882a593Smuzhiyun 		/* IP15_15_12 [4] */
3191*4882a593Smuzhiyun 		FN_SSI_SCK34, FN_MSIOF1_SCK_A, FN_AVB_MDC, 0, 0, FN_DACK1,
3192*4882a593Smuzhiyun 		FN_VI0_R1, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3193*4882a593Smuzhiyun 		/* IP15_11_8 [4] */
3194*4882a593Smuzhiyun 		FN_SSI_SDATA0_A, FN_MSIOF1_SYNC_A, FN_PWM0_C, 0, 0, 0,
3195*4882a593Smuzhiyun 		FN_VI0_R0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3196*4882a593Smuzhiyun 		/* IP15_7_4 [4] */
3197*4882a593Smuzhiyun 		FN_SSI_WS0129_A, FN_MSIOF1_TXD_A, FN_TX5_D, 0, 0, 0,
3198*4882a593Smuzhiyun 		FN_VI0_G7, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3199*4882a593Smuzhiyun 		/* IP15_3_0 [4] */
3200*4882a593Smuzhiyun 		FN_SSI_SCK0129_A, FN_MSIOF1_RXD_A, FN_RX5_D, 0, 0, 0,
3201*4882a593Smuzhiyun 		FN_VI0_G6, 0, 0, 0, 0, 0, 0, 0, 0, 0, ))
3202*4882a593Smuzhiyun 	},
3203*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("IPSR16", 0xE6060080, 32,
3204*4882a593Smuzhiyun 			     GROUP(4, 4, 4, 4, 4, 4, 4, 4),
3205*4882a593Smuzhiyun 			     GROUP(
3206*4882a593Smuzhiyun 		/* IP16_31_28 [4] */
3207*4882a593Smuzhiyun 		FN_SSI_SDATA2_A, FN_HRTS1_N_B, 0, 0, 0, 0,
3208*4882a593Smuzhiyun 		FN_VI0_DATA4_VI0_B4, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3209*4882a593Smuzhiyun 		/* IP16_27_24 [4] */
3210*4882a593Smuzhiyun 		FN_SSI_WS2_A, FN_HCTS1_N_B, 0, 0, 0, FN_AVB_TX_ER,
3211*4882a593Smuzhiyun 		FN_VI0_DATA3_VI0_B3, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3212*4882a593Smuzhiyun 		/* IP16_23_20 [4] */
3213*4882a593Smuzhiyun 		FN_SSI_SCK2_A, FN_HTX1_B, 0, 0, 0, FN_AVB_TXD7,
3214*4882a593Smuzhiyun 		FN_VI0_DATA2_VI0_B2, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3215*4882a593Smuzhiyun 		/* IP16_19_16 [4] */
3216*4882a593Smuzhiyun 		FN_SSI_SDATA1_A, FN_HRX1_B, 0, 0, 0, 0, FN_VI0_DATA1_VI0_B1,
3217*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0, 0,
3218*4882a593Smuzhiyun 		/* IP16_15_12 [4] */
3219*4882a593Smuzhiyun 		FN_SSI_WS1_A, FN_TX1_B, 0, 0, FN_CAN0_TX_D,
3220*4882a593Smuzhiyun 		FN_AVB_AVTP_MATCH_B, FN_VI0_DATA0_VI0_B0, 0, 0, 0, 0, 0, 0,
3221*4882a593Smuzhiyun 		0, 0, 0,
3222*4882a593Smuzhiyun 		/* IP16_11_8 [4] */
3223*4882a593Smuzhiyun 		FN_SSI_SDATA8_A, FN_RX1_B, 0, 0, FN_CAN0_RX_D,
3224*4882a593Smuzhiyun 		FN_AVB_AVTP_CAPTURE_B, FN_VI0_R7, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3225*4882a593Smuzhiyun 		/* IP16_7_4 [4] */
3226*4882a593Smuzhiyun 		FN_SSI_SCK1_A, FN_SCIF1_SCK_B, FN_PWM1_D, FN_IRQ9, FN_REMOCON_A,
3227*4882a593Smuzhiyun 		FN_DACK2, FN_VI0_CLK, FN_AVB_COL, 0, 0, 0, 0, 0, 0, 0, 0,
3228*4882a593Smuzhiyun 		/* IP16_3_0 [4] */
3229*4882a593Smuzhiyun 		FN_SSI_SDATA4_A, 0, FN_AVB_CRS, 0, 0, 0, FN_VI0_R6, 0, 0, 0,
3230*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, ))
3231*4882a593Smuzhiyun 	},
3232*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("IPSR17", 0xE6060084, 32,
3233*4882a593Smuzhiyun 			     GROUP(4, 4, 4, 4, 4, 4, 4, 4),
3234*4882a593Smuzhiyun 			     GROUP(
3235*4882a593Smuzhiyun 		/* IP17_31_28 [4] */
3236*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3237*4882a593Smuzhiyun 		/* IP17_27_24 [4] */
3238*4882a593Smuzhiyun 		FN_AUDIO_CLKOUT_A, FN_SDA4_B, 0, 0, 0, 0,
3239*4882a593Smuzhiyun 		FN_VI0_VSYNC_N, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3240*4882a593Smuzhiyun 		/* IP17_23_20 [4] */
3241*4882a593Smuzhiyun 		FN_AUDIO_CLKC_A, FN_SCL4_B, 0, 0, 0, 0,
3242*4882a593Smuzhiyun 		FN_VI0_HSYNC_N, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3243*4882a593Smuzhiyun 		/* IP17_19_16 [4] */
3244*4882a593Smuzhiyun 		FN_AUDIO_CLKB_A, FN_SDA0_B, 0, 0, 0, 0,
3245*4882a593Smuzhiyun 		FN_VI0_FIELD, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3246*4882a593Smuzhiyun 		/* IP17_15_12 [4] */
3247*4882a593Smuzhiyun 		FN_AUDIO_CLKA_A, FN_SCL0_B, 0, 0, 0, 0,
3248*4882a593Smuzhiyun 		FN_VI0_CLKENB, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3249*4882a593Smuzhiyun 		/* IP17_11_8 [4] */
3250*4882a593Smuzhiyun 		FN_SSI_SDATA9_A, FN_SCIF2_SCK_B, FN_PWM2_D, 0, 0, 0,
3251*4882a593Smuzhiyun 		FN_VI0_DATA7_VI0_B7, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3252*4882a593Smuzhiyun 		/* IP17_7_4 [4] */
3253*4882a593Smuzhiyun 		FN_SSI_WS9_A, FN_TX2_B, FN_SDA3_E, 0, 0, 0,
3254*4882a593Smuzhiyun 		FN_VI0_DATA6_VI0_B6, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3255*4882a593Smuzhiyun 		/* IP17_3_0 [4] */
3256*4882a593Smuzhiyun 		FN_SSI_SCK9_A, FN_RX2_B, FN_SCL3_E, 0, 0, FN_EX_WAIT1,
3257*4882a593Smuzhiyun 		FN_VI0_DATA5_VI0_B5, 0, 0, 0, 0, 0, 0, 0, 0, 0, ))
3258*4882a593Smuzhiyun 	},
3259*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("MOD_SEL0", 0xE60600C0, 32,
3260*4882a593Smuzhiyun 			     GROUP(1, 1, 1, 1, 1, 2, 1, 1, 2, 2, 2, 1,
3261*4882a593Smuzhiyun 				   3, 3, 1, 2, 3, 3, 1),
3262*4882a593Smuzhiyun 			     GROUP(
3263*4882a593Smuzhiyun 		/* RESERVED [1] */
3264*4882a593Smuzhiyun 		0, 0,
3265*4882a593Smuzhiyun 		/* RESERVED [1] */
3266*4882a593Smuzhiyun 		0, 0,
3267*4882a593Smuzhiyun 		/* RESERVED [1] */
3268*4882a593Smuzhiyun 		0, 0,
3269*4882a593Smuzhiyun 		/* RESERVED [1] */
3270*4882a593Smuzhiyun 		0, 0,
3271*4882a593Smuzhiyun 		/* RESERVED [1] */
3272*4882a593Smuzhiyun 		0, 0,
3273*4882a593Smuzhiyun 		/* SEL_ADGA [2] */
3274*4882a593Smuzhiyun 		FN_SEL_ADGA_0, FN_SEL_ADGA_1, FN_SEL_ADGA_2, FN_SEL_ADGA_3,
3275*4882a593Smuzhiyun 		/* RESERVED [1] */
3276*4882a593Smuzhiyun 		0, 0,
3277*4882a593Smuzhiyun 		/* RESERVED [1] */
3278*4882a593Smuzhiyun 		0, 0,
3279*4882a593Smuzhiyun 		/* SEL_CANCLK [2] */
3280*4882a593Smuzhiyun 		FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2,
3281*4882a593Smuzhiyun 		FN_SEL_CANCLK_3,
3282*4882a593Smuzhiyun 		/* SEL_CAN1 [2] */
3283*4882a593Smuzhiyun 		FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
3284*4882a593Smuzhiyun 		/* SEL_CAN0 [2] */
3285*4882a593Smuzhiyun 		FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
3286*4882a593Smuzhiyun 		/* RESERVED [1] */
3287*4882a593Smuzhiyun 		0, 0,
3288*4882a593Smuzhiyun 		/* SEL_I2C04 [3] */
3289*4882a593Smuzhiyun 		FN_SEL_I2C04_0, FN_SEL_I2C04_1, FN_SEL_I2C04_2, FN_SEL_I2C04_3,
3290*4882a593Smuzhiyun 		FN_SEL_I2C04_4, 0, 0, 0,
3291*4882a593Smuzhiyun 		/* SEL_I2C03 [3] */
3292*4882a593Smuzhiyun 		FN_SEL_I2C03_0, FN_SEL_I2C03_1, FN_SEL_I2C03_2, FN_SEL_I2C03_3,
3293*4882a593Smuzhiyun 		FN_SEL_I2C03_4, 0, 0, 0,
3294*4882a593Smuzhiyun 		/* RESERVED [1] */
3295*4882a593Smuzhiyun 		0, 0,
3296*4882a593Smuzhiyun 		/* SEL_I2C02 [2] */
3297*4882a593Smuzhiyun 		FN_SEL_I2C02_0, FN_SEL_I2C02_1, FN_SEL_I2C02_2, FN_SEL_I2C02_3,
3298*4882a593Smuzhiyun 		/* SEL_I2C01 [3] */
3299*4882a593Smuzhiyun 		FN_SEL_I2C01_0, FN_SEL_I2C01_1, FN_SEL_I2C01_2, FN_SEL_I2C01_3,
3300*4882a593Smuzhiyun 		FN_SEL_I2C01_4, 0, 0, 0,
3301*4882a593Smuzhiyun 		/* SEL_I2C00 [3] */
3302*4882a593Smuzhiyun 		FN_SEL_I2C00_0, FN_SEL_I2C00_1, FN_SEL_I2C00_2, FN_SEL_I2C00_3,
3303*4882a593Smuzhiyun 		FN_SEL_I2C00_4, 0, 0, 0,
3304*4882a593Smuzhiyun 		/* SEL_AVB [1] */
3305*4882a593Smuzhiyun 		FN_SEL_AVB_0, FN_SEL_AVB_1, ))
3306*4882a593Smuzhiyun 	},
3307*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("MOD_SEL1", 0xE60600C4, 32,
3308*4882a593Smuzhiyun 			     GROUP(1, 3, 3, 2, 2, 1, 2, 2, 2, 1, 1, 1,
3309*4882a593Smuzhiyun 				   1, 1, 2, 1, 1, 2, 2, 1),
3310*4882a593Smuzhiyun 			     GROUP(
3311*4882a593Smuzhiyun 		/* SEL_SCIFCLK [1] */
3312*4882a593Smuzhiyun 		FN_SEL_SCIFCLK_0, FN_SEL_SCIFCLK_1,
3313*4882a593Smuzhiyun 		/* SEL_SCIF5 [3] */
3314*4882a593Smuzhiyun 		FN_SEL_SCIF5_0, FN_SEL_SCIF5_1, FN_SEL_SCIF5_2, FN_SEL_SCIF5_3,
3315*4882a593Smuzhiyun 		FN_SEL_SCIF5_4, FN_SEL_SCIF5_5, 0, 0,
3316*4882a593Smuzhiyun 		/* SEL_SCIF4 [3] */
3317*4882a593Smuzhiyun 		FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, FN_SEL_SCIF4_3,
3318*4882a593Smuzhiyun 		FN_SEL_SCIF4_4, 0, 0, 0,
3319*4882a593Smuzhiyun 		/* SEL_SCIF3 [2] */
3320*4882a593Smuzhiyun 		FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, 0,
3321*4882a593Smuzhiyun 		/* SEL_SCIF2 [2] */
3322*4882a593Smuzhiyun 		FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2, 0,
3323*4882a593Smuzhiyun 		/* SEL_SCIF2_CLK [1] */
3324*4882a593Smuzhiyun 		FN_SEL_SCIF2_CLK_0, FN_SEL_SCIF2_CLK_1,
3325*4882a593Smuzhiyun 		/* SEL_SCIF1 [2] */
3326*4882a593Smuzhiyun 		FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
3327*4882a593Smuzhiyun 		/* SEL_SCIF0 [2] */
3328*4882a593Smuzhiyun 		FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
3329*4882a593Smuzhiyun 		/* SEL_MSIOF2 [2] */
3330*4882a593Smuzhiyun 		FN_SEL_MSIOF2_0, FN_SEL_MSIOF2_1, FN_SEL_MSIOF2_2, 0,
3331*4882a593Smuzhiyun 		/* RESERVED [1] */
3332*4882a593Smuzhiyun 		0, 0,
3333*4882a593Smuzhiyun 		/* SEL_MSIOF1 [1] */
3334*4882a593Smuzhiyun 		FN_SEL_MSIOF1_0, FN_SEL_MSIOF1_1,
3335*4882a593Smuzhiyun 		/* RESERVED [1] */
3336*4882a593Smuzhiyun 		0, 0,
3337*4882a593Smuzhiyun 		/* SEL_MSIOF0 [1] */
3338*4882a593Smuzhiyun 		FN_SEL_MSIOF0_0, FN_SEL_MSIOF0_1,
3339*4882a593Smuzhiyun 		/* SEL_RCN [1] */
3340*4882a593Smuzhiyun 		FN_SEL_RCN_0, FN_SEL_RCN_1,
3341*4882a593Smuzhiyun 		/* RESERVED [2] */
3342*4882a593Smuzhiyun 		0, 0, 0, 0,
3343*4882a593Smuzhiyun 		/* SEL_TMU2 [1] */
3344*4882a593Smuzhiyun 		FN_SEL_TMU2_0, FN_SEL_TMU2_1,
3345*4882a593Smuzhiyun 		/* SEL_TMU1 [1] */
3346*4882a593Smuzhiyun 		FN_SEL_TMU1_0, FN_SEL_TMU1_1,
3347*4882a593Smuzhiyun 		/* RESERVED [2] */
3348*4882a593Smuzhiyun 		0, 0, 0, 0,
3349*4882a593Smuzhiyun 		/* SEL_HSCIF1 [2] */
3350*4882a593Smuzhiyun 		FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_HSCIF1_2, 0,
3351*4882a593Smuzhiyun 		/* SEL_HSCIF0 [1] */
3352*4882a593Smuzhiyun 		FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, ))
3353*4882a593Smuzhiyun 	},
3354*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("MOD_SEL2", 0xE60600C8, 32,
3355*4882a593Smuzhiyun 			     GROUP(1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 2, 2,
3356*4882a593Smuzhiyun 				   2, 2, 2, 2, 2, 2, 2, 2, 2),
3357*4882a593Smuzhiyun 			     GROUP(
3358*4882a593Smuzhiyun 		/* RESERVED [1] */
3359*4882a593Smuzhiyun 		0, 0,
3360*4882a593Smuzhiyun 		/* RESERVED [1] */
3361*4882a593Smuzhiyun 		0, 0,
3362*4882a593Smuzhiyun 		/* RESERVED [1] */
3363*4882a593Smuzhiyun 		0, 0,
3364*4882a593Smuzhiyun 		/* RESERVED [1] */
3365*4882a593Smuzhiyun 		0, 0,
3366*4882a593Smuzhiyun 		/* RESERVED [1] */
3367*4882a593Smuzhiyun 		0, 0,
3368*4882a593Smuzhiyun 		/* RESERVED [1] */
3369*4882a593Smuzhiyun 		0, 0,
3370*4882a593Smuzhiyun 		/* RESERVED [1] */
3371*4882a593Smuzhiyun 		0, 0,
3372*4882a593Smuzhiyun 		/* RESERVED [1] */
3373*4882a593Smuzhiyun 		0, 0,
3374*4882a593Smuzhiyun 		/* RESERVED [1] */
3375*4882a593Smuzhiyun 		0, 0,
3376*4882a593Smuzhiyun 		/* RESERVED [1] */
3377*4882a593Smuzhiyun 		0, 0,
3378*4882a593Smuzhiyun 		/* SEL_ADGB [2] */
3379*4882a593Smuzhiyun 		FN_SEL_ADGB_0, FN_SEL_ADGB_1, FN_SEL_ADGB_2, 0,
3380*4882a593Smuzhiyun 		/* SEL_ADGC [2] */
3381*4882a593Smuzhiyun 		FN_SEL_ADGC_0, FN_SEL_ADGC_1, FN_SEL_ADGC_2, 0,
3382*4882a593Smuzhiyun 		/* SEL_SSI9 [2] */
3383*4882a593Smuzhiyun 		FN_SEL_SSI9_0, FN_SEL_SSI9_1, 0, 0,
3384*4882a593Smuzhiyun 		/* SEL_SSI8 [2] */
3385*4882a593Smuzhiyun 		FN_SEL_SSI8_0, FN_SEL_SSI8_1, 0, 0,
3386*4882a593Smuzhiyun 		/* SEL_SSI7 [2] */
3387*4882a593Smuzhiyun 		FN_SEL_SSI7_0, FN_SEL_SSI7_1, 0, 0,
3388*4882a593Smuzhiyun 		/* SEL_SSI6 [2] */
3389*4882a593Smuzhiyun 		FN_SEL_SSI6_0, FN_SEL_SSI6_1, 0, 0,
3390*4882a593Smuzhiyun 		/* SEL_SSI5 [2] */
3391*4882a593Smuzhiyun 		FN_SEL_SSI5_0, FN_SEL_SSI5_1, 0, 0,
3392*4882a593Smuzhiyun 		/* SEL_SSI4 [2] */
3393*4882a593Smuzhiyun 		FN_SEL_SSI4_0, FN_SEL_SSI4_1, 0, 0,
3394*4882a593Smuzhiyun 		/* SEL_SSI2 [2] */
3395*4882a593Smuzhiyun 		FN_SEL_SSI2_0, FN_SEL_SSI2_1, 0, 0,
3396*4882a593Smuzhiyun 		/* SEL_SSI1 [2] */
3397*4882a593Smuzhiyun 		FN_SEL_SSI1_0, FN_SEL_SSI1_1, FN_SEL_SSI1_2, FN_SEL_SSI1_3,
3398*4882a593Smuzhiyun 		/* SEL_SSI0 [2] */
3399*4882a593Smuzhiyun 		FN_SEL_SSI0_0, FN_SEL_SSI0_1, 0, 0, ))
3400*4882a593Smuzhiyun 	},
3401*4882a593Smuzhiyun 	{ },
3402*4882a593Smuzhiyun };
3403*4882a593Smuzhiyun 
r8a77470_pin_to_pocctrl(struct sh_pfc * pfc,unsigned int pin,u32 * pocctrl)3404*4882a593Smuzhiyun static int r8a77470_pin_to_pocctrl(struct sh_pfc *pfc, unsigned int pin,
3405*4882a593Smuzhiyun 				   u32 *pocctrl)
3406*4882a593Smuzhiyun {
3407*4882a593Smuzhiyun 	int bit = -EINVAL;
3408*4882a593Smuzhiyun 
3409*4882a593Smuzhiyun 	*pocctrl = 0xe60600b0;
3410*4882a593Smuzhiyun 
3411*4882a593Smuzhiyun 	if (pin >= RCAR_GP_PIN(0, 5) && pin <= RCAR_GP_PIN(0, 10))
3412*4882a593Smuzhiyun 		bit = 0;
3413*4882a593Smuzhiyun 
3414*4882a593Smuzhiyun 	if (pin >= RCAR_GP_PIN(0, 13) && pin <= RCAR_GP_PIN(0, 22))
3415*4882a593Smuzhiyun 		bit = 2;
3416*4882a593Smuzhiyun 
3417*4882a593Smuzhiyun 	if (pin >= RCAR_GP_PIN(4, 14) && pin <= RCAR_GP_PIN(4, 19))
3418*4882a593Smuzhiyun 		bit = 1;
3419*4882a593Smuzhiyun 
3420*4882a593Smuzhiyun 	return bit;
3421*4882a593Smuzhiyun }
3422*4882a593Smuzhiyun 
3423*4882a593Smuzhiyun static const struct sh_pfc_soc_operations r8a77470_pinmux_ops = {
3424*4882a593Smuzhiyun 	.pin_to_pocctrl = r8a77470_pin_to_pocctrl,
3425*4882a593Smuzhiyun };
3426*4882a593Smuzhiyun 
3427*4882a593Smuzhiyun #ifdef CONFIG_PINCTRL_PFC_R8A77470
3428*4882a593Smuzhiyun const struct sh_pfc_soc_info r8a77470_pinmux_info = {
3429*4882a593Smuzhiyun 	.name = "r8a77470_pfc",
3430*4882a593Smuzhiyun 	.ops = &r8a77470_pinmux_ops,
3431*4882a593Smuzhiyun 	.unlock_reg = 0xe6060000, /* PMMR */
3432*4882a593Smuzhiyun 
3433*4882a593Smuzhiyun 	.function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
3434*4882a593Smuzhiyun 
3435*4882a593Smuzhiyun 	.pins = pinmux_pins,
3436*4882a593Smuzhiyun 	.nr_pins = ARRAY_SIZE(pinmux_pins),
3437*4882a593Smuzhiyun 	.groups = pinmux_groups,
3438*4882a593Smuzhiyun 	.nr_groups = ARRAY_SIZE(pinmux_groups),
3439*4882a593Smuzhiyun 	.functions = pinmux_functions,
3440*4882a593Smuzhiyun 	.nr_functions = ARRAY_SIZE(pinmux_functions),
3441*4882a593Smuzhiyun 
3442*4882a593Smuzhiyun 	.cfg_regs = pinmux_config_regs,
3443*4882a593Smuzhiyun 
3444*4882a593Smuzhiyun 	.pinmux_data = pinmux_data,
3445*4882a593Smuzhiyun 	.pinmux_data_size = ARRAY_SIZE(pinmux_data),
3446*4882a593Smuzhiyun };
3447*4882a593Smuzhiyun #endif
3448