xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/renesas/gpio.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * SuperH Pin Function Controller GPIO driver.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2008 Magnus Damm
6*4882a593Smuzhiyun  * Copyright (C) 2009 - 2012 Paul Mundt
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/device.h>
10*4882a593Smuzhiyun #include <linux/gpio/driver.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun #include <linux/spinlock.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include "core.h"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun struct sh_pfc_gpio_data_reg {
20*4882a593Smuzhiyun 	const struct pinmux_data_reg *info;
21*4882a593Smuzhiyun 	u32 shadow;
22*4882a593Smuzhiyun };
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun struct sh_pfc_gpio_pin {
25*4882a593Smuzhiyun 	u8 dbit;
26*4882a593Smuzhiyun 	u8 dreg;
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun struct sh_pfc_chip {
30*4882a593Smuzhiyun 	struct sh_pfc			*pfc;
31*4882a593Smuzhiyun 	struct gpio_chip		gpio_chip;
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun 	struct sh_pfc_window		*mem;
34*4882a593Smuzhiyun 	struct sh_pfc_gpio_data_reg	*regs;
35*4882a593Smuzhiyun 	struct sh_pfc_gpio_pin		*pins;
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun 
gpio_to_pfc(struct gpio_chip * gc)38*4882a593Smuzhiyun static struct sh_pfc *gpio_to_pfc(struct gpio_chip *gc)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	struct sh_pfc_chip *chip = gpiochip_get_data(gc);
41*4882a593Smuzhiyun 	return chip->pfc;
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun 
gpio_get_data_reg(struct sh_pfc_chip * chip,unsigned int offset,struct sh_pfc_gpio_data_reg ** reg,unsigned int * bit)44*4882a593Smuzhiyun static void gpio_get_data_reg(struct sh_pfc_chip *chip, unsigned int offset,
45*4882a593Smuzhiyun 			      struct sh_pfc_gpio_data_reg **reg,
46*4882a593Smuzhiyun 			      unsigned int *bit)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun 	int idx = sh_pfc_get_pin_index(chip->pfc, offset);
49*4882a593Smuzhiyun 	struct sh_pfc_gpio_pin *gpio_pin = &chip->pins[idx];
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	*reg = &chip->regs[gpio_pin->dreg];
52*4882a593Smuzhiyun 	*bit = gpio_pin->dbit;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun 
gpio_read_data_reg(struct sh_pfc_chip * chip,const struct pinmux_data_reg * dreg)55*4882a593Smuzhiyun static u32 gpio_read_data_reg(struct sh_pfc_chip *chip,
56*4882a593Smuzhiyun 			      const struct pinmux_data_reg *dreg)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	phys_addr_t address = dreg->reg;
59*4882a593Smuzhiyun 	void __iomem *mem = address - chip->mem->phys + chip->mem->virt;
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	return sh_pfc_read_raw_reg(mem, dreg->reg_width);
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun 
gpio_write_data_reg(struct sh_pfc_chip * chip,const struct pinmux_data_reg * dreg,u32 value)64*4882a593Smuzhiyun static void gpio_write_data_reg(struct sh_pfc_chip *chip,
65*4882a593Smuzhiyun 				const struct pinmux_data_reg *dreg, u32 value)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	phys_addr_t address = dreg->reg;
68*4882a593Smuzhiyun 	void __iomem *mem = address - chip->mem->phys + chip->mem->virt;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	sh_pfc_write_raw_reg(mem, dreg->reg_width, value);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
gpio_setup_data_reg(struct sh_pfc_chip * chip,unsigned idx)73*4882a593Smuzhiyun static void gpio_setup_data_reg(struct sh_pfc_chip *chip, unsigned idx)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	struct sh_pfc *pfc = chip->pfc;
76*4882a593Smuzhiyun 	struct sh_pfc_gpio_pin *gpio_pin = &chip->pins[idx];
77*4882a593Smuzhiyun 	const struct sh_pfc_pin *pin = &pfc->info->pins[idx];
78*4882a593Smuzhiyun 	const struct pinmux_data_reg *dreg;
79*4882a593Smuzhiyun 	unsigned int bit;
80*4882a593Smuzhiyun 	unsigned int i;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	for (i = 0, dreg = pfc->info->data_regs; dreg->reg_width; ++i, ++dreg) {
83*4882a593Smuzhiyun 		for (bit = 0; bit < dreg->reg_width; bit++) {
84*4882a593Smuzhiyun 			if (dreg->enum_ids[bit] == pin->enum_id) {
85*4882a593Smuzhiyun 				gpio_pin->dreg = i;
86*4882a593Smuzhiyun 				gpio_pin->dbit = bit;
87*4882a593Smuzhiyun 				return;
88*4882a593Smuzhiyun 			}
89*4882a593Smuzhiyun 		}
90*4882a593Smuzhiyun 	}
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	BUG();
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
gpio_setup_data_regs(struct sh_pfc_chip * chip)95*4882a593Smuzhiyun static int gpio_setup_data_regs(struct sh_pfc_chip *chip)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	struct sh_pfc *pfc = chip->pfc;
98*4882a593Smuzhiyun 	const struct pinmux_data_reg *dreg;
99*4882a593Smuzhiyun 	unsigned int i;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	/* Count the number of data registers, allocate memory and initialize
102*4882a593Smuzhiyun 	 * them.
103*4882a593Smuzhiyun 	 */
104*4882a593Smuzhiyun 	for (i = 0; pfc->info->data_regs[i].reg_width; ++i)
105*4882a593Smuzhiyun 		;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	chip->regs = devm_kcalloc(pfc->dev, i, sizeof(*chip->regs),
108*4882a593Smuzhiyun 				  GFP_KERNEL);
109*4882a593Smuzhiyun 	if (chip->regs == NULL)
110*4882a593Smuzhiyun 		return -ENOMEM;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	for (i = 0, dreg = pfc->info->data_regs; dreg->reg_width; ++i, ++dreg) {
113*4882a593Smuzhiyun 		chip->regs[i].info = dreg;
114*4882a593Smuzhiyun 		chip->regs[i].shadow = gpio_read_data_reg(chip, dreg);
115*4882a593Smuzhiyun 	}
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	for (i = 0; i < pfc->info->nr_pins; i++) {
118*4882a593Smuzhiyun 		if (pfc->info->pins[i].enum_id == 0)
119*4882a593Smuzhiyun 			continue;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 		gpio_setup_data_reg(chip, i);
122*4882a593Smuzhiyun 	}
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	return 0;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
128*4882a593Smuzhiyun  * Pin GPIOs
129*4882a593Smuzhiyun  */
130*4882a593Smuzhiyun 
gpio_pin_request(struct gpio_chip * gc,unsigned offset)131*4882a593Smuzhiyun static int gpio_pin_request(struct gpio_chip *gc, unsigned offset)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	struct sh_pfc *pfc = gpio_to_pfc(gc);
134*4882a593Smuzhiyun 	int idx = sh_pfc_get_pin_index(pfc, offset);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	if (idx < 0 || pfc->info->pins[idx].enum_id == 0)
137*4882a593Smuzhiyun 		return -EINVAL;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	return pinctrl_gpio_request(offset);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
gpio_pin_free(struct gpio_chip * gc,unsigned offset)142*4882a593Smuzhiyun static void gpio_pin_free(struct gpio_chip *gc, unsigned offset)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	return pinctrl_gpio_free(offset);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun 
gpio_pin_set_value(struct sh_pfc_chip * chip,unsigned offset,int value)147*4882a593Smuzhiyun static void gpio_pin_set_value(struct sh_pfc_chip *chip, unsigned offset,
148*4882a593Smuzhiyun 			       int value)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun 	struct sh_pfc_gpio_data_reg *reg;
151*4882a593Smuzhiyun 	unsigned int bit;
152*4882a593Smuzhiyun 	unsigned int pos;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	gpio_get_data_reg(chip, offset, &reg, &bit);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	pos = reg->info->reg_width - (bit + 1);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	if (value)
159*4882a593Smuzhiyun 		reg->shadow |= BIT(pos);
160*4882a593Smuzhiyun 	else
161*4882a593Smuzhiyun 		reg->shadow &= ~BIT(pos);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	gpio_write_data_reg(chip, reg->info, reg->shadow);
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun 
gpio_pin_direction_input(struct gpio_chip * gc,unsigned offset)166*4882a593Smuzhiyun static int gpio_pin_direction_input(struct gpio_chip *gc, unsigned offset)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	return pinctrl_gpio_direction_input(offset);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun 
gpio_pin_direction_output(struct gpio_chip * gc,unsigned offset,int value)171*4882a593Smuzhiyun static int gpio_pin_direction_output(struct gpio_chip *gc, unsigned offset,
172*4882a593Smuzhiyun 				    int value)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	gpio_pin_set_value(gpiochip_get_data(gc), offset, value);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	return pinctrl_gpio_direction_output(offset);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
gpio_pin_get(struct gpio_chip * gc,unsigned offset)179*4882a593Smuzhiyun static int gpio_pin_get(struct gpio_chip *gc, unsigned offset)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	struct sh_pfc_chip *chip = gpiochip_get_data(gc);
182*4882a593Smuzhiyun 	struct sh_pfc_gpio_data_reg *reg;
183*4882a593Smuzhiyun 	unsigned int bit;
184*4882a593Smuzhiyun 	unsigned int pos;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	gpio_get_data_reg(chip, offset, &reg, &bit);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	pos = reg->info->reg_width - (bit + 1);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	return (gpio_read_data_reg(chip, reg->info) >> pos) & 1;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun 
gpio_pin_set(struct gpio_chip * gc,unsigned offset,int value)193*4882a593Smuzhiyun static void gpio_pin_set(struct gpio_chip *gc, unsigned offset, int value)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	gpio_pin_set_value(gpiochip_get_data(gc), offset, value);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun 
gpio_pin_to_irq(struct gpio_chip * gc,unsigned offset)198*4882a593Smuzhiyun static int gpio_pin_to_irq(struct gpio_chip *gc, unsigned offset)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun 	struct sh_pfc *pfc = gpio_to_pfc(gc);
201*4882a593Smuzhiyun 	unsigned int i, k;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	for (i = 0; i < pfc->info->gpio_irq_size; i++) {
204*4882a593Smuzhiyun 		const short *gpios = pfc->info->gpio_irq[i].gpios;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 		for (k = 0; gpios[k] >= 0; k++) {
207*4882a593Smuzhiyun 			if (gpios[k] == offset)
208*4882a593Smuzhiyun 				return pfc->irqs[i];
209*4882a593Smuzhiyun 		}
210*4882a593Smuzhiyun 	}
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	return 0;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun 
gpio_pin_setup(struct sh_pfc_chip * chip)215*4882a593Smuzhiyun static int gpio_pin_setup(struct sh_pfc_chip *chip)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun 	struct sh_pfc *pfc = chip->pfc;
218*4882a593Smuzhiyun 	struct gpio_chip *gc = &chip->gpio_chip;
219*4882a593Smuzhiyun 	int ret;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	chip->pins = devm_kcalloc(pfc->dev,
222*4882a593Smuzhiyun 				  pfc->info->nr_pins, sizeof(*chip->pins),
223*4882a593Smuzhiyun 				  GFP_KERNEL);
224*4882a593Smuzhiyun 	if (chip->pins == NULL)
225*4882a593Smuzhiyun 		return -ENOMEM;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	ret = gpio_setup_data_regs(chip);
228*4882a593Smuzhiyun 	if (ret < 0)
229*4882a593Smuzhiyun 		return ret;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	gc->request = gpio_pin_request;
232*4882a593Smuzhiyun 	gc->free = gpio_pin_free;
233*4882a593Smuzhiyun 	gc->direction_input = gpio_pin_direction_input;
234*4882a593Smuzhiyun 	gc->get = gpio_pin_get;
235*4882a593Smuzhiyun 	gc->direction_output = gpio_pin_direction_output;
236*4882a593Smuzhiyun 	gc->set = gpio_pin_set;
237*4882a593Smuzhiyun 	gc->to_irq = gpio_pin_to_irq;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	gc->label = pfc->info->name;
240*4882a593Smuzhiyun 	gc->parent = pfc->dev;
241*4882a593Smuzhiyun 	gc->owner = THIS_MODULE;
242*4882a593Smuzhiyun 	gc->base = 0;
243*4882a593Smuzhiyun 	gc->ngpio = pfc->nr_gpio_pins;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	return 0;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
249*4882a593Smuzhiyun  * Function GPIOs
250*4882a593Smuzhiyun  */
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun #ifdef CONFIG_PINCTRL_SH_FUNC_GPIO
gpio_function_request(struct gpio_chip * gc,unsigned offset)253*4882a593Smuzhiyun static int gpio_function_request(struct gpio_chip *gc, unsigned offset)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun 	struct sh_pfc *pfc = gpio_to_pfc(gc);
256*4882a593Smuzhiyun 	unsigned int mark = pfc->info->func_gpios[offset].enum_id;
257*4882a593Smuzhiyun 	unsigned long flags;
258*4882a593Smuzhiyun 	int ret;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	dev_notice_once(pfc->dev,
261*4882a593Smuzhiyun 			"Use of GPIO API for function requests is deprecated, convert to pinctrl\n");
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	if (mark == 0)
264*4882a593Smuzhiyun 		return -EINVAL;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	spin_lock_irqsave(&pfc->lock, flags);
267*4882a593Smuzhiyun 	ret = sh_pfc_config_mux(pfc, mark, PINMUX_TYPE_FUNCTION);
268*4882a593Smuzhiyun 	spin_unlock_irqrestore(&pfc->lock, flags);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	return ret;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun 
gpio_function_setup(struct sh_pfc_chip * chip)273*4882a593Smuzhiyun static int gpio_function_setup(struct sh_pfc_chip *chip)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun 	struct sh_pfc *pfc = chip->pfc;
276*4882a593Smuzhiyun 	struct gpio_chip *gc = &chip->gpio_chip;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	gc->request = gpio_function_request;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	gc->label = pfc->info->name;
281*4882a593Smuzhiyun 	gc->owner = THIS_MODULE;
282*4882a593Smuzhiyun 	gc->base = pfc->nr_gpio_pins;
283*4882a593Smuzhiyun 	gc->ngpio = pfc->info->nr_func_gpios;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	return 0;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun #endif /* CONFIG_PINCTRL_SH_FUNC_GPIO */
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
290*4882a593Smuzhiyun  * Register/unregister
291*4882a593Smuzhiyun  */
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun static struct sh_pfc_chip *
sh_pfc_add_gpiochip(struct sh_pfc * pfc,int (* setup)(struct sh_pfc_chip *),struct sh_pfc_window * mem)294*4882a593Smuzhiyun sh_pfc_add_gpiochip(struct sh_pfc *pfc, int(*setup)(struct sh_pfc_chip *),
295*4882a593Smuzhiyun 		    struct sh_pfc_window *mem)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun 	struct sh_pfc_chip *chip;
298*4882a593Smuzhiyun 	int ret;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	chip = devm_kzalloc(pfc->dev, sizeof(*chip), GFP_KERNEL);
301*4882a593Smuzhiyun 	if (unlikely(!chip))
302*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	chip->mem = mem;
305*4882a593Smuzhiyun 	chip->pfc = pfc;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	ret = setup(chip);
308*4882a593Smuzhiyun 	if (ret < 0)
309*4882a593Smuzhiyun 		return ERR_PTR(ret);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	ret = devm_gpiochip_add_data(pfc->dev, &chip->gpio_chip, chip);
312*4882a593Smuzhiyun 	if (unlikely(ret < 0))
313*4882a593Smuzhiyun 		return ERR_PTR(ret);
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	dev_info(pfc->dev, "%s handling gpio %u -> %u\n",
316*4882a593Smuzhiyun 		 chip->gpio_chip.label, chip->gpio_chip.base,
317*4882a593Smuzhiyun 		 chip->gpio_chip.base + chip->gpio_chip.ngpio - 1);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	return chip;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
sh_pfc_register_gpiochip(struct sh_pfc * pfc)322*4882a593Smuzhiyun int sh_pfc_register_gpiochip(struct sh_pfc *pfc)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	struct sh_pfc_chip *chip;
325*4882a593Smuzhiyun 	phys_addr_t address;
326*4882a593Smuzhiyun 	unsigned int i;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	if (pfc->info->data_regs == NULL)
329*4882a593Smuzhiyun 		return 0;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	/* Find the memory window that contain the GPIO registers. Boards that
332*4882a593Smuzhiyun 	 * register a separate GPIO device will not supply a memory resource
333*4882a593Smuzhiyun 	 * that covers the data registers. In that case don't try to handle
334*4882a593Smuzhiyun 	 * GPIOs.
335*4882a593Smuzhiyun 	 */
336*4882a593Smuzhiyun 	address = pfc->info->data_regs[0].reg;
337*4882a593Smuzhiyun 	for (i = 0; i < pfc->num_windows; ++i) {
338*4882a593Smuzhiyun 		struct sh_pfc_window *window = &pfc->windows[i];
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 		if (address >= window->phys &&
341*4882a593Smuzhiyun 		    address < window->phys + window->size)
342*4882a593Smuzhiyun 			break;
343*4882a593Smuzhiyun 	}
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	if (i == pfc->num_windows)
346*4882a593Smuzhiyun 		return 0;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	/* If we have IRQ resources make sure their number is correct. */
349*4882a593Smuzhiyun 	if (pfc->num_irqs != pfc->info->gpio_irq_size) {
350*4882a593Smuzhiyun 		dev_err(pfc->dev, "invalid number of IRQ resources\n");
351*4882a593Smuzhiyun 		return -EINVAL;
352*4882a593Smuzhiyun 	}
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	/* Register the real GPIOs chip. */
355*4882a593Smuzhiyun 	chip = sh_pfc_add_gpiochip(pfc, gpio_pin_setup, &pfc->windows[i]);
356*4882a593Smuzhiyun 	if (IS_ERR(chip))
357*4882a593Smuzhiyun 		return PTR_ERR(chip);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	pfc->gpio = chip;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_OF) && pfc->dev->of_node)
362*4882a593Smuzhiyun 		return 0;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun #ifdef CONFIG_PINCTRL_SH_FUNC_GPIO
365*4882a593Smuzhiyun 	/*
366*4882a593Smuzhiyun 	 * Register the GPIO to pin mappings. As pins with GPIO ports
367*4882a593Smuzhiyun 	 * must come first in the ranges, skip the pins without GPIO
368*4882a593Smuzhiyun 	 * ports by stopping at the first range that contains such a
369*4882a593Smuzhiyun 	 * pin.
370*4882a593Smuzhiyun 	 */
371*4882a593Smuzhiyun 	for (i = 0; i < pfc->nr_ranges; ++i) {
372*4882a593Smuzhiyun 		const struct sh_pfc_pin_range *range = &pfc->ranges[i];
373*4882a593Smuzhiyun 		int ret;
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 		if (range->start >= pfc->nr_gpio_pins)
376*4882a593Smuzhiyun 			break;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 		ret = gpiochip_add_pin_range(&chip->gpio_chip,
379*4882a593Smuzhiyun 			dev_name(pfc->dev), range->start, range->start,
380*4882a593Smuzhiyun 			range->end - range->start + 1);
381*4882a593Smuzhiyun 		if (ret < 0)
382*4882a593Smuzhiyun 			return ret;
383*4882a593Smuzhiyun 	}
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	/* Register the function GPIOs chip. */
386*4882a593Smuzhiyun 	if (pfc->info->nr_func_gpios) {
387*4882a593Smuzhiyun 		chip = sh_pfc_add_gpiochip(pfc, gpio_function_setup, NULL);
388*4882a593Smuzhiyun 		if (IS_ERR(chip))
389*4882a593Smuzhiyun 			return PTR_ERR(chip);
390*4882a593Smuzhiyun 	}
391*4882a593Smuzhiyun #endif /* CONFIG_PINCTRL_SH_FUNC_GPIO */
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	return 0;
394*4882a593Smuzhiyun }
395