xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/qcom/pinctrl-ssbi-gpio.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2015, Sony Mobile Communications AB.
4*4882a593Smuzhiyun  * Copyright (c) 2013, The Linux Foundation. All rights reserved.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
10*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
11*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
12*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <linux/regmap.h>
15*4882a593Smuzhiyun #include <linux/gpio/driver.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/of_device.h>
18*4882a593Smuzhiyun #include <linux/of_irq.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include <dt-bindings/pinctrl/qcom,pmic-gpio.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include "../core.h"
23*4882a593Smuzhiyun #include "../pinctrl-utils.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /* mode */
26*4882a593Smuzhiyun #define PM8XXX_GPIO_MODE_ENABLED	BIT(0)
27*4882a593Smuzhiyun #define PM8XXX_GPIO_MODE_INPUT		0
28*4882a593Smuzhiyun #define PM8XXX_GPIO_MODE_OUTPUT		2
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* output buffer */
31*4882a593Smuzhiyun #define PM8XXX_GPIO_PUSH_PULL		0
32*4882a593Smuzhiyun #define PM8XXX_GPIO_OPEN_DRAIN		1
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* bias */
35*4882a593Smuzhiyun #define PM8XXX_GPIO_BIAS_PU_30		0
36*4882a593Smuzhiyun #define PM8XXX_GPIO_BIAS_PU_1P5		1
37*4882a593Smuzhiyun #define PM8XXX_GPIO_BIAS_PU_31P5	2
38*4882a593Smuzhiyun #define PM8XXX_GPIO_BIAS_PU_1P5_30	3
39*4882a593Smuzhiyun #define PM8XXX_GPIO_BIAS_PD		4
40*4882a593Smuzhiyun #define PM8XXX_GPIO_BIAS_NP		5
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /* GPIO registers */
43*4882a593Smuzhiyun #define SSBI_REG_ADDR_GPIO_BASE		0x150
44*4882a593Smuzhiyun #define SSBI_REG_ADDR_GPIO(n)		(SSBI_REG_ADDR_GPIO_BASE + n)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define PM8XXX_BANK_WRITE		BIT(7)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define PM8XXX_MAX_GPIOS               44
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define PM8XXX_GPIO_PHYSICAL_OFFSET	1
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /* custom pinconf parameters */
53*4882a593Smuzhiyun #define PM8XXX_QCOM_DRIVE_STRENGH      (PIN_CONFIG_END + 1)
54*4882a593Smuzhiyun #define PM8XXX_QCOM_PULL_UP_STRENGTH   (PIN_CONFIG_END + 2)
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /**
57*4882a593Smuzhiyun  * struct pm8xxx_pin_data - dynamic configuration for a pin
58*4882a593Smuzhiyun  * @reg:               address of the control register
59*4882a593Smuzhiyun  * @power_source:      logical selected voltage source, mapping in static data
60*4882a593Smuzhiyun  *                     is used translate to register values
61*4882a593Smuzhiyun  * @mode:              operating mode for the pin (input/output)
62*4882a593Smuzhiyun  * @open_drain:        output buffer configured as open-drain (vs push-pull)
63*4882a593Smuzhiyun  * @output_value:      configured output value
64*4882a593Smuzhiyun  * @bias:              register view of configured bias
65*4882a593Smuzhiyun  * @pull_up_strength:  placeholder for selected pull up strength
66*4882a593Smuzhiyun  *                     only used to configure bias when pull up is selected
67*4882a593Smuzhiyun  * @output_strength:   selector of output-strength
68*4882a593Smuzhiyun  * @disable:           pin disabled / configured as tristate
69*4882a593Smuzhiyun  * @function:          pinmux selector
70*4882a593Smuzhiyun  * @inverted:          pin logic is inverted
71*4882a593Smuzhiyun  */
72*4882a593Smuzhiyun struct pm8xxx_pin_data {
73*4882a593Smuzhiyun 	unsigned reg;
74*4882a593Smuzhiyun 	u8 power_source;
75*4882a593Smuzhiyun 	u8 mode;
76*4882a593Smuzhiyun 	bool open_drain;
77*4882a593Smuzhiyun 	bool output_value;
78*4882a593Smuzhiyun 	u8 bias;
79*4882a593Smuzhiyun 	u8 pull_up_strength;
80*4882a593Smuzhiyun 	u8 output_strength;
81*4882a593Smuzhiyun 	bool disable;
82*4882a593Smuzhiyun 	u8 function;
83*4882a593Smuzhiyun 	bool inverted;
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun struct pm8xxx_gpio {
87*4882a593Smuzhiyun 	struct device *dev;
88*4882a593Smuzhiyun 	struct regmap *regmap;
89*4882a593Smuzhiyun 	struct pinctrl_dev *pctrl;
90*4882a593Smuzhiyun 	struct gpio_chip chip;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	struct pinctrl_desc desc;
93*4882a593Smuzhiyun 	unsigned npins;
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun static const struct pinconf_generic_params pm8xxx_gpio_bindings[] = {
97*4882a593Smuzhiyun 	{"qcom,drive-strength",		PM8XXX_QCOM_DRIVE_STRENGH,	0},
98*4882a593Smuzhiyun 	{"qcom,pull-up-strength",	PM8XXX_QCOM_PULL_UP_STRENGTH,	0},
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
102*4882a593Smuzhiyun static const struct pin_config_item pm8xxx_conf_items[ARRAY_SIZE(pm8xxx_gpio_bindings)] = {
103*4882a593Smuzhiyun 	PCONFDUMP(PM8XXX_QCOM_DRIVE_STRENGH, "drive-strength", NULL, true),
104*4882a593Smuzhiyun 	PCONFDUMP(PM8XXX_QCOM_PULL_UP_STRENGTH,  "pull up strength", NULL, true),
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun #endif
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun static const char * const pm8xxx_groups[PM8XXX_MAX_GPIOS] = {
109*4882a593Smuzhiyun 	"gpio1", "gpio2", "gpio3", "gpio4", "gpio5", "gpio6", "gpio7", "gpio8",
110*4882a593Smuzhiyun 	"gpio9", "gpio10", "gpio11", "gpio12", "gpio13", "gpio14", "gpio15",
111*4882a593Smuzhiyun 	"gpio16", "gpio17", "gpio18", "gpio19", "gpio20", "gpio21", "gpio22",
112*4882a593Smuzhiyun 	"gpio23", "gpio24", "gpio25", "gpio26", "gpio27", "gpio28", "gpio29",
113*4882a593Smuzhiyun 	"gpio30", "gpio31", "gpio32", "gpio33", "gpio34", "gpio35", "gpio36",
114*4882a593Smuzhiyun 	"gpio37", "gpio38", "gpio39", "gpio40", "gpio41", "gpio42", "gpio43",
115*4882a593Smuzhiyun 	"gpio44",
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun static const char * const pm8xxx_gpio_functions[] = {
119*4882a593Smuzhiyun 	PMIC_GPIO_FUNC_NORMAL, PMIC_GPIO_FUNC_PAIRED,
120*4882a593Smuzhiyun 	PMIC_GPIO_FUNC_FUNC1, PMIC_GPIO_FUNC_FUNC2,
121*4882a593Smuzhiyun 	PMIC_GPIO_FUNC_DTEST1, PMIC_GPIO_FUNC_DTEST2,
122*4882a593Smuzhiyun 	PMIC_GPIO_FUNC_DTEST3, PMIC_GPIO_FUNC_DTEST4,
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun 
pm8xxx_read_bank(struct pm8xxx_gpio * pctrl,struct pm8xxx_pin_data * pin,int bank)125*4882a593Smuzhiyun static int pm8xxx_read_bank(struct pm8xxx_gpio *pctrl,
126*4882a593Smuzhiyun 			    struct pm8xxx_pin_data *pin, int bank)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	unsigned int val = bank << 4;
129*4882a593Smuzhiyun 	int ret;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	ret = regmap_write(pctrl->regmap, pin->reg, val);
132*4882a593Smuzhiyun 	if (ret) {
133*4882a593Smuzhiyun 		dev_err(pctrl->dev, "failed to select bank %d\n", bank);
134*4882a593Smuzhiyun 		return ret;
135*4882a593Smuzhiyun 	}
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	ret = regmap_read(pctrl->regmap, pin->reg, &val);
138*4882a593Smuzhiyun 	if (ret) {
139*4882a593Smuzhiyun 		dev_err(pctrl->dev, "failed to read register %d\n", bank);
140*4882a593Smuzhiyun 		return ret;
141*4882a593Smuzhiyun 	}
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	return val;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun 
pm8xxx_write_bank(struct pm8xxx_gpio * pctrl,struct pm8xxx_pin_data * pin,int bank,u8 val)146*4882a593Smuzhiyun static int pm8xxx_write_bank(struct pm8xxx_gpio *pctrl,
147*4882a593Smuzhiyun 			     struct pm8xxx_pin_data *pin,
148*4882a593Smuzhiyun 			     int bank,
149*4882a593Smuzhiyun 			     u8 val)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun 	int ret;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	val |= PM8XXX_BANK_WRITE;
154*4882a593Smuzhiyun 	val |= bank << 4;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	ret = regmap_write(pctrl->regmap, pin->reg, val);
157*4882a593Smuzhiyun 	if (ret)
158*4882a593Smuzhiyun 		dev_err(pctrl->dev, "failed to write register\n");
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	return ret;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun 
pm8xxx_get_groups_count(struct pinctrl_dev * pctldev)163*4882a593Smuzhiyun static int pm8xxx_get_groups_count(struct pinctrl_dev *pctldev)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	struct pm8xxx_gpio *pctrl = pinctrl_dev_get_drvdata(pctldev);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	return pctrl->npins;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun 
pm8xxx_get_group_name(struct pinctrl_dev * pctldev,unsigned group)170*4882a593Smuzhiyun static const char *pm8xxx_get_group_name(struct pinctrl_dev *pctldev,
171*4882a593Smuzhiyun 					 unsigned group)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	return pm8xxx_groups[group];
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 
pm8xxx_get_group_pins(struct pinctrl_dev * pctldev,unsigned group,const unsigned ** pins,unsigned * num_pins)177*4882a593Smuzhiyun static int pm8xxx_get_group_pins(struct pinctrl_dev *pctldev,
178*4882a593Smuzhiyun 				 unsigned group,
179*4882a593Smuzhiyun 				 const unsigned **pins,
180*4882a593Smuzhiyun 				 unsigned *num_pins)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun 	struct pm8xxx_gpio *pctrl = pinctrl_dev_get_drvdata(pctldev);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	*pins = &pctrl->desc.pins[group].number;
185*4882a593Smuzhiyun 	*num_pins = 1;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	return 0;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun static const struct pinctrl_ops pm8xxx_pinctrl_ops = {
191*4882a593Smuzhiyun 	.get_groups_count	= pm8xxx_get_groups_count,
192*4882a593Smuzhiyun 	.get_group_name		= pm8xxx_get_group_name,
193*4882a593Smuzhiyun 	.get_group_pins         = pm8xxx_get_group_pins,
194*4882a593Smuzhiyun 	.dt_node_to_map		= pinconf_generic_dt_node_to_map_group,
195*4882a593Smuzhiyun 	.dt_free_map		= pinctrl_utils_free_map,
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun 
pm8xxx_get_functions_count(struct pinctrl_dev * pctldev)198*4882a593Smuzhiyun static int pm8xxx_get_functions_count(struct pinctrl_dev *pctldev)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun 	return ARRAY_SIZE(pm8xxx_gpio_functions);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun 
pm8xxx_get_function_name(struct pinctrl_dev * pctldev,unsigned function)203*4882a593Smuzhiyun static const char *pm8xxx_get_function_name(struct pinctrl_dev *pctldev,
204*4882a593Smuzhiyun 					    unsigned function)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun 	return pm8xxx_gpio_functions[function];
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
pm8xxx_get_function_groups(struct pinctrl_dev * pctldev,unsigned function,const char * const ** groups,unsigned * const num_groups)209*4882a593Smuzhiyun static int pm8xxx_get_function_groups(struct pinctrl_dev *pctldev,
210*4882a593Smuzhiyun 				      unsigned function,
211*4882a593Smuzhiyun 				      const char * const **groups,
212*4882a593Smuzhiyun 				      unsigned * const num_groups)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	struct pm8xxx_gpio *pctrl = pinctrl_dev_get_drvdata(pctldev);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	*groups = pm8xxx_groups;
217*4882a593Smuzhiyun 	*num_groups = pctrl->npins;
218*4882a593Smuzhiyun 	return 0;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun 
pm8xxx_pinmux_set_mux(struct pinctrl_dev * pctldev,unsigned function,unsigned group)221*4882a593Smuzhiyun static int pm8xxx_pinmux_set_mux(struct pinctrl_dev *pctldev,
222*4882a593Smuzhiyun 				 unsigned function,
223*4882a593Smuzhiyun 				 unsigned group)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	struct pm8xxx_gpio *pctrl = pinctrl_dev_get_drvdata(pctldev);
226*4882a593Smuzhiyun 	struct pm8xxx_pin_data *pin = pctrl->desc.pins[group].drv_data;
227*4882a593Smuzhiyun 	u8 val;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	pin->function = function;
230*4882a593Smuzhiyun 	val = pin->function << 1;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	pm8xxx_write_bank(pctrl, pin, 4, val);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	return 0;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun static const struct pinmux_ops pm8xxx_pinmux_ops = {
238*4882a593Smuzhiyun 	.get_functions_count	= pm8xxx_get_functions_count,
239*4882a593Smuzhiyun 	.get_function_name	= pm8xxx_get_function_name,
240*4882a593Smuzhiyun 	.get_function_groups	= pm8xxx_get_function_groups,
241*4882a593Smuzhiyun 	.set_mux		= pm8xxx_pinmux_set_mux,
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun 
pm8xxx_pin_config_get(struct pinctrl_dev * pctldev,unsigned int offset,unsigned long * config)244*4882a593Smuzhiyun static int pm8xxx_pin_config_get(struct pinctrl_dev *pctldev,
245*4882a593Smuzhiyun 				 unsigned int offset,
246*4882a593Smuzhiyun 				 unsigned long *config)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun 	struct pm8xxx_gpio *pctrl = pinctrl_dev_get_drvdata(pctldev);
249*4882a593Smuzhiyun 	struct pm8xxx_pin_data *pin = pctrl->desc.pins[offset].drv_data;
250*4882a593Smuzhiyun 	unsigned param = pinconf_to_config_param(*config);
251*4882a593Smuzhiyun 	unsigned arg;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	switch (param) {
254*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_DISABLE:
255*4882a593Smuzhiyun 		if (pin->bias != PM8XXX_GPIO_BIAS_NP)
256*4882a593Smuzhiyun 			return -EINVAL;
257*4882a593Smuzhiyun 		arg = 1;
258*4882a593Smuzhiyun 		break;
259*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_DOWN:
260*4882a593Smuzhiyun 		if (pin->bias != PM8XXX_GPIO_BIAS_PD)
261*4882a593Smuzhiyun 			return -EINVAL;
262*4882a593Smuzhiyun 		arg = 1;
263*4882a593Smuzhiyun 		break;
264*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_UP:
265*4882a593Smuzhiyun 		if (pin->bias > PM8XXX_GPIO_BIAS_PU_1P5_30)
266*4882a593Smuzhiyun 			return -EINVAL;
267*4882a593Smuzhiyun 		arg = 1;
268*4882a593Smuzhiyun 		break;
269*4882a593Smuzhiyun 	case PM8XXX_QCOM_PULL_UP_STRENGTH:
270*4882a593Smuzhiyun 		arg = pin->pull_up_strength;
271*4882a593Smuzhiyun 		break;
272*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_HIGH_IMPEDANCE:
273*4882a593Smuzhiyun 		if (!pin->disable)
274*4882a593Smuzhiyun 			return -EINVAL;
275*4882a593Smuzhiyun 		arg = 1;
276*4882a593Smuzhiyun 		break;
277*4882a593Smuzhiyun 	case PIN_CONFIG_INPUT_ENABLE:
278*4882a593Smuzhiyun 		if (pin->mode != PM8XXX_GPIO_MODE_INPUT)
279*4882a593Smuzhiyun 			return -EINVAL;
280*4882a593Smuzhiyun 		arg = 1;
281*4882a593Smuzhiyun 		break;
282*4882a593Smuzhiyun 	case PIN_CONFIG_OUTPUT:
283*4882a593Smuzhiyun 		if (pin->mode & PM8XXX_GPIO_MODE_OUTPUT)
284*4882a593Smuzhiyun 			arg = pin->output_value;
285*4882a593Smuzhiyun 		else
286*4882a593Smuzhiyun 			arg = 0;
287*4882a593Smuzhiyun 		break;
288*4882a593Smuzhiyun 	case PIN_CONFIG_POWER_SOURCE:
289*4882a593Smuzhiyun 		arg = pin->power_source;
290*4882a593Smuzhiyun 		break;
291*4882a593Smuzhiyun 	case PM8XXX_QCOM_DRIVE_STRENGH:
292*4882a593Smuzhiyun 		arg = pin->output_strength;
293*4882a593Smuzhiyun 		break;
294*4882a593Smuzhiyun 	case PIN_CONFIG_DRIVE_PUSH_PULL:
295*4882a593Smuzhiyun 		if (pin->open_drain)
296*4882a593Smuzhiyun 			return -EINVAL;
297*4882a593Smuzhiyun 		arg = 1;
298*4882a593Smuzhiyun 		break;
299*4882a593Smuzhiyun 	case PIN_CONFIG_DRIVE_OPEN_DRAIN:
300*4882a593Smuzhiyun 		if (!pin->open_drain)
301*4882a593Smuzhiyun 			return -EINVAL;
302*4882a593Smuzhiyun 		arg = 1;
303*4882a593Smuzhiyun 		break;
304*4882a593Smuzhiyun 	default:
305*4882a593Smuzhiyun 		return -EINVAL;
306*4882a593Smuzhiyun 	}
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	*config = pinconf_to_config_packed(param, arg);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	return 0;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun 
pm8xxx_pin_config_set(struct pinctrl_dev * pctldev,unsigned int offset,unsigned long * configs,unsigned num_configs)313*4882a593Smuzhiyun static int pm8xxx_pin_config_set(struct pinctrl_dev *pctldev,
314*4882a593Smuzhiyun 				 unsigned int offset,
315*4882a593Smuzhiyun 				 unsigned long *configs,
316*4882a593Smuzhiyun 				 unsigned num_configs)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun 	struct pm8xxx_gpio *pctrl = pinctrl_dev_get_drvdata(pctldev);
319*4882a593Smuzhiyun 	struct pm8xxx_pin_data *pin = pctrl->desc.pins[offset].drv_data;
320*4882a593Smuzhiyun 	unsigned param;
321*4882a593Smuzhiyun 	unsigned arg;
322*4882a593Smuzhiyun 	unsigned i;
323*4882a593Smuzhiyun 	u8 banks = 0;
324*4882a593Smuzhiyun 	u8 val;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	for (i = 0; i < num_configs; i++) {
327*4882a593Smuzhiyun 		param = pinconf_to_config_param(configs[i]);
328*4882a593Smuzhiyun 		arg = pinconf_to_config_argument(configs[i]);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 		switch (param) {
331*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_DISABLE:
332*4882a593Smuzhiyun 			pin->bias = PM8XXX_GPIO_BIAS_NP;
333*4882a593Smuzhiyun 			banks |= BIT(2);
334*4882a593Smuzhiyun 			pin->disable = 0;
335*4882a593Smuzhiyun 			banks |= BIT(3);
336*4882a593Smuzhiyun 			break;
337*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_PULL_DOWN:
338*4882a593Smuzhiyun 			pin->bias = PM8XXX_GPIO_BIAS_PD;
339*4882a593Smuzhiyun 			banks |= BIT(2);
340*4882a593Smuzhiyun 			pin->disable = 0;
341*4882a593Smuzhiyun 			banks |= BIT(3);
342*4882a593Smuzhiyun 			break;
343*4882a593Smuzhiyun 		case PM8XXX_QCOM_PULL_UP_STRENGTH:
344*4882a593Smuzhiyun 			if (arg > PM8XXX_GPIO_BIAS_PU_1P5_30) {
345*4882a593Smuzhiyun 				dev_err(pctrl->dev, "invalid pull-up strength\n");
346*4882a593Smuzhiyun 				return -EINVAL;
347*4882a593Smuzhiyun 			}
348*4882a593Smuzhiyun 			pin->pull_up_strength = arg;
349*4882a593Smuzhiyun 			fallthrough;
350*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_PULL_UP:
351*4882a593Smuzhiyun 			pin->bias = pin->pull_up_strength;
352*4882a593Smuzhiyun 			banks |= BIT(2);
353*4882a593Smuzhiyun 			pin->disable = 0;
354*4882a593Smuzhiyun 			banks |= BIT(3);
355*4882a593Smuzhiyun 			break;
356*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_HIGH_IMPEDANCE:
357*4882a593Smuzhiyun 			pin->disable = 1;
358*4882a593Smuzhiyun 			banks |= BIT(3);
359*4882a593Smuzhiyun 			break;
360*4882a593Smuzhiyun 		case PIN_CONFIG_INPUT_ENABLE:
361*4882a593Smuzhiyun 			pin->mode = PM8XXX_GPIO_MODE_INPUT;
362*4882a593Smuzhiyun 			banks |= BIT(0) | BIT(1);
363*4882a593Smuzhiyun 			break;
364*4882a593Smuzhiyun 		case PIN_CONFIG_OUTPUT:
365*4882a593Smuzhiyun 			pin->mode = PM8XXX_GPIO_MODE_OUTPUT;
366*4882a593Smuzhiyun 			pin->output_value = !!arg;
367*4882a593Smuzhiyun 			banks |= BIT(0) | BIT(1);
368*4882a593Smuzhiyun 			break;
369*4882a593Smuzhiyun 		case PIN_CONFIG_POWER_SOURCE:
370*4882a593Smuzhiyun 			pin->power_source = arg;
371*4882a593Smuzhiyun 			banks |= BIT(0);
372*4882a593Smuzhiyun 			break;
373*4882a593Smuzhiyun 		case PM8XXX_QCOM_DRIVE_STRENGH:
374*4882a593Smuzhiyun 			if (arg > PMIC_GPIO_STRENGTH_LOW) {
375*4882a593Smuzhiyun 				dev_err(pctrl->dev, "invalid drive strength\n");
376*4882a593Smuzhiyun 				return -EINVAL;
377*4882a593Smuzhiyun 			}
378*4882a593Smuzhiyun 			pin->output_strength = arg;
379*4882a593Smuzhiyun 			banks |= BIT(3);
380*4882a593Smuzhiyun 			break;
381*4882a593Smuzhiyun 		case PIN_CONFIG_DRIVE_PUSH_PULL:
382*4882a593Smuzhiyun 			pin->open_drain = 0;
383*4882a593Smuzhiyun 			banks |= BIT(1);
384*4882a593Smuzhiyun 			break;
385*4882a593Smuzhiyun 		case PIN_CONFIG_DRIVE_OPEN_DRAIN:
386*4882a593Smuzhiyun 			pin->open_drain = 1;
387*4882a593Smuzhiyun 			banks |= BIT(1);
388*4882a593Smuzhiyun 			break;
389*4882a593Smuzhiyun 		default:
390*4882a593Smuzhiyun 			dev_err(pctrl->dev,
391*4882a593Smuzhiyun 				"unsupported config parameter: %x\n",
392*4882a593Smuzhiyun 				param);
393*4882a593Smuzhiyun 			return -EINVAL;
394*4882a593Smuzhiyun 		}
395*4882a593Smuzhiyun 	}
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	if (banks & BIT(0)) {
398*4882a593Smuzhiyun 		val = pin->power_source << 1;
399*4882a593Smuzhiyun 		val |= PM8XXX_GPIO_MODE_ENABLED;
400*4882a593Smuzhiyun 		pm8xxx_write_bank(pctrl, pin, 0, val);
401*4882a593Smuzhiyun 	}
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	if (banks & BIT(1)) {
404*4882a593Smuzhiyun 		val = pin->mode << 2;
405*4882a593Smuzhiyun 		val |= pin->open_drain << 1;
406*4882a593Smuzhiyun 		val |= pin->output_value;
407*4882a593Smuzhiyun 		pm8xxx_write_bank(pctrl, pin, 1, val);
408*4882a593Smuzhiyun 	}
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	if (banks & BIT(2)) {
411*4882a593Smuzhiyun 		val = pin->bias << 1;
412*4882a593Smuzhiyun 		pm8xxx_write_bank(pctrl, pin, 2, val);
413*4882a593Smuzhiyun 	}
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	if (banks & BIT(3)) {
416*4882a593Smuzhiyun 		val = pin->output_strength << 2;
417*4882a593Smuzhiyun 		val |= pin->disable;
418*4882a593Smuzhiyun 		pm8xxx_write_bank(pctrl, pin, 3, val);
419*4882a593Smuzhiyun 	}
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	if (banks & BIT(4)) {
422*4882a593Smuzhiyun 		val = pin->function << 1;
423*4882a593Smuzhiyun 		pm8xxx_write_bank(pctrl, pin, 4, val);
424*4882a593Smuzhiyun 	}
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	if (banks & BIT(5)) {
427*4882a593Smuzhiyun 		val = 0;
428*4882a593Smuzhiyun 		if (!pin->inverted)
429*4882a593Smuzhiyun 			val |= BIT(3);
430*4882a593Smuzhiyun 		pm8xxx_write_bank(pctrl, pin, 5, val);
431*4882a593Smuzhiyun 	}
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	return 0;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun static const struct pinconf_ops pm8xxx_pinconf_ops = {
437*4882a593Smuzhiyun 	.is_generic = true,
438*4882a593Smuzhiyun 	.pin_config_group_get = pm8xxx_pin_config_get,
439*4882a593Smuzhiyun 	.pin_config_group_set = pm8xxx_pin_config_set,
440*4882a593Smuzhiyun };
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun static const struct pinctrl_desc pm8xxx_pinctrl_desc = {
443*4882a593Smuzhiyun 	.name = "pm8xxx_gpio",
444*4882a593Smuzhiyun 	.pctlops = &pm8xxx_pinctrl_ops,
445*4882a593Smuzhiyun 	.pmxops = &pm8xxx_pinmux_ops,
446*4882a593Smuzhiyun 	.confops = &pm8xxx_pinconf_ops,
447*4882a593Smuzhiyun 	.owner = THIS_MODULE,
448*4882a593Smuzhiyun };
449*4882a593Smuzhiyun 
pm8xxx_gpio_direction_input(struct gpio_chip * chip,unsigned offset)450*4882a593Smuzhiyun static int pm8xxx_gpio_direction_input(struct gpio_chip *chip,
451*4882a593Smuzhiyun 				       unsigned offset)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun 	struct pm8xxx_gpio *pctrl = gpiochip_get_data(chip);
454*4882a593Smuzhiyun 	struct pm8xxx_pin_data *pin = pctrl->desc.pins[offset].drv_data;
455*4882a593Smuzhiyun 	u8 val;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	pin->mode = PM8XXX_GPIO_MODE_INPUT;
458*4882a593Smuzhiyun 	val = pin->mode << 2;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	pm8xxx_write_bank(pctrl, pin, 1, val);
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	return 0;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun 
pm8xxx_gpio_direction_output(struct gpio_chip * chip,unsigned offset,int value)465*4882a593Smuzhiyun static int pm8xxx_gpio_direction_output(struct gpio_chip *chip,
466*4882a593Smuzhiyun 					unsigned offset,
467*4882a593Smuzhiyun 					int value)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun 	struct pm8xxx_gpio *pctrl = gpiochip_get_data(chip);
470*4882a593Smuzhiyun 	struct pm8xxx_pin_data *pin = pctrl->desc.pins[offset].drv_data;
471*4882a593Smuzhiyun 	u8 val;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	pin->mode = PM8XXX_GPIO_MODE_OUTPUT;
474*4882a593Smuzhiyun 	pin->output_value = !!value;
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	val = pin->mode << 2;
477*4882a593Smuzhiyun 	val |= pin->open_drain << 1;
478*4882a593Smuzhiyun 	val |= pin->output_value;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	pm8xxx_write_bank(pctrl, pin, 1, val);
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	return 0;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun 
pm8xxx_gpio_get(struct gpio_chip * chip,unsigned offset)485*4882a593Smuzhiyun static int pm8xxx_gpio_get(struct gpio_chip *chip, unsigned offset)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun 	struct pm8xxx_gpio *pctrl = gpiochip_get_data(chip);
488*4882a593Smuzhiyun 	struct pm8xxx_pin_data *pin = pctrl->desc.pins[offset].drv_data;
489*4882a593Smuzhiyun 	int ret, irq;
490*4882a593Smuzhiyun 	bool state;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	if (pin->mode == PM8XXX_GPIO_MODE_OUTPUT)
493*4882a593Smuzhiyun 		return pin->output_value;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	irq = chip->to_irq(chip, offset);
496*4882a593Smuzhiyun 	if (irq >= 0) {
497*4882a593Smuzhiyun 		ret = irq_get_irqchip_state(irq, IRQCHIP_STATE_LINE_LEVEL,
498*4882a593Smuzhiyun 					    &state);
499*4882a593Smuzhiyun 		if (!ret)
500*4882a593Smuzhiyun 			ret = !!state;
501*4882a593Smuzhiyun 	} else
502*4882a593Smuzhiyun 		ret = -EINVAL;
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	return ret;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun 
pm8xxx_gpio_set(struct gpio_chip * chip,unsigned offset,int value)507*4882a593Smuzhiyun static void pm8xxx_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun 	struct pm8xxx_gpio *pctrl = gpiochip_get_data(chip);
510*4882a593Smuzhiyun 	struct pm8xxx_pin_data *pin = pctrl->desc.pins[offset].drv_data;
511*4882a593Smuzhiyun 	u8 val;
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	pin->output_value = !!value;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	val = pin->mode << 2;
516*4882a593Smuzhiyun 	val |= pin->open_drain << 1;
517*4882a593Smuzhiyun 	val |= pin->output_value;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	pm8xxx_write_bank(pctrl, pin, 1, val);
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun 
pm8xxx_gpio_of_xlate(struct gpio_chip * chip,const struct of_phandle_args * gpio_desc,u32 * flags)522*4882a593Smuzhiyun static int pm8xxx_gpio_of_xlate(struct gpio_chip *chip,
523*4882a593Smuzhiyun 				const struct of_phandle_args *gpio_desc,
524*4882a593Smuzhiyun 				u32 *flags)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun 	if (chip->of_gpio_n_cells < 2)
527*4882a593Smuzhiyun 		return -EINVAL;
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	if (flags)
530*4882a593Smuzhiyun 		*flags = gpio_desc->args[1];
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	return gpio_desc->args[0] - PM8XXX_GPIO_PHYSICAL_OFFSET;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
537*4882a593Smuzhiyun #include <linux/seq_file.h>
538*4882a593Smuzhiyun 
pm8xxx_gpio_dbg_show_one(struct seq_file * s,struct pinctrl_dev * pctldev,struct gpio_chip * chip,unsigned offset,unsigned gpio)539*4882a593Smuzhiyun static void pm8xxx_gpio_dbg_show_one(struct seq_file *s,
540*4882a593Smuzhiyun 				  struct pinctrl_dev *pctldev,
541*4882a593Smuzhiyun 				  struct gpio_chip *chip,
542*4882a593Smuzhiyun 				  unsigned offset,
543*4882a593Smuzhiyun 				  unsigned gpio)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun 	struct pm8xxx_gpio *pctrl = gpiochip_get_data(chip);
546*4882a593Smuzhiyun 	struct pm8xxx_pin_data *pin = pctrl->desc.pins[offset].drv_data;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	static const char * const modes[] = {
549*4882a593Smuzhiyun 		"in", "both", "out", "off"
550*4882a593Smuzhiyun 	};
551*4882a593Smuzhiyun 	static const char * const biases[] = {
552*4882a593Smuzhiyun 		"pull-up 30uA", "pull-up 1.5uA", "pull-up 31.5uA",
553*4882a593Smuzhiyun 		"pull-up 1.5uA + 30uA boost", "pull-down 10uA", "no pull"
554*4882a593Smuzhiyun 	};
555*4882a593Smuzhiyun 	static const char * const buffer_types[] = {
556*4882a593Smuzhiyun 		"push-pull", "open-drain"
557*4882a593Smuzhiyun 	};
558*4882a593Smuzhiyun 	static const char * const strengths[] = {
559*4882a593Smuzhiyun 		"no", "high", "medium", "low"
560*4882a593Smuzhiyun 	};
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	seq_printf(s, " gpio%-2d:", offset + PM8XXX_GPIO_PHYSICAL_OFFSET);
563*4882a593Smuzhiyun 	if (pin->disable) {
564*4882a593Smuzhiyun 		seq_puts(s, " ---");
565*4882a593Smuzhiyun 	} else {
566*4882a593Smuzhiyun 		seq_printf(s, " %-4s", modes[pin->mode]);
567*4882a593Smuzhiyun 		seq_printf(s, " %-7s", pm8xxx_gpio_functions[pin->function]);
568*4882a593Smuzhiyun 		seq_printf(s, " VIN%d", pin->power_source);
569*4882a593Smuzhiyun 		seq_printf(s, " %-27s", biases[pin->bias]);
570*4882a593Smuzhiyun 		seq_printf(s, " %-10s", buffer_types[pin->open_drain]);
571*4882a593Smuzhiyun 		seq_printf(s, " %-4s", pin->output_value ? "high" : "low");
572*4882a593Smuzhiyun 		seq_printf(s, " %-7s", strengths[pin->output_strength]);
573*4882a593Smuzhiyun 		if (pin->inverted)
574*4882a593Smuzhiyun 			seq_puts(s, " inverted");
575*4882a593Smuzhiyun 	}
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun 
pm8xxx_gpio_dbg_show(struct seq_file * s,struct gpio_chip * chip)578*4882a593Smuzhiyun static void pm8xxx_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
579*4882a593Smuzhiyun {
580*4882a593Smuzhiyun 	unsigned gpio = chip->base;
581*4882a593Smuzhiyun 	unsigned i;
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	for (i = 0; i < chip->ngpio; i++, gpio++) {
584*4882a593Smuzhiyun 		pm8xxx_gpio_dbg_show_one(s, NULL, chip, i, gpio);
585*4882a593Smuzhiyun 		seq_puts(s, "\n");
586*4882a593Smuzhiyun 	}
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun #else
590*4882a593Smuzhiyun #define pm8xxx_gpio_dbg_show NULL
591*4882a593Smuzhiyun #endif
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun static const struct gpio_chip pm8xxx_gpio_template = {
594*4882a593Smuzhiyun 	.direction_input = pm8xxx_gpio_direction_input,
595*4882a593Smuzhiyun 	.direction_output = pm8xxx_gpio_direction_output,
596*4882a593Smuzhiyun 	.get = pm8xxx_gpio_get,
597*4882a593Smuzhiyun 	.set = pm8xxx_gpio_set,
598*4882a593Smuzhiyun 	.of_xlate = pm8xxx_gpio_of_xlate,
599*4882a593Smuzhiyun 	.dbg_show = pm8xxx_gpio_dbg_show,
600*4882a593Smuzhiyun 	.owner = THIS_MODULE,
601*4882a593Smuzhiyun };
602*4882a593Smuzhiyun 
pm8xxx_pin_populate(struct pm8xxx_gpio * pctrl,struct pm8xxx_pin_data * pin)603*4882a593Smuzhiyun static int pm8xxx_pin_populate(struct pm8xxx_gpio *pctrl,
604*4882a593Smuzhiyun 			       struct pm8xxx_pin_data *pin)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun 	int val;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	val = pm8xxx_read_bank(pctrl, pin, 0);
609*4882a593Smuzhiyun 	if (val < 0)
610*4882a593Smuzhiyun 		return val;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	pin->power_source = (val >> 1) & 0x7;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	val = pm8xxx_read_bank(pctrl, pin, 1);
615*4882a593Smuzhiyun 	if (val < 0)
616*4882a593Smuzhiyun 		return val;
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	pin->mode = (val >> 2) & 0x3;
619*4882a593Smuzhiyun 	pin->open_drain = !!(val & BIT(1));
620*4882a593Smuzhiyun 	pin->output_value = val & BIT(0);
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	val = pm8xxx_read_bank(pctrl, pin, 2);
623*4882a593Smuzhiyun 	if (val < 0)
624*4882a593Smuzhiyun 		return val;
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	pin->bias = (val >> 1) & 0x7;
627*4882a593Smuzhiyun 	if (pin->bias <= PM8XXX_GPIO_BIAS_PU_1P5_30)
628*4882a593Smuzhiyun 		pin->pull_up_strength = pin->bias;
629*4882a593Smuzhiyun 	else
630*4882a593Smuzhiyun 		pin->pull_up_strength = PM8XXX_GPIO_BIAS_PU_30;
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	val = pm8xxx_read_bank(pctrl, pin, 3);
633*4882a593Smuzhiyun 	if (val < 0)
634*4882a593Smuzhiyun 		return val;
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	pin->output_strength = (val >> 2) & 0x3;
637*4882a593Smuzhiyun 	pin->disable = val & BIT(0);
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	val = pm8xxx_read_bank(pctrl, pin, 4);
640*4882a593Smuzhiyun 	if (val < 0)
641*4882a593Smuzhiyun 		return val;
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	pin->function = (val >> 1) & 0x7;
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	val = pm8xxx_read_bank(pctrl, pin, 5);
646*4882a593Smuzhiyun 	if (val < 0)
647*4882a593Smuzhiyun 		return val;
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	pin->inverted = !(val & BIT(3));
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	return 0;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun static struct irq_chip pm8xxx_irq_chip = {
655*4882a593Smuzhiyun 	.name = "ssbi-gpio",
656*4882a593Smuzhiyun 	.irq_mask_ack = irq_chip_mask_ack_parent,
657*4882a593Smuzhiyun 	.irq_unmask = irq_chip_unmask_parent,
658*4882a593Smuzhiyun 	.irq_set_type = irq_chip_set_type_parent,
659*4882a593Smuzhiyun 	.flags = IRQCHIP_MASK_ON_SUSPEND | IRQCHIP_SKIP_SET_WAKE,
660*4882a593Smuzhiyun };
661*4882a593Smuzhiyun 
pm8xxx_domain_translate(struct irq_domain * domain,struct irq_fwspec * fwspec,unsigned long * hwirq,unsigned int * type)662*4882a593Smuzhiyun static int pm8xxx_domain_translate(struct irq_domain *domain,
663*4882a593Smuzhiyun 				   struct irq_fwspec *fwspec,
664*4882a593Smuzhiyun 				   unsigned long *hwirq,
665*4882a593Smuzhiyun 				   unsigned int *type)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun 	struct pm8xxx_gpio *pctrl = container_of(domain->host_data,
668*4882a593Smuzhiyun 						 struct pm8xxx_gpio, chip);
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	if (fwspec->param_count != 2 || fwspec->param[0] < 1 ||
671*4882a593Smuzhiyun 	    fwspec->param[0] > pctrl->chip.ngpio)
672*4882a593Smuzhiyun 		return -EINVAL;
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	*hwirq = fwspec->param[0] - PM8XXX_GPIO_PHYSICAL_OFFSET;
675*4882a593Smuzhiyun 	*type = fwspec->param[1];
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	return 0;
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun 
pm8xxx_child_offset_to_irq(struct gpio_chip * chip,unsigned int offset)680*4882a593Smuzhiyun static unsigned int pm8xxx_child_offset_to_irq(struct gpio_chip *chip,
681*4882a593Smuzhiyun 					       unsigned int offset)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun 	return offset + PM8XXX_GPIO_PHYSICAL_OFFSET;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun 
pm8xxx_child_to_parent_hwirq(struct gpio_chip * chip,unsigned int child_hwirq,unsigned int child_type,unsigned int * parent_hwirq,unsigned int * parent_type)686*4882a593Smuzhiyun static int pm8xxx_child_to_parent_hwirq(struct gpio_chip *chip,
687*4882a593Smuzhiyun 					unsigned int child_hwirq,
688*4882a593Smuzhiyun 					unsigned int child_type,
689*4882a593Smuzhiyun 					unsigned int *parent_hwirq,
690*4882a593Smuzhiyun 					unsigned int *parent_type)
691*4882a593Smuzhiyun {
692*4882a593Smuzhiyun 	*parent_hwirq = child_hwirq + 0xc0;
693*4882a593Smuzhiyun 	*parent_type = child_type;
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	return 0;
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun static const struct of_device_id pm8xxx_gpio_of_match[] = {
699*4882a593Smuzhiyun 	{ .compatible = "qcom,pm8018-gpio", .data = (void *) 6 },
700*4882a593Smuzhiyun 	{ .compatible = "qcom,pm8038-gpio", .data = (void *) 12 },
701*4882a593Smuzhiyun 	{ .compatible = "qcom,pm8058-gpio", .data = (void *) 44 },
702*4882a593Smuzhiyun 	{ .compatible = "qcom,pm8917-gpio", .data = (void *) 38 },
703*4882a593Smuzhiyun 	{ .compatible = "qcom,pm8921-gpio", .data = (void *) 44 },
704*4882a593Smuzhiyun 	{ },
705*4882a593Smuzhiyun };
706*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, pm8xxx_gpio_of_match);
707*4882a593Smuzhiyun 
pm8xxx_gpio_probe(struct platform_device * pdev)708*4882a593Smuzhiyun static int pm8xxx_gpio_probe(struct platform_device *pdev)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun 	struct pm8xxx_pin_data *pin_data;
711*4882a593Smuzhiyun 	struct irq_domain *parent_domain;
712*4882a593Smuzhiyun 	struct device_node *parent_node;
713*4882a593Smuzhiyun 	struct pinctrl_pin_desc *pins;
714*4882a593Smuzhiyun 	struct gpio_irq_chip *girq;
715*4882a593Smuzhiyun 	struct pm8xxx_gpio *pctrl;
716*4882a593Smuzhiyun 	int ret, i;
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	pctrl = devm_kzalloc(&pdev->dev, sizeof(*pctrl), GFP_KERNEL);
719*4882a593Smuzhiyun 	if (!pctrl)
720*4882a593Smuzhiyun 		return -ENOMEM;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	pctrl->dev = &pdev->dev;
723*4882a593Smuzhiyun 	pctrl->npins = (uintptr_t) device_get_match_data(&pdev->dev);
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	pctrl->regmap = dev_get_regmap(pdev->dev.parent, NULL);
726*4882a593Smuzhiyun 	if (!pctrl->regmap) {
727*4882a593Smuzhiyun 		dev_err(&pdev->dev, "parent regmap unavailable\n");
728*4882a593Smuzhiyun 		return -ENXIO;
729*4882a593Smuzhiyun 	}
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	pctrl->desc = pm8xxx_pinctrl_desc;
732*4882a593Smuzhiyun 	pctrl->desc.npins = pctrl->npins;
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	pins = devm_kcalloc(&pdev->dev,
735*4882a593Smuzhiyun 			    pctrl->desc.npins,
736*4882a593Smuzhiyun 			    sizeof(struct pinctrl_pin_desc),
737*4882a593Smuzhiyun 			    GFP_KERNEL);
738*4882a593Smuzhiyun 	if (!pins)
739*4882a593Smuzhiyun 		return -ENOMEM;
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	pin_data = devm_kcalloc(&pdev->dev,
742*4882a593Smuzhiyun 				pctrl->desc.npins,
743*4882a593Smuzhiyun 				sizeof(struct pm8xxx_pin_data),
744*4882a593Smuzhiyun 				GFP_KERNEL);
745*4882a593Smuzhiyun 	if (!pin_data)
746*4882a593Smuzhiyun 		return -ENOMEM;
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	for (i = 0; i < pctrl->desc.npins; i++) {
749*4882a593Smuzhiyun 		pin_data[i].reg = SSBI_REG_ADDR_GPIO(i);
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 		ret = pm8xxx_pin_populate(pctrl, &pin_data[i]);
752*4882a593Smuzhiyun 		if (ret)
753*4882a593Smuzhiyun 			return ret;
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 		pins[i].number = i;
756*4882a593Smuzhiyun 		pins[i].name = pm8xxx_groups[i];
757*4882a593Smuzhiyun 		pins[i].drv_data = &pin_data[i];
758*4882a593Smuzhiyun 	}
759*4882a593Smuzhiyun 	pctrl->desc.pins = pins;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	pctrl->desc.num_custom_params = ARRAY_SIZE(pm8xxx_gpio_bindings);
762*4882a593Smuzhiyun 	pctrl->desc.custom_params = pm8xxx_gpio_bindings;
763*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
764*4882a593Smuzhiyun 	pctrl->desc.custom_conf_items = pm8xxx_conf_items;
765*4882a593Smuzhiyun #endif
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	pctrl->pctrl = devm_pinctrl_register(&pdev->dev, &pctrl->desc, pctrl);
768*4882a593Smuzhiyun 	if (IS_ERR(pctrl->pctrl)) {
769*4882a593Smuzhiyun 		dev_err(&pdev->dev, "couldn't register pm8xxx gpio driver\n");
770*4882a593Smuzhiyun 		return PTR_ERR(pctrl->pctrl);
771*4882a593Smuzhiyun 	}
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	pctrl->chip = pm8xxx_gpio_template;
774*4882a593Smuzhiyun 	pctrl->chip.base = -1;
775*4882a593Smuzhiyun 	pctrl->chip.parent = &pdev->dev;
776*4882a593Smuzhiyun 	pctrl->chip.of_node = pdev->dev.of_node;
777*4882a593Smuzhiyun 	pctrl->chip.of_gpio_n_cells = 2;
778*4882a593Smuzhiyun 	pctrl->chip.label = dev_name(pctrl->dev);
779*4882a593Smuzhiyun 	pctrl->chip.ngpio = pctrl->npins;
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	parent_node = of_irq_find_parent(pctrl->dev->of_node);
782*4882a593Smuzhiyun 	if (!parent_node)
783*4882a593Smuzhiyun 		return -ENXIO;
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	parent_domain = irq_find_host(parent_node);
786*4882a593Smuzhiyun 	of_node_put(parent_node);
787*4882a593Smuzhiyun 	if (!parent_domain)
788*4882a593Smuzhiyun 		return -ENXIO;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	girq = &pctrl->chip.irq;
791*4882a593Smuzhiyun 	girq->chip = &pm8xxx_irq_chip;
792*4882a593Smuzhiyun 	girq->default_type = IRQ_TYPE_NONE;
793*4882a593Smuzhiyun 	girq->handler = handle_level_irq;
794*4882a593Smuzhiyun 	girq->fwnode = of_node_to_fwnode(pctrl->dev->of_node);
795*4882a593Smuzhiyun 	girq->parent_domain = parent_domain;
796*4882a593Smuzhiyun 	girq->child_to_parent_hwirq = pm8xxx_child_to_parent_hwirq;
797*4882a593Smuzhiyun 	girq->populate_parent_alloc_arg = gpiochip_populate_parent_fwspec_twocell;
798*4882a593Smuzhiyun 	girq->child_offset_to_irq = pm8xxx_child_offset_to_irq;
799*4882a593Smuzhiyun 	girq->child_irq_domain_ops.translate = pm8xxx_domain_translate;
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	ret = gpiochip_add_data(&pctrl->chip, pctrl);
802*4882a593Smuzhiyun 	if (ret) {
803*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed register gpiochip\n");
804*4882a593Smuzhiyun 		return ret;
805*4882a593Smuzhiyun 	}
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	/*
808*4882a593Smuzhiyun 	 * For DeviceTree-supported systems, the gpio core checks the
809*4882a593Smuzhiyun 	 * pinctrl's device node for the "gpio-ranges" property.
810*4882a593Smuzhiyun 	 * If it is present, it takes care of adding the pin ranges
811*4882a593Smuzhiyun 	 * for the driver. In this case the driver can skip ahead.
812*4882a593Smuzhiyun 	 *
813*4882a593Smuzhiyun 	 * In order to remain compatible with older, existing DeviceTree
814*4882a593Smuzhiyun 	 * files which don't set the "gpio-ranges" property or systems that
815*4882a593Smuzhiyun 	 * utilize ACPI the driver has to call gpiochip_add_pin_range().
816*4882a593Smuzhiyun 	 */
817*4882a593Smuzhiyun 	if (!of_property_read_bool(pctrl->dev->of_node, "gpio-ranges")) {
818*4882a593Smuzhiyun 		ret = gpiochip_add_pin_range(&pctrl->chip, dev_name(pctrl->dev),
819*4882a593Smuzhiyun 					     0, 0, pctrl->chip.ngpio);
820*4882a593Smuzhiyun 		if (ret) {
821*4882a593Smuzhiyun 			dev_err(pctrl->dev, "failed to add pin range\n");
822*4882a593Smuzhiyun 			goto unregister_gpiochip;
823*4882a593Smuzhiyun 		}
824*4882a593Smuzhiyun 	}
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	platform_set_drvdata(pdev, pctrl);
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "Qualcomm pm8xxx gpio driver probed\n");
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	return 0;
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun unregister_gpiochip:
833*4882a593Smuzhiyun 	gpiochip_remove(&pctrl->chip);
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	return ret;
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun 
pm8xxx_gpio_remove(struct platform_device * pdev)838*4882a593Smuzhiyun static int pm8xxx_gpio_remove(struct platform_device *pdev)
839*4882a593Smuzhiyun {
840*4882a593Smuzhiyun 	struct pm8xxx_gpio *pctrl = platform_get_drvdata(pdev);
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	gpiochip_remove(&pctrl->chip);
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	return 0;
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun static struct platform_driver pm8xxx_gpio_driver = {
848*4882a593Smuzhiyun 	.driver = {
849*4882a593Smuzhiyun 		.name = "qcom-ssbi-gpio",
850*4882a593Smuzhiyun 		.of_match_table = pm8xxx_gpio_of_match,
851*4882a593Smuzhiyun 	},
852*4882a593Smuzhiyun 	.probe = pm8xxx_gpio_probe,
853*4882a593Smuzhiyun 	.remove = pm8xxx_gpio_remove,
854*4882a593Smuzhiyun };
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun module_platform_driver(pm8xxx_gpio_driver);
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun MODULE_AUTHOR("Bjorn Andersson <bjorn.andersson@sonymobile.com>");
859*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm PM8xxx GPIO driver");
860*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
861