1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2012-2014, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/gpio/driver.h>
7*4882a593Smuzhiyun #include <linux/interrupt.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/of.h>
10*4882a593Smuzhiyun #include <linux/of_irq.h>
11*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
12*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
13*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/regmap.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun #include <linux/types.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <dt-bindings/pinctrl/qcom,pmic-gpio.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include "../core.h"
22*4882a593Smuzhiyun #include "../pinctrl-utils.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define PMIC_GPIO_ADDRESS_RANGE 0x100
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* type and subtype registers base address offsets */
27*4882a593Smuzhiyun #define PMIC_GPIO_REG_TYPE 0x4
28*4882a593Smuzhiyun #define PMIC_GPIO_REG_SUBTYPE 0x5
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /* GPIO peripheral type and subtype out_values */
31*4882a593Smuzhiyun #define PMIC_GPIO_TYPE 0x10
32*4882a593Smuzhiyun #define PMIC_GPIO_SUBTYPE_GPIO_4CH 0x1
33*4882a593Smuzhiyun #define PMIC_GPIO_SUBTYPE_GPIOC_4CH 0x5
34*4882a593Smuzhiyun #define PMIC_GPIO_SUBTYPE_GPIO_8CH 0x9
35*4882a593Smuzhiyun #define PMIC_GPIO_SUBTYPE_GPIOC_8CH 0xd
36*4882a593Smuzhiyun #define PMIC_GPIO_SUBTYPE_GPIO_LV 0x10
37*4882a593Smuzhiyun #define PMIC_GPIO_SUBTYPE_GPIO_MV 0x11
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define PMIC_MPP_REG_RT_STS 0x10
40*4882a593Smuzhiyun #define PMIC_MPP_REG_RT_STS_VAL_MASK 0x1
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* control register base address offsets */
43*4882a593Smuzhiyun #define PMIC_GPIO_REG_MODE_CTL 0x40
44*4882a593Smuzhiyun #define PMIC_GPIO_REG_DIG_VIN_CTL 0x41
45*4882a593Smuzhiyun #define PMIC_GPIO_REG_DIG_PULL_CTL 0x42
46*4882a593Smuzhiyun #define PMIC_GPIO_REG_LV_MV_DIG_OUT_SOURCE_CTL 0x44
47*4882a593Smuzhiyun #define PMIC_GPIO_REG_DIG_IN_CTL 0x43
48*4882a593Smuzhiyun #define PMIC_GPIO_REG_DIG_OUT_CTL 0x45
49*4882a593Smuzhiyun #define PMIC_GPIO_REG_EN_CTL 0x46
50*4882a593Smuzhiyun #define PMIC_GPIO_REG_LV_MV_ANA_PASS_THRU_SEL 0x4A
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* PMIC_GPIO_REG_MODE_CTL */
53*4882a593Smuzhiyun #define PMIC_GPIO_REG_MODE_VALUE_SHIFT 0x1
54*4882a593Smuzhiyun #define PMIC_GPIO_REG_MODE_FUNCTION_SHIFT 1
55*4882a593Smuzhiyun #define PMIC_GPIO_REG_MODE_FUNCTION_MASK 0x7
56*4882a593Smuzhiyun #define PMIC_GPIO_REG_MODE_DIR_SHIFT 4
57*4882a593Smuzhiyun #define PMIC_GPIO_REG_MODE_DIR_MASK 0x7
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define PMIC_GPIO_MODE_DIGITAL_INPUT 0
60*4882a593Smuzhiyun #define PMIC_GPIO_MODE_DIGITAL_OUTPUT 1
61*4882a593Smuzhiyun #define PMIC_GPIO_MODE_DIGITAL_INPUT_OUTPUT 2
62*4882a593Smuzhiyun #define PMIC_GPIO_MODE_ANALOG_PASS_THRU 3
63*4882a593Smuzhiyun #define PMIC_GPIO_REG_LV_MV_MODE_DIR_MASK 0x3
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /* PMIC_GPIO_REG_DIG_VIN_CTL */
66*4882a593Smuzhiyun #define PMIC_GPIO_REG_VIN_SHIFT 0
67*4882a593Smuzhiyun #define PMIC_GPIO_REG_VIN_MASK 0x7
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* PMIC_GPIO_REG_DIG_PULL_CTL */
70*4882a593Smuzhiyun #define PMIC_GPIO_REG_PULL_SHIFT 0
71*4882a593Smuzhiyun #define PMIC_GPIO_REG_PULL_MASK 0x7
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define PMIC_GPIO_PULL_DOWN 4
74*4882a593Smuzhiyun #define PMIC_GPIO_PULL_DISABLE 5
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* PMIC_GPIO_REG_LV_MV_DIG_OUT_SOURCE_CTL for LV/MV */
77*4882a593Smuzhiyun #define PMIC_GPIO_LV_MV_OUTPUT_INVERT 0x80
78*4882a593Smuzhiyun #define PMIC_GPIO_LV_MV_OUTPUT_INVERT_SHIFT 7
79*4882a593Smuzhiyun #define PMIC_GPIO_LV_MV_OUTPUT_SOURCE_SEL_MASK 0xF
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* PMIC_GPIO_REG_DIG_IN_CTL */
82*4882a593Smuzhiyun #define PMIC_GPIO_LV_MV_DIG_IN_DTEST_EN 0x80
83*4882a593Smuzhiyun #define PMIC_GPIO_LV_MV_DIG_IN_DTEST_SEL_MASK 0x7
84*4882a593Smuzhiyun #define PMIC_GPIO_DIG_IN_DTEST_SEL_MASK 0xf
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* PMIC_GPIO_REG_DIG_OUT_CTL */
87*4882a593Smuzhiyun #define PMIC_GPIO_REG_OUT_STRENGTH_SHIFT 0
88*4882a593Smuzhiyun #define PMIC_GPIO_REG_OUT_STRENGTH_MASK 0x3
89*4882a593Smuzhiyun #define PMIC_GPIO_REG_OUT_TYPE_SHIFT 4
90*4882a593Smuzhiyun #define PMIC_GPIO_REG_OUT_TYPE_MASK 0x3
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /*
93*4882a593Smuzhiyun * Output type - indicates pin should be configured as push-pull,
94*4882a593Smuzhiyun * open drain or open source.
95*4882a593Smuzhiyun */
96*4882a593Smuzhiyun #define PMIC_GPIO_OUT_BUF_CMOS 0
97*4882a593Smuzhiyun #define PMIC_GPIO_OUT_BUF_OPEN_DRAIN_NMOS 1
98*4882a593Smuzhiyun #define PMIC_GPIO_OUT_BUF_OPEN_DRAIN_PMOS 2
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* PMIC_GPIO_REG_EN_CTL */
101*4882a593Smuzhiyun #define PMIC_GPIO_REG_MASTER_EN_SHIFT 7
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #define PMIC_GPIO_PHYSICAL_OFFSET 1
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /* PMIC_GPIO_REG_LV_MV_ANA_PASS_THRU_SEL */
106*4882a593Smuzhiyun #define PMIC_GPIO_LV_MV_ANA_MUX_SEL_MASK 0x3
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* Qualcomm specific pin configurations */
109*4882a593Smuzhiyun #define PMIC_GPIO_CONF_PULL_UP (PIN_CONFIG_END + 1)
110*4882a593Smuzhiyun #define PMIC_GPIO_CONF_STRENGTH (PIN_CONFIG_END + 2)
111*4882a593Smuzhiyun #define PMIC_GPIO_CONF_ATEST (PIN_CONFIG_END + 3)
112*4882a593Smuzhiyun #define PMIC_GPIO_CONF_ANALOG_PASS (PIN_CONFIG_END + 4)
113*4882a593Smuzhiyun #define PMIC_GPIO_CONF_DTEST_BUFFER (PIN_CONFIG_END + 5)
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /* The index of each function in pmic_gpio_functions[] array */
116*4882a593Smuzhiyun enum pmic_gpio_func_index {
117*4882a593Smuzhiyun PMIC_GPIO_FUNC_INDEX_NORMAL,
118*4882a593Smuzhiyun PMIC_GPIO_FUNC_INDEX_PAIRED,
119*4882a593Smuzhiyun PMIC_GPIO_FUNC_INDEX_FUNC1,
120*4882a593Smuzhiyun PMIC_GPIO_FUNC_INDEX_FUNC2,
121*4882a593Smuzhiyun PMIC_GPIO_FUNC_INDEX_FUNC3,
122*4882a593Smuzhiyun PMIC_GPIO_FUNC_INDEX_FUNC4,
123*4882a593Smuzhiyun PMIC_GPIO_FUNC_INDEX_DTEST1,
124*4882a593Smuzhiyun PMIC_GPIO_FUNC_INDEX_DTEST2,
125*4882a593Smuzhiyun PMIC_GPIO_FUNC_INDEX_DTEST3,
126*4882a593Smuzhiyun PMIC_GPIO_FUNC_INDEX_DTEST4,
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /**
130*4882a593Smuzhiyun * struct pmic_gpio_pad - keep current GPIO settings
131*4882a593Smuzhiyun * @base: Address base in SPMI device.
132*4882a593Smuzhiyun * @is_enabled: Set to false when GPIO should be put in high Z state.
133*4882a593Smuzhiyun * @out_value: Cached pin output value
134*4882a593Smuzhiyun * @have_buffer: Set to true if GPIO output could be configured in push-pull,
135*4882a593Smuzhiyun * open-drain or open-source mode.
136*4882a593Smuzhiyun * @output_enabled: Set to true if GPIO output logic is enabled.
137*4882a593Smuzhiyun * @input_enabled: Set to true if GPIO input buffer logic is enabled.
138*4882a593Smuzhiyun * @analog_pass: Set to true if GPIO is in analog-pass-through mode.
139*4882a593Smuzhiyun * @lv_mv_type: Set to true if GPIO subtype is GPIO_LV(0x10) or GPIO_MV(0x11).
140*4882a593Smuzhiyun * @num_sources: Number of power-sources supported by this GPIO.
141*4882a593Smuzhiyun * @power_source: Current power-source used.
142*4882a593Smuzhiyun * @buffer_type: Push-pull, open-drain or open-source.
143*4882a593Smuzhiyun * @pullup: Constant current which flow trough GPIO output buffer.
144*4882a593Smuzhiyun * @strength: No, Low, Medium, High
145*4882a593Smuzhiyun * @function: See pmic_gpio_functions[]
146*4882a593Smuzhiyun * @atest: the ATEST selection for GPIO analog-pass-through mode
147*4882a593Smuzhiyun * @dtest_buffer: the DTEST buffer selection for digital input mode.
148*4882a593Smuzhiyun */
149*4882a593Smuzhiyun struct pmic_gpio_pad {
150*4882a593Smuzhiyun u16 base;
151*4882a593Smuzhiyun bool is_enabled;
152*4882a593Smuzhiyun bool out_value;
153*4882a593Smuzhiyun bool have_buffer;
154*4882a593Smuzhiyun bool output_enabled;
155*4882a593Smuzhiyun bool input_enabled;
156*4882a593Smuzhiyun bool analog_pass;
157*4882a593Smuzhiyun bool lv_mv_type;
158*4882a593Smuzhiyun unsigned int num_sources;
159*4882a593Smuzhiyun unsigned int power_source;
160*4882a593Smuzhiyun unsigned int buffer_type;
161*4882a593Smuzhiyun unsigned int pullup;
162*4882a593Smuzhiyun unsigned int strength;
163*4882a593Smuzhiyun unsigned int function;
164*4882a593Smuzhiyun unsigned int atest;
165*4882a593Smuzhiyun unsigned int dtest_buffer;
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun struct pmic_gpio_state {
169*4882a593Smuzhiyun struct device *dev;
170*4882a593Smuzhiyun struct regmap *map;
171*4882a593Smuzhiyun struct pinctrl_dev *ctrl;
172*4882a593Smuzhiyun struct gpio_chip chip;
173*4882a593Smuzhiyun struct irq_chip irq;
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun static const struct pinconf_generic_params pmic_gpio_bindings[] = {
177*4882a593Smuzhiyun {"qcom,pull-up-strength", PMIC_GPIO_CONF_PULL_UP, 0},
178*4882a593Smuzhiyun {"qcom,drive-strength", PMIC_GPIO_CONF_STRENGTH, 0},
179*4882a593Smuzhiyun {"qcom,atest", PMIC_GPIO_CONF_ATEST, 0},
180*4882a593Smuzhiyun {"qcom,analog-pass", PMIC_GPIO_CONF_ANALOG_PASS, 0},
181*4882a593Smuzhiyun {"qcom,dtest-buffer", PMIC_GPIO_CONF_DTEST_BUFFER, 0},
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
185*4882a593Smuzhiyun static const struct pin_config_item pmic_conf_items[ARRAY_SIZE(pmic_gpio_bindings)] = {
186*4882a593Smuzhiyun PCONFDUMP(PMIC_GPIO_CONF_PULL_UP, "pull up strength", NULL, true),
187*4882a593Smuzhiyun PCONFDUMP(PMIC_GPIO_CONF_STRENGTH, "drive-strength", NULL, true),
188*4882a593Smuzhiyun PCONFDUMP(PMIC_GPIO_CONF_ATEST, "atest", NULL, true),
189*4882a593Smuzhiyun PCONFDUMP(PMIC_GPIO_CONF_ANALOG_PASS, "analog-pass", NULL, true),
190*4882a593Smuzhiyun PCONFDUMP(PMIC_GPIO_CONF_DTEST_BUFFER, "dtest-buffer", NULL, true),
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun #endif
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun static const char *const pmic_gpio_groups[] = {
195*4882a593Smuzhiyun "gpio1", "gpio2", "gpio3", "gpio4", "gpio5", "gpio6", "gpio7", "gpio8",
196*4882a593Smuzhiyun "gpio9", "gpio10", "gpio11", "gpio12", "gpio13", "gpio14", "gpio15",
197*4882a593Smuzhiyun "gpio16", "gpio17", "gpio18", "gpio19", "gpio20", "gpio21", "gpio22",
198*4882a593Smuzhiyun "gpio23", "gpio24", "gpio25", "gpio26", "gpio27", "gpio28", "gpio29",
199*4882a593Smuzhiyun "gpio30", "gpio31", "gpio32", "gpio33", "gpio34", "gpio35", "gpio36",
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun static const char *const pmic_gpio_functions[] = {
203*4882a593Smuzhiyun [PMIC_GPIO_FUNC_INDEX_NORMAL] = PMIC_GPIO_FUNC_NORMAL,
204*4882a593Smuzhiyun [PMIC_GPIO_FUNC_INDEX_PAIRED] = PMIC_GPIO_FUNC_PAIRED,
205*4882a593Smuzhiyun [PMIC_GPIO_FUNC_INDEX_FUNC1] = PMIC_GPIO_FUNC_FUNC1,
206*4882a593Smuzhiyun [PMIC_GPIO_FUNC_INDEX_FUNC2] = PMIC_GPIO_FUNC_FUNC2,
207*4882a593Smuzhiyun [PMIC_GPIO_FUNC_INDEX_FUNC3] = PMIC_GPIO_FUNC_FUNC3,
208*4882a593Smuzhiyun [PMIC_GPIO_FUNC_INDEX_FUNC4] = PMIC_GPIO_FUNC_FUNC4,
209*4882a593Smuzhiyun [PMIC_GPIO_FUNC_INDEX_DTEST1] = PMIC_GPIO_FUNC_DTEST1,
210*4882a593Smuzhiyun [PMIC_GPIO_FUNC_INDEX_DTEST2] = PMIC_GPIO_FUNC_DTEST2,
211*4882a593Smuzhiyun [PMIC_GPIO_FUNC_INDEX_DTEST3] = PMIC_GPIO_FUNC_DTEST3,
212*4882a593Smuzhiyun [PMIC_GPIO_FUNC_INDEX_DTEST4] = PMIC_GPIO_FUNC_DTEST4,
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun
pmic_gpio_read(struct pmic_gpio_state * state,struct pmic_gpio_pad * pad,unsigned int addr)215*4882a593Smuzhiyun static int pmic_gpio_read(struct pmic_gpio_state *state,
216*4882a593Smuzhiyun struct pmic_gpio_pad *pad, unsigned int addr)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun unsigned int val;
219*4882a593Smuzhiyun int ret;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun ret = regmap_read(state->map, pad->base + addr, &val);
222*4882a593Smuzhiyun if (ret < 0)
223*4882a593Smuzhiyun dev_err(state->dev, "read 0x%x failed\n", addr);
224*4882a593Smuzhiyun else
225*4882a593Smuzhiyun ret = val;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun return ret;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
pmic_gpio_write(struct pmic_gpio_state * state,struct pmic_gpio_pad * pad,unsigned int addr,unsigned int val)230*4882a593Smuzhiyun static int pmic_gpio_write(struct pmic_gpio_state *state,
231*4882a593Smuzhiyun struct pmic_gpio_pad *pad, unsigned int addr,
232*4882a593Smuzhiyun unsigned int val)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun int ret;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun ret = regmap_write(state->map, pad->base + addr, val);
237*4882a593Smuzhiyun if (ret < 0)
238*4882a593Smuzhiyun dev_err(state->dev, "write 0x%x failed\n", addr);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun return ret;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
pmic_gpio_get_groups_count(struct pinctrl_dev * pctldev)243*4882a593Smuzhiyun static int pmic_gpio_get_groups_count(struct pinctrl_dev *pctldev)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun /* Every PIN is a group */
246*4882a593Smuzhiyun return pctldev->desc->npins;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
pmic_gpio_get_group_name(struct pinctrl_dev * pctldev,unsigned pin)249*4882a593Smuzhiyun static const char *pmic_gpio_get_group_name(struct pinctrl_dev *pctldev,
250*4882a593Smuzhiyun unsigned pin)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun return pctldev->desc->pins[pin].name;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
pmic_gpio_get_group_pins(struct pinctrl_dev * pctldev,unsigned pin,const unsigned ** pins,unsigned * num_pins)255*4882a593Smuzhiyun static int pmic_gpio_get_group_pins(struct pinctrl_dev *pctldev, unsigned pin,
256*4882a593Smuzhiyun const unsigned **pins, unsigned *num_pins)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun *pins = &pctldev->desc->pins[pin].number;
259*4882a593Smuzhiyun *num_pins = 1;
260*4882a593Smuzhiyun return 0;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun static const struct pinctrl_ops pmic_gpio_pinctrl_ops = {
264*4882a593Smuzhiyun .get_groups_count = pmic_gpio_get_groups_count,
265*4882a593Smuzhiyun .get_group_name = pmic_gpio_get_group_name,
266*4882a593Smuzhiyun .get_group_pins = pmic_gpio_get_group_pins,
267*4882a593Smuzhiyun .dt_node_to_map = pinconf_generic_dt_node_to_map_group,
268*4882a593Smuzhiyun .dt_free_map = pinctrl_utils_free_map,
269*4882a593Smuzhiyun };
270*4882a593Smuzhiyun
pmic_gpio_get_functions_count(struct pinctrl_dev * pctldev)271*4882a593Smuzhiyun static int pmic_gpio_get_functions_count(struct pinctrl_dev *pctldev)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun return ARRAY_SIZE(pmic_gpio_functions);
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
pmic_gpio_get_function_name(struct pinctrl_dev * pctldev,unsigned function)276*4882a593Smuzhiyun static const char *pmic_gpio_get_function_name(struct pinctrl_dev *pctldev,
277*4882a593Smuzhiyun unsigned function)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun return pmic_gpio_functions[function];
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
pmic_gpio_get_function_groups(struct pinctrl_dev * pctldev,unsigned function,const char * const ** groups,unsigned * const num_qgroups)282*4882a593Smuzhiyun static int pmic_gpio_get_function_groups(struct pinctrl_dev *pctldev,
283*4882a593Smuzhiyun unsigned function,
284*4882a593Smuzhiyun const char *const **groups,
285*4882a593Smuzhiyun unsigned *const num_qgroups)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun *groups = pmic_gpio_groups;
288*4882a593Smuzhiyun *num_qgroups = pctldev->desc->npins;
289*4882a593Smuzhiyun return 0;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
pmic_gpio_set_mux(struct pinctrl_dev * pctldev,unsigned function,unsigned pin)292*4882a593Smuzhiyun static int pmic_gpio_set_mux(struct pinctrl_dev *pctldev, unsigned function,
293*4882a593Smuzhiyun unsigned pin)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun struct pmic_gpio_state *state = pinctrl_dev_get_drvdata(pctldev);
296*4882a593Smuzhiyun struct pmic_gpio_pad *pad;
297*4882a593Smuzhiyun unsigned int val;
298*4882a593Smuzhiyun int ret;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun if (function > PMIC_GPIO_FUNC_INDEX_DTEST4) {
301*4882a593Smuzhiyun pr_err("function: %d is not defined\n", function);
302*4882a593Smuzhiyun return -EINVAL;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun pad = pctldev->desc->pins[pin].drv_data;
306*4882a593Smuzhiyun /*
307*4882a593Smuzhiyun * Non-LV/MV subtypes only support 2 special functions,
308*4882a593Smuzhiyun * offsetting the dtestx function values by 2
309*4882a593Smuzhiyun */
310*4882a593Smuzhiyun if (!pad->lv_mv_type) {
311*4882a593Smuzhiyun if (function == PMIC_GPIO_FUNC_INDEX_FUNC3 ||
312*4882a593Smuzhiyun function == PMIC_GPIO_FUNC_INDEX_FUNC4) {
313*4882a593Smuzhiyun pr_err("LV/MV subtype doesn't have func3/func4\n");
314*4882a593Smuzhiyun return -EINVAL;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun if (function >= PMIC_GPIO_FUNC_INDEX_DTEST1)
317*4882a593Smuzhiyun function -= (PMIC_GPIO_FUNC_INDEX_DTEST1 -
318*4882a593Smuzhiyun PMIC_GPIO_FUNC_INDEX_FUNC3);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun pad->function = function;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun if (pad->analog_pass)
324*4882a593Smuzhiyun val = PMIC_GPIO_MODE_ANALOG_PASS_THRU;
325*4882a593Smuzhiyun else if (pad->output_enabled && pad->input_enabled)
326*4882a593Smuzhiyun val = PMIC_GPIO_MODE_DIGITAL_INPUT_OUTPUT;
327*4882a593Smuzhiyun else if (pad->output_enabled)
328*4882a593Smuzhiyun val = PMIC_GPIO_MODE_DIGITAL_OUTPUT;
329*4882a593Smuzhiyun else
330*4882a593Smuzhiyun val = PMIC_GPIO_MODE_DIGITAL_INPUT;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun if (pad->lv_mv_type) {
333*4882a593Smuzhiyun ret = pmic_gpio_write(state, pad,
334*4882a593Smuzhiyun PMIC_GPIO_REG_MODE_CTL, val);
335*4882a593Smuzhiyun if (ret < 0)
336*4882a593Smuzhiyun return ret;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun val = pad->atest - 1;
339*4882a593Smuzhiyun ret = pmic_gpio_write(state, pad,
340*4882a593Smuzhiyun PMIC_GPIO_REG_LV_MV_ANA_PASS_THRU_SEL, val);
341*4882a593Smuzhiyun if (ret < 0)
342*4882a593Smuzhiyun return ret;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun val = pad->out_value
345*4882a593Smuzhiyun << PMIC_GPIO_LV_MV_OUTPUT_INVERT_SHIFT;
346*4882a593Smuzhiyun val |= pad->function
347*4882a593Smuzhiyun & PMIC_GPIO_LV_MV_OUTPUT_SOURCE_SEL_MASK;
348*4882a593Smuzhiyun ret = pmic_gpio_write(state, pad,
349*4882a593Smuzhiyun PMIC_GPIO_REG_LV_MV_DIG_OUT_SOURCE_CTL, val);
350*4882a593Smuzhiyun if (ret < 0)
351*4882a593Smuzhiyun return ret;
352*4882a593Smuzhiyun } else {
353*4882a593Smuzhiyun val = val << PMIC_GPIO_REG_MODE_DIR_SHIFT;
354*4882a593Smuzhiyun val |= pad->function << PMIC_GPIO_REG_MODE_FUNCTION_SHIFT;
355*4882a593Smuzhiyun val |= pad->out_value & PMIC_GPIO_REG_MODE_VALUE_SHIFT;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun ret = pmic_gpio_write(state, pad, PMIC_GPIO_REG_MODE_CTL, val);
358*4882a593Smuzhiyun if (ret < 0)
359*4882a593Smuzhiyun return ret;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun val = pad->is_enabled << PMIC_GPIO_REG_MASTER_EN_SHIFT;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun return pmic_gpio_write(state, pad, PMIC_GPIO_REG_EN_CTL, val);
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun static const struct pinmux_ops pmic_gpio_pinmux_ops = {
368*4882a593Smuzhiyun .get_functions_count = pmic_gpio_get_functions_count,
369*4882a593Smuzhiyun .get_function_name = pmic_gpio_get_function_name,
370*4882a593Smuzhiyun .get_function_groups = pmic_gpio_get_function_groups,
371*4882a593Smuzhiyun .set_mux = pmic_gpio_set_mux,
372*4882a593Smuzhiyun };
373*4882a593Smuzhiyun
pmic_gpio_config_get(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * config)374*4882a593Smuzhiyun static int pmic_gpio_config_get(struct pinctrl_dev *pctldev,
375*4882a593Smuzhiyun unsigned int pin, unsigned long *config)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun unsigned param = pinconf_to_config_param(*config);
378*4882a593Smuzhiyun struct pmic_gpio_pad *pad;
379*4882a593Smuzhiyun unsigned arg;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun pad = pctldev->desc->pins[pin].drv_data;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun switch (param) {
384*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_PUSH_PULL:
385*4882a593Smuzhiyun if (pad->buffer_type != PMIC_GPIO_OUT_BUF_CMOS)
386*4882a593Smuzhiyun return -EINVAL;
387*4882a593Smuzhiyun arg = 1;
388*4882a593Smuzhiyun break;
389*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_OPEN_DRAIN:
390*4882a593Smuzhiyun if (pad->buffer_type != PMIC_GPIO_OUT_BUF_OPEN_DRAIN_NMOS)
391*4882a593Smuzhiyun return -EINVAL;
392*4882a593Smuzhiyun arg = 1;
393*4882a593Smuzhiyun break;
394*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_OPEN_SOURCE:
395*4882a593Smuzhiyun if (pad->buffer_type != PMIC_GPIO_OUT_BUF_OPEN_DRAIN_PMOS)
396*4882a593Smuzhiyun return -EINVAL;
397*4882a593Smuzhiyun arg = 1;
398*4882a593Smuzhiyun break;
399*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN:
400*4882a593Smuzhiyun if (pad->pullup != PMIC_GPIO_PULL_DOWN)
401*4882a593Smuzhiyun return -EINVAL;
402*4882a593Smuzhiyun arg = 1;
403*4882a593Smuzhiyun break;
404*4882a593Smuzhiyun case PIN_CONFIG_BIAS_DISABLE:
405*4882a593Smuzhiyun if (pad->pullup != PMIC_GPIO_PULL_DISABLE)
406*4882a593Smuzhiyun return -EINVAL;
407*4882a593Smuzhiyun arg = 1;
408*4882a593Smuzhiyun break;
409*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
410*4882a593Smuzhiyun if (pad->pullup != PMIC_GPIO_PULL_UP_30)
411*4882a593Smuzhiyun return -EINVAL;
412*4882a593Smuzhiyun arg = 1;
413*4882a593Smuzhiyun break;
414*4882a593Smuzhiyun case PIN_CONFIG_BIAS_HIGH_IMPEDANCE:
415*4882a593Smuzhiyun if (pad->is_enabled)
416*4882a593Smuzhiyun return -EINVAL;
417*4882a593Smuzhiyun arg = 1;
418*4882a593Smuzhiyun break;
419*4882a593Smuzhiyun case PIN_CONFIG_POWER_SOURCE:
420*4882a593Smuzhiyun arg = pad->power_source;
421*4882a593Smuzhiyun break;
422*4882a593Smuzhiyun case PIN_CONFIG_INPUT_ENABLE:
423*4882a593Smuzhiyun if (!pad->input_enabled)
424*4882a593Smuzhiyun return -EINVAL;
425*4882a593Smuzhiyun arg = 1;
426*4882a593Smuzhiyun break;
427*4882a593Smuzhiyun case PIN_CONFIG_OUTPUT:
428*4882a593Smuzhiyun arg = pad->out_value;
429*4882a593Smuzhiyun break;
430*4882a593Smuzhiyun case PMIC_GPIO_CONF_PULL_UP:
431*4882a593Smuzhiyun arg = pad->pullup;
432*4882a593Smuzhiyun break;
433*4882a593Smuzhiyun case PMIC_GPIO_CONF_STRENGTH:
434*4882a593Smuzhiyun arg = pad->strength;
435*4882a593Smuzhiyun break;
436*4882a593Smuzhiyun case PMIC_GPIO_CONF_ATEST:
437*4882a593Smuzhiyun arg = pad->atest;
438*4882a593Smuzhiyun break;
439*4882a593Smuzhiyun case PMIC_GPIO_CONF_ANALOG_PASS:
440*4882a593Smuzhiyun arg = pad->analog_pass;
441*4882a593Smuzhiyun break;
442*4882a593Smuzhiyun case PMIC_GPIO_CONF_DTEST_BUFFER:
443*4882a593Smuzhiyun arg = pad->dtest_buffer;
444*4882a593Smuzhiyun break;
445*4882a593Smuzhiyun default:
446*4882a593Smuzhiyun return -EINVAL;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun *config = pinconf_to_config_packed(param, arg);
450*4882a593Smuzhiyun return 0;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
pmic_gpio_config_set(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * configs,unsigned nconfs)453*4882a593Smuzhiyun static int pmic_gpio_config_set(struct pinctrl_dev *pctldev, unsigned int pin,
454*4882a593Smuzhiyun unsigned long *configs, unsigned nconfs)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun struct pmic_gpio_state *state = pinctrl_dev_get_drvdata(pctldev);
457*4882a593Smuzhiyun struct pmic_gpio_pad *pad;
458*4882a593Smuzhiyun unsigned param, arg;
459*4882a593Smuzhiyun unsigned int val;
460*4882a593Smuzhiyun int i, ret;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun pad = pctldev->desc->pins[pin].drv_data;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun pad->is_enabled = true;
465*4882a593Smuzhiyun for (i = 0; i < nconfs; i++) {
466*4882a593Smuzhiyun param = pinconf_to_config_param(configs[i]);
467*4882a593Smuzhiyun arg = pinconf_to_config_argument(configs[i]);
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun switch (param) {
470*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_PUSH_PULL:
471*4882a593Smuzhiyun pad->buffer_type = PMIC_GPIO_OUT_BUF_CMOS;
472*4882a593Smuzhiyun break;
473*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_OPEN_DRAIN:
474*4882a593Smuzhiyun if (!pad->have_buffer)
475*4882a593Smuzhiyun return -EINVAL;
476*4882a593Smuzhiyun pad->buffer_type = PMIC_GPIO_OUT_BUF_OPEN_DRAIN_NMOS;
477*4882a593Smuzhiyun break;
478*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_OPEN_SOURCE:
479*4882a593Smuzhiyun if (!pad->have_buffer)
480*4882a593Smuzhiyun return -EINVAL;
481*4882a593Smuzhiyun pad->buffer_type = PMIC_GPIO_OUT_BUF_OPEN_DRAIN_PMOS;
482*4882a593Smuzhiyun break;
483*4882a593Smuzhiyun case PIN_CONFIG_BIAS_DISABLE:
484*4882a593Smuzhiyun pad->pullup = PMIC_GPIO_PULL_DISABLE;
485*4882a593Smuzhiyun break;
486*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
487*4882a593Smuzhiyun pad->pullup = PMIC_GPIO_PULL_UP_30;
488*4882a593Smuzhiyun break;
489*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN:
490*4882a593Smuzhiyun if (arg)
491*4882a593Smuzhiyun pad->pullup = PMIC_GPIO_PULL_DOWN;
492*4882a593Smuzhiyun else
493*4882a593Smuzhiyun pad->pullup = PMIC_GPIO_PULL_DISABLE;
494*4882a593Smuzhiyun break;
495*4882a593Smuzhiyun case PIN_CONFIG_BIAS_HIGH_IMPEDANCE:
496*4882a593Smuzhiyun pad->is_enabled = false;
497*4882a593Smuzhiyun break;
498*4882a593Smuzhiyun case PIN_CONFIG_POWER_SOURCE:
499*4882a593Smuzhiyun if (arg >= pad->num_sources)
500*4882a593Smuzhiyun return -EINVAL;
501*4882a593Smuzhiyun pad->power_source = arg;
502*4882a593Smuzhiyun break;
503*4882a593Smuzhiyun case PIN_CONFIG_INPUT_ENABLE:
504*4882a593Smuzhiyun pad->input_enabled = arg ? true : false;
505*4882a593Smuzhiyun break;
506*4882a593Smuzhiyun case PIN_CONFIG_OUTPUT:
507*4882a593Smuzhiyun pad->output_enabled = true;
508*4882a593Smuzhiyun pad->out_value = arg;
509*4882a593Smuzhiyun break;
510*4882a593Smuzhiyun case PMIC_GPIO_CONF_PULL_UP:
511*4882a593Smuzhiyun if (arg > PMIC_GPIO_PULL_UP_1P5_30)
512*4882a593Smuzhiyun return -EINVAL;
513*4882a593Smuzhiyun pad->pullup = arg;
514*4882a593Smuzhiyun break;
515*4882a593Smuzhiyun case PMIC_GPIO_CONF_STRENGTH:
516*4882a593Smuzhiyun if (arg > PMIC_GPIO_STRENGTH_LOW)
517*4882a593Smuzhiyun return -EINVAL;
518*4882a593Smuzhiyun pad->strength = arg;
519*4882a593Smuzhiyun break;
520*4882a593Smuzhiyun case PMIC_GPIO_CONF_ATEST:
521*4882a593Smuzhiyun if (!pad->lv_mv_type || arg > 4)
522*4882a593Smuzhiyun return -EINVAL;
523*4882a593Smuzhiyun pad->atest = arg;
524*4882a593Smuzhiyun break;
525*4882a593Smuzhiyun case PMIC_GPIO_CONF_ANALOG_PASS:
526*4882a593Smuzhiyun if (!pad->lv_mv_type)
527*4882a593Smuzhiyun return -EINVAL;
528*4882a593Smuzhiyun pad->analog_pass = true;
529*4882a593Smuzhiyun break;
530*4882a593Smuzhiyun case PMIC_GPIO_CONF_DTEST_BUFFER:
531*4882a593Smuzhiyun if (arg > 4)
532*4882a593Smuzhiyun return -EINVAL;
533*4882a593Smuzhiyun pad->dtest_buffer = arg;
534*4882a593Smuzhiyun break;
535*4882a593Smuzhiyun default:
536*4882a593Smuzhiyun return -EINVAL;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun val = pad->power_source << PMIC_GPIO_REG_VIN_SHIFT;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun ret = pmic_gpio_write(state, pad, PMIC_GPIO_REG_DIG_VIN_CTL, val);
543*4882a593Smuzhiyun if (ret < 0)
544*4882a593Smuzhiyun return ret;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun val = pad->pullup << PMIC_GPIO_REG_PULL_SHIFT;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun ret = pmic_gpio_write(state, pad, PMIC_GPIO_REG_DIG_PULL_CTL, val);
549*4882a593Smuzhiyun if (ret < 0)
550*4882a593Smuzhiyun return ret;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun val = pad->buffer_type << PMIC_GPIO_REG_OUT_TYPE_SHIFT;
553*4882a593Smuzhiyun val |= pad->strength << PMIC_GPIO_REG_OUT_STRENGTH_SHIFT;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun ret = pmic_gpio_write(state, pad, PMIC_GPIO_REG_DIG_OUT_CTL, val);
556*4882a593Smuzhiyun if (ret < 0)
557*4882a593Smuzhiyun return ret;
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun if (pad->dtest_buffer == 0) {
560*4882a593Smuzhiyun val = 0;
561*4882a593Smuzhiyun } else {
562*4882a593Smuzhiyun if (pad->lv_mv_type) {
563*4882a593Smuzhiyun val = pad->dtest_buffer - 1;
564*4882a593Smuzhiyun val |= PMIC_GPIO_LV_MV_DIG_IN_DTEST_EN;
565*4882a593Smuzhiyun } else {
566*4882a593Smuzhiyun val = BIT(pad->dtest_buffer - 1);
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun ret = pmic_gpio_write(state, pad, PMIC_GPIO_REG_DIG_IN_CTL, val);
570*4882a593Smuzhiyun if (ret < 0)
571*4882a593Smuzhiyun return ret;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun if (pad->analog_pass)
574*4882a593Smuzhiyun val = PMIC_GPIO_MODE_ANALOG_PASS_THRU;
575*4882a593Smuzhiyun else if (pad->output_enabled && pad->input_enabled)
576*4882a593Smuzhiyun val = PMIC_GPIO_MODE_DIGITAL_INPUT_OUTPUT;
577*4882a593Smuzhiyun else if (pad->output_enabled)
578*4882a593Smuzhiyun val = PMIC_GPIO_MODE_DIGITAL_OUTPUT;
579*4882a593Smuzhiyun else
580*4882a593Smuzhiyun val = PMIC_GPIO_MODE_DIGITAL_INPUT;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun if (pad->lv_mv_type) {
583*4882a593Smuzhiyun ret = pmic_gpio_write(state, pad,
584*4882a593Smuzhiyun PMIC_GPIO_REG_MODE_CTL, val);
585*4882a593Smuzhiyun if (ret < 0)
586*4882a593Smuzhiyun return ret;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun val = pad->atest - 1;
589*4882a593Smuzhiyun ret = pmic_gpio_write(state, pad,
590*4882a593Smuzhiyun PMIC_GPIO_REG_LV_MV_ANA_PASS_THRU_SEL, val);
591*4882a593Smuzhiyun if (ret < 0)
592*4882a593Smuzhiyun return ret;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun val = pad->out_value
595*4882a593Smuzhiyun << PMIC_GPIO_LV_MV_OUTPUT_INVERT_SHIFT;
596*4882a593Smuzhiyun val |= pad->function
597*4882a593Smuzhiyun & PMIC_GPIO_LV_MV_OUTPUT_SOURCE_SEL_MASK;
598*4882a593Smuzhiyun ret = pmic_gpio_write(state, pad,
599*4882a593Smuzhiyun PMIC_GPIO_REG_LV_MV_DIG_OUT_SOURCE_CTL, val);
600*4882a593Smuzhiyun if (ret < 0)
601*4882a593Smuzhiyun return ret;
602*4882a593Smuzhiyun } else {
603*4882a593Smuzhiyun val = val << PMIC_GPIO_REG_MODE_DIR_SHIFT;
604*4882a593Smuzhiyun val |= pad->function << PMIC_GPIO_REG_MODE_FUNCTION_SHIFT;
605*4882a593Smuzhiyun val |= pad->out_value & PMIC_GPIO_REG_MODE_VALUE_SHIFT;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun ret = pmic_gpio_write(state, pad, PMIC_GPIO_REG_MODE_CTL, val);
608*4882a593Smuzhiyun if (ret < 0)
609*4882a593Smuzhiyun return ret;
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun val = pad->is_enabled << PMIC_GPIO_REG_MASTER_EN_SHIFT;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun ret = pmic_gpio_write(state, pad, PMIC_GPIO_REG_EN_CTL, val);
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun return ret;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
pmic_gpio_config_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned pin)619*4882a593Smuzhiyun static void pmic_gpio_config_dbg_show(struct pinctrl_dev *pctldev,
620*4882a593Smuzhiyun struct seq_file *s, unsigned pin)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun struct pmic_gpio_state *state = pinctrl_dev_get_drvdata(pctldev);
623*4882a593Smuzhiyun struct pmic_gpio_pad *pad;
624*4882a593Smuzhiyun int ret, val, function;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun static const char *const biases[] = {
627*4882a593Smuzhiyun "pull-up 30uA", "pull-up 1.5uA", "pull-up 31.5uA",
628*4882a593Smuzhiyun "pull-up 1.5uA + 30uA boost", "pull-down 10uA", "no pull"
629*4882a593Smuzhiyun };
630*4882a593Smuzhiyun static const char *const buffer_types[] = {
631*4882a593Smuzhiyun "push-pull", "open-drain", "open-source"
632*4882a593Smuzhiyun };
633*4882a593Smuzhiyun static const char *const strengths[] = {
634*4882a593Smuzhiyun "no", "high", "medium", "low"
635*4882a593Smuzhiyun };
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun pad = pctldev->desc->pins[pin].drv_data;
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun seq_printf(s, " gpio%-2d:", pin + PMIC_GPIO_PHYSICAL_OFFSET);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun val = pmic_gpio_read(state, pad, PMIC_GPIO_REG_EN_CTL);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun if (val < 0 || !(val >> PMIC_GPIO_REG_MASTER_EN_SHIFT)) {
644*4882a593Smuzhiyun seq_puts(s, " ---");
645*4882a593Smuzhiyun } else {
646*4882a593Smuzhiyun if (pad->input_enabled) {
647*4882a593Smuzhiyun ret = pmic_gpio_read(state, pad, PMIC_MPP_REG_RT_STS);
648*4882a593Smuzhiyun if (ret < 0)
649*4882a593Smuzhiyun return;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun ret &= PMIC_MPP_REG_RT_STS_VAL_MASK;
652*4882a593Smuzhiyun pad->out_value = ret;
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun /*
655*4882a593Smuzhiyun * For the non-LV/MV subtypes only 2 special functions are
656*4882a593Smuzhiyun * available, offsetting the dtest function values by 2.
657*4882a593Smuzhiyun */
658*4882a593Smuzhiyun function = pad->function;
659*4882a593Smuzhiyun if (!pad->lv_mv_type &&
660*4882a593Smuzhiyun pad->function >= PMIC_GPIO_FUNC_INDEX_FUNC3)
661*4882a593Smuzhiyun function += PMIC_GPIO_FUNC_INDEX_DTEST1 -
662*4882a593Smuzhiyun PMIC_GPIO_FUNC_INDEX_FUNC3;
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun if (pad->analog_pass)
665*4882a593Smuzhiyun seq_puts(s, " analog-pass");
666*4882a593Smuzhiyun else
667*4882a593Smuzhiyun seq_printf(s, " %-4s",
668*4882a593Smuzhiyun pad->output_enabled ? "out" : "in");
669*4882a593Smuzhiyun seq_printf(s, " %-4s", pad->out_value ? "high" : "low");
670*4882a593Smuzhiyun seq_printf(s, " %-7s", pmic_gpio_functions[function]);
671*4882a593Smuzhiyun seq_printf(s, " vin-%d", pad->power_source);
672*4882a593Smuzhiyun seq_printf(s, " %-27s", biases[pad->pullup]);
673*4882a593Smuzhiyun seq_printf(s, " %-10s", buffer_types[pad->buffer_type]);
674*4882a593Smuzhiyun seq_printf(s, " %-7s", strengths[pad->strength]);
675*4882a593Smuzhiyun seq_printf(s, " atest-%d", pad->atest);
676*4882a593Smuzhiyun seq_printf(s, " dtest-%d", pad->dtest_buffer);
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun static const struct pinconf_ops pmic_gpio_pinconf_ops = {
681*4882a593Smuzhiyun .is_generic = true,
682*4882a593Smuzhiyun .pin_config_group_get = pmic_gpio_config_get,
683*4882a593Smuzhiyun .pin_config_group_set = pmic_gpio_config_set,
684*4882a593Smuzhiyun .pin_config_group_dbg_show = pmic_gpio_config_dbg_show,
685*4882a593Smuzhiyun };
686*4882a593Smuzhiyun
pmic_gpio_direction_input(struct gpio_chip * chip,unsigned pin)687*4882a593Smuzhiyun static int pmic_gpio_direction_input(struct gpio_chip *chip, unsigned pin)
688*4882a593Smuzhiyun {
689*4882a593Smuzhiyun struct pmic_gpio_state *state = gpiochip_get_data(chip);
690*4882a593Smuzhiyun unsigned long config;
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun config = pinconf_to_config_packed(PIN_CONFIG_INPUT_ENABLE, 1);
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun return pmic_gpio_config_set(state->ctrl, pin, &config, 1);
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun
pmic_gpio_direction_output(struct gpio_chip * chip,unsigned pin,int val)697*4882a593Smuzhiyun static int pmic_gpio_direction_output(struct gpio_chip *chip,
698*4882a593Smuzhiyun unsigned pin, int val)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun struct pmic_gpio_state *state = gpiochip_get_data(chip);
701*4882a593Smuzhiyun unsigned long config;
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun config = pinconf_to_config_packed(PIN_CONFIG_OUTPUT, val);
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun return pmic_gpio_config_set(state->ctrl, pin, &config, 1);
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun
pmic_gpio_get(struct gpio_chip * chip,unsigned pin)708*4882a593Smuzhiyun static int pmic_gpio_get(struct gpio_chip *chip, unsigned pin)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun struct pmic_gpio_state *state = gpiochip_get_data(chip);
711*4882a593Smuzhiyun struct pmic_gpio_pad *pad;
712*4882a593Smuzhiyun int ret;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun pad = state->ctrl->desc->pins[pin].drv_data;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun if (!pad->is_enabled)
717*4882a593Smuzhiyun return -EINVAL;
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun if (pad->input_enabled) {
720*4882a593Smuzhiyun ret = pmic_gpio_read(state, pad, PMIC_MPP_REG_RT_STS);
721*4882a593Smuzhiyun if (ret < 0)
722*4882a593Smuzhiyun return ret;
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun pad->out_value = ret & PMIC_MPP_REG_RT_STS_VAL_MASK;
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun return !!pad->out_value;
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
pmic_gpio_set(struct gpio_chip * chip,unsigned pin,int value)730*4882a593Smuzhiyun static void pmic_gpio_set(struct gpio_chip *chip, unsigned pin, int value)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun struct pmic_gpio_state *state = gpiochip_get_data(chip);
733*4882a593Smuzhiyun unsigned long config;
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun config = pinconf_to_config_packed(PIN_CONFIG_OUTPUT, value);
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun pmic_gpio_config_set(state->ctrl, pin, &config, 1);
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun
pmic_gpio_of_xlate(struct gpio_chip * chip,const struct of_phandle_args * gpio_desc,u32 * flags)740*4882a593Smuzhiyun static int pmic_gpio_of_xlate(struct gpio_chip *chip,
741*4882a593Smuzhiyun const struct of_phandle_args *gpio_desc,
742*4882a593Smuzhiyun u32 *flags)
743*4882a593Smuzhiyun {
744*4882a593Smuzhiyun if (chip->of_gpio_n_cells < 2)
745*4882a593Smuzhiyun return -EINVAL;
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun if (flags)
748*4882a593Smuzhiyun *flags = gpio_desc->args[1];
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun return gpio_desc->args[0] - PMIC_GPIO_PHYSICAL_OFFSET;
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
pmic_gpio_dbg_show(struct seq_file * s,struct gpio_chip * chip)753*4882a593Smuzhiyun static void pmic_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
754*4882a593Smuzhiyun {
755*4882a593Smuzhiyun struct pmic_gpio_state *state = gpiochip_get_data(chip);
756*4882a593Smuzhiyun unsigned i;
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun for (i = 0; i < chip->ngpio; i++) {
759*4882a593Smuzhiyun pmic_gpio_config_dbg_show(state->ctrl, s, i);
760*4882a593Smuzhiyun seq_puts(s, "\n");
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun static const struct gpio_chip pmic_gpio_gpio_template = {
765*4882a593Smuzhiyun .direction_input = pmic_gpio_direction_input,
766*4882a593Smuzhiyun .direction_output = pmic_gpio_direction_output,
767*4882a593Smuzhiyun .get = pmic_gpio_get,
768*4882a593Smuzhiyun .set = pmic_gpio_set,
769*4882a593Smuzhiyun .request = gpiochip_generic_request,
770*4882a593Smuzhiyun .free = gpiochip_generic_free,
771*4882a593Smuzhiyun .of_xlate = pmic_gpio_of_xlate,
772*4882a593Smuzhiyun .dbg_show = pmic_gpio_dbg_show,
773*4882a593Smuzhiyun };
774*4882a593Smuzhiyun
pmic_gpio_populate(struct pmic_gpio_state * state,struct pmic_gpio_pad * pad)775*4882a593Smuzhiyun static int pmic_gpio_populate(struct pmic_gpio_state *state,
776*4882a593Smuzhiyun struct pmic_gpio_pad *pad)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun int type, subtype, val, dir;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun type = pmic_gpio_read(state, pad, PMIC_GPIO_REG_TYPE);
781*4882a593Smuzhiyun if (type < 0)
782*4882a593Smuzhiyun return type;
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun if (type != PMIC_GPIO_TYPE) {
785*4882a593Smuzhiyun dev_err(state->dev, "incorrect block type 0x%x at 0x%x\n",
786*4882a593Smuzhiyun type, pad->base);
787*4882a593Smuzhiyun return -ENODEV;
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun subtype = pmic_gpio_read(state, pad, PMIC_GPIO_REG_SUBTYPE);
791*4882a593Smuzhiyun if (subtype < 0)
792*4882a593Smuzhiyun return subtype;
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun switch (subtype) {
795*4882a593Smuzhiyun case PMIC_GPIO_SUBTYPE_GPIO_4CH:
796*4882a593Smuzhiyun pad->have_buffer = true;
797*4882a593Smuzhiyun fallthrough;
798*4882a593Smuzhiyun case PMIC_GPIO_SUBTYPE_GPIOC_4CH:
799*4882a593Smuzhiyun pad->num_sources = 4;
800*4882a593Smuzhiyun break;
801*4882a593Smuzhiyun case PMIC_GPIO_SUBTYPE_GPIO_8CH:
802*4882a593Smuzhiyun pad->have_buffer = true;
803*4882a593Smuzhiyun fallthrough;
804*4882a593Smuzhiyun case PMIC_GPIO_SUBTYPE_GPIOC_8CH:
805*4882a593Smuzhiyun pad->num_sources = 8;
806*4882a593Smuzhiyun break;
807*4882a593Smuzhiyun case PMIC_GPIO_SUBTYPE_GPIO_LV:
808*4882a593Smuzhiyun pad->num_sources = 1;
809*4882a593Smuzhiyun pad->have_buffer = true;
810*4882a593Smuzhiyun pad->lv_mv_type = true;
811*4882a593Smuzhiyun break;
812*4882a593Smuzhiyun case PMIC_GPIO_SUBTYPE_GPIO_MV:
813*4882a593Smuzhiyun pad->num_sources = 2;
814*4882a593Smuzhiyun pad->have_buffer = true;
815*4882a593Smuzhiyun pad->lv_mv_type = true;
816*4882a593Smuzhiyun break;
817*4882a593Smuzhiyun default:
818*4882a593Smuzhiyun dev_err(state->dev, "unknown GPIO type 0x%x\n", subtype);
819*4882a593Smuzhiyun return -ENODEV;
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun if (pad->lv_mv_type) {
823*4882a593Smuzhiyun val = pmic_gpio_read(state, pad,
824*4882a593Smuzhiyun PMIC_GPIO_REG_LV_MV_DIG_OUT_SOURCE_CTL);
825*4882a593Smuzhiyun if (val < 0)
826*4882a593Smuzhiyun return val;
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun pad->out_value = !!(val & PMIC_GPIO_LV_MV_OUTPUT_INVERT);
829*4882a593Smuzhiyun pad->function = val & PMIC_GPIO_LV_MV_OUTPUT_SOURCE_SEL_MASK;
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun val = pmic_gpio_read(state, pad, PMIC_GPIO_REG_MODE_CTL);
832*4882a593Smuzhiyun if (val < 0)
833*4882a593Smuzhiyun return val;
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun dir = val & PMIC_GPIO_REG_LV_MV_MODE_DIR_MASK;
836*4882a593Smuzhiyun } else {
837*4882a593Smuzhiyun val = pmic_gpio_read(state, pad, PMIC_GPIO_REG_MODE_CTL);
838*4882a593Smuzhiyun if (val < 0)
839*4882a593Smuzhiyun return val;
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun pad->out_value = val & PMIC_GPIO_REG_MODE_VALUE_SHIFT;
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun dir = val >> PMIC_GPIO_REG_MODE_DIR_SHIFT;
844*4882a593Smuzhiyun dir &= PMIC_GPIO_REG_MODE_DIR_MASK;
845*4882a593Smuzhiyun pad->function = val >> PMIC_GPIO_REG_MODE_FUNCTION_SHIFT;
846*4882a593Smuzhiyun pad->function &= PMIC_GPIO_REG_MODE_FUNCTION_MASK;
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun switch (dir) {
850*4882a593Smuzhiyun case PMIC_GPIO_MODE_DIGITAL_INPUT:
851*4882a593Smuzhiyun pad->input_enabled = true;
852*4882a593Smuzhiyun pad->output_enabled = false;
853*4882a593Smuzhiyun break;
854*4882a593Smuzhiyun case PMIC_GPIO_MODE_DIGITAL_OUTPUT:
855*4882a593Smuzhiyun pad->input_enabled = false;
856*4882a593Smuzhiyun pad->output_enabled = true;
857*4882a593Smuzhiyun break;
858*4882a593Smuzhiyun case PMIC_GPIO_MODE_DIGITAL_INPUT_OUTPUT:
859*4882a593Smuzhiyun pad->input_enabled = true;
860*4882a593Smuzhiyun pad->output_enabled = true;
861*4882a593Smuzhiyun break;
862*4882a593Smuzhiyun case PMIC_GPIO_MODE_ANALOG_PASS_THRU:
863*4882a593Smuzhiyun if (!pad->lv_mv_type)
864*4882a593Smuzhiyun return -ENODEV;
865*4882a593Smuzhiyun pad->analog_pass = true;
866*4882a593Smuzhiyun break;
867*4882a593Smuzhiyun default:
868*4882a593Smuzhiyun dev_err(state->dev, "unknown GPIO direction\n");
869*4882a593Smuzhiyun return -ENODEV;
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun val = pmic_gpio_read(state, pad, PMIC_GPIO_REG_DIG_VIN_CTL);
873*4882a593Smuzhiyun if (val < 0)
874*4882a593Smuzhiyun return val;
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun pad->power_source = val >> PMIC_GPIO_REG_VIN_SHIFT;
877*4882a593Smuzhiyun pad->power_source &= PMIC_GPIO_REG_VIN_MASK;
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun val = pmic_gpio_read(state, pad, PMIC_GPIO_REG_DIG_PULL_CTL);
880*4882a593Smuzhiyun if (val < 0)
881*4882a593Smuzhiyun return val;
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun pad->pullup = val >> PMIC_GPIO_REG_PULL_SHIFT;
884*4882a593Smuzhiyun pad->pullup &= PMIC_GPIO_REG_PULL_MASK;
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun val = pmic_gpio_read(state, pad, PMIC_GPIO_REG_DIG_IN_CTL);
887*4882a593Smuzhiyun if (val < 0)
888*4882a593Smuzhiyun return val;
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun if (pad->lv_mv_type && (val & PMIC_GPIO_LV_MV_DIG_IN_DTEST_EN))
891*4882a593Smuzhiyun pad->dtest_buffer =
892*4882a593Smuzhiyun (val & PMIC_GPIO_LV_MV_DIG_IN_DTEST_SEL_MASK) + 1;
893*4882a593Smuzhiyun else if (!pad->lv_mv_type)
894*4882a593Smuzhiyun pad->dtest_buffer = ffs(val);
895*4882a593Smuzhiyun else
896*4882a593Smuzhiyun pad->dtest_buffer = 0;
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun val = pmic_gpio_read(state, pad, PMIC_GPIO_REG_DIG_OUT_CTL);
899*4882a593Smuzhiyun if (val < 0)
900*4882a593Smuzhiyun return val;
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun pad->strength = val >> PMIC_GPIO_REG_OUT_STRENGTH_SHIFT;
903*4882a593Smuzhiyun pad->strength &= PMIC_GPIO_REG_OUT_STRENGTH_MASK;
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun pad->buffer_type = val >> PMIC_GPIO_REG_OUT_TYPE_SHIFT;
906*4882a593Smuzhiyun pad->buffer_type &= PMIC_GPIO_REG_OUT_TYPE_MASK;
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun if (pad->lv_mv_type) {
909*4882a593Smuzhiyun val = pmic_gpio_read(state, pad,
910*4882a593Smuzhiyun PMIC_GPIO_REG_LV_MV_ANA_PASS_THRU_SEL);
911*4882a593Smuzhiyun if (val < 0)
912*4882a593Smuzhiyun return val;
913*4882a593Smuzhiyun pad->atest = (val & PMIC_GPIO_LV_MV_ANA_MUX_SEL_MASK) + 1;
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun /* Pin could be disabled with PIN_CONFIG_BIAS_HIGH_IMPEDANCE */
917*4882a593Smuzhiyun pad->is_enabled = true;
918*4882a593Smuzhiyun return 0;
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun
pmic_gpio_domain_translate(struct irq_domain * domain,struct irq_fwspec * fwspec,unsigned long * hwirq,unsigned int * type)921*4882a593Smuzhiyun static int pmic_gpio_domain_translate(struct irq_domain *domain,
922*4882a593Smuzhiyun struct irq_fwspec *fwspec,
923*4882a593Smuzhiyun unsigned long *hwirq,
924*4882a593Smuzhiyun unsigned int *type)
925*4882a593Smuzhiyun {
926*4882a593Smuzhiyun struct pmic_gpio_state *state = container_of(domain->host_data,
927*4882a593Smuzhiyun struct pmic_gpio_state,
928*4882a593Smuzhiyun chip);
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun if (fwspec->param_count != 2 ||
931*4882a593Smuzhiyun fwspec->param[0] < 1 || fwspec->param[0] > state->chip.ngpio)
932*4882a593Smuzhiyun return -EINVAL;
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun *hwirq = fwspec->param[0] - PMIC_GPIO_PHYSICAL_OFFSET;
935*4882a593Smuzhiyun *type = fwspec->param[1];
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun return 0;
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun
pmic_gpio_child_offset_to_irq(struct gpio_chip * chip,unsigned int offset)940*4882a593Smuzhiyun static unsigned int pmic_gpio_child_offset_to_irq(struct gpio_chip *chip,
941*4882a593Smuzhiyun unsigned int offset)
942*4882a593Smuzhiyun {
943*4882a593Smuzhiyun return offset + PMIC_GPIO_PHYSICAL_OFFSET;
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun
pmic_gpio_child_to_parent_hwirq(struct gpio_chip * chip,unsigned int child_hwirq,unsigned int child_type,unsigned int * parent_hwirq,unsigned int * parent_type)946*4882a593Smuzhiyun static int pmic_gpio_child_to_parent_hwirq(struct gpio_chip *chip,
947*4882a593Smuzhiyun unsigned int child_hwirq,
948*4882a593Smuzhiyun unsigned int child_type,
949*4882a593Smuzhiyun unsigned int *parent_hwirq,
950*4882a593Smuzhiyun unsigned int *parent_type)
951*4882a593Smuzhiyun {
952*4882a593Smuzhiyun *parent_hwirq = child_hwirq + 0xc0;
953*4882a593Smuzhiyun *parent_type = child_type;
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun return 0;
956*4882a593Smuzhiyun }
957*4882a593Smuzhiyun
pmic_gpio_probe(struct platform_device * pdev)958*4882a593Smuzhiyun static int pmic_gpio_probe(struct platform_device *pdev)
959*4882a593Smuzhiyun {
960*4882a593Smuzhiyun struct irq_domain *parent_domain;
961*4882a593Smuzhiyun struct device_node *parent_node;
962*4882a593Smuzhiyun struct device *dev = &pdev->dev;
963*4882a593Smuzhiyun struct pinctrl_pin_desc *pindesc;
964*4882a593Smuzhiyun struct pinctrl_desc *pctrldesc;
965*4882a593Smuzhiyun struct pmic_gpio_pad *pad, *pads;
966*4882a593Smuzhiyun struct pmic_gpio_state *state;
967*4882a593Smuzhiyun struct gpio_irq_chip *girq;
968*4882a593Smuzhiyun int ret, npins, i;
969*4882a593Smuzhiyun u32 reg;
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun ret = of_property_read_u32(dev->of_node, "reg", ®);
972*4882a593Smuzhiyun if (ret < 0) {
973*4882a593Smuzhiyun dev_err(dev, "missing base address");
974*4882a593Smuzhiyun return ret;
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun npins = (uintptr_t) device_get_match_data(&pdev->dev);
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun state = devm_kzalloc(dev, sizeof(*state), GFP_KERNEL);
980*4882a593Smuzhiyun if (!state)
981*4882a593Smuzhiyun return -ENOMEM;
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun platform_set_drvdata(pdev, state);
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun state->dev = &pdev->dev;
986*4882a593Smuzhiyun state->map = dev_get_regmap(dev->parent, NULL);
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun pindesc = devm_kcalloc(dev, npins, sizeof(*pindesc), GFP_KERNEL);
989*4882a593Smuzhiyun if (!pindesc)
990*4882a593Smuzhiyun return -ENOMEM;
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun pads = devm_kcalloc(dev, npins, sizeof(*pads), GFP_KERNEL);
993*4882a593Smuzhiyun if (!pads)
994*4882a593Smuzhiyun return -ENOMEM;
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun pctrldesc = devm_kzalloc(dev, sizeof(*pctrldesc), GFP_KERNEL);
997*4882a593Smuzhiyun if (!pctrldesc)
998*4882a593Smuzhiyun return -ENOMEM;
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun pctrldesc->pctlops = &pmic_gpio_pinctrl_ops;
1001*4882a593Smuzhiyun pctrldesc->pmxops = &pmic_gpio_pinmux_ops;
1002*4882a593Smuzhiyun pctrldesc->confops = &pmic_gpio_pinconf_ops;
1003*4882a593Smuzhiyun pctrldesc->owner = THIS_MODULE;
1004*4882a593Smuzhiyun pctrldesc->name = dev_name(dev);
1005*4882a593Smuzhiyun pctrldesc->pins = pindesc;
1006*4882a593Smuzhiyun pctrldesc->npins = npins;
1007*4882a593Smuzhiyun pctrldesc->num_custom_params = ARRAY_SIZE(pmic_gpio_bindings);
1008*4882a593Smuzhiyun pctrldesc->custom_params = pmic_gpio_bindings;
1009*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
1010*4882a593Smuzhiyun pctrldesc->custom_conf_items = pmic_conf_items;
1011*4882a593Smuzhiyun #endif
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun for (i = 0; i < npins; i++, pindesc++) {
1014*4882a593Smuzhiyun pad = &pads[i];
1015*4882a593Smuzhiyun pindesc->drv_data = pad;
1016*4882a593Smuzhiyun pindesc->number = i;
1017*4882a593Smuzhiyun pindesc->name = pmic_gpio_groups[i];
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun pad->base = reg + i * PMIC_GPIO_ADDRESS_RANGE;
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun ret = pmic_gpio_populate(state, pad);
1022*4882a593Smuzhiyun if (ret < 0)
1023*4882a593Smuzhiyun return ret;
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun state->chip = pmic_gpio_gpio_template;
1027*4882a593Smuzhiyun state->chip.parent = dev;
1028*4882a593Smuzhiyun state->chip.base = -1;
1029*4882a593Smuzhiyun state->chip.ngpio = npins;
1030*4882a593Smuzhiyun state->chip.label = dev_name(dev);
1031*4882a593Smuzhiyun state->chip.of_gpio_n_cells = 2;
1032*4882a593Smuzhiyun state->chip.can_sleep = false;
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun state->ctrl = devm_pinctrl_register(dev, pctrldesc, state);
1035*4882a593Smuzhiyun if (IS_ERR(state->ctrl))
1036*4882a593Smuzhiyun return PTR_ERR(state->ctrl);
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun parent_node = of_irq_find_parent(state->dev->of_node);
1039*4882a593Smuzhiyun if (!parent_node)
1040*4882a593Smuzhiyun return -ENXIO;
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun parent_domain = irq_find_host(parent_node);
1043*4882a593Smuzhiyun of_node_put(parent_node);
1044*4882a593Smuzhiyun if (!parent_domain)
1045*4882a593Smuzhiyun return -ENXIO;
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun state->irq.name = "spmi-gpio",
1048*4882a593Smuzhiyun state->irq.irq_ack = irq_chip_ack_parent,
1049*4882a593Smuzhiyun state->irq.irq_mask = irq_chip_mask_parent,
1050*4882a593Smuzhiyun state->irq.irq_unmask = irq_chip_unmask_parent,
1051*4882a593Smuzhiyun state->irq.irq_set_type = irq_chip_set_type_parent,
1052*4882a593Smuzhiyun state->irq.irq_set_wake = irq_chip_set_wake_parent,
1053*4882a593Smuzhiyun state->irq.flags = IRQCHIP_MASK_ON_SUSPEND,
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun girq = &state->chip.irq;
1056*4882a593Smuzhiyun girq->chip = &state->irq;
1057*4882a593Smuzhiyun girq->default_type = IRQ_TYPE_NONE;
1058*4882a593Smuzhiyun girq->handler = handle_level_irq;
1059*4882a593Smuzhiyun girq->fwnode = of_node_to_fwnode(state->dev->of_node);
1060*4882a593Smuzhiyun girq->parent_domain = parent_domain;
1061*4882a593Smuzhiyun girq->child_to_parent_hwirq = pmic_gpio_child_to_parent_hwirq;
1062*4882a593Smuzhiyun girq->populate_parent_alloc_arg = gpiochip_populate_parent_fwspec_fourcell;
1063*4882a593Smuzhiyun girq->child_offset_to_irq = pmic_gpio_child_offset_to_irq;
1064*4882a593Smuzhiyun girq->child_irq_domain_ops.translate = pmic_gpio_domain_translate;
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun ret = gpiochip_add_data(&state->chip, state);
1067*4882a593Smuzhiyun if (ret) {
1068*4882a593Smuzhiyun dev_err(state->dev, "can't add gpio chip\n");
1069*4882a593Smuzhiyun return ret;
1070*4882a593Smuzhiyun }
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun /*
1073*4882a593Smuzhiyun * For DeviceTree-supported systems, the gpio core checks the
1074*4882a593Smuzhiyun * pinctrl's device node for the "gpio-ranges" property.
1075*4882a593Smuzhiyun * If it is present, it takes care of adding the pin ranges
1076*4882a593Smuzhiyun * for the driver. In this case the driver can skip ahead.
1077*4882a593Smuzhiyun *
1078*4882a593Smuzhiyun * In order to remain compatible with older, existing DeviceTree
1079*4882a593Smuzhiyun * files which don't set the "gpio-ranges" property or systems that
1080*4882a593Smuzhiyun * utilize ACPI the driver has to call gpiochip_add_pin_range().
1081*4882a593Smuzhiyun */
1082*4882a593Smuzhiyun if (!of_property_read_bool(dev->of_node, "gpio-ranges")) {
1083*4882a593Smuzhiyun ret = gpiochip_add_pin_range(&state->chip, dev_name(dev), 0, 0,
1084*4882a593Smuzhiyun npins);
1085*4882a593Smuzhiyun if (ret) {
1086*4882a593Smuzhiyun dev_err(dev, "failed to add pin range\n");
1087*4882a593Smuzhiyun goto err_range;
1088*4882a593Smuzhiyun }
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun return 0;
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun err_range:
1094*4882a593Smuzhiyun gpiochip_remove(&state->chip);
1095*4882a593Smuzhiyun return ret;
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun
pmic_gpio_remove(struct platform_device * pdev)1098*4882a593Smuzhiyun static int pmic_gpio_remove(struct platform_device *pdev)
1099*4882a593Smuzhiyun {
1100*4882a593Smuzhiyun struct pmic_gpio_state *state = platform_get_drvdata(pdev);
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun gpiochip_remove(&state->chip);
1103*4882a593Smuzhiyun return 0;
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun static const struct of_device_id pmic_gpio_of_match[] = {
1107*4882a593Smuzhiyun { .compatible = "qcom,pm8005-gpio", .data = (void *) 4 },
1108*4882a593Smuzhiyun { .compatible = "qcom,pm8916-gpio", .data = (void *) 4 },
1109*4882a593Smuzhiyun { .compatible = "qcom,pm8941-gpio", .data = (void *) 36 },
1110*4882a593Smuzhiyun /* pm8950 has 8 GPIOs with holes on 3 */
1111*4882a593Smuzhiyun { .compatible = "qcom,pm8950-gpio", .data = (void *) 8 },
1112*4882a593Smuzhiyun { .compatible = "qcom,pmi8950-gpio", .data = (void *) 2 },
1113*4882a593Smuzhiyun { .compatible = "qcom,pm8994-gpio", .data = (void *) 22 },
1114*4882a593Smuzhiyun { .compatible = "qcom,pmi8994-gpio", .data = (void *) 10 },
1115*4882a593Smuzhiyun { .compatible = "qcom,pm8998-gpio", .data = (void *) 26 },
1116*4882a593Smuzhiyun { .compatible = "qcom,pmi8998-gpio", .data = (void *) 14 },
1117*4882a593Smuzhiyun { .compatible = "qcom,pma8084-gpio", .data = (void *) 22 },
1118*4882a593Smuzhiyun /* pms405 has 12 GPIOs with holes on 1, 9, and 10 */
1119*4882a593Smuzhiyun { .compatible = "qcom,pms405-gpio", .data = (void *) 12 },
1120*4882a593Smuzhiyun /* pm660 has 13 GPIOs with holes on 1, 5, 6, 7, 8 and 10 */
1121*4882a593Smuzhiyun { .compatible = "qcom,pm660-gpio", .data = (void *) 13 },
1122*4882a593Smuzhiyun /* pm660l has 12 GPIOs with holes on 1, 2, 10, 11 and 12 */
1123*4882a593Smuzhiyun { .compatible = "qcom,pm660l-gpio", .data = (void *) 12 },
1124*4882a593Smuzhiyun /* pm8150 has 10 GPIOs with holes on 2, 5, 7 and 8 */
1125*4882a593Smuzhiyun { .compatible = "qcom,pm8150-gpio", .data = (void *) 10 },
1126*4882a593Smuzhiyun /* pm8150b has 12 GPIOs with holes on 3, r and 7 */
1127*4882a593Smuzhiyun { .compatible = "qcom,pm8150b-gpio", .data = (void *) 12 },
1128*4882a593Smuzhiyun /* pm8150l has 12 GPIOs with holes on 7 */
1129*4882a593Smuzhiyun { .compatible = "qcom,pm8150l-gpio", .data = (void *) 12 },
1130*4882a593Smuzhiyun { .compatible = "qcom,pm6150-gpio", .data = (void *) 10 },
1131*4882a593Smuzhiyun { .compatible = "qcom,pm6150l-gpio", .data = (void *) 12 },
1132*4882a593Smuzhiyun { },
1133*4882a593Smuzhiyun };
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, pmic_gpio_of_match);
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun static struct platform_driver pmic_gpio_driver = {
1138*4882a593Smuzhiyun .driver = {
1139*4882a593Smuzhiyun .name = "qcom-spmi-gpio",
1140*4882a593Smuzhiyun .of_match_table = pmic_gpio_of_match,
1141*4882a593Smuzhiyun },
1142*4882a593Smuzhiyun .probe = pmic_gpio_probe,
1143*4882a593Smuzhiyun .remove = pmic_gpio_remove,
1144*4882a593Smuzhiyun };
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun module_platform_driver(pmic_gpio_driver);
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun MODULE_AUTHOR("Ivan T. Ivanov <iivanov@mm-sol.com>");
1149*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm SPMI PMIC GPIO pin control driver");
1150*4882a593Smuzhiyun MODULE_ALIAS("platform:qcom-spmi-gpio");
1151*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1152