1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2016, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun * Copyright (c) 2018, Craig Tatlor.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/of.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "pinctrl-msm.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun static const char * const sdm660_tiles[] = {
15*4882a593Smuzhiyun "north",
16*4882a593Smuzhiyun "center",
17*4882a593Smuzhiyun "south"
18*4882a593Smuzhiyun };
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun enum {
21*4882a593Smuzhiyun NORTH,
22*4882a593Smuzhiyun CENTER,
23*4882a593Smuzhiyun SOUTH
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define REG_SIZE 0x1000
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define FUNCTION(fname) \
29*4882a593Smuzhiyun [msm_mux_##fname] = { \
30*4882a593Smuzhiyun .name = #fname, \
31*4882a593Smuzhiyun .groups = fname##_groups, \
32*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(fname##_groups), \
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define PINGROUP(id, _tile, f1, f2, f3, f4, f5, f6, f7, f8, f9) \
37*4882a593Smuzhiyun { \
38*4882a593Smuzhiyun .name = "gpio" #id, \
39*4882a593Smuzhiyun .pins = gpio##id##_pins, \
40*4882a593Smuzhiyun .npins = (unsigned)ARRAY_SIZE(gpio##id##_pins), \
41*4882a593Smuzhiyun .funcs = (int[]){ \
42*4882a593Smuzhiyun msm_mux_gpio, /* gpio mode */ \
43*4882a593Smuzhiyun msm_mux_##f1, \
44*4882a593Smuzhiyun msm_mux_##f2, \
45*4882a593Smuzhiyun msm_mux_##f3, \
46*4882a593Smuzhiyun msm_mux_##f4, \
47*4882a593Smuzhiyun msm_mux_##f5, \
48*4882a593Smuzhiyun msm_mux_##f6, \
49*4882a593Smuzhiyun msm_mux_##f7, \
50*4882a593Smuzhiyun msm_mux_##f8, \
51*4882a593Smuzhiyun msm_mux_##f9 \
52*4882a593Smuzhiyun }, \
53*4882a593Smuzhiyun .nfuncs = 10, \
54*4882a593Smuzhiyun .ctl_reg = REG_SIZE * id, \
55*4882a593Smuzhiyun .io_reg = 0x4 + REG_SIZE * id, \
56*4882a593Smuzhiyun .intr_cfg_reg = 0x8 + REG_SIZE * id, \
57*4882a593Smuzhiyun .intr_status_reg = 0xc + REG_SIZE * id, \
58*4882a593Smuzhiyun .intr_target_reg = 0x8 + REG_SIZE * id, \
59*4882a593Smuzhiyun .tile = _tile, \
60*4882a593Smuzhiyun .mux_bit = 2, \
61*4882a593Smuzhiyun .pull_bit = 0, \
62*4882a593Smuzhiyun .drv_bit = 6, \
63*4882a593Smuzhiyun .oe_bit = 9, \
64*4882a593Smuzhiyun .in_bit = 0, \
65*4882a593Smuzhiyun .out_bit = 1, \
66*4882a593Smuzhiyun .intr_enable_bit = 0, \
67*4882a593Smuzhiyun .intr_status_bit = 0, \
68*4882a593Smuzhiyun .intr_target_bit = 5, \
69*4882a593Smuzhiyun .intr_target_kpss_val = 3, \
70*4882a593Smuzhiyun .intr_raw_status_bit = 4, \
71*4882a593Smuzhiyun .intr_polarity_bit = 1, \
72*4882a593Smuzhiyun .intr_detection_bit = 2, \
73*4882a593Smuzhiyun .intr_detection_width = 2, \
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define SDC_QDSD_PINGROUP(pg_name, ctl, pull, drv) \
77*4882a593Smuzhiyun { \
78*4882a593Smuzhiyun .name = #pg_name, \
79*4882a593Smuzhiyun .pins = pg_name##_pins, \
80*4882a593Smuzhiyun .npins = (unsigned)ARRAY_SIZE(pg_name##_pins), \
81*4882a593Smuzhiyun .ctl_reg = ctl, \
82*4882a593Smuzhiyun .io_reg = 0, \
83*4882a593Smuzhiyun .intr_cfg_reg = 0, \
84*4882a593Smuzhiyun .intr_status_reg = 0, \
85*4882a593Smuzhiyun .intr_target_reg = 0, \
86*4882a593Smuzhiyun .tile = NORTH, \
87*4882a593Smuzhiyun .mux_bit = -1, \
88*4882a593Smuzhiyun .pull_bit = pull, \
89*4882a593Smuzhiyun .drv_bit = drv, \
90*4882a593Smuzhiyun .oe_bit = -1, \
91*4882a593Smuzhiyun .in_bit = -1, \
92*4882a593Smuzhiyun .out_bit = -1, \
93*4882a593Smuzhiyun .intr_enable_bit = -1, \
94*4882a593Smuzhiyun .intr_status_bit = -1, \
95*4882a593Smuzhiyun .intr_target_bit = -1, \
96*4882a593Smuzhiyun .intr_raw_status_bit = -1, \
97*4882a593Smuzhiyun .intr_polarity_bit = -1, \
98*4882a593Smuzhiyun .intr_detection_bit = -1, \
99*4882a593Smuzhiyun .intr_detection_width = -1, \
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun static const struct pinctrl_pin_desc sdm660_pins[] = {
103*4882a593Smuzhiyun PINCTRL_PIN(0, "GPIO_0"),
104*4882a593Smuzhiyun PINCTRL_PIN(1, "GPIO_1"),
105*4882a593Smuzhiyun PINCTRL_PIN(2, "GPIO_2"),
106*4882a593Smuzhiyun PINCTRL_PIN(3, "GPIO_3"),
107*4882a593Smuzhiyun PINCTRL_PIN(4, "GPIO_4"),
108*4882a593Smuzhiyun PINCTRL_PIN(5, "GPIO_5"),
109*4882a593Smuzhiyun PINCTRL_PIN(6, "GPIO_6"),
110*4882a593Smuzhiyun PINCTRL_PIN(7, "GPIO_7"),
111*4882a593Smuzhiyun PINCTRL_PIN(8, "GPIO_8"),
112*4882a593Smuzhiyun PINCTRL_PIN(9, "GPIO_9"),
113*4882a593Smuzhiyun PINCTRL_PIN(10, "GPIO_10"),
114*4882a593Smuzhiyun PINCTRL_PIN(11, "GPIO_11"),
115*4882a593Smuzhiyun PINCTRL_PIN(12, "GPIO_12"),
116*4882a593Smuzhiyun PINCTRL_PIN(13, "GPIO_13"),
117*4882a593Smuzhiyun PINCTRL_PIN(14, "GPIO_14"),
118*4882a593Smuzhiyun PINCTRL_PIN(15, "GPIO_15"),
119*4882a593Smuzhiyun PINCTRL_PIN(16, "GPIO_16"),
120*4882a593Smuzhiyun PINCTRL_PIN(17, "GPIO_17"),
121*4882a593Smuzhiyun PINCTRL_PIN(18, "GPIO_18"),
122*4882a593Smuzhiyun PINCTRL_PIN(19, "GPIO_19"),
123*4882a593Smuzhiyun PINCTRL_PIN(20, "GPIO_20"),
124*4882a593Smuzhiyun PINCTRL_PIN(21, "GPIO_21"),
125*4882a593Smuzhiyun PINCTRL_PIN(22, "GPIO_22"),
126*4882a593Smuzhiyun PINCTRL_PIN(23, "GPIO_23"),
127*4882a593Smuzhiyun PINCTRL_PIN(24, "GPIO_24"),
128*4882a593Smuzhiyun PINCTRL_PIN(25, "GPIO_25"),
129*4882a593Smuzhiyun PINCTRL_PIN(26, "GPIO_26"),
130*4882a593Smuzhiyun PINCTRL_PIN(27, "GPIO_27"),
131*4882a593Smuzhiyun PINCTRL_PIN(28, "GPIO_28"),
132*4882a593Smuzhiyun PINCTRL_PIN(29, "GPIO_29"),
133*4882a593Smuzhiyun PINCTRL_PIN(30, "GPIO_30"),
134*4882a593Smuzhiyun PINCTRL_PIN(31, "GPIO_31"),
135*4882a593Smuzhiyun PINCTRL_PIN(32, "GPIO_32"),
136*4882a593Smuzhiyun PINCTRL_PIN(33, "GPIO_33"),
137*4882a593Smuzhiyun PINCTRL_PIN(34, "GPIO_34"),
138*4882a593Smuzhiyun PINCTRL_PIN(35, "GPIO_35"),
139*4882a593Smuzhiyun PINCTRL_PIN(36, "GPIO_36"),
140*4882a593Smuzhiyun PINCTRL_PIN(37, "GPIO_37"),
141*4882a593Smuzhiyun PINCTRL_PIN(38, "GPIO_38"),
142*4882a593Smuzhiyun PINCTRL_PIN(39, "GPIO_39"),
143*4882a593Smuzhiyun PINCTRL_PIN(40, "GPIO_40"),
144*4882a593Smuzhiyun PINCTRL_PIN(41, "GPIO_41"),
145*4882a593Smuzhiyun PINCTRL_PIN(42, "GPIO_42"),
146*4882a593Smuzhiyun PINCTRL_PIN(43, "GPIO_43"),
147*4882a593Smuzhiyun PINCTRL_PIN(44, "GPIO_44"),
148*4882a593Smuzhiyun PINCTRL_PIN(45, "GPIO_45"),
149*4882a593Smuzhiyun PINCTRL_PIN(46, "GPIO_46"),
150*4882a593Smuzhiyun PINCTRL_PIN(47, "GPIO_47"),
151*4882a593Smuzhiyun PINCTRL_PIN(48, "GPIO_48"),
152*4882a593Smuzhiyun PINCTRL_PIN(49, "GPIO_49"),
153*4882a593Smuzhiyun PINCTRL_PIN(50, "GPIO_50"),
154*4882a593Smuzhiyun PINCTRL_PIN(51, "GPIO_51"),
155*4882a593Smuzhiyun PINCTRL_PIN(52, "GPIO_52"),
156*4882a593Smuzhiyun PINCTRL_PIN(53, "GPIO_53"),
157*4882a593Smuzhiyun PINCTRL_PIN(54, "GPIO_54"),
158*4882a593Smuzhiyun PINCTRL_PIN(55, "GPIO_55"),
159*4882a593Smuzhiyun PINCTRL_PIN(56, "GPIO_56"),
160*4882a593Smuzhiyun PINCTRL_PIN(57, "GPIO_57"),
161*4882a593Smuzhiyun PINCTRL_PIN(58, "GPIO_58"),
162*4882a593Smuzhiyun PINCTRL_PIN(59, "GPIO_59"),
163*4882a593Smuzhiyun PINCTRL_PIN(60, "GPIO_60"),
164*4882a593Smuzhiyun PINCTRL_PIN(61, "GPIO_61"),
165*4882a593Smuzhiyun PINCTRL_PIN(62, "GPIO_62"),
166*4882a593Smuzhiyun PINCTRL_PIN(63, "GPIO_63"),
167*4882a593Smuzhiyun PINCTRL_PIN(64, "GPIO_64"),
168*4882a593Smuzhiyun PINCTRL_PIN(65, "GPIO_65"),
169*4882a593Smuzhiyun PINCTRL_PIN(66, "GPIO_66"),
170*4882a593Smuzhiyun PINCTRL_PIN(67, "GPIO_67"),
171*4882a593Smuzhiyun PINCTRL_PIN(68, "GPIO_68"),
172*4882a593Smuzhiyun PINCTRL_PIN(69, "GPIO_69"),
173*4882a593Smuzhiyun PINCTRL_PIN(70, "GPIO_70"),
174*4882a593Smuzhiyun PINCTRL_PIN(71, "GPIO_71"),
175*4882a593Smuzhiyun PINCTRL_PIN(72, "GPIO_72"),
176*4882a593Smuzhiyun PINCTRL_PIN(73, "GPIO_73"),
177*4882a593Smuzhiyun PINCTRL_PIN(74, "GPIO_74"),
178*4882a593Smuzhiyun PINCTRL_PIN(75, "GPIO_75"),
179*4882a593Smuzhiyun PINCTRL_PIN(76, "GPIO_76"),
180*4882a593Smuzhiyun PINCTRL_PIN(77, "GPIO_77"),
181*4882a593Smuzhiyun PINCTRL_PIN(78, "GPIO_78"),
182*4882a593Smuzhiyun PINCTRL_PIN(79, "GPIO_79"),
183*4882a593Smuzhiyun PINCTRL_PIN(80, "GPIO_80"),
184*4882a593Smuzhiyun PINCTRL_PIN(81, "GPIO_81"),
185*4882a593Smuzhiyun PINCTRL_PIN(82, "GPIO_82"),
186*4882a593Smuzhiyun PINCTRL_PIN(83, "GPIO_83"),
187*4882a593Smuzhiyun PINCTRL_PIN(84, "GPIO_84"),
188*4882a593Smuzhiyun PINCTRL_PIN(85, "GPIO_85"),
189*4882a593Smuzhiyun PINCTRL_PIN(86, "GPIO_86"),
190*4882a593Smuzhiyun PINCTRL_PIN(87, "GPIO_87"),
191*4882a593Smuzhiyun PINCTRL_PIN(88, "GPIO_88"),
192*4882a593Smuzhiyun PINCTRL_PIN(89, "GPIO_89"),
193*4882a593Smuzhiyun PINCTRL_PIN(90, "GPIO_90"),
194*4882a593Smuzhiyun PINCTRL_PIN(91, "GPIO_91"),
195*4882a593Smuzhiyun PINCTRL_PIN(92, "GPIO_92"),
196*4882a593Smuzhiyun PINCTRL_PIN(93, "GPIO_93"),
197*4882a593Smuzhiyun PINCTRL_PIN(94, "GPIO_94"),
198*4882a593Smuzhiyun PINCTRL_PIN(95, "GPIO_95"),
199*4882a593Smuzhiyun PINCTRL_PIN(96, "GPIO_96"),
200*4882a593Smuzhiyun PINCTRL_PIN(97, "GPIO_97"),
201*4882a593Smuzhiyun PINCTRL_PIN(98, "GPIO_98"),
202*4882a593Smuzhiyun PINCTRL_PIN(99, "GPIO_99"),
203*4882a593Smuzhiyun PINCTRL_PIN(100, "GPIO_100"),
204*4882a593Smuzhiyun PINCTRL_PIN(101, "GPIO_101"),
205*4882a593Smuzhiyun PINCTRL_PIN(102, "GPIO_102"),
206*4882a593Smuzhiyun PINCTRL_PIN(103, "GPIO_103"),
207*4882a593Smuzhiyun PINCTRL_PIN(104, "GPIO_104"),
208*4882a593Smuzhiyun PINCTRL_PIN(105, "GPIO_105"),
209*4882a593Smuzhiyun PINCTRL_PIN(106, "GPIO_106"),
210*4882a593Smuzhiyun PINCTRL_PIN(107, "GPIO_107"),
211*4882a593Smuzhiyun PINCTRL_PIN(108, "GPIO_108"),
212*4882a593Smuzhiyun PINCTRL_PIN(109, "GPIO_109"),
213*4882a593Smuzhiyun PINCTRL_PIN(110, "GPIO_110"),
214*4882a593Smuzhiyun PINCTRL_PIN(111, "GPIO_111"),
215*4882a593Smuzhiyun PINCTRL_PIN(112, "GPIO_112"),
216*4882a593Smuzhiyun PINCTRL_PIN(113, "GPIO_113"),
217*4882a593Smuzhiyun PINCTRL_PIN(114, "SDC1_CLK"),
218*4882a593Smuzhiyun PINCTRL_PIN(115, "SDC1_CMD"),
219*4882a593Smuzhiyun PINCTRL_PIN(116, "SDC1_DATA"),
220*4882a593Smuzhiyun PINCTRL_PIN(117, "SDC2_CLK"),
221*4882a593Smuzhiyun PINCTRL_PIN(118, "SDC2_CMD"),
222*4882a593Smuzhiyun PINCTRL_PIN(119, "SDC2_DATA"),
223*4882a593Smuzhiyun PINCTRL_PIN(120, "SDC1_RCLK"),
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun #define DECLARE_MSM_GPIO_PINS(pin) \
227*4882a593Smuzhiyun static const unsigned int gpio##pin##_pins[] = { pin }
228*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(0);
229*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(1);
230*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(2);
231*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(3);
232*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(4);
233*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(5);
234*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(6);
235*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(7);
236*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(8);
237*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(9);
238*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(10);
239*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(11);
240*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(12);
241*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(13);
242*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(14);
243*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(15);
244*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(16);
245*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(17);
246*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(18);
247*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(19);
248*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(20);
249*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(21);
250*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(22);
251*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(23);
252*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(24);
253*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(25);
254*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(26);
255*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(27);
256*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(28);
257*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(29);
258*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(30);
259*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(31);
260*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(32);
261*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(33);
262*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(34);
263*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(35);
264*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(36);
265*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(37);
266*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(38);
267*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(39);
268*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(40);
269*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(41);
270*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(42);
271*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(43);
272*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(44);
273*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(45);
274*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(46);
275*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(47);
276*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(48);
277*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(49);
278*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(50);
279*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(51);
280*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(52);
281*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(53);
282*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(54);
283*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(55);
284*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(56);
285*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(57);
286*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(58);
287*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(59);
288*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(60);
289*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(61);
290*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(62);
291*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(63);
292*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(64);
293*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(65);
294*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(66);
295*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(67);
296*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(68);
297*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(69);
298*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(70);
299*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(71);
300*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(72);
301*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(73);
302*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(74);
303*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(75);
304*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(76);
305*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(77);
306*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(78);
307*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(79);
308*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(80);
309*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(81);
310*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(82);
311*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(83);
312*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(84);
313*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(85);
314*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(86);
315*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(87);
316*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(88);
317*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(89);
318*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(90);
319*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(91);
320*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(92);
321*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(93);
322*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(94);
323*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(95);
324*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(96);
325*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(97);
326*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(98);
327*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(99);
328*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(100);
329*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(101);
330*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(102);
331*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(103);
332*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(104);
333*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(105);
334*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(106);
335*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(107);
336*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(108);
337*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(109);
338*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(110);
339*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(111);
340*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(112);
341*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(113);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun static const unsigned int sdc1_clk_pins[] = { 114 };
344*4882a593Smuzhiyun static const unsigned int sdc1_cmd_pins[] = { 115 };
345*4882a593Smuzhiyun static const unsigned int sdc1_data_pins[] = { 116 };
346*4882a593Smuzhiyun static const unsigned int sdc1_rclk_pins[] = { 120 };
347*4882a593Smuzhiyun static const unsigned int sdc2_clk_pins[] = { 117 };
348*4882a593Smuzhiyun static const unsigned int sdc2_cmd_pins[] = { 118 };
349*4882a593Smuzhiyun static const unsigned int sdc2_data_pins[] = { 119 };
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun enum sdm660_functions {
352*4882a593Smuzhiyun msm_mux_adsp_ext,
353*4882a593Smuzhiyun msm_mux_agera_pll,
354*4882a593Smuzhiyun msm_mux_atest_char,
355*4882a593Smuzhiyun msm_mux_atest_char0,
356*4882a593Smuzhiyun msm_mux_atest_char1,
357*4882a593Smuzhiyun msm_mux_atest_char2,
358*4882a593Smuzhiyun msm_mux_atest_char3,
359*4882a593Smuzhiyun msm_mux_atest_gpsadc0,
360*4882a593Smuzhiyun msm_mux_atest_gpsadc1,
361*4882a593Smuzhiyun msm_mux_atest_tsens,
362*4882a593Smuzhiyun msm_mux_atest_tsens2,
363*4882a593Smuzhiyun msm_mux_atest_usb1,
364*4882a593Smuzhiyun msm_mux_atest_usb10,
365*4882a593Smuzhiyun msm_mux_atest_usb11,
366*4882a593Smuzhiyun msm_mux_atest_usb12,
367*4882a593Smuzhiyun msm_mux_atest_usb13,
368*4882a593Smuzhiyun msm_mux_atest_usb2,
369*4882a593Smuzhiyun msm_mux_atest_usb20,
370*4882a593Smuzhiyun msm_mux_atest_usb21,
371*4882a593Smuzhiyun msm_mux_atest_usb22,
372*4882a593Smuzhiyun msm_mux_atest_usb23,
373*4882a593Smuzhiyun msm_mux_audio_ref,
374*4882a593Smuzhiyun msm_mux_bimc_dte0,
375*4882a593Smuzhiyun msm_mux_bimc_dte1,
376*4882a593Smuzhiyun msm_mux_blsp_i2c1,
377*4882a593Smuzhiyun msm_mux_blsp_i2c2,
378*4882a593Smuzhiyun msm_mux_blsp_i2c3,
379*4882a593Smuzhiyun msm_mux_blsp_i2c4,
380*4882a593Smuzhiyun msm_mux_blsp_i2c5,
381*4882a593Smuzhiyun msm_mux_blsp_i2c6,
382*4882a593Smuzhiyun msm_mux_blsp_i2c7,
383*4882a593Smuzhiyun msm_mux_blsp_i2c8_a,
384*4882a593Smuzhiyun msm_mux_blsp_i2c8_b,
385*4882a593Smuzhiyun msm_mux_blsp_spi1,
386*4882a593Smuzhiyun msm_mux_blsp_spi2,
387*4882a593Smuzhiyun msm_mux_blsp_spi3,
388*4882a593Smuzhiyun msm_mux_blsp_spi3_cs1,
389*4882a593Smuzhiyun msm_mux_blsp_spi3_cs2,
390*4882a593Smuzhiyun msm_mux_blsp_spi4,
391*4882a593Smuzhiyun msm_mux_blsp_spi5,
392*4882a593Smuzhiyun msm_mux_blsp_spi6,
393*4882a593Smuzhiyun msm_mux_blsp_spi7,
394*4882a593Smuzhiyun msm_mux_blsp_spi8_a,
395*4882a593Smuzhiyun msm_mux_blsp_spi8_b,
396*4882a593Smuzhiyun msm_mux_blsp_spi8_cs1,
397*4882a593Smuzhiyun msm_mux_blsp_spi8_cs2,
398*4882a593Smuzhiyun msm_mux_blsp_uart1,
399*4882a593Smuzhiyun msm_mux_blsp_uart2,
400*4882a593Smuzhiyun msm_mux_blsp_uart5,
401*4882a593Smuzhiyun msm_mux_blsp_uart6_a,
402*4882a593Smuzhiyun msm_mux_blsp_uart6_b,
403*4882a593Smuzhiyun msm_mux_blsp_uim1,
404*4882a593Smuzhiyun msm_mux_blsp_uim2,
405*4882a593Smuzhiyun msm_mux_blsp_uim5,
406*4882a593Smuzhiyun msm_mux_blsp_uim6,
407*4882a593Smuzhiyun msm_mux_cam_mclk,
408*4882a593Smuzhiyun msm_mux_cci_async,
409*4882a593Smuzhiyun msm_mux_cci_i2c,
410*4882a593Smuzhiyun msm_mux_cri_trng,
411*4882a593Smuzhiyun msm_mux_cri_trng0,
412*4882a593Smuzhiyun msm_mux_cri_trng1,
413*4882a593Smuzhiyun msm_mux_dbg_out,
414*4882a593Smuzhiyun msm_mux_ddr_bist,
415*4882a593Smuzhiyun msm_mux_gcc_gp1,
416*4882a593Smuzhiyun msm_mux_gcc_gp2,
417*4882a593Smuzhiyun msm_mux_gcc_gp3,
418*4882a593Smuzhiyun msm_mux_gpio,
419*4882a593Smuzhiyun msm_mux_gps_tx_a,
420*4882a593Smuzhiyun msm_mux_gps_tx_b,
421*4882a593Smuzhiyun msm_mux_gps_tx_c,
422*4882a593Smuzhiyun msm_mux_isense_dbg,
423*4882a593Smuzhiyun msm_mux_jitter_bist,
424*4882a593Smuzhiyun msm_mux_ldo_en,
425*4882a593Smuzhiyun msm_mux_ldo_update,
426*4882a593Smuzhiyun msm_mux_m_voc,
427*4882a593Smuzhiyun msm_mux_mdp_vsync,
428*4882a593Smuzhiyun msm_mux_mdss_vsync0,
429*4882a593Smuzhiyun msm_mux_mdss_vsync1,
430*4882a593Smuzhiyun msm_mux_mdss_vsync2,
431*4882a593Smuzhiyun msm_mux_mdss_vsync3,
432*4882a593Smuzhiyun msm_mux_mss_lte,
433*4882a593Smuzhiyun msm_mux_nav_pps_a,
434*4882a593Smuzhiyun msm_mux_nav_pps_b,
435*4882a593Smuzhiyun msm_mux_nav_pps_c,
436*4882a593Smuzhiyun msm_mux_pa_indicator,
437*4882a593Smuzhiyun msm_mux_phase_flag0,
438*4882a593Smuzhiyun msm_mux_phase_flag1,
439*4882a593Smuzhiyun msm_mux_phase_flag2,
440*4882a593Smuzhiyun msm_mux_phase_flag3,
441*4882a593Smuzhiyun msm_mux_phase_flag4,
442*4882a593Smuzhiyun msm_mux_phase_flag5,
443*4882a593Smuzhiyun msm_mux_phase_flag6,
444*4882a593Smuzhiyun msm_mux_phase_flag7,
445*4882a593Smuzhiyun msm_mux_phase_flag8,
446*4882a593Smuzhiyun msm_mux_phase_flag9,
447*4882a593Smuzhiyun msm_mux_phase_flag10,
448*4882a593Smuzhiyun msm_mux_phase_flag11,
449*4882a593Smuzhiyun msm_mux_phase_flag12,
450*4882a593Smuzhiyun msm_mux_phase_flag13,
451*4882a593Smuzhiyun msm_mux_phase_flag14,
452*4882a593Smuzhiyun msm_mux_phase_flag15,
453*4882a593Smuzhiyun msm_mux_phase_flag16,
454*4882a593Smuzhiyun msm_mux_phase_flag17,
455*4882a593Smuzhiyun msm_mux_phase_flag18,
456*4882a593Smuzhiyun msm_mux_phase_flag19,
457*4882a593Smuzhiyun msm_mux_phase_flag20,
458*4882a593Smuzhiyun msm_mux_phase_flag21,
459*4882a593Smuzhiyun msm_mux_phase_flag22,
460*4882a593Smuzhiyun msm_mux_phase_flag23,
461*4882a593Smuzhiyun msm_mux_phase_flag24,
462*4882a593Smuzhiyun msm_mux_phase_flag25,
463*4882a593Smuzhiyun msm_mux_phase_flag26,
464*4882a593Smuzhiyun msm_mux_phase_flag27,
465*4882a593Smuzhiyun msm_mux_phase_flag28,
466*4882a593Smuzhiyun msm_mux_phase_flag29,
467*4882a593Smuzhiyun msm_mux_phase_flag30,
468*4882a593Smuzhiyun msm_mux_phase_flag31,
469*4882a593Smuzhiyun msm_mux_pll_bypassnl,
470*4882a593Smuzhiyun msm_mux_pll_reset,
471*4882a593Smuzhiyun msm_mux_pri_mi2s,
472*4882a593Smuzhiyun msm_mux_pri_mi2s_ws,
473*4882a593Smuzhiyun msm_mux_prng_rosc,
474*4882a593Smuzhiyun msm_mux_pwr_crypto,
475*4882a593Smuzhiyun msm_mux_pwr_modem,
476*4882a593Smuzhiyun msm_mux_pwr_nav,
477*4882a593Smuzhiyun msm_mux_qdss_cti0_a,
478*4882a593Smuzhiyun msm_mux_qdss_cti0_b,
479*4882a593Smuzhiyun msm_mux_qdss_cti1_a,
480*4882a593Smuzhiyun msm_mux_qdss_cti1_b,
481*4882a593Smuzhiyun msm_mux_qdss_gpio,
482*4882a593Smuzhiyun msm_mux_qdss_gpio0,
483*4882a593Smuzhiyun msm_mux_qdss_gpio1,
484*4882a593Smuzhiyun msm_mux_qdss_gpio10,
485*4882a593Smuzhiyun msm_mux_qdss_gpio11,
486*4882a593Smuzhiyun msm_mux_qdss_gpio12,
487*4882a593Smuzhiyun msm_mux_qdss_gpio13,
488*4882a593Smuzhiyun msm_mux_qdss_gpio14,
489*4882a593Smuzhiyun msm_mux_qdss_gpio15,
490*4882a593Smuzhiyun msm_mux_qdss_gpio2,
491*4882a593Smuzhiyun msm_mux_qdss_gpio3,
492*4882a593Smuzhiyun msm_mux_qdss_gpio4,
493*4882a593Smuzhiyun msm_mux_qdss_gpio5,
494*4882a593Smuzhiyun msm_mux_qdss_gpio6,
495*4882a593Smuzhiyun msm_mux_qdss_gpio7,
496*4882a593Smuzhiyun msm_mux_qdss_gpio8,
497*4882a593Smuzhiyun msm_mux_qdss_gpio9,
498*4882a593Smuzhiyun msm_mux_qlink_enable,
499*4882a593Smuzhiyun msm_mux_qlink_request,
500*4882a593Smuzhiyun msm_mux_qspi_clk,
501*4882a593Smuzhiyun msm_mux_qspi_cs,
502*4882a593Smuzhiyun msm_mux_qspi_data0,
503*4882a593Smuzhiyun msm_mux_qspi_data1,
504*4882a593Smuzhiyun msm_mux_qspi_data2,
505*4882a593Smuzhiyun msm_mux_qspi_data3,
506*4882a593Smuzhiyun msm_mux_qspi_resetn,
507*4882a593Smuzhiyun msm_mux_sec_mi2s,
508*4882a593Smuzhiyun msm_mux_sndwire_clk,
509*4882a593Smuzhiyun msm_mux_sndwire_data,
510*4882a593Smuzhiyun msm_mux_sp_cmu,
511*4882a593Smuzhiyun msm_mux_ssc_irq,
512*4882a593Smuzhiyun msm_mux_tgu_ch0,
513*4882a593Smuzhiyun msm_mux_tgu_ch1,
514*4882a593Smuzhiyun msm_mux_tsense_pwm1,
515*4882a593Smuzhiyun msm_mux_tsense_pwm2,
516*4882a593Smuzhiyun msm_mux_uim1_clk,
517*4882a593Smuzhiyun msm_mux_uim1_data,
518*4882a593Smuzhiyun msm_mux_uim1_present,
519*4882a593Smuzhiyun msm_mux_uim1_reset,
520*4882a593Smuzhiyun msm_mux_uim2_clk,
521*4882a593Smuzhiyun msm_mux_uim2_data,
522*4882a593Smuzhiyun msm_mux_uim2_present,
523*4882a593Smuzhiyun msm_mux_uim2_reset,
524*4882a593Smuzhiyun msm_mux_uim_batt,
525*4882a593Smuzhiyun msm_mux_vfr_1,
526*4882a593Smuzhiyun msm_mux_vsense_clkout,
527*4882a593Smuzhiyun msm_mux_vsense_data0,
528*4882a593Smuzhiyun msm_mux_vsense_data1,
529*4882a593Smuzhiyun msm_mux_vsense_mode,
530*4882a593Smuzhiyun msm_mux_wlan1_adc0,
531*4882a593Smuzhiyun msm_mux_wlan1_adc1,
532*4882a593Smuzhiyun msm_mux_wlan2_adc0,
533*4882a593Smuzhiyun msm_mux_wlan2_adc1,
534*4882a593Smuzhiyun msm_mux__,
535*4882a593Smuzhiyun };
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun static const char * const gpio_groups[] = {
538*4882a593Smuzhiyun "gpio0", "gpio1", "gpio2", "gpio3", "gpio4", "gpio5", "gpio6", "gpio7",
539*4882a593Smuzhiyun "gpio8", "gpio9", "gpio10", "gpio11", "gpio12", "gpio13", "gpio14",
540*4882a593Smuzhiyun "gpio15", "gpio16", "gpio17", "gpio18", "gpio19", "gpio20", "gpio21",
541*4882a593Smuzhiyun "gpio22", "gpio23", "gpio24", "gpio25", "gpio26", "gpio27", "gpio28",
542*4882a593Smuzhiyun "gpio29", "gpio30", "gpio31", "gpio32", "gpio33", "gpio34", "gpio35",
543*4882a593Smuzhiyun "gpio36", "gpio37", "gpio38", "gpio39", "gpio40", "gpio41", "gpio42",
544*4882a593Smuzhiyun "gpio43", "gpio44", "gpio45", "gpio46", "gpio47", "gpio48", "gpio49",
545*4882a593Smuzhiyun "gpio50", "gpio51", "gpio52", "gpio53", "gpio54", "gpio55", "gpio56",
546*4882a593Smuzhiyun "gpio57", "gpio58", "gpio59", "gpio60", "gpio61", "gpio62", "gpio63",
547*4882a593Smuzhiyun "gpio64", "gpio65", "gpio66", "gpio67", "gpio68", "gpio69", "gpio70",
548*4882a593Smuzhiyun "gpio71", "gpio72", "gpio73", "gpio74", "gpio75", "gpio76", "gpio77",
549*4882a593Smuzhiyun "gpio78", "gpio79", "gpio80", "gpio81", "gpio82", "gpio83", "gpio84",
550*4882a593Smuzhiyun "gpio85", "gpio86", "gpio87", "gpio88", "gpio89", "gpio90", "gpio91",
551*4882a593Smuzhiyun "gpio92", "gpio93", "gpio94", "gpio95", "gpio96", "gpio97", "gpio98",
552*4882a593Smuzhiyun "gpio99", "gpio100", "gpio101", "gpio102", "gpio103", "gpio104",
553*4882a593Smuzhiyun "gpio105", "gpio106", "gpio107", "gpio108", "gpio109", "gpio110",
554*4882a593Smuzhiyun "gpio111", "gpio112", "gpio113",
555*4882a593Smuzhiyun };
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun static const char * const adsp_ext_groups[] = {
558*4882a593Smuzhiyun "gpio65",
559*4882a593Smuzhiyun };
560*4882a593Smuzhiyun static const char * const agera_pll_groups[] = {
561*4882a593Smuzhiyun "gpio34", "gpio36",
562*4882a593Smuzhiyun };
563*4882a593Smuzhiyun static const char * const atest_char0_groups[] = {
564*4882a593Smuzhiyun "gpio62",
565*4882a593Smuzhiyun };
566*4882a593Smuzhiyun static const char * const atest_char1_groups[] = {
567*4882a593Smuzhiyun "gpio61",
568*4882a593Smuzhiyun };
569*4882a593Smuzhiyun static const char * const atest_char2_groups[] = {
570*4882a593Smuzhiyun "gpio60",
571*4882a593Smuzhiyun };
572*4882a593Smuzhiyun static const char * const atest_char3_groups[] = {
573*4882a593Smuzhiyun "gpio59",
574*4882a593Smuzhiyun };
575*4882a593Smuzhiyun static const char * const atest_char_groups[] = {
576*4882a593Smuzhiyun "gpio58",
577*4882a593Smuzhiyun };
578*4882a593Smuzhiyun static const char * const atest_gpsadc0_groups[] = {
579*4882a593Smuzhiyun "gpio1",
580*4882a593Smuzhiyun };
581*4882a593Smuzhiyun static const char * const atest_gpsadc1_groups[] = {
582*4882a593Smuzhiyun "gpio0",
583*4882a593Smuzhiyun };
584*4882a593Smuzhiyun static const char * const atest_tsens2_groups[] = {
585*4882a593Smuzhiyun "gpio3",
586*4882a593Smuzhiyun };
587*4882a593Smuzhiyun static const char * const atest_tsens_groups[] = {
588*4882a593Smuzhiyun "gpio36",
589*4882a593Smuzhiyun };
590*4882a593Smuzhiyun static const char * const atest_usb10_groups[] = {
591*4882a593Smuzhiyun "gpio11",
592*4882a593Smuzhiyun };
593*4882a593Smuzhiyun static const char * const atest_usb11_groups[] = {
594*4882a593Smuzhiyun "gpio10",
595*4882a593Smuzhiyun };
596*4882a593Smuzhiyun static const char * const atest_usb12_groups[] = {
597*4882a593Smuzhiyun "gpio9",
598*4882a593Smuzhiyun };
599*4882a593Smuzhiyun static const char * const atest_usb13_groups[] = {
600*4882a593Smuzhiyun "gpio8",
601*4882a593Smuzhiyun };
602*4882a593Smuzhiyun static const char * const atest_usb1_groups[] = {
603*4882a593Smuzhiyun "gpio3",
604*4882a593Smuzhiyun };
605*4882a593Smuzhiyun static const char * const atest_usb20_groups[] = {
606*4882a593Smuzhiyun "gpio56",
607*4882a593Smuzhiyun };
608*4882a593Smuzhiyun static const char * const atest_usb21_groups[] = {
609*4882a593Smuzhiyun "gpio36",
610*4882a593Smuzhiyun };
611*4882a593Smuzhiyun static const char * const atest_usb22_groups[] = {
612*4882a593Smuzhiyun "gpio57",
613*4882a593Smuzhiyun };
614*4882a593Smuzhiyun static const char * const atest_usb23_groups[] = {
615*4882a593Smuzhiyun "gpio37",
616*4882a593Smuzhiyun };
617*4882a593Smuzhiyun static const char * const atest_usb2_groups[] = {
618*4882a593Smuzhiyun "gpio35",
619*4882a593Smuzhiyun };
620*4882a593Smuzhiyun static const char * const audio_ref_groups[] = {
621*4882a593Smuzhiyun "gpio62",
622*4882a593Smuzhiyun };
623*4882a593Smuzhiyun static const char * const bimc_dte0_groups[] = {
624*4882a593Smuzhiyun "gpio9", "gpio11",
625*4882a593Smuzhiyun };
626*4882a593Smuzhiyun static const char * const bimc_dte1_groups[] = {
627*4882a593Smuzhiyun "gpio8", "gpio10",
628*4882a593Smuzhiyun };
629*4882a593Smuzhiyun static const char * const blsp_i2c1_groups[] = {
630*4882a593Smuzhiyun "gpio2", "gpio3",
631*4882a593Smuzhiyun };
632*4882a593Smuzhiyun static const char * const blsp_i2c2_groups[] = {
633*4882a593Smuzhiyun "gpio6", "gpio7",
634*4882a593Smuzhiyun };
635*4882a593Smuzhiyun static const char * const blsp_i2c3_groups[] = {
636*4882a593Smuzhiyun "gpio10", "gpio11",
637*4882a593Smuzhiyun };
638*4882a593Smuzhiyun static const char * const blsp_i2c4_groups[] = {
639*4882a593Smuzhiyun "gpio14", "gpio15",
640*4882a593Smuzhiyun };
641*4882a593Smuzhiyun static const char * const blsp_i2c5_groups[] = {
642*4882a593Smuzhiyun "gpio18", "gpio19",
643*4882a593Smuzhiyun };
644*4882a593Smuzhiyun static const char * const blsp_i2c6_groups[] = {
645*4882a593Smuzhiyun "gpio22", "gpio23",
646*4882a593Smuzhiyun };
647*4882a593Smuzhiyun static const char * const blsp_i2c7_groups[] = {
648*4882a593Smuzhiyun "gpio26", "gpio27",
649*4882a593Smuzhiyun };
650*4882a593Smuzhiyun static const char * const blsp_i2c8_a_groups[] = {
651*4882a593Smuzhiyun "gpio30", "gpio31",
652*4882a593Smuzhiyun };
653*4882a593Smuzhiyun static const char * const blsp_i2c8_b_groups[] = {
654*4882a593Smuzhiyun "gpio44", "gpio52",
655*4882a593Smuzhiyun };
656*4882a593Smuzhiyun static const char * const blsp_spi1_groups[] = {
657*4882a593Smuzhiyun "gpio0", "gpio1", "gpio2", "gpio3", "gpio46",
658*4882a593Smuzhiyun };
659*4882a593Smuzhiyun static const char * const blsp_spi2_groups[] = {
660*4882a593Smuzhiyun "gpio4", "gpio5", "gpio6", "gpio7",
661*4882a593Smuzhiyun };
662*4882a593Smuzhiyun static const char * const blsp_spi3_cs1_groups[] = {
663*4882a593Smuzhiyun "gpio30",
664*4882a593Smuzhiyun };
665*4882a593Smuzhiyun static const char * const blsp_spi3_cs2_groups[] = {
666*4882a593Smuzhiyun "gpio65",
667*4882a593Smuzhiyun };
668*4882a593Smuzhiyun static const char * const blsp_spi3_groups[] = {
669*4882a593Smuzhiyun "gpio8", "gpio9", "gpio10", "gpio11",
670*4882a593Smuzhiyun };
671*4882a593Smuzhiyun static const char * const blsp_spi4_groups[] = {
672*4882a593Smuzhiyun "gpio12", "gpio13", "gpio14", "gpio15",
673*4882a593Smuzhiyun };
674*4882a593Smuzhiyun static const char * const blsp_spi5_groups[] = {
675*4882a593Smuzhiyun "gpio16", "gpio17", "gpio18", "gpio19",
676*4882a593Smuzhiyun };
677*4882a593Smuzhiyun static const char * const blsp_spi6_groups[] = {
678*4882a593Smuzhiyun "gpio49", "gpio52", "gpio22", "gpio23",
679*4882a593Smuzhiyun };
680*4882a593Smuzhiyun static const char * const blsp_spi7_groups[] = {
681*4882a593Smuzhiyun "gpio24", "gpio25", "gpio26", "gpio27",
682*4882a593Smuzhiyun };
683*4882a593Smuzhiyun static const char * const blsp_spi8_a_groups[] = {
684*4882a593Smuzhiyun "gpio28", "gpio29", "gpio30", "gpio31",
685*4882a593Smuzhiyun };
686*4882a593Smuzhiyun static const char * const blsp_spi8_b_groups[] = {
687*4882a593Smuzhiyun "gpio40", "gpio41", "gpio44", "gpio52",
688*4882a593Smuzhiyun };
689*4882a593Smuzhiyun static const char * const blsp_spi8_cs1_groups[] = {
690*4882a593Smuzhiyun "gpio64",
691*4882a593Smuzhiyun };
692*4882a593Smuzhiyun static const char * const blsp_spi8_cs2_groups[] = {
693*4882a593Smuzhiyun "gpio76",
694*4882a593Smuzhiyun };
695*4882a593Smuzhiyun static const char * const blsp_uart1_groups[] = {
696*4882a593Smuzhiyun "gpio0", "gpio1", "gpio2", "gpio3",
697*4882a593Smuzhiyun };
698*4882a593Smuzhiyun static const char * const blsp_uart2_groups[] = {
699*4882a593Smuzhiyun "gpio4", "gpio5", "gpio6", "gpio7",
700*4882a593Smuzhiyun };
701*4882a593Smuzhiyun static const char * const blsp_uart5_groups[] = {
702*4882a593Smuzhiyun "gpio16", "gpio17", "gpio18", "gpio19",
703*4882a593Smuzhiyun };
704*4882a593Smuzhiyun static const char * const blsp_uart6_a_groups[] = {
705*4882a593Smuzhiyun "gpio24", "gpio25", "gpio26", "gpio27",
706*4882a593Smuzhiyun };
707*4882a593Smuzhiyun static const char * const blsp_uart6_b_groups[] = {
708*4882a593Smuzhiyun "gpio28", "gpio29", "gpio30", "gpio31",
709*4882a593Smuzhiyun };
710*4882a593Smuzhiyun static const char * const blsp_uim1_groups[] = {
711*4882a593Smuzhiyun "gpio0", "gpio1",
712*4882a593Smuzhiyun };
713*4882a593Smuzhiyun static const char * const blsp_uim2_groups[] = {
714*4882a593Smuzhiyun "gpio4", "gpio5",
715*4882a593Smuzhiyun };
716*4882a593Smuzhiyun static const char * const blsp_uim5_groups[] = {
717*4882a593Smuzhiyun "gpio16", "gpio17",
718*4882a593Smuzhiyun };
719*4882a593Smuzhiyun static const char * const blsp_uim6_groups[] = {
720*4882a593Smuzhiyun "gpio20", "gpio21",
721*4882a593Smuzhiyun };
722*4882a593Smuzhiyun static const char * const cam_mclk_groups[] = {
723*4882a593Smuzhiyun "gpio32", "gpio33", "gpio34", "gpio35",
724*4882a593Smuzhiyun };
725*4882a593Smuzhiyun static const char * const cci_async_groups[] = {
726*4882a593Smuzhiyun "gpio45",
727*4882a593Smuzhiyun };
728*4882a593Smuzhiyun static const char * const cci_i2c_groups[] = {
729*4882a593Smuzhiyun "gpio36", "gpio37", "gpio38", "gpio39",
730*4882a593Smuzhiyun };
731*4882a593Smuzhiyun static const char * const cri_trng0_groups[] = {
732*4882a593Smuzhiyun "gpio60",
733*4882a593Smuzhiyun };
734*4882a593Smuzhiyun static const char * const cri_trng1_groups[] = {
735*4882a593Smuzhiyun "gpio61",
736*4882a593Smuzhiyun };
737*4882a593Smuzhiyun static const char * const cri_trng_groups[] = {
738*4882a593Smuzhiyun "gpio62",
739*4882a593Smuzhiyun };
740*4882a593Smuzhiyun static const char * const dbg_out_groups[] = {
741*4882a593Smuzhiyun "gpio11",
742*4882a593Smuzhiyun };
743*4882a593Smuzhiyun static const char * const ddr_bist_groups[] = {
744*4882a593Smuzhiyun "gpio3", "gpio8", "gpio9", "gpio10",
745*4882a593Smuzhiyun };
746*4882a593Smuzhiyun static const char * const gcc_gp1_groups[] = {
747*4882a593Smuzhiyun "gpio57", "gpio78",
748*4882a593Smuzhiyun };
749*4882a593Smuzhiyun static const char * const gcc_gp2_groups[] = {
750*4882a593Smuzhiyun "gpio58", "gpio81",
751*4882a593Smuzhiyun };
752*4882a593Smuzhiyun static const char * const gcc_gp3_groups[] = {
753*4882a593Smuzhiyun "gpio59", "gpio82",
754*4882a593Smuzhiyun };
755*4882a593Smuzhiyun static const char * const gps_tx_a_groups[] = {
756*4882a593Smuzhiyun "gpio65",
757*4882a593Smuzhiyun };
758*4882a593Smuzhiyun static const char * const gps_tx_b_groups[] = {
759*4882a593Smuzhiyun "gpio98",
760*4882a593Smuzhiyun };
761*4882a593Smuzhiyun static const char * const gps_tx_c_groups[] = {
762*4882a593Smuzhiyun "gpio80",
763*4882a593Smuzhiyun };
764*4882a593Smuzhiyun static const char * const isense_dbg_groups[] = {
765*4882a593Smuzhiyun "gpio68",
766*4882a593Smuzhiyun };
767*4882a593Smuzhiyun static const char * const jitter_bist_groups[] = {
768*4882a593Smuzhiyun "gpio35",
769*4882a593Smuzhiyun };
770*4882a593Smuzhiyun static const char * const ldo_en_groups[] = {
771*4882a593Smuzhiyun "gpio97",
772*4882a593Smuzhiyun };
773*4882a593Smuzhiyun static const char * const ldo_update_groups[] = {
774*4882a593Smuzhiyun "gpio98",
775*4882a593Smuzhiyun };
776*4882a593Smuzhiyun static const char * const m_voc_groups[] = {
777*4882a593Smuzhiyun "gpio28",
778*4882a593Smuzhiyun };
779*4882a593Smuzhiyun static const char * const mdp_vsync_groups[] = {
780*4882a593Smuzhiyun "gpio59", "gpio74",
781*4882a593Smuzhiyun };
782*4882a593Smuzhiyun static const char * const mdss_vsync0_groups[] = {
783*4882a593Smuzhiyun "gpio42",
784*4882a593Smuzhiyun };
785*4882a593Smuzhiyun static const char * const mdss_vsync1_groups[] = {
786*4882a593Smuzhiyun "gpio42",
787*4882a593Smuzhiyun };
788*4882a593Smuzhiyun static const char * const mdss_vsync2_groups[] = {
789*4882a593Smuzhiyun "gpio42",
790*4882a593Smuzhiyun };
791*4882a593Smuzhiyun static const char * const mdss_vsync3_groups[] = {
792*4882a593Smuzhiyun "gpio42",
793*4882a593Smuzhiyun };
794*4882a593Smuzhiyun static const char * const mss_lte_groups[] = {
795*4882a593Smuzhiyun "gpio81", "gpio82",
796*4882a593Smuzhiyun };
797*4882a593Smuzhiyun static const char * const nav_pps_a_groups[] = {
798*4882a593Smuzhiyun "gpio65",
799*4882a593Smuzhiyun };
800*4882a593Smuzhiyun static const char * const nav_pps_b_groups[] = {
801*4882a593Smuzhiyun "gpio98",
802*4882a593Smuzhiyun };
803*4882a593Smuzhiyun static const char * const nav_pps_c_groups[] = {
804*4882a593Smuzhiyun "gpio80",
805*4882a593Smuzhiyun };
806*4882a593Smuzhiyun static const char * const pa_indicator_groups[] = {
807*4882a593Smuzhiyun "gpio92",
808*4882a593Smuzhiyun };
809*4882a593Smuzhiyun static const char * const phase_flag0_groups[] = {
810*4882a593Smuzhiyun "gpio68",
811*4882a593Smuzhiyun };
812*4882a593Smuzhiyun static const char * const phase_flag1_groups[] = {
813*4882a593Smuzhiyun "gpio48",
814*4882a593Smuzhiyun };
815*4882a593Smuzhiyun static const char * const phase_flag2_groups[] = {
816*4882a593Smuzhiyun "gpio49",
817*4882a593Smuzhiyun };
818*4882a593Smuzhiyun static const char * const phase_flag3_groups[] = {
819*4882a593Smuzhiyun "gpio4",
820*4882a593Smuzhiyun };
821*4882a593Smuzhiyun static const char * const phase_flag4_groups[] = {
822*4882a593Smuzhiyun "gpio57",
823*4882a593Smuzhiyun };
824*4882a593Smuzhiyun static const char * const phase_flag5_groups[] = {
825*4882a593Smuzhiyun "gpio17",
826*4882a593Smuzhiyun };
827*4882a593Smuzhiyun static const char * const phase_flag6_groups[] = {
828*4882a593Smuzhiyun "gpio53",
829*4882a593Smuzhiyun };
830*4882a593Smuzhiyun static const char * const phase_flag7_groups[] = {
831*4882a593Smuzhiyun "gpio69",
832*4882a593Smuzhiyun };
833*4882a593Smuzhiyun static const char * const phase_flag8_groups[] = {
834*4882a593Smuzhiyun "gpio70",
835*4882a593Smuzhiyun };
836*4882a593Smuzhiyun static const char * const phase_flag9_groups[] = {
837*4882a593Smuzhiyun "gpio50",
838*4882a593Smuzhiyun };
839*4882a593Smuzhiyun static const char * const phase_flag10_groups[] = {
840*4882a593Smuzhiyun "gpio56",
841*4882a593Smuzhiyun };
842*4882a593Smuzhiyun static const char * const phase_flag11_groups[] = {
843*4882a593Smuzhiyun "gpio21",
844*4882a593Smuzhiyun };
845*4882a593Smuzhiyun static const char * const phase_flag12_groups[] = {
846*4882a593Smuzhiyun "gpio22",
847*4882a593Smuzhiyun };
848*4882a593Smuzhiyun static const char * const phase_flag13_groups[] = {
849*4882a593Smuzhiyun "gpio23",
850*4882a593Smuzhiyun };
851*4882a593Smuzhiyun static const char * const phase_flag14_groups[] = {
852*4882a593Smuzhiyun "gpio5",
853*4882a593Smuzhiyun };
854*4882a593Smuzhiyun static const char * const phase_flag15_groups[] = {
855*4882a593Smuzhiyun "gpio51",
856*4882a593Smuzhiyun };
857*4882a593Smuzhiyun static const char * const phase_flag16_groups[] = {
858*4882a593Smuzhiyun "gpio52",
859*4882a593Smuzhiyun };
860*4882a593Smuzhiyun static const char * const phase_flag17_groups[] = {
861*4882a593Smuzhiyun "gpio24",
862*4882a593Smuzhiyun };
863*4882a593Smuzhiyun static const char * const phase_flag18_groups[] = {
864*4882a593Smuzhiyun "gpio25",
865*4882a593Smuzhiyun };
866*4882a593Smuzhiyun static const char * const phase_flag19_groups[] = {
867*4882a593Smuzhiyun "gpio26",
868*4882a593Smuzhiyun };
869*4882a593Smuzhiyun static const char * const phase_flag20_groups[] = {
870*4882a593Smuzhiyun "gpio27",
871*4882a593Smuzhiyun };
872*4882a593Smuzhiyun static const char * const phase_flag21_groups[] = {
873*4882a593Smuzhiyun "gpio28",
874*4882a593Smuzhiyun };
875*4882a593Smuzhiyun static const char * const phase_flag22_groups[] = {
876*4882a593Smuzhiyun "gpio29",
877*4882a593Smuzhiyun };
878*4882a593Smuzhiyun static const char * const phase_flag23_groups[] = {
879*4882a593Smuzhiyun "gpio30",
880*4882a593Smuzhiyun };
881*4882a593Smuzhiyun static const char * const phase_flag24_groups[] = {
882*4882a593Smuzhiyun "gpio31",
883*4882a593Smuzhiyun };
884*4882a593Smuzhiyun static const char * const phase_flag25_groups[] = {
885*4882a593Smuzhiyun "gpio55",
886*4882a593Smuzhiyun };
887*4882a593Smuzhiyun static const char * const phase_flag26_groups[] = {
888*4882a593Smuzhiyun "gpio12",
889*4882a593Smuzhiyun };
890*4882a593Smuzhiyun static const char * const phase_flag27_groups[] = {
891*4882a593Smuzhiyun "gpio13",
892*4882a593Smuzhiyun };
893*4882a593Smuzhiyun static const char * const phase_flag28_groups[] = {
894*4882a593Smuzhiyun "gpio14",
895*4882a593Smuzhiyun };
896*4882a593Smuzhiyun static const char * const phase_flag29_groups[] = {
897*4882a593Smuzhiyun "gpio54",
898*4882a593Smuzhiyun };
899*4882a593Smuzhiyun static const char * const phase_flag30_groups[] = {
900*4882a593Smuzhiyun "gpio47",
901*4882a593Smuzhiyun };
902*4882a593Smuzhiyun static const char * const phase_flag31_groups[] = {
903*4882a593Smuzhiyun "gpio6",
904*4882a593Smuzhiyun };
905*4882a593Smuzhiyun static const char * const pll_bypassnl_groups[] = {
906*4882a593Smuzhiyun "gpio36",
907*4882a593Smuzhiyun };
908*4882a593Smuzhiyun static const char * const pll_reset_groups[] = {
909*4882a593Smuzhiyun "gpio37",
910*4882a593Smuzhiyun };
911*4882a593Smuzhiyun static const char * const pri_mi2s_groups[] = {
912*4882a593Smuzhiyun "gpio12", "gpio14", "gpio15", "gpio61",
913*4882a593Smuzhiyun };
914*4882a593Smuzhiyun static const char * const pri_mi2s_ws_groups[] = {
915*4882a593Smuzhiyun "gpio13",
916*4882a593Smuzhiyun };
917*4882a593Smuzhiyun static const char * const prng_rosc_groups[] = {
918*4882a593Smuzhiyun "gpio102",
919*4882a593Smuzhiyun };
920*4882a593Smuzhiyun static const char * const pwr_crypto_groups[] = {
921*4882a593Smuzhiyun "gpio33",
922*4882a593Smuzhiyun };
923*4882a593Smuzhiyun static const char * const pwr_modem_groups[] = {
924*4882a593Smuzhiyun "gpio31",
925*4882a593Smuzhiyun };
926*4882a593Smuzhiyun static const char * const pwr_nav_groups[] = {
927*4882a593Smuzhiyun "gpio32",
928*4882a593Smuzhiyun };
929*4882a593Smuzhiyun static const char * const qdss_cti0_a_groups[] = {
930*4882a593Smuzhiyun "gpio49", "gpio50",
931*4882a593Smuzhiyun };
932*4882a593Smuzhiyun static const char * const qdss_cti0_b_groups[] = {
933*4882a593Smuzhiyun "gpio13", "gpio21",
934*4882a593Smuzhiyun };
935*4882a593Smuzhiyun static const char * const qdss_cti1_a_groups[] = {
936*4882a593Smuzhiyun "gpio53", "gpio55",
937*4882a593Smuzhiyun };
938*4882a593Smuzhiyun static const char * const qdss_cti1_b_groups[] = {
939*4882a593Smuzhiyun "gpio12", "gpio66",
940*4882a593Smuzhiyun };
941*4882a593Smuzhiyun static const char * const qdss_gpio0_groups[] = {
942*4882a593Smuzhiyun "gpio32", "gpio67",
943*4882a593Smuzhiyun };
944*4882a593Smuzhiyun static const char * const qdss_gpio10_groups[] = {
945*4882a593Smuzhiyun "gpio43", "gpio77",
946*4882a593Smuzhiyun };
947*4882a593Smuzhiyun static const char * const qdss_gpio11_groups[] = {
948*4882a593Smuzhiyun "gpio44", "gpio79",
949*4882a593Smuzhiyun };
950*4882a593Smuzhiyun static const char * const qdss_gpio12_groups[] = {
951*4882a593Smuzhiyun "gpio45", "gpio80",
952*4882a593Smuzhiyun };
953*4882a593Smuzhiyun static const char * const qdss_gpio13_groups[] = {
954*4882a593Smuzhiyun "gpio46", "gpio78",
955*4882a593Smuzhiyun };
956*4882a593Smuzhiyun static const char * const qdss_gpio14_groups[] = {
957*4882a593Smuzhiyun "gpio47", "gpio72",
958*4882a593Smuzhiyun };
959*4882a593Smuzhiyun static const char * const qdss_gpio15_groups[] = {
960*4882a593Smuzhiyun "gpio48", "gpio73",
961*4882a593Smuzhiyun };
962*4882a593Smuzhiyun static const char * const qdss_gpio1_groups[] = {
963*4882a593Smuzhiyun "gpio33", "gpio63",
964*4882a593Smuzhiyun };
965*4882a593Smuzhiyun static const char * const qdss_gpio2_groups[] = {
966*4882a593Smuzhiyun "gpio34", "gpio64",
967*4882a593Smuzhiyun };
968*4882a593Smuzhiyun static const char * const qdss_gpio3_groups[] = {
969*4882a593Smuzhiyun "gpio35", "gpio56",
970*4882a593Smuzhiyun };
971*4882a593Smuzhiyun static const char * const qdss_gpio4_groups[] = {
972*4882a593Smuzhiyun "gpio0", "gpio36",
973*4882a593Smuzhiyun };
974*4882a593Smuzhiyun static const char * const qdss_gpio5_groups[] = {
975*4882a593Smuzhiyun "gpio1", "gpio37",
976*4882a593Smuzhiyun };
977*4882a593Smuzhiyun static const char * const qdss_gpio6_groups[] = {
978*4882a593Smuzhiyun "gpio38", "gpio70",
979*4882a593Smuzhiyun };
980*4882a593Smuzhiyun static const char * const qdss_gpio7_groups[] = {
981*4882a593Smuzhiyun "gpio39", "gpio71",
982*4882a593Smuzhiyun };
983*4882a593Smuzhiyun static const char * const qdss_gpio8_groups[] = {
984*4882a593Smuzhiyun "gpio51", "gpio75",
985*4882a593Smuzhiyun };
986*4882a593Smuzhiyun static const char * const qdss_gpio9_groups[] = {
987*4882a593Smuzhiyun "gpio42", "gpio76",
988*4882a593Smuzhiyun };
989*4882a593Smuzhiyun static const char * const qdss_gpio_groups[] = {
990*4882a593Smuzhiyun "gpio31", "gpio52", "gpio68", "gpio69",
991*4882a593Smuzhiyun };
992*4882a593Smuzhiyun static const char * const qlink_enable_groups[] = {
993*4882a593Smuzhiyun "gpio100",
994*4882a593Smuzhiyun };
995*4882a593Smuzhiyun static const char * const qlink_request_groups[] = {
996*4882a593Smuzhiyun "gpio99",
997*4882a593Smuzhiyun };
998*4882a593Smuzhiyun static const char * const qspi_clk_groups[] = {
999*4882a593Smuzhiyun "gpio47",
1000*4882a593Smuzhiyun };
1001*4882a593Smuzhiyun static const char * const qspi_cs_groups[] = {
1002*4882a593Smuzhiyun "gpio43", "gpio50",
1003*4882a593Smuzhiyun };
1004*4882a593Smuzhiyun static const char * const qspi_data0_groups[] = {
1005*4882a593Smuzhiyun "gpio33",
1006*4882a593Smuzhiyun };
1007*4882a593Smuzhiyun static const char * const qspi_data1_groups[] = {
1008*4882a593Smuzhiyun "gpio34",
1009*4882a593Smuzhiyun };
1010*4882a593Smuzhiyun static const char * const qspi_data2_groups[] = {
1011*4882a593Smuzhiyun "gpio35",
1012*4882a593Smuzhiyun };
1013*4882a593Smuzhiyun static const char * const qspi_data3_groups[] = {
1014*4882a593Smuzhiyun "gpio51",
1015*4882a593Smuzhiyun };
1016*4882a593Smuzhiyun static const char * const qspi_resetn_groups[] = {
1017*4882a593Smuzhiyun "gpio48",
1018*4882a593Smuzhiyun };
1019*4882a593Smuzhiyun static const char * const sec_mi2s_groups[] = {
1020*4882a593Smuzhiyun "gpio24", "gpio25", "gpio26", "gpio27", "gpio62",
1021*4882a593Smuzhiyun };
1022*4882a593Smuzhiyun static const char * const sndwire_clk_groups[] = {
1023*4882a593Smuzhiyun "gpio24",
1024*4882a593Smuzhiyun };
1025*4882a593Smuzhiyun static const char * const sndwire_data_groups[] = {
1026*4882a593Smuzhiyun "gpio25",
1027*4882a593Smuzhiyun };
1028*4882a593Smuzhiyun static const char * const sp_cmu_groups[] = {
1029*4882a593Smuzhiyun "gpio64",
1030*4882a593Smuzhiyun };
1031*4882a593Smuzhiyun static const char * const ssc_irq_groups[] = {
1032*4882a593Smuzhiyun "gpio67", "gpio68", "gpio69", "gpio70", "gpio71", "gpio72", "gpio74",
1033*4882a593Smuzhiyun "gpio75", "gpio76",
1034*4882a593Smuzhiyun };
1035*4882a593Smuzhiyun static const char * const tgu_ch0_groups[] = {
1036*4882a593Smuzhiyun "gpio0",
1037*4882a593Smuzhiyun };
1038*4882a593Smuzhiyun static const char * const tgu_ch1_groups[] = {
1039*4882a593Smuzhiyun "gpio1",
1040*4882a593Smuzhiyun };
1041*4882a593Smuzhiyun static const char * const tsense_pwm1_groups[] = {
1042*4882a593Smuzhiyun "gpio71",
1043*4882a593Smuzhiyun };
1044*4882a593Smuzhiyun static const char * const tsense_pwm2_groups[] = {
1045*4882a593Smuzhiyun "gpio71",
1046*4882a593Smuzhiyun };
1047*4882a593Smuzhiyun static const char * const uim1_clk_groups[] = {
1048*4882a593Smuzhiyun "gpio88",
1049*4882a593Smuzhiyun };
1050*4882a593Smuzhiyun static const char * const uim1_data_groups[] = {
1051*4882a593Smuzhiyun "gpio87",
1052*4882a593Smuzhiyun };
1053*4882a593Smuzhiyun static const char * const uim1_present_groups[] = {
1054*4882a593Smuzhiyun "gpio90",
1055*4882a593Smuzhiyun };
1056*4882a593Smuzhiyun static const char * const uim1_reset_groups[] = {
1057*4882a593Smuzhiyun "gpio89",
1058*4882a593Smuzhiyun };
1059*4882a593Smuzhiyun static const char * const uim2_clk_groups[] = {
1060*4882a593Smuzhiyun "gpio84",
1061*4882a593Smuzhiyun };
1062*4882a593Smuzhiyun static const char * const uim2_data_groups[] = {
1063*4882a593Smuzhiyun "gpio83",
1064*4882a593Smuzhiyun };
1065*4882a593Smuzhiyun static const char * const uim2_present_groups[] = {
1066*4882a593Smuzhiyun "gpio86",
1067*4882a593Smuzhiyun };
1068*4882a593Smuzhiyun static const char * const uim2_reset_groups[] = {
1069*4882a593Smuzhiyun "gpio85",
1070*4882a593Smuzhiyun };
1071*4882a593Smuzhiyun static const char * const uim_batt_groups[] = {
1072*4882a593Smuzhiyun "gpio91",
1073*4882a593Smuzhiyun };
1074*4882a593Smuzhiyun static const char * const vfr_1_groups[] = {
1075*4882a593Smuzhiyun "gpio27",
1076*4882a593Smuzhiyun };
1077*4882a593Smuzhiyun static const char * const vsense_clkout_groups[] = {
1078*4882a593Smuzhiyun "gpio24",
1079*4882a593Smuzhiyun };
1080*4882a593Smuzhiyun static const char * const vsense_data0_groups[] = {
1081*4882a593Smuzhiyun "gpio21",
1082*4882a593Smuzhiyun };
1083*4882a593Smuzhiyun static const char * const vsense_data1_groups[] = {
1084*4882a593Smuzhiyun "gpio22",
1085*4882a593Smuzhiyun };
1086*4882a593Smuzhiyun static const char * const vsense_mode_groups[] = {
1087*4882a593Smuzhiyun "gpio23",
1088*4882a593Smuzhiyun };
1089*4882a593Smuzhiyun static const char * const wlan1_adc0_groups[] = {
1090*4882a593Smuzhiyun "gpio9",
1091*4882a593Smuzhiyun };
1092*4882a593Smuzhiyun static const char * const wlan1_adc1_groups[] = {
1093*4882a593Smuzhiyun "gpio8",
1094*4882a593Smuzhiyun };
1095*4882a593Smuzhiyun static const char * const wlan2_adc0_groups[] = {
1096*4882a593Smuzhiyun "gpio11",
1097*4882a593Smuzhiyun };
1098*4882a593Smuzhiyun static const char * const wlan2_adc1_groups[] = {
1099*4882a593Smuzhiyun "gpio10",
1100*4882a593Smuzhiyun };
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun static const struct msm_function sdm660_functions[] = {
1103*4882a593Smuzhiyun FUNCTION(adsp_ext),
1104*4882a593Smuzhiyun FUNCTION(agera_pll),
1105*4882a593Smuzhiyun FUNCTION(atest_char),
1106*4882a593Smuzhiyun FUNCTION(atest_char0),
1107*4882a593Smuzhiyun FUNCTION(atest_char1),
1108*4882a593Smuzhiyun FUNCTION(atest_char2),
1109*4882a593Smuzhiyun FUNCTION(atest_char3),
1110*4882a593Smuzhiyun FUNCTION(atest_gpsadc0),
1111*4882a593Smuzhiyun FUNCTION(atest_gpsadc1),
1112*4882a593Smuzhiyun FUNCTION(atest_tsens),
1113*4882a593Smuzhiyun FUNCTION(atest_tsens2),
1114*4882a593Smuzhiyun FUNCTION(atest_usb1),
1115*4882a593Smuzhiyun FUNCTION(atest_usb10),
1116*4882a593Smuzhiyun FUNCTION(atest_usb11),
1117*4882a593Smuzhiyun FUNCTION(atest_usb12),
1118*4882a593Smuzhiyun FUNCTION(atest_usb13),
1119*4882a593Smuzhiyun FUNCTION(atest_usb2),
1120*4882a593Smuzhiyun FUNCTION(atest_usb20),
1121*4882a593Smuzhiyun FUNCTION(atest_usb21),
1122*4882a593Smuzhiyun FUNCTION(atest_usb22),
1123*4882a593Smuzhiyun FUNCTION(atest_usb23),
1124*4882a593Smuzhiyun FUNCTION(audio_ref),
1125*4882a593Smuzhiyun FUNCTION(bimc_dte0),
1126*4882a593Smuzhiyun FUNCTION(bimc_dte1),
1127*4882a593Smuzhiyun FUNCTION(blsp_i2c1),
1128*4882a593Smuzhiyun FUNCTION(blsp_i2c2),
1129*4882a593Smuzhiyun FUNCTION(blsp_i2c3),
1130*4882a593Smuzhiyun FUNCTION(blsp_i2c4),
1131*4882a593Smuzhiyun FUNCTION(blsp_i2c5),
1132*4882a593Smuzhiyun FUNCTION(blsp_i2c6),
1133*4882a593Smuzhiyun FUNCTION(blsp_i2c7),
1134*4882a593Smuzhiyun FUNCTION(blsp_i2c8_a),
1135*4882a593Smuzhiyun FUNCTION(blsp_i2c8_b),
1136*4882a593Smuzhiyun FUNCTION(blsp_spi1),
1137*4882a593Smuzhiyun FUNCTION(blsp_spi2),
1138*4882a593Smuzhiyun FUNCTION(blsp_spi3),
1139*4882a593Smuzhiyun FUNCTION(blsp_spi3_cs1),
1140*4882a593Smuzhiyun FUNCTION(blsp_spi3_cs2),
1141*4882a593Smuzhiyun FUNCTION(blsp_spi4),
1142*4882a593Smuzhiyun FUNCTION(blsp_spi5),
1143*4882a593Smuzhiyun FUNCTION(blsp_spi6),
1144*4882a593Smuzhiyun FUNCTION(blsp_spi7),
1145*4882a593Smuzhiyun FUNCTION(blsp_spi8_a),
1146*4882a593Smuzhiyun FUNCTION(blsp_spi8_b),
1147*4882a593Smuzhiyun FUNCTION(blsp_spi8_cs1),
1148*4882a593Smuzhiyun FUNCTION(blsp_spi8_cs2),
1149*4882a593Smuzhiyun FUNCTION(blsp_uart1),
1150*4882a593Smuzhiyun FUNCTION(blsp_uart2),
1151*4882a593Smuzhiyun FUNCTION(blsp_uart5),
1152*4882a593Smuzhiyun FUNCTION(blsp_uart6_a),
1153*4882a593Smuzhiyun FUNCTION(blsp_uart6_b),
1154*4882a593Smuzhiyun FUNCTION(blsp_uim1),
1155*4882a593Smuzhiyun FUNCTION(blsp_uim2),
1156*4882a593Smuzhiyun FUNCTION(blsp_uim5),
1157*4882a593Smuzhiyun FUNCTION(blsp_uim6),
1158*4882a593Smuzhiyun FUNCTION(cam_mclk),
1159*4882a593Smuzhiyun FUNCTION(cci_async),
1160*4882a593Smuzhiyun FUNCTION(cci_i2c),
1161*4882a593Smuzhiyun FUNCTION(cri_trng),
1162*4882a593Smuzhiyun FUNCTION(cri_trng0),
1163*4882a593Smuzhiyun FUNCTION(cri_trng1),
1164*4882a593Smuzhiyun FUNCTION(dbg_out),
1165*4882a593Smuzhiyun FUNCTION(ddr_bist),
1166*4882a593Smuzhiyun FUNCTION(gcc_gp1),
1167*4882a593Smuzhiyun FUNCTION(gcc_gp2),
1168*4882a593Smuzhiyun FUNCTION(gcc_gp3),
1169*4882a593Smuzhiyun FUNCTION(gpio),
1170*4882a593Smuzhiyun FUNCTION(gps_tx_a),
1171*4882a593Smuzhiyun FUNCTION(gps_tx_b),
1172*4882a593Smuzhiyun FUNCTION(gps_tx_c),
1173*4882a593Smuzhiyun FUNCTION(isense_dbg),
1174*4882a593Smuzhiyun FUNCTION(jitter_bist),
1175*4882a593Smuzhiyun FUNCTION(ldo_en),
1176*4882a593Smuzhiyun FUNCTION(ldo_update),
1177*4882a593Smuzhiyun FUNCTION(m_voc),
1178*4882a593Smuzhiyun FUNCTION(mdp_vsync),
1179*4882a593Smuzhiyun FUNCTION(mdss_vsync0),
1180*4882a593Smuzhiyun FUNCTION(mdss_vsync1),
1181*4882a593Smuzhiyun FUNCTION(mdss_vsync2),
1182*4882a593Smuzhiyun FUNCTION(mdss_vsync3),
1183*4882a593Smuzhiyun FUNCTION(mss_lte),
1184*4882a593Smuzhiyun FUNCTION(nav_pps_a),
1185*4882a593Smuzhiyun FUNCTION(nav_pps_b),
1186*4882a593Smuzhiyun FUNCTION(nav_pps_c),
1187*4882a593Smuzhiyun FUNCTION(pa_indicator),
1188*4882a593Smuzhiyun FUNCTION(phase_flag0),
1189*4882a593Smuzhiyun FUNCTION(phase_flag1),
1190*4882a593Smuzhiyun FUNCTION(phase_flag2),
1191*4882a593Smuzhiyun FUNCTION(phase_flag3),
1192*4882a593Smuzhiyun FUNCTION(phase_flag4),
1193*4882a593Smuzhiyun FUNCTION(phase_flag5),
1194*4882a593Smuzhiyun FUNCTION(phase_flag6),
1195*4882a593Smuzhiyun FUNCTION(phase_flag7),
1196*4882a593Smuzhiyun FUNCTION(phase_flag8),
1197*4882a593Smuzhiyun FUNCTION(phase_flag9),
1198*4882a593Smuzhiyun FUNCTION(phase_flag10),
1199*4882a593Smuzhiyun FUNCTION(phase_flag11),
1200*4882a593Smuzhiyun FUNCTION(phase_flag12),
1201*4882a593Smuzhiyun FUNCTION(phase_flag13),
1202*4882a593Smuzhiyun FUNCTION(phase_flag14),
1203*4882a593Smuzhiyun FUNCTION(phase_flag15),
1204*4882a593Smuzhiyun FUNCTION(phase_flag16),
1205*4882a593Smuzhiyun FUNCTION(phase_flag17),
1206*4882a593Smuzhiyun FUNCTION(phase_flag18),
1207*4882a593Smuzhiyun FUNCTION(phase_flag19),
1208*4882a593Smuzhiyun FUNCTION(phase_flag20),
1209*4882a593Smuzhiyun FUNCTION(phase_flag21),
1210*4882a593Smuzhiyun FUNCTION(phase_flag22),
1211*4882a593Smuzhiyun FUNCTION(phase_flag23),
1212*4882a593Smuzhiyun FUNCTION(phase_flag24),
1213*4882a593Smuzhiyun FUNCTION(phase_flag25),
1214*4882a593Smuzhiyun FUNCTION(phase_flag26),
1215*4882a593Smuzhiyun FUNCTION(phase_flag27),
1216*4882a593Smuzhiyun FUNCTION(phase_flag28),
1217*4882a593Smuzhiyun FUNCTION(phase_flag29),
1218*4882a593Smuzhiyun FUNCTION(phase_flag30),
1219*4882a593Smuzhiyun FUNCTION(phase_flag31),
1220*4882a593Smuzhiyun FUNCTION(pll_bypassnl),
1221*4882a593Smuzhiyun FUNCTION(pll_reset),
1222*4882a593Smuzhiyun FUNCTION(pri_mi2s),
1223*4882a593Smuzhiyun FUNCTION(pri_mi2s_ws),
1224*4882a593Smuzhiyun FUNCTION(prng_rosc),
1225*4882a593Smuzhiyun FUNCTION(pwr_crypto),
1226*4882a593Smuzhiyun FUNCTION(pwr_modem),
1227*4882a593Smuzhiyun FUNCTION(pwr_nav),
1228*4882a593Smuzhiyun FUNCTION(qdss_cti0_a),
1229*4882a593Smuzhiyun FUNCTION(qdss_cti0_b),
1230*4882a593Smuzhiyun FUNCTION(qdss_cti1_a),
1231*4882a593Smuzhiyun FUNCTION(qdss_cti1_b),
1232*4882a593Smuzhiyun FUNCTION(qdss_gpio),
1233*4882a593Smuzhiyun FUNCTION(qdss_gpio0),
1234*4882a593Smuzhiyun FUNCTION(qdss_gpio1),
1235*4882a593Smuzhiyun FUNCTION(qdss_gpio10),
1236*4882a593Smuzhiyun FUNCTION(qdss_gpio11),
1237*4882a593Smuzhiyun FUNCTION(qdss_gpio12),
1238*4882a593Smuzhiyun FUNCTION(qdss_gpio13),
1239*4882a593Smuzhiyun FUNCTION(qdss_gpio14),
1240*4882a593Smuzhiyun FUNCTION(qdss_gpio15),
1241*4882a593Smuzhiyun FUNCTION(qdss_gpio2),
1242*4882a593Smuzhiyun FUNCTION(qdss_gpio3),
1243*4882a593Smuzhiyun FUNCTION(qdss_gpio4),
1244*4882a593Smuzhiyun FUNCTION(qdss_gpio5),
1245*4882a593Smuzhiyun FUNCTION(qdss_gpio6),
1246*4882a593Smuzhiyun FUNCTION(qdss_gpio7),
1247*4882a593Smuzhiyun FUNCTION(qdss_gpio8),
1248*4882a593Smuzhiyun FUNCTION(qdss_gpio9),
1249*4882a593Smuzhiyun FUNCTION(qlink_enable),
1250*4882a593Smuzhiyun FUNCTION(qlink_request),
1251*4882a593Smuzhiyun FUNCTION(qspi_clk),
1252*4882a593Smuzhiyun FUNCTION(qspi_cs),
1253*4882a593Smuzhiyun FUNCTION(qspi_data0),
1254*4882a593Smuzhiyun FUNCTION(qspi_data1),
1255*4882a593Smuzhiyun FUNCTION(qspi_data2),
1256*4882a593Smuzhiyun FUNCTION(qspi_data3),
1257*4882a593Smuzhiyun FUNCTION(qspi_resetn),
1258*4882a593Smuzhiyun FUNCTION(sec_mi2s),
1259*4882a593Smuzhiyun FUNCTION(sndwire_clk),
1260*4882a593Smuzhiyun FUNCTION(sndwire_data),
1261*4882a593Smuzhiyun FUNCTION(sp_cmu),
1262*4882a593Smuzhiyun FUNCTION(ssc_irq),
1263*4882a593Smuzhiyun FUNCTION(tgu_ch0),
1264*4882a593Smuzhiyun FUNCTION(tgu_ch1),
1265*4882a593Smuzhiyun FUNCTION(tsense_pwm1),
1266*4882a593Smuzhiyun FUNCTION(tsense_pwm2),
1267*4882a593Smuzhiyun FUNCTION(uim1_clk),
1268*4882a593Smuzhiyun FUNCTION(uim1_data),
1269*4882a593Smuzhiyun FUNCTION(uim1_present),
1270*4882a593Smuzhiyun FUNCTION(uim1_reset),
1271*4882a593Smuzhiyun FUNCTION(uim2_clk),
1272*4882a593Smuzhiyun FUNCTION(uim2_data),
1273*4882a593Smuzhiyun FUNCTION(uim2_present),
1274*4882a593Smuzhiyun FUNCTION(uim2_reset),
1275*4882a593Smuzhiyun FUNCTION(uim_batt),
1276*4882a593Smuzhiyun FUNCTION(vfr_1),
1277*4882a593Smuzhiyun FUNCTION(vsense_clkout),
1278*4882a593Smuzhiyun FUNCTION(vsense_data0),
1279*4882a593Smuzhiyun FUNCTION(vsense_data1),
1280*4882a593Smuzhiyun FUNCTION(vsense_mode),
1281*4882a593Smuzhiyun FUNCTION(wlan1_adc0),
1282*4882a593Smuzhiyun FUNCTION(wlan1_adc1),
1283*4882a593Smuzhiyun FUNCTION(wlan2_adc0),
1284*4882a593Smuzhiyun FUNCTION(wlan2_adc1),
1285*4882a593Smuzhiyun };
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun static const struct msm_pingroup sdm660_groups[] = {
1288*4882a593Smuzhiyun PINGROUP(0, SOUTH, blsp_spi1, blsp_uart1, blsp_uim1, tgu_ch0, _, _, qdss_gpio4, atest_gpsadc1, _),
1289*4882a593Smuzhiyun PINGROUP(1, SOUTH, blsp_spi1, blsp_uart1, blsp_uim1, tgu_ch1, _, _, qdss_gpio5, atest_gpsadc0, _),
1290*4882a593Smuzhiyun PINGROUP(2, SOUTH, blsp_spi1, blsp_uart1, blsp_i2c1, _, _, _, _, _, _),
1291*4882a593Smuzhiyun PINGROUP(3, SOUTH, blsp_spi1, blsp_uart1, blsp_i2c1, ddr_bist, _, _, atest_tsens2, atest_usb1, _),
1292*4882a593Smuzhiyun PINGROUP(4, NORTH, blsp_spi2, blsp_uim2, blsp_uart2, phase_flag3, _, _, _, _, _),
1293*4882a593Smuzhiyun PINGROUP(5, SOUTH, blsp_spi2, blsp_uim2, blsp_uart2, phase_flag14, _, _, _, _, _),
1294*4882a593Smuzhiyun PINGROUP(6, SOUTH, blsp_spi2, blsp_i2c2, blsp_uart2, phase_flag31, _, _, _, _, _),
1295*4882a593Smuzhiyun PINGROUP(7, SOUTH, blsp_spi2, blsp_i2c2, blsp_uart2, _, _, _, _, _, _),
1296*4882a593Smuzhiyun PINGROUP(8, NORTH, blsp_spi3, ddr_bist, _, _, _, wlan1_adc1, atest_usb13, bimc_dte1, _),
1297*4882a593Smuzhiyun PINGROUP(9, NORTH, blsp_spi3, ddr_bist, _, _, _, wlan1_adc0, atest_usb12, bimc_dte0, _),
1298*4882a593Smuzhiyun PINGROUP(10, NORTH, blsp_spi3, blsp_i2c3, ddr_bist, _, _, wlan2_adc1, atest_usb11, bimc_dte1, _),
1299*4882a593Smuzhiyun PINGROUP(11, NORTH, blsp_spi3, blsp_i2c3, _, dbg_out, wlan2_adc0, atest_usb10, bimc_dte0, _, _),
1300*4882a593Smuzhiyun PINGROUP(12, NORTH, blsp_spi4, pri_mi2s, _, phase_flag26, qdss_cti1_b, _, _, _, _),
1301*4882a593Smuzhiyun PINGROUP(13, NORTH, blsp_spi4, _, pri_mi2s_ws, _, _, phase_flag27, qdss_cti0_b, _, _),
1302*4882a593Smuzhiyun PINGROUP(14, NORTH, blsp_spi4, blsp_i2c4, pri_mi2s, _, phase_flag28, _, _, _, _),
1303*4882a593Smuzhiyun PINGROUP(15, NORTH, blsp_spi4, blsp_i2c4, pri_mi2s, _, _, _, _, _, _),
1304*4882a593Smuzhiyun PINGROUP(16, CENTER, blsp_uart5, blsp_spi5, blsp_uim5, _, _, _, _, _, _),
1305*4882a593Smuzhiyun PINGROUP(17, CENTER, blsp_uart5, blsp_spi5, blsp_uim5, _, phase_flag5, _, _, _, _),
1306*4882a593Smuzhiyun PINGROUP(18, CENTER, blsp_uart5, blsp_spi5, blsp_i2c5, _, _, _, _, _, _),
1307*4882a593Smuzhiyun PINGROUP(19, CENTER, blsp_uart5, blsp_spi5, blsp_i2c5, _, _, _, _, _, _),
1308*4882a593Smuzhiyun PINGROUP(20, SOUTH, _, _, blsp_uim6, _, _, _, _, _, _),
1309*4882a593Smuzhiyun PINGROUP(21, SOUTH, _, _, blsp_uim6, _, phase_flag11, qdss_cti0_b, vsense_data0, _, _),
1310*4882a593Smuzhiyun PINGROUP(22, CENTER, blsp_spi6, _, blsp_i2c6, _, phase_flag12, vsense_data1, _, _, _),
1311*4882a593Smuzhiyun PINGROUP(23, CENTER, blsp_spi6, _, blsp_i2c6, _, phase_flag13, vsense_mode, _, _, _),
1312*4882a593Smuzhiyun PINGROUP(24, NORTH, blsp_spi7, blsp_uart6_a, sec_mi2s, sndwire_clk, _, _, phase_flag17, vsense_clkout, _),
1313*4882a593Smuzhiyun PINGROUP(25, NORTH, blsp_spi7, blsp_uart6_a, sec_mi2s, sndwire_data, _, _, phase_flag18, _, _),
1314*4882a593Smuzhiyun PINGROUP(26, NORTH, blsp_spi7, blsp_uart6_a, blsp_i2c7, sec_mi2s, _, phase_flag19, _, _, _),
1315*4882a593Smuzhiyun PINGROUP(27, NORTH, blsp_spi7, blsp_uart6_a, blsp_i2c7, vfr_1, sec_mi2s, _, phase_flag20, _, _),
1316*4882a593Smuzhiyun PINGROUP(28, CENTER, blsp_spi8_a, blsp_uart6_b, m_voc, _, phase_flag21, _, _, _, _),
1317*4882a593Smuzhiyun PINGROUP(29, CENTER, blsp_spi8_a, blsp_uart6_b, _, _, phase_flag22, _, _, _, _),
1318*4882a593Smuzhiyun PINGROUP(30, CENTER, blsp_spi8_a, blsp_uart6_b, blsp_i2c8_a, blsp_spi3_cs1, _, phase_flag23, _, _, _),
1319*4882a593Smuzhiyun PINGROUP(31, CENTER, blsp_spi8_a, blsp_uart6_b, blsp_i2c8_a, pwr_modem, _, phase_flag24, qdss_gpio, _, _),
1320*4882a593Smuzhiyun PINGROUP(32, SOUTH, cam_mclk, pwr_nav, _, _, qdss_gpio0, _, _, _, _),
1321*4882a593Smuzhiyun PINGROUP(33, SOUTH, cam_mclk, qspi_data0, pwr_crypto, _, _, qdss_gpio1, _, _, _),
1322*4882a593Smuzhiyun PINGROUP(34, SOUTH, cam_mclk, qspi_data1, agera_pll, _, _, qdss_gpio2, _, _, _),
1323*4882a593Smuzhiyun PINGROUP(35, SOUTH, cam_mclk, qspi_data2, jitter_bist, _, _, qdss_gpio3, _, atest_usb2, _),
1324*4882a593Smuzhiyun PINGROUP(36, SOUTH, cci_i2c, pll_bypassnl, agera_pll, _, _, qdss_gpio4, atest_tsens, atest_usb21, _),
1325*4882a593Smuzhiyun PINGROUP(37, SOUTH, cci_i2c, pll_reset, _, _, qdss_gpio5, atest_usb23, _, _, _),
1326*4882a593Smuzhiyun PINGROUP(38, SOUTH, cci_i2c, _, _, qdss_gpio6, _, _, _, _, _),
1327*4882a593Smuzhiyun PINGROUP(39, SOUTH, cci_i2c, _, _, qdss_gpio7, _, _, _, _, _),
1328*4882a593Smuzhiyun PINGROUP(40, SOUTH, _, _, blsp_spi8_b, _, _, _, _, _, _),
1329*4882a593Smuzhiyun PINGROUP(41, SOUTH, _, _, blsp_spi8_b, _, _, _, _, _, _),
1330*4882a593Smuzhiyun PINGROUP(42, SOUTH, mdss_vsync0, mdss_vsync1, mdss_vsync2, mdss_vsync3, _, _, qdss_gpio9, _, _),
1331*4882a593Smuzhiyun PINGROUP(43, SOUTH, _, _, qspi_cs, _, _, qdss_gpio10, _, _, _),
1332*4882a593Smuzhiyun PINGROUP(44, SOUTH, _, _, blsp_spi8_b, blsp_i2c8_b, _, _, qdss_gpio11, _, _),
1333*4882a593Smuzhiyun PINGROUP(45, SOUTH, cci_async, _, _, qdss_gpio12, _, _, _, _, _),
1334*4882a593Smuzhiyun PINGROUP(46, SOUTH, blsp_spi1, _, _, qdss_gpio13, _, _, _, _, _),
1335*4882a593Smuzhiyun PINGROUP(47, SOUTH, qspi_clk, _, phase_flag30, qdss_gpio14, _, _, _, _, _),
1336*4882a593Smuzhiyun PINGROUP(48, SOUTH, _, phase_flag1, qdss_gpio15, _, _, _, _, _, _),
1337*4882a593Smuzhiyun PINGROUP(49, SOUTH, blsp_spi6, phase_flag2, qdss_cti0_a, _, _, _, _, _, _),
1338*4882a593Smuzhiyun PINGROUP(50, SOUTH, qspi_cs, _, phase_flag9, qdss_cti0_a, _, _, _, _, _),
1339*4882a593Smuzhiyun PINGROUP(51, SOUTH, qspi_data3, _, phase_flag15, qdss_gpio8, _, _, _, _, _),
1340*4882a593Smuzhiyun PINGROUP(52, SOUTH, _, blsp_spi8_b, blsp_i2c8_b, blsp_spi6, phase_flag16, qdss_gpio, _, _, _),
1341*4882a593Smuzhiyun PINGROUP(53, NORTH, _, phase_flag6, qdss_cti1_a, _, _, _, _, _, _),
1342*4882a593Smuzhiyun PINGROUP(54, NORTH, _, _, phase_flag29, _, _, _, _, _, _),
1343*4882a593Smuzhiyun PINGROUP(55, SOUTH, _, phase_flag25, qdss_cti1_a, _, _, _, _, _, _),
1344*4882a593Smuzhiyun PINGROUP(56, SOUTH, _, phase_flag10, qdss_gpio3, _, atest_usb20, _, _, _, _),
1345*4882a593Smuzhiyun PINGROUP(57, SOUTH, gcc_gp1, _, phase_flag4, atest_usb22, _, _, _, _, _),
1346*4882a593Smuzhiyun PINGROUP(58, SOUTH, _, gcc_gp2, _, _, atest_char, _, _, _, _),
1347*4882a593Smuzhiyun PINGROUP(59, NORTH, mdp_vsync, gcc_gp3, _, _, atest_char3, _, _, _, _),
1348*4882a593Smuzhiyun PINGROUP(60, NORTH, cri_trng0, _, _, atest_char2, _, _, _, _, _),
1349*4882a593Smuzhiyun PINGROUP(61, NORTH, pri_mi2s, cri_trng1, _, _, atest_char1, _, _, _, _),
1350*4882a593Smuzhiyun PINGROUP(62, NORTH, sec_mi2s, audio_ref, _, cri_trng, _, _, atest_char0, _, _),
1351*4882a593Smuzhiyun PINGROUP(63, NORTH, _, _, _, qdss_gpio1, _, _, _, _, _),
1352*4882a593Smuzhiyun PINGROUP(64, SOUTH, blsp_spi8_cs1, sp_cmu, _, _, qdss_gpio2, _, _, _, _),
1353*4882a593Smuzhiyun PINGROUP(65, SOUTH, _, nav_pps_a, nav_pps_a, gps_tx_a, blsp_spi3_cs2, adsp_ext, _, _, _),
1354*4882a593Smuzhiyun PINGROUP(66, NORTH, _, _, qdss_cti1_b, _, _, _, _, _, _),
1355*4882a593Smuzhiyun PINGROUP(67, NORTH, _, _, qdss_gpio0, _, _, _, _, _, _),
1356*4882a593Smuzhiyun PINGROUP(68, NORTH, isense_dbg, _, phase_flag0, qdss_gpio, _, _, _, _, _),
1357*4882a593Smuzhiyun PINGROUP(69, NORTH, _, phase_flag7, qdss_gpio, _, _, _, _, _, _),
1358*4882a593Smuzhiyun PINGROUP(70, NORTH, _, phase_flag8, qdss_gpio6, _, _, _, _, _, _),
1359*4882a593Smuzhiyun PINGROUP(71, NORTH, _, _, qdss_gpio7, tsense_pwm1, tsense_pwm2, _, _, _, _),
1360*4882a593Smuzhiyun PINGROUP(72, NORTH, _, qdss_gpio14, _, _, _, _, _, _, _),
1361*4882a593Smuzhiyun PINGROUP(73, NORTH, _, _, qdss_gpio15, _, _, _, _, _, _),
1362*4882a593Smuzhiyun PINGROUP(74, NORTH, mdp_vsync, _, _, _, _, _, _, _, _),
1363*4882a593Smuzhiyun PINGROUP(75, NORTH, _, _, qdss_gpio8, _, _, _, _, _, _),
1364*4882a593Smuzhiyun PINGROUP(76, NORTH, blsp_spi8_cs2, _, _, _, qdss_gpio9, _, _, _, _),
1365*4882a593Smuzhiyun PINGROUP(77, NORTH, _, _, qdss_gpio10, _, _, _, _, _, _),
1366*4882a593Smuzhiyun PINGROUP(78, NORTH, gcc_gp1, _, qdss_gpio13, _, _, _, _, _, _),
1367*4882a593Smuzhiyun PINGROUP(79, SOUTH, _, _, qdss_gpio11, _, _, _, _, _, _),
1368*4882a593Smuzhiyun PINGROUP(80, SOUTH, nav_pps_b, nav_pps_b, gps_tx_c, _, _, qdss_gpio12, _, _, _),
1369*4882a593Smuzhiyun PINGROUP(81, CENTER, mss_lte, gcc_gp2, _, _, _, _, _, _, _),
1370*4882a593Smuzhiyun PINGROUP(82, CENTER, mss_lte, gcc_gp3, _, _, _, _, _, _, _),
1371*4882a593Smuzhiyun PINGROUP(83, SOUTH, uim2_data, _, _, _, _, _, _, _, _),
1372*4882a593Smuzhiyun PINGROUP(84, SOUTH, uim2_clk, _, _, _, _, _, _, _, _),
1373*4882a593Smuzhiyun PINGROUP(85, SOUTH, uim2_reset, _, _, _, _, _, _, _, _),
1374*4882a593Smuzhiyun PINGROUP(86, SOUTH, uim2_present, _, _, _, _, _, _, _, _),
1375*4882a593Smuzhiyun PINGROUP(87, SOUTH, uim1_data, _, _, _, _, _, _, _, _),
1376*4882a593Smuzhiyun PINGROUP(88, SOUTH, uim1_clk, _, _, _, _, _, _, _, _),
1377*4882a593Smuzhiyun PINGROUP(89, SOUTH, uim1_reset, _, _, _, _, _, _, _, _),
1378*4882a593Smuzhiyun PINGROUP(90, SOUTH, uim1_present, _, _, _, _, _, _, _, _),
1379*4882a593Smuzhiyun PINGROUP(91, SOUTH, uim_batt, _, _, _, _, _, _, _, _),
1380*4882a593Smuzhiyun PINGROUP(92, SOUTH, _, _, pa_indicator, _, _, _, _, _, _),
1381*4882a593Smuzhiyun PINGROUP(93, SOUTH, _, _, _, _, _, _, _, _, _),
1382*4882a593Smuzhiyun PINGROUP(94, SOUTH, _, _, _, _, _, _, _, _, _),
1383*4882a593Smuzhiyun PINGROUP(95, SOUTH, _, _, _, _, _, _, _, _, _),
1384*4882a593Smuzhiyun PINGROUP(96, SOUTH, _, _, _, _, _, _, _, _, _),
1385*4882a593Smuzhiyun PINGROUP(97, SOUTH, _, ldo_en, _, _, _, _, _, _, _),
1386*4882a593Smuzhiyun PINGROUP(98, SOUTH, _, nav_pps_c, nav_pps_c, gps_tx_b, ldo_update, _, _, _, _),
1387*4882a593Smuzhiyun PINGROUP(99, SOUTH, qlink_request, _, _, _, _, _, _, _, _),
1388*4882a593Smuzhiyun PINGROUP(100, SOUTH, qlink_enable, _, _, _, _, _, _, _, _),
1389*4882a593Smuzhiyun PINGROUP(101, SOUTH, _, _, _, _, _, _, _, _, _),
1390*4882a593Smuzhiyun PINGROUP(102, SOUTH, _, prng_rosc, _, _, _, _, _, _, _),
1391*4882a593Smuzhiyun PINGROUP(103, SOUTH, _, _, _, _, _, _, _, _, _),
1392*4882a593Smuzhiyun PINGROUP(104, SOUTH, _, _, _, _, _, _, _, _, _),
1393*4882a593Smuzhiyun PINGROUP(105, SOUTH, _, _, _, _, _, _, _, _, _),
1394*4882a593Smuzhiyun PINGROUP(106, SOUTH, _, _, _, _, _, _, _, _, _),
1395*4882a593Smuzhiyun PINGROUP(107, SOUTH, _, _, _, _, _, _, _, _, _),
1396*4882a593Smuzhiyun PINGROUP(108, SOUTH, _, _, _, _, _, _, _, _, _),
1397*4882a593Smuzhiyun PINGROUP(109, SOUTH, _, _, _, _, _, _, _, _, _),
1398*4882a593Smuzhiyun PINGROUP(110, SOUTH, _, _, _, _, _, _, _, _, _),
1399*4882a593Smuzhiyun PINGROUP(111, SOUTH, _, _, _, _, _, _, _, _, _),
1400*4882a593Smuzhiyun PINGROUP(112, SOUTH, _, _, _, _, _, _, _, _, _),
1401*4882a593Smuzhiyun PINGROUP(113, SOUTH, _, _, _, _, _, _, _, _, _),
1402*4882a593Smuzhiyun SDC_QDSD_PINGROUP(sdc1_clk, 0x9a000, 13, 6),
1403*4882a593Smuzhiyun SDC_QDSD_PINGROUP(sdc1_cmd, 0x9a000, 11, 3),
1404*4882a593Smuzhiyun SDC_QDSD_PINGROUP(sdc1_data, 0x9a000, 9, 0),
1405*4882a593Smuzhiyun SDC_QDSD_PINGROUP(sdc2_clk, 0x9b000, 14, 6),
1406*4882a593Smuzhiyun SDC_QDSD_PINGROUP(sdc2_cmd, 0x9b000, 11, 3),
1407*4882a593Smuzhiyun SDC_QDSD_PINGROUP(sdc2_data, 0x9b000, 9, 0),
1408*4882a593Smuzhiyun SDC_QDSD_PINGROUP(sdc1_rclk, 0x9a000, 15, 0),
1409*4882a593Smuzhiyun };
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun static const struct msm_pinctrl_soc_data sdm660_pinctrl = {
1412*4882a593Smuzhiyun .pins = sdm660_pins,
1413*4882a593Smuzhiyun .npins = ARRAY_SIZE(sdm660_pins),
1414*4882a593Smuzhiyun .functions = sdm660_functions,
1415*4882a593Smuzhiyun .nfunctions = ARRAY_SIZE(sdm660_functions),
1416*4882a593Smuzhiyun .groups = sdm660_groups,
1417*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(sdm660_groups),
1418*4882a593Smuzhiyun .ngpios = 114,
1419*4882a593Smuzhiyun .tiles = sdm660_tiles,
1420*4882a593Smuzhiyun .ntiles = ARRAY_SIZE(sdm660_tiles),
1421*4882a593Smuzhiyun };
1422*4882a593Smuzhiyun
sdm660_pinctrl_probe(struct platform_device * pdev)1423*4882a593Smuzhiyun static int sdm660_pinctrl_probe(struct platform_device *pdev)
1424*4882a593Smuzhiyun {
1425*4882a593Smuzhiyun return msm_pinctrl_probe(pdev, &sdm660_pinctrl);
1426*4882a593Smuzhiyun }
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun static const struct of_device_id sdm660_pinctrl_of_match[] = {
1429*4882a593Smuzhiyun { .compatible = "qcom,sdm660-pinctrl", },
1430*4882a593Smuzhiyun { .compatible = "qcom,sdm630-pinctrl", },
1431*4882a593Smuzhiyun { },
1432*4882a593Smuzhiyun };
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun static struct platform_driver sdm660_pinctrl_driver = {
1435*4882a593Smuzhiyun .driver = {
1436*4882a593Smuzhiyun .name = "sdm660-pinctrl",
1437*4882a593Smuzhiyun .of_match_table = sdm660_pinctrl_of_match,
1438*4882a593Smuzhiyun },
1439*4882a593Smuzhiyun .probe = sdm660_pinctrl_probe,
1440*4882a593Smuzhiyun .remove = msm_pinctrl_remove,
1441*4882a593Smuzhiyun };
1442*4882a593Smuzhiyun
sdm660_pinctrl_init(void)1443*4882a593Smuzhiyun static int __init sdm660_pinctrl_init(void)
1444*4882a593Smuzhiyun {
1445*4882a593Smuzhiyun return platform_driver_register(&sdm660_pinctrl_driver);
1446*4882a593Smuzhiyun }
1447*4882a593Smuzhiyun arch_initcall(sdm660_pinctrl_init);
1448*4882a593Smuzhiyun
sdm660_pinctrl_exit(void)1449*4882a593Smuzhiyun static void __exit sdm660_pinctrl_exit(void)
1450*4882a593Smuzhiyun {
1451*4882a593Smuzhiyun platform_driver_unregister(&sdm660_pinctrl_driver);
1452*4882a593Smuzhiyun }
1453*4882a593Smuzhiyun module_exit(sdm660_pinctrl_exit);
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun MODULE_DESCRIPTION("QTI sdm660 pinctrl driver");
1456*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1457*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sdm660_pinctrl_of_match);
1458