xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/qcom/pinctrl-qdf2xxx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2015, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * GPIO and pin control functions on this SOC are handled by the "TLMM"
6*4882a593Smuzhiyun  * device.  The driver which controls this device is pinctrl-msm.c.  Each
7*4882a593Smuzhiyun  * SOC with a TLMM is expected to create a client driver that registers
8*4882a593Smuzhiyun  * with pinctrl-msm.c.  This means that all TLMM drivers are pin control
9*4882a593Smuzhiyun  * drivers.
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * This pin control driver is intended to be used only an ACPI-enabled
12*4882a593Smuzhiyun  * system.  As such, UEFI will handle all pin control configuration, so
13*4882a593Smuzhiyun  * this driver does not provide pin control functions.  It is effectively
14*4882a593Smuzhiyun  * a GPIO-only driver.  The alternative is to duplicate the GPIO code of
15*4882a593Smuzhiyun  * pinctrl-msm.c into another driver.
16*4882a593Smuzhiyun  */
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
21*4882a593Smuzhiyun #include <linux/acpi.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include "pinctrl-msm.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /* A maximum of 256 allows us to use a u8 array to hold the GPIO numbers */
26*4882a593Smuzhiyun #define MAX_GPIOS	256
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* maximum size of each gpio name (enough room for "gpioXXX" + null) */
29*4882a593Smuzhiyun #define NAME_SIZE	8
30*4882a593Smuzhiyun 
qdf2xxx_pinctrl_probe(struct platform_device * pdev)31*4882a593Smuzhiyun static int qdf2xxx_pinctrl_probe(struct platform_device *pdev)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun 	struct msm_pinctrl_soc_data *pinctrl;
34*4882a593Smuzhiyun 	struct pinctrl_pin_desc *pins;
35*4882a593Smuzhiyun 	struct msm_pingroup *groups;
36*4882a593Smuzhiyun 	char (*names)[NAME_SIZE];
37*4882a593Smuzhiyun 	unsigned int i;
38*4882a593Smuzhiyun 	u32 num_gpios;
39*4882a593Smuzhiyun 	unsigned int avail_gpios; /* The number of GPIOs we support */
40*4882a593Smuzhiyun 	u8 gpios[MAX_GPIOS];      /* An array of supported GPIOs */
41*4882a593Smuzhiyun 	int ret;
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	/* Query the number of GPIOs from ACPI */
44*4882a593Smuzhiyun 	ret = device_property_read_u32(&pdev->dev, "num-gpios", &num_gpios);
45*4882a593Smuzhiyun 	if (ret < 0) {
46*4882a593Smuzhiyun 		dev_err(&pdev->dev, "missing 'num-gpios' property\n");
47*4882a593Smuzhiyun 		return ret;
48*4882a593Smuzhiyun 	}
49*4882a593Smuzhiyun 	if (!num_gpios || num_gpios > MAX_GPIOS) {
50*4882a593Smuzhiyun 		dev_err(&pdev->dev, "invalid 'num-gpios' property\n");
51*4882a593Smuzhiyun 		return -ENODEV;
52*4882a593Smuzhiyun 	}
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	/* The number of GPIOs in the approved list */
55*4882a593Smuzhiyun 	ret = device_property_count_u8(&pdev->dev, "gpios");
56*4882a593Smuzhiyun 	if (ret < 0) {
57*4882a593Smuzhiyun 		dev_err(&pdev->dev, "missing 'gpios' property\n");
58*4882a593Smuzhiyun 		return ret;
59*4882a593Smuzhiyun 	}
60*4882a593Smuzhiyun 	/*
61*4882a593Smuzhiyun 	 * The number of available GPIOs should be non-zero, and no
62*4882a593Smuzhiyun 	 * more than the total number of GPIOS.
63*4882a593Smuzhiyun 	 */
64*4882a593Smuzhiyun 	if (!ret || ret > num_gpios) {
65*4882a593Smuzhiyun 		dev_err(&pdev->dev, "invalid 'gpios' property\n");
66*4882a593Smuzhiyun 		return -ENODEV;
67*4882a593Smuzhiyun 	}
68*4882a593Smuzhiyun 	avail_gpios = ret;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	ret = device_property_read_u8_array(&pdev->dev, "gpios", gpios,
71*4882a593Smuzhiyun 					    avail_gpios);
72*4882a593Smuzhiyun 	if (ret < 0) {
73*4882a593Smuzhiyun 		dev_err(&pdev->dev, "could not read list of GPIOs\n");
74*4882a593Smuzhiyun 		return ret;
75*4882a593Smuzhiyun 	}
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	pinctrl = devm_kzalloc(&pdev->dev, sizeof(*pinctrl), GFP_KERNEL);
78*4882a593Smuzhiyun 	pins = devm_kcalloc(&pdev->dev, num_gpios,
79*4882a593Smuzhiyun 		sizeof(struct pinctrl_pin_desc), GFP_KERNEL);
80*4882a593Smuzhiyun 	groups = devm_kcalloc(&pdev->dev, num_gpios,
81*4882a593Smuzhiyun 		sizeof(struct msm_pingroup), GFP_KERNEL);
82*4882a593Smuzhiyun 	names = devm_kcalloc(&pdev->dev, avail_gpios, NAME_SIZE, GFP_KERNEL);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	if (!pinctrl || !pins || !groups || !names)
85*4882a593Smuzhiyun 		return -ENOMEM;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	/*
88*4882a593Smuzhiyun 	 * Initialize the array.  GPIOs not listed in the 'gpios' array
89*4882a593Smuzhiyun 	 * still need a number, but nothing else.
90*4882a593Smuzhiyun 	 */
91*4882a593Smuzhiyun 	for (i = 0; i < num_gpios; i++) {
92*4882a593Smuzhiyun 		pins[i].number = i;
93*4882a593Smuzhiyun 		groups[i].pins = &pins[i].number;
94*4882a593Smuzhiyun 	}
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	/* Populate the entries that are meant to be exposed as GPIOs. */
97*4882a593Smuzhiyun 	for (i = 0; i < avail_gpios; i++) {
98*4882a593Smuzhiyun 		unsigned int gpio = gpios[i];
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 		groups[gpio].npins = 1;
101*4882a593Smuzhiyun 		snprintf(names[i], NAME_SIZE, "gpio%u", gpio);
102*4882a593Smuzhiyun 		pins[gpio].name = names[i];
103*4882a593Smuzhiyun 		groups[gpio].name = names[i];
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 		groups[gpio].ctl_reg = 0x10000 * gpio;
106*4882a593Smuzhiyun 		groups[gpio].io_reg = 0x04 + 0x10000 * gpio;
107*4882a593Smuzhiyun 		groups[gpio].intr_cfg_reg = 0x08 + 0x10000 * gpio;
108*4882a593Smuzhiyun 		groups[gpio].intr_status_reg = 0x0c + 0x10000 * gpio;
109*4882a593Smuzhiyun 		groups[gpio].intr_target_reg = 0x08 + 0x10000 * gpio;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 		groups[gpio].mux_bit = 2;
112*4882a593Smuzhiyun 		groups[gpio].pull_bit = 0;
113*4882a593Smuzhiyun 		groups[gpio].drv_bit = 6;
114*4882a593Smuzhiyun 		groups[gpio].oe_bit = 9;
115*4882a593Smuzhiyun 		groups[gpio].in_bit = 0;
116*4882a593Smuzhiyun 		groups[gpio].out_bit = 1;
117*4882a593Smuzhiyun 		groups[gpio].intr_enable_bit = 0;
118*4882a593Smuzhiyun 		groups[gpio].intr_status_bit = 0;
119*4882a593Smuzhiyun 		groups[gpio].intr_target_bit = 5;
120*4882a593Smuzhiyun 		groups[gpio].intr_target_kpss_val = 1;
121*4882a593Smuzhiyun 		groups[gpio].intr_raw_status_bit = 4;
122*4882a593Smuzhiyun 		groups[gpio].intr_polarity_bit = 1;
123*4882a593Smuzhiyun 		groups[gpio].intr_detection_bit = 2;
124*4882a593Smuzhiyun 		groups[gpio].intr_detection_width = 2;
125*4882a593Smuzhiyun 	}
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	pinctrl->pins = pins;
128*4882a593Smuzhiyun 	pinctrl->groups = groups;
129*4882a593Smuzhiyun 	pinctrl->npins = num_gpios;
130*4882a593Smuzhiyun 	pinctrl->ngroups = num_gpios;
131*4882a593Smuzhiyun 	pinctrl->ngpios = num_gpios;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	return msm_pinctrl_probe(pdev, pinctrl);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun static const struct acpi_device_id qdf2xxx_acpi_ids[] = {
137*4882a593Smuzhiyun 	{"QCOM8002"},
138*4882a593Smuzhiyun 	{},
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, qdf2xxx_acpi_ids);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun static struct platform_driver qdf2xxx_pinctrl_driver = {
143*4882a593Smuzhiyun 	.driver = {
144*4882a593Smuzhiyun 		.name = "qdf2xxx-pinctrl",
145*4882a593Smuzhiyun 		.acpi_match_table = ACPI_PTR(qdf2xxx_acpi_ids),
146*4882a593Smuzhiyun 	},
147*4882a593Smuzhiyun 	.probe = qdf2xxx_pinctrl_probe,
148*4882a593Smuzhiyun 	.remove = msm_pinctrl_remove,
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun 
qdf2xxx_pinctrl_init(void)151*4882a593Smuzhiyun static int __init qdf2xxx_pinctrl_init(void)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	return platform_driver_register(&qdf2xxx_pinctrl_driver);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun arch_initcall(qdf2xxx_pinctrl_init);
156*4882a593Smuzhiyun 
qdf2xxx_pinctrl_exit(void)157*4882a593Smuzhiyun static void __exit qdf2xxx_pinctrl_exit(void)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	platform_driver_unregister(&qdf2xxx_pinctrl_driver);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun module_exit(qdf2xxx_pinctrl_exit);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm Technologies QDF2xxx pin control driver");
164*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
165