1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2015-2016, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/module.h>
7*4882a593Smuzhiyun #include <linux/of.h>
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include "pinctrl-msm.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #define NORTH 0x500000
14*4882a593Smuzhiyun #define WEST 0x100000
15*4882a593Smuzhiyun #define EAST 0x900000
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define FUNCTION(fname) \
18*4882a593Smuzhiyun [msm_mux_##fname] = { \
19*4882a593Smuzhiyun .name = #fname, \
20*4882a593Smuzhiyun .groups = fname##_groups, \
21*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(fname##_groups), \
22*4882a593Smuzhiyun }
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define PINGROUP(id, base, f1, f2, f3, f4, f5, f6, f7, f8, f9) \
25*4882a593Smuzhiyun { \
26*4882a593Smuzhiyun .name = "gpio" #id, \
27*4882a593Smuzhiyun .pins = gpio##id##_pins, \
28*4882a593Smuzhiyun .npins = ARRAY_SIZE(gpio##id##_pins), \
29*4882a593Smuzhiyun .funcs = (int[]){ \
30*4882a593Smuzhiyun msm_mux_gpio, /* gpio mode */ \
31*4882a593Smuzhiyun msm_mux_##f1, \
32*4882a593Smuzhiyun msm_mux_##f2, \
33*4882a593Smuzhiyun msm_mux_##f3, \
34*4882a593Smuzhiyun msm_mux_##f4, \
35*4882a593Smuzhiyun msm_mux_##f5, \
36*4882a593Smuzhiyun msm_mux_##f6, \
37*4882a593Smuzhiyun msm_mux_##f7, \
38*4882a593Smuzhiyun msm_mux_##f8, \
39*4882a593Smuzhiyun msm_mux_##f9 \
40*4882a593Smuzhiyun }, \
41*4882a593Smuzhiyun .nfuncs = 10, \
42*4882a593Smuzhiyun .ctl_reg = base + 0x1000 * id, \
43*4882a593Smuzhiyun .io_reg = base + 0x4 + 0x1000 * id, \
44*4882a593Smuzhiyun .intr_cfg_reg = base + 0x8 + 0x1000 * id, \
45*4882a593Smuzhiyun .intr_status_reg = base + 0xc + 0x1000 * id, \
46*4882a593Smuzhiyun .intr_target_reg = base + 0x8 + 0x1000 * id, \
47*4882a593Smuzhiyun .mux_bit = 2, \
48*4882a593Smuzhiyun .pull_bit = 0, \
49*4882a593Smuzhiyun .drv_bit = 6, \
50*4882a593Smuzhiyun .oe_bit = 9, \
51*4882a593Smuzhiyun .in_bit = 0, \
52*4882a593Smuzhiyun .out_bit = 1, \
53*4882a593Smuzhiyun .intr_enable_bit = 0, \
54*4882a593Smuzhiyun .intr_status_bit = 0, \
55*4882a593Smuzhiyun .intr_target_bit = 5, \
56*4882a593Smuzhiyun .intr_target_kpss_val = 3, \
57*4882a593Smuzhiyun .intr_raw_status_bit = 4, \
58*4882a593Smuzhiyun .intr_polarity_bit = 1, \
59*4882a593Smuzhiyun .intr_detection_bit = 2, \
60*4882a593Smuzhiyun .intr_detection_width = 2, \
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #define SDC_QDSD_PINGROUP(pg_name, ctl, pull, drv) \
64*4882a593Smuzhiyun { \
65*4882a593Smuzhiyun .name = #pg_name, \
66*4882a593Smuzhiyun .pins = pg_name##_pins, \
67*4882a593Smuzhiyun .npins = ARRAY_SIZE(pg_name##_pins), \
68*4882a593Smuzhiyun .ctl_reg = ctl, \
69*4882a593Smuzhiyun .io_reg = 0, \
70*4882a593Smuzhiyun .intr_cfg_reg = 0, \
71*4882a593Smuzhiyun .intr_status_reg = 0, \
72*4882a593Smuzhiyun .intr_target_reg = 0, \
73*4882a593Smuzhiyun .mux_bit = -1, \
74*4882a593Smuzhiyun .pull_bit = pull, \
75*4882a593Smuzhiyun .drv_bit = drv, \
76*4882a593Smuzhiyun .oe_bit = -1, \
77*4882a593Smuzhiyun .in_bit = -1, \
78*4882a593Smuzhiyun .out_bit = -1, \
79*4882a593Smuzhiyun .intr_enable_bit = -1, \
80*4882a593Smuzhiyun .intr_status_bit = -1, \
81*4882a593Smuzhiyun .intr_target_bit = -1, \
82*4882a593Smuzhiyun .intr_raw_status_bit = -1, \
83*4882a593Smuzhiyun .intr_polarity_bit = -1, \
84*4882a593Smuzhiyun .intr_detection_bit = -1, \
85*4882a593Smuzhiyun .intr_detection_width = -1, \
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define UFS_RESET(pg_name, offset) \
89*4882a593Smuzhiyun { \
90*4882a593Smuzhiyun .name = #pg_name, \
91*4882a593Smuzhiyun .pins = pg_name##_pins, \
92*4882a593Smuzhiyun .npins = ARRAY_SIZE(pg_name##_pins), \
93*4882a593Smuzhiyun .ctl_reg = offset, \
94*4882a593Smuzhiyun .io_reg = offset + 0x4, \
95*4882a593Smuzhiyun .intr_cfg_reg = 0, \
96*4882a593Smuzhiyun .intr_status_reg = 0, \
97*4882a593Smuzhiyun .intr_target_reg = 0, \
98*4882a593Smuzhiyun .mux_bit = -1, \
99*4882a593Smuzhiyun .pull_bit = 3, \
100*4882a593Smuzhiyun .drv_bit = 0, \
101*4882a593Smuzhiyun .oe_bit = -1, \
102*4882a593Smuzhiyun .in_bit = -1, \
103*4882a593Smuzhiyun .out_bit = 0, \
104*4882a593Smuzhiyun .intr_enable_bit = -1, \
105*4882a593Smuzhiyun .intr_status_bit = -1, \
106*4882a593Smuzhiyun .intr_target_bit = -1, \
107*4882a593Smuzhiyun .intr_raw_status_bit = -1, \
108*4882a593Smuzhiyun .intr_polarity_bit = -1, \
109*4882a593Smuzhiyun .intr_detection_bit = -1, \
110*4882a593Smuzhiyun .intr_detection_width = -1, \
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun static const struct pinctrl_pin_desc msm8998_pins[] = {
114*4882a593Smuzhiyun PINCTRL_PIN(0, "GPIO_0"),
115*4882a593Smuzhiyun PINCTRL_PIN(1, "GPIO_1"),
116*4882a593Smuzhiyun PINCTRL_PIN(2, "GPIO_2"),
117*4882a593Smuzhiyun PINCTRL_PIN(3, "GPIO_3"),
118*4882a593Smuzhiyun PINCTRL_PIN(4, "GPIO_4"),
119*4882a593Smuzhiyun PINCTRL_PIN(5, "GPIO_5"),
120*4882a593Smuzhiyun PINCTRL_PIN(6, "GPIO_6"),
121*4882a593Smuzhiyun PINCTRL_PIN(7, "GPIO_7"),
122*4882a593Smuzhiyun PINCTRL_PIN(8, "GPIO_8"),
123*4882a593Smuzhiyun PINCTRL_PIN(9, "GPIO_9"),
124*4882a593Smuzhiyun PINCTRL_PIN(10, "GPIO_10"),
125*4882a593Smuzhiyun PINCTRL_PIN(11, "GPIO_11"),
126*4882a593Smuzhiyun PINCTRL_PIN(12, "GPIO_12"),
127*4882a593Smuzhiyun PINCTRL_PIN(13, "GPIO_13"),
128*4882a593Smuzhiyun PINCTRL_PIN(14, "GPIO_14"),
129*4882a593Smuzhiyun PINCTRL_PIN(15, "GPIO_15"),
130*4882a593Smuzhiyun PINCTRL_PIN(16, "GPIO_16"),
131*4882a593Smuzhiyun PINCTRL_PIN(17, "GPIO_17"),
132*4882a593Smuzhiyun PINCTRL_PIN(18, "GPIO_18"),
133*4882a593Smuzhiyun PINCTRL_PIN(19, "GPIO_19"),
134*4882a593Smuzhiyun PINCTRL_PIN(20, "GPIO_20"),
135*4882a593Smuzhiyun PINCTRL_PIN(21, "GPIO_21"),
136*4882a593Smuzhiyun PINCTRL_PIN(22, "GPIO_22"),
137*4882a593Smuzhiyun PINCTRL_PIN(23, "GPIO_23"),
138*4882a593Smuzhiyun PINCTRL_PIN(24, "GPIO_24"),
139*4882a593Smuzhiyun PINCTRL_PIN(25, "GPIO_25"),
140*4882a593Smuzhiyun PINCTRL_PIN(26, "GPIO_26"),
141*4882a593Smuzhiyun PINCTRL_PIN(27, "GPIO_27"),
142*4882a593Smuzhiyun PINCTRL_PIN(28, "GPIO_28"),
143*4882a593Smuzhiyun PINCTRL_PIN(29, "GPIO_29"),
144*4882a593Smuzhiyun PINCTRL_PIN(30, "GPIO_30"),
145*4882a593Smuzhiyun PINCTRL_PIN(31, "GPIO_31"),
146*4882a593Smuzhiyun PINCTRL_PIN(32, "GPIO_32"),
147*4882a593Smuzhiyun PINCTRL_PIN(33, "GPIO_33"),
148*4882a593Smuzhiyun PINCTRL_PIN(34, "GPIO_34"),
149*4882a593Smuzhiyun PINCTRL_PIN(35, "GPIO_35"),
150*4882a593Smuzhiyun PINCTRL_PIN(36, "GPIO_36"),
151*4882a593Smuzhiyun PINCTRL_PIN(37, "GPIO_37"),
152*4882a593Smuzhiyun PINCTRL_PIN(38, "GPIO_38"),
153*4882a593Smuzhiyun PINCTRL_PIN(39, "GPIO_39"),
154*4882a593Smuzhiyun PINCTRL_PIN(40, "GPIO_40"),
155*4882a593Smuzhiyun PINCTRL_PIN(41, "GPIO_41"),
156*4882a593Smuzhiyun PINCTRL_PIN(42, "GPIO_42"),
157*4882a593Smuzhiyun PINCTRL_PIN(43, "GPIO_43"),
158*4882a593Smuzhiyun PINCTRL_PIN(44, "GPIO_44"),
159*4882a593Smuzhiyun PINCTRL_PIN(45, "GPIO_45"),
160*4882a593Smuzhiyun PINCTRL_PIN(46, "GPIO_46"),
161*4882a593Smuzhiyun PINCTRL_PIN(47, "GPIO_47"),
162*4882a593Smuzhiyun PINCTRL_PIN(48, "GPIO_48"),
163*4882a593Smuzhiyun PINCTRL_PIN(49, "GPIO_49"),
164*4882a593Smuzhiyun PINCTRL_PIN(50, "GPIO_50"),
165*4882a593Smuzhiyun PINCTRL_PIN(51, "GPIO_51"),
166*4882a593Smuzhiyun PINCTRL_PIN(52, "GPIO_52"),
167*4882a593Smuzhiyun PINCTRL_PIN(53, "GPIO_53"),
168*4882a593Smuzhiyun PINCTRL_PIN(54, "GPIO_54"),
169*4882a593Smuzhiyun PINCTRL_PIN(55, "GPIO_55"),
170*4882a593Smuzhiyun PINCTRL_PIN(56, "GPIO_56"),
171*4882a593Smuzhiyun PINCTRL_PIN(57, "GPIO_57"),
172*4882a593Smuzhiyun PINCTRL_PIN(58, "GPIO_58"),
173*4882a593Smuzhiyun PINCTRL_PIN(59, "GPIO_59"),
174*4882a593Smuzhiyun PINCTRL_PIN(60, "GPIO_60"),
175*4882a593Smuzhiyun PINCTRL_PIN(61, "GPIO_61"),
176*4882a593Smuzhiyun PINCTRL_PIN(62, "GPIO_62"),
177*4882a593Smuzhiyun PINCTRL_PIN(63, "GPIO_63"),
178*4882a593Smuzhiyun PINCTRL_PIN(64, "GPIO_64"),
179*4882a593Smuzhiyun PINCTRL_PIN(65, "GPIO_65"),
180*4882a593Smuzhiyun PINCTRL_PIN(66, "GPIO_66"),
181*4882a593Smuzhiyun PINCTRL_PIN(67, "GPIO_67"),
182*4882a593Smuzhiyun PINCTRL_PIN(68, "GPIO_68"),
183*4882a593Smuzhiyun PINCTRL_PIN(69, "GPIO_69"),
184*4882a593Smuzhiyun PINCTRL_PIN(70, "GPIO_70"),
185*4882a593Smuzhiyun PINCTRL_PIN(71, "GPIO_71"),
186*4882a593Smuzhiyun PINCTRL_PIN(72, "GPIO_72"),
187*4882a593Smuzhiyun PINCTRL_PIN(73, "GPIO_73"),
188*4882a593Smuzhiyun PINCTRL_PIN(74, "GPIO_74"),
189*4882a593Smuzhiyun PINCTRL_PIN(75, "GPIO_75"),
190*4882a593Smuzhiyun PINCTRL_PIN(76, "GPIO_76"),
191*4882a593Smuzhiyun PINCTRL_PIN(77, "GPIO_77"),
192*4882a593Smuzhiyun PINCTRL_PIN(78, "GPIO_78"),
193*4882a593Smuzhiyun PINCTRL_PIN(79, "GPIO_79"),
194*4882a593Smuzhiyun PINCTRL_PIN(80, "GPIO_80"),
195*4882a593Smuzhiyun PINCTRL_PIN(81, "GPIO_81"),
196*4882a593Smuzhiyun PINCTRL_PIN(82, "GPIO_82"),
197*4882a593Smuzhiyun PINCTRL_PIN(83, "GPIO_83"),
198*4882a593Smuzhiyun PINCTRL_PIN(84, "GPIO_84"),
199*4882a593Smuzhiyun PINCTRL_PIN(85, "GPIO_85"),
200*4882a593Smuzhiyun PINCTRL_PIN(86, "GPIO_86"),
201*4882a593Smuzhiyun PINCTRL_PIN(87, "GPIO_87"),
202*4882a593Smuzhiyun PINCTRL_PIN(88, "GPIO_88"),
203*4882a593Smuzhiyun PINCTRL_PIN(89, "GPIO_89"),
204*4882a593Smuzhiyun PINCTRL_PIN(90, "GPIO_90"),
205*4882a593Smuzhiyun PINCTRL_PIN(91, "GPIO_91"),
206*4882a593Smuzhiyun PINCTRL_PIN(92, "GPIO_92"),
207*4882a593Smuzhiyun PINCTRL_PIN(93, "GPIO_93"),
208*4882a593Smuzhiyun PINCTRL_PIN(94, "GPIO_94"),
209*4882a593Smuzhiyun PINCTRL_PIN(95, "GPIO_95"),
210*4882a593Smuzhiyun PINCTRL_PIN(96, "GPIO_96"),
211*4882a593Smuzhiyun PINCTRL_PIN(97, "GPIO_97"),
212*4882a593Smuzhiyun PINCTRL_PIN(98, "GPIO_98"),
213*4882a593Smuzhiyun PINCTRL_PIN(99, "GPIO_99"),
214*4882a593Smuzhiyun PINCTRL_PIN(100, "GPIO_100"),
215*4882a593Smuzhiyun PINCTRL_PIN(101, "GPIO_101"),
216*4882a593Smuzhiyun PINCTRL_PIN(102, "GPIO_102"),
217*4882a593Smuzhiyun PINCTRL_PIN(103, "GPIO_103"),
218*4882a593Smuzhiyun PINCTRL_PIN(104, "GPIO_104"),
219*4882a593Smuzhiyun PINCTRL_PIN(105, "GPIO_105"),
220*4882a593Smuzhiyun PINCTRL_PIN(106, "GPIO_106"),
221*4882a593Smuzhiyun PINCTRL_PIN(107, "GPIO_107"),
222*4882a593Smuzhiyun PINCTRL_PIN(108, "GPIO_108"),
223*4882a593Smuzhiyun PINCTRL_PIN(109, "GPIO_109"),
224*4882a593Smuzhiyun PINCTRL_PIN(110, "GPIO_110"),
225*4882a593Smuzhiyun PINCTRL_PIN(111, "GPIO_111"),
226*4882a593Smuzhiyun PINCTRL_PIN(112, "GPIO_112"),
227*4882a593Smuzhiyun PINCTRL_PIN(113, "GPIO_113"),
228*4882a593Smuzhiyun PINCTRL_PIN(114, "GPIO_114"),
229*4882a593Smuzhiyun PINCTRL_PIN(115, "GPIO_115"),
230*4882a593Smuzhiyun PINCTRL_PIN(116, "GPIO_116"),
231*4882a593Smuzhiyun PINCTRL_PIN(117, "GPIO_117"),
232*4882a593Smuzhiyun PINCTRL_PIN(118, "GPIO_118"),
233*4882a593Smuzhiyun PINCTRL_PIN(119, "GPIO_119"),
234*4882a593Smuzhiyun PINCTRL_PIN(120, "GPIO_120"),
235*4882a593Smuzhiyun PINCTRL_PIN(121, "GPIO_121"),
236*4882a593Smuzhiyun PINCTRL_PIN(122, "GPIO_122"),
237*4882a593Smuzhiyun PINCTRL_PIN(123, "GPIO_123"),
238*4882a593Smuzhiyun PINCTRL_PIN(124, "GPIO_124"),
239*4882a593Smuzhiyun PINCTRL_PIN(125, "GPIO_125"),
240*4882a593Smuzhiyun PINCTRL_PIN(126, "GPIO_126"),
241*4882a593Smuzhiyun PINCTRL_PIN(127, "GPIO_127"),
242*4882a593Smuzhiyun PINCTRL_PIN(128, "GPIO_128"),
243*4882a593Smuzhiyun PINCTRL_PIN(129, "GPIO_129"),
244*4882a593Smuzhiyun PINCTRL_PIN(130, "GPIO_130"),
245*4882a593Smuzhiyun PINCTRL_PIN(131, "GPIO_131"),
246*4882a593Smuzhiyun PINCTRL_PIN(132, "GPIO_132"),
247*4882a593Smuzhiyun PINCTRL_PIN(133, "GPIO_133"),
248*4882a593Smuzhiyun PINCTRL_PIN(134, "GPIO_134"),
249*4882a593Smuzhiyun PINCTRL_PIN(135, "GPIO_135"),
250*4882a593Smuzhiyun PINCTRL_PIN(136, "GPIO_136"),
251*4882a593Smuzhiyun PINCTRL_PIN(137, "GPIO_137"),
252*4882a593Smuzhiyun PINCTRL_PIN(138, "GPIO_138"),
253*4882a593Smuzhiyun PINCTRL_PIN(139, "GPIO_139"),
254*4882a593Smuzhiyun PINCTRL_PIN(140, "GPIO_140"),
255*4882a593Smuzhiyun PINCTRL_PIN(141, "GPIO_141"),
256*4882a593Smuzhiyun PINCTRL_PIN(142, "GPIO_142"),
257*4882a593Smuzhiyun PINCTRL_PIN(143, "GPIO_143"),
258*4882a593Smuzhiyun PINCTRL_PIN(144, "GPIO_144"),
259*4882a593Smuzhiyun PINCTRL_PIN(145, "GPIO_145"),
260*4882a593Smuzhiyun PINCTRL_PIN(146, "GPIO_146"),
261*4882a593Smuzhiyun PINCTRL_PIN(147, "GPIO_147"),
262*4882a593Smuzhiyun PINCTRL_PIN(148, "GPIO_148"),
263*4882a593Smuzhiyun PINCTRL_PIN(149, "GPIO_149"),
264*4882a593Smuzhiyun PINCTRL_PIN(150, "SDC2_CLK"),
265*4882a593Smuzhiyun PINCTRL_PIN(151, "SDC2_CMD"),
266*4882a593Smuzhiyun PINCTRL_PIN(152, "SDC2_DATA"),
267*4882a593Smuzhiyun PINCTRL_PIN(153, "UFS_RESET"),
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun #define DECLARE_MSM_GPIO_PINS(pin) \
271*4882a593Smuzhiyun static const unsigned int gpio##pin##_pins[] = { pin }
272*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(0);
273*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(1);
274*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(2);
275*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(3);
276*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(4);
277*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(5);
278*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(6);
279*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(7);
280*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(8);
281*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(9);
282*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(10);
283*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(11);
284*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(12);
285*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(13);
286*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(14);
287*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(15);
288*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(16);
289*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(17);
290*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(18);
291*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(19);
292*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(20);
293*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(21);
294*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(22);
295*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(23);
296*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(24);
297*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(25);
298*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(26);
299*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(27);
300*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(28);
301*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(29);
302*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(30);
303*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(31);
304*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(32);
305*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(33);
306*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(34);
307*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(35);
308*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(36);
309*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(37);
310*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(38);
311*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(39);
312*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(40);
313*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(41);
314*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(42);
315*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(43);
316*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(44);
317*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(45);
318*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(46);
319*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(47);
320*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(48);
321*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(49);
322*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(50);
323*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(51);
324*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(52);
325*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(53);
326*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(54);
327*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(55);
328*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(56);
329*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(57);
330*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(58);
331*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(59);
332*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(60);
333*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(61);
334*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(62);
335*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(63);
336*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(64);
337*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(65);
338*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(66);
339*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(67);
340*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(68);
341*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(69);
342*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(70);
343*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(71);
344*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(72);
345*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(73);
346*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(74);
347*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(75);
348*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(76);
349*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(77);
350*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(78);
351*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(79);
352*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(80);
353*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(81);
354*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(82);
355*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(83);
356*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(84);
357*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(85);
358*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(86);
359*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(87);
360*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(88);
361*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(89);
362*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(90);
363*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(91);
364*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(92);
365*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(93);
366*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(94);
367*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(95);
368*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(96);
369*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(97);
370*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(98);
371*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(99);
372*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(100);
373*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(101);
374*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(102);
375*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(103);
376*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(104);
377*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(105);
378*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(106);
379*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(107);
380*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(108);
381*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(109);
382*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(110);
383*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(111);
384*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(112);
385*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(113);
386*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(114);
387*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(115);
388*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(116);
389*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(117);
390*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(118);
391*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(119);
392*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(120);
393*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(121);
394*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(122);
395*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(123);
396*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(124);
397*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(125);
398*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(126);
399*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(127);
400*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(128);
401*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(129);
402*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(130);
403*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(131);
404*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(132);
405*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(133);
406*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(134);
407*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(135);
408*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(136);
409*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(137);
410*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(138);
411*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(139);
412*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(140);
413*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(141);
414*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(142);
415*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(143);
416*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(144);
417*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(145);
418*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(146);
419*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(147);
420*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(148);
421*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(149);
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun static const unsigned int sdc2_clk_pins[] = { 150 };
424*4882a593Smuzhiyun static const unsigned int sdc2_cmd_pins[] = { 151 };
425*4882a593Smuzhiyun static const unsigned int sdc2_data_pins[] = { 152 };
426*4882a593Smuzhiyun static const unsigned int ufs_reset_pins[] = { 153 };
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun enum msm8998_functions {
429*4882a593Smuzhiyun msm_mux_adsp_ext,
430*4882a593Smuzhiyun msm_mux_agera_pll,
431*4882a593Smuzhiyun msm_mux_atest_char,
432*4882a593Smuzhiyun msm_mux_atest_gpsadc0,
433*4882a593Smuzhiyun msm_mux_atest_gpsadc1,
434*4882a593Smuzhiyun msm_mux_atest_tsens,
435*4882a593Smuzhiyun msm_mux_atest_tsens2,
436*4882a593Smuzhiyun msm_mux_atest_usb1,
437*4882a593Smuzhiyun msm_mux_atest_usb10,
438*4882a593Smuzhiyun msm_mux_atest_usb11,
439*4882a593Smuzhiyun msm_mux_atest_usb12,
440*4882a593Smuzhiyun msm_mux_atest_usb13,
441*4882a593Smuzhiyun msm_mux_audio_ref,
442*4882a593Smuzhiyun msm_mux_bimc_dte0,
443*4882a593Smuzhiyun msm_mux_bimc_dte1,
444*4882a593Smuzhiyun msm_mux_blsp10_spi,
445*4882a593Smuzhiyun msm_mux_blsp10_spi_a,
446*4882a593Smuzhiyun msm_mux_blsp10_spi_b,
447*4882a593Smuzhiyun msm_mux_blsp11_i2c,
448*4882a593Smuzhiyun msm_mux_blsp1_spi,
449*4882a593Smuzhiyun msm_mux_blsp1_spi_a,
450*4882a593Smuzhiyun msm_mux_blsp1_spi_b,
451*4882a593Smuzhiyun msm_mux_blsp2_spi,
452*4882a593Smuzhiyun msm_mux_blsp9_spi,
453*4882a593Smuzhiyun msm_mux_blsp_i2c1,
454*4882a593Smuzhiyun msm_mux_blsp_i2c10,
455*4882a593Smuzhiyun msm_mux_blsp_i2c11,
456*4882a593Smuzhiyun msm_mux_blsp_i2c12,
457*4882a593Smuzhiyun msm_mux_blsp_i2c2,
458*4882a593Smuzhiyun msm_mux_blsp_i2c3,
459*4882a593Smuzhiyun msm_mux_blsp_i2c4,
460*4882a593Smuzhiyun msm_mux_blsp_i2c5,
461*4882a593Smuzhiyun msm_mux_blsp_i2c6,
462*4882a593Smuzhiyun msm_mux_blsp_i2c7,
463*4882a593Smuzhiyun msm_mux_blsp_i2c8,
464*4882a593Smuzhiyun msm_mux_blsp_i2c9,
465*4882a593Smuzhiyun msm_mux_blsp_spi1,
466*4882a593Smuzhiyun msm_mux_blsp_spi10,
467*4882a593Smuzhiyun msm_mux_blsp_spi11,
468*4882a593Smuzhiyun msm_mux_blsp_spi12,
469*4882a593Smuzhiyun msm_mux_blsp_spi2,
470*4882a593Smuzhiyun msm_mux_blsp_spi3,
471*4882a593Smuzhiyun msm_mux_blsp_spi4,
472*4882a593Smuzhiyun msm_mux_blsp_spi5,
473*4882a593Smuzhiyun msm_mux_blsp_spi6,
474*4882a593Smuzhiyun msm_mux_blsp_spi7,
475*4882a593Smuzhiyun msm_mux_blsp_spi8,
476*4882a593Smuzhiyun msm_mux_blsp_spi9,
477*4882a593Smuzhiyun msm_mux_blsp_uart1_a,
478*4882a593Smuzhiyun msm_mux_blsp_uart1_b,
479*4882a593Smuzhiyun msm_mux_blsp_uart2_a,
480*4882a593Smuzhiyun msm_mux_blsp_uart2_b,
481*4882a593Smuzhiyun msm_mux_blsp_uart3_a,
482*4882a593Smuzhiyun msm_mux_blsp_uart3_b,
483*4882a593Smuzhiyun msm_mux_blsp_uart7_a,
484*4882a593Smuzhiyun msm_mux_blsp_uart7_b,
485*4882a593Smuzhiyun msm_mux_blsp_uart8,
486*4882a593Smuzhiyun msm_mux_blsp_uart8_a,
487*4882a593Smuzhiyun msm_mux_blsp_uart8_b,
488*4882a593Smuzhiyun msm_mux_blsp_uart9_a,
489*4882a593Smuzhiyun msm_mux_blsp_uart9_b,
490*4882a593Smuzhiyun msm_mux_blsp_uim1_a,
491*4882a593Smuzhiyun msm_mux_blsp_uim1_b,
492*4882a593Smuzhiyun msm_mux_blsp_uim2_a,
493*4882a593Smuzhiyun msm_mux_blsp_uim2_b,
494*4882a593Smuzhiyun msm_mux_blsp_uim3_a,
495*4882a593Smuzhiyun msm_mux_blsp_uim3_b,
496*4882a593Smuzhiyun msm_mux_blsp_uim7_a,
497*4882a593Smuzhiyun msm_mux_blsp_uim7_b,
498*4882a593Smuzhiyun msm_mux_blsp_uim8_a,
499*4882a593Smuzhiyun msm_mux_blsp_uim8_b,
500*4882a593Smuzhiyun msm_mux_blsp_uim9_a,
501*4882a593Smuzhiyun msm_mux_blsp_uim9_b,
502*4882a593Smuzhiyun msm_mux_bt_reset,
503*4882a593Smuzhiyun msm_mux_btfm_slimbus,
504*4882a593Smuzhiyun msm_mux_cam_mclk,
505*4882a593Smuzhiyun msm_mux_cci_async,
506*4882a593Smuzhiyun msm_mux_cci_i2c,
507*4882a593Smuzhiyun msm_mux_cci_timer0,
508*4882a593Smuzhiyun msm_mux_cci_timer1,
509*4882a593Smuzhiyun msm_mux_cci_timer2,
510*4882a593Smuzhiyun msm_mux_cci_timer3,
511*4882a593Smuzhiyun msm_mux_cci_timer4,
512*4882a593Smuzhiyun msm_mux_cri_trng,
513*4882a593Smuzhiyun msm_mux_cri_trng0,
514*4882a593Smuzhiyun msm_mux_cri_trng1,
515*4882a593Smuzhiyun msm_mux_dbg_out,
516*4882a593Smuzhiyun msm_mux_ddr_bist,
517*4882a593Smuzhiyun msm_mux_edp_hot,
518*4882a593Smuzhiyun msm_mux_edp_lcd,
519*4882a593Smuzhiyun msm_mux_gcc_gp1_a,
520*4882a593Smuzhiyun msm_mux_gcc_gp1_b,
521*4882a593Smuzhiyun msm_mux_gcc_gp2_a,
522*4882a593Smuzhiyun msm_mux_gcc_gp2_b,
523*4882a593Smuzhiyun msm_mux_gcc_gp3_a,
524*4882a593Smuzhiyun msm_mux_gcc_gp3_b,
525*4882a593Smuzhiyun msm_mux_gpio,
526*4882a593Smuzhiyun msm_mux_hdmi_cec,
527*4882a593Smuzhiyun msm_mux_hdmi_ddc,
528*4882a593Smuzhiyun msm_mux_hdmi_hot,
529*4882a593Smuzhiyun msm_mux_hdmi_rcv,
530*4882a593Smuzhiyun msm_mux_isense_dbg,
531*4882a593Smuzhiyun msm_mux_jitter_bist,
532*4882a593Smuzhiyun msm_mux_ldo_en,
533*4882a593Smuzhiyun msm_mux_ldo_update,
534*4882a593Smuzhiyun msm_mux_lpass_slimbus,
535*4882a593Smuzhiyun msm_mux_m_voc,
536*4882a593Smuzhiyun msm_mux_mdp_vsync,
537*4882a593Smuzhiyun msm_mux_mdp_vsync0,
538*4882a593Smuzhiyun msm_mux_mdp_vsync1,
539*4882a593Smuzhiyun msm_mux_mdp_vsync2,
540*4882a593Smuzhiyun msm_mux_mdp_vsync3,
541*4882a593Smuzhiyun msm_mux_mdp_vsync_a,
542*4882a593Smuzhiyun msm_mux_mdp_vsync_b,
543*4882a593Smuzhiyun msm_mux_modem_tsync,
544*4882a593Smuzhiyun msm_mux_mss_lte,
545*4882a593Smuzhiyun msm_mux_nav_dr,
546*4882a593Smuzhiyun msm_mux_nav_pps,
547*4882a593Smuzhiyun msm_mux_pa_indicator,
548*4882a593Smuzhiyun msm_mux_pci_e0,
549*4882a593Smuzhiyun msm_mux_phase_flag,
550*4882a593Smuzhiyun msm_mux_pll_bypassnl,
551*4882a593Smuzhiyun msm_mux_pll_reset,
552*4882a593Smuzhiyun msm_mux_pri_mi2s,
553*4882a593Smuzhiyun msm_mux_pri_mi2s_ws,
554*4882a593Smuzhiyun msm_mux_prng_rosc,
555*4882a593Smuzhiyun msm_mux_pwr_crypto,
556*4882a593Smuzhiyun msm_mux_pwr_modem,
557*4882a593Smuzhiyun msm_mux_pwr_nav,
558*4882a593Smuzhiyun msm_mux_qdss_cti0_a,
559*4882a593Smuzhiyun msm_mux_qdss_cti0_b,
560*4882a593Smuzhiyun msm_mux_qdss_cti1_a,
561*4882a593Smuzhiyun msm_mux_qdss_cti1_b,
562*4882a593Smuzhiyun msm_mux_qdss,
563*4882a593Smuzhiyun msm_mux_qlink_enable,
564*4882a593Smuzhiyun msm_mux_qlink_request,
565*4882a593Smuzhiyun msm_mux_qua_mi2s,
566*4882a593Smuzhiyun msm_mux_sd_card,
567*4882a593Smuzhiyun msm_mux_sd_write,
568*4882a593Smuzhiyun msm_mux_sdc40,
569*4882a593Smuzhiyun msm_mux_sdc41,
570*4882a593Smuzhiyun msm_mux_sdc42,
571*4882a593Smuzhiyun msm_mux_sdc43,
572*4882a593Smuzhiyun msm_mux_sdc4_clk,
573*4882a593Smuzhiyun msm_mux_sdc4_cmd,
574*4882a593Smuzhiyun msm_mux_sec_mi2s,
575*4882a593Smuzhiyun msm_mux_sp_cmu,
576*4882a593Smuzhiyun msm_mux_spkr_i2s,
577*4882a593Smuzhiyun msm_mux_ssbi1,
578*4882a593Smuzhiyun msm_mux_ssc_irq,
579*4882a593Smuzhiyun msm_mux_ter_mi2s,
580*4882a593Smuzhiyun msm_mux_tgu_ch0,
581*4882a593Smuzhiyun msm_mux_tgu_ch1,
582*4882a593Smuzhiyun msm_mux_tsense_pwm1,
583*4882a593Smuzhiyun msm_mux_tsense_pwm2,
584*4882a593Smuzhiyun msm_mux_tsif0,
585*4882a593Smuzhiyun msm_mux_tsif1,
586*4882a593Smuzhiyun msm_mux_uim1_clk,
587*4882a593Smuzhiyun msm_mux_uim1_data,
588*4882a593Smuzhiyun msm_mux_uim1_present,
589*4882a593Smuzhiyun msm_mux_uim1_reset,
590*4882a593Smuzhiyun msm_mux_uim2_clk,
591*4882a593Smuzhiyun msm_mux_uim2_data,
592*4882a593Smuzhiyun msm_mux_uim2_present,
593*4882a593Smuzhiyun msm_mux_uim2_reset,
594*4882a593Smuzhiyun msm_mux_uim_batt,
595*4882a593Smuzhiyun msm_mux_usb_phy,
596*4882a593Smuzhiyun msm_mux_vfr_1,
597*4882a593Smuzhiyun msm_mux_vsense_clkout,
598*4882a593Smuzhiyun msm_mux_vsense_data0,
599*4882a593Smuzhiyun msm_mux_vsense_data1,
600*4882a593Smuzhiyun msm_mux_vsense_mode,
601*4882a593Smuzhiyun msm_mux_wlan1_adc0,
602*4882a593Smuzhiyun msm_mux_wlan1_adc1,
603*4882a593Smuzhiyun msm_mux_wlan2_adc0,
604*4882a593Smuzhiyun msm_mux_wlan2_adc1,
605*4882a593Smuzhiyun msm_mux__,
606*4882a593Smuzhiyun };
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun static const char * const gpio_groups[] = {
609*4882a593Smuzhiyun "gpio0", "gpio1", "gpio2", "gpio3", "gpio4", "gpio5", "gpio6", "gpio7",
610*4882a593Smuzhiyun "gpio8", "gpio9", "gpio10", "gpio11", "gpio12", "gpio13", "gpio14",
611*4882a593Smuzhiyun "gpio15", "gpio16", "gpio17", "gpio18", "gpio19", "gpio20", "gpio21",
612*4882a593Smuzhiyun "gpio22", "gpio23", "gpio24", "gpio25", "gpio26", "gpio27", "gpio28",
613*4882a593Smuzhiyun "gpio29", "gpio30", "gpio31", "gpio32", "gpio33", "gpio34", "gpio35",
614*4882a593Smuzhiyun "gpio36", "gpio37", "gpio38", "gpio39", "gpio40", "gpio41", "gpio42",
615*4882a593Smuzhiyun "gpio43", "gpio44", "gpio45", "gpio46", "gpio47", "gpio48", "gpio49",
616*4882a593Smuzhiyun "gpio50", "gpio51", "gpio52", "gpio53", "gpio54", "gpio55", "gpio56",
617*4882a593Smuzhiyun "gpio57", "gpio58", "gpio59", "gpio60", "gpio61", "gpio62", "gpio63",
618*4882a593Smuzhiyun "gpio64", "gpio65", "gpio66", "gpio67", "gpio68", "gpio69", "gpio70",
619*4882a593Smuzhiyun "gpio71", "gpio72", "gpio73", "gpio74", "gpio75", "gpio76", "gpio77",
620*4882a593Smuzhiyun "gpio78", "gpio79", "gpio80", "gpio81", "gpio82", "gpio83", "gpio84",
621*4882a593Smuzhiyun "gpio85", "gpio86", "gpio87", "gpio88", "gpio89", "gpio90", "gpio91",
622*4882a593Smuzhiyun "gpio92", "gpio93", "gpio94", "gpio95", "gpio96", "gpio97", "gpio98",
623*4882a593Smuzhiyun "gpio99", "gpio100", "gpio101", "gpio102", "gpio103", "gpio104",
624*4882a593Smuzhiyun "gpio105", "gpio106", "gpio107", "gpio108", "gpio109", "gpio110",
625*4882a593Smuzhiyun "gpio111", "gpio112", "gpio113", "gpio114", "gpio115", "gpio116",
626*4882a593Smuzhiyun "gpio117", "gpio118", "gpio119", "gpio120", "gpio121", "gpio122",
627*4882a593Smuzhiyun "gpio123", "gpio124", "gpio125", "gpio126", "gpio127", "gpio128",
628*4882a593Smuzhiyun "gpio129", "gpio130", "gpio131", "gpio132", "gpio133", "gpio134",
629*4882a593Smuzhiyun "gpio135", "gpio136", "gpio137", "gpio138", "gpio139", "gpio140",
630*4882a593Smuzhiyun "gpio141", "gpio142", "gpio143", "gpio144", "gpio145", "gpio146",
631*4882a593Smuzhiyun "gpio147", "gpio148", "gpio149",
632*4882a593Smuzhiyun };
633*4882a593Smuzhiyun static const char * const blsp_spi1_groups[] = {
634*4882a593Smuzhiyun "gpio0", "gpio1", "gpio2", "gpio3",
635*4882a593Smuzhiyun };
636*4882a593Smuzhiyun static const char * const blsp_uim1_a_groups[] = {
637*4882a593Smuzhiyun "gpio0", "gpio1",
638*4882a593Smuzhiyun };
639*4882a593Smuzhiyun static const char * const blsp_uart1_a_groups[] = {
640*4882a593Smuzhiyun "gpio0", "gpio1", "gpio2", "gpio3",
641*4882a593Smuzhiyun };
642*4882a593Smuzhiyun static const char * const blsp_i2c1_groups[] = {
643*4882a593Smuzhiyun "gpio2", "gpio3",
644*4882a593Smuzhiyun };
645*4882a593Smuzhiyun static const char * const blsp_spi8_groups[] = {
646*4882a593Smuzhiyun "gpio4", "gpio5", "gpio6", "gpio7",
647*4882a593Smuzhiyun };
648*4882a593Smuzhiyun static const char * const blsp_uart8_a_groups[] = {
649*4882a593Smuzhiyun "gpio4", "gpio5", "gpio6", "gpio7",
650*4882a593Smuzhiyun };
651*4882a593Smuzhiyun static const char * const blsp_uim8_a_groups[] = {
652*4882a593Smuzhiyun "gpio4", "gpio5",
653*4882a593Smuzhiyun };
654*4882a593Smuzhiyun static const char * const qdss_cti0_b_groups[] = {
655*4882a593Smuzhiyun "gpio4", "gpio5",
656*4882a593Smuzhiyun };
657*4882a593Smuzhiyun static const char * const blsp_i2c8_groups[] = {
658*4882a593Smuzhiyun "gpio6", "gpio7",
659*4882a593Smuzhiyun };
660*4882a593Smuzhiyun static const char * const ddr_bist_groups[] = {
661*4882a593Smuzhiyun "gpio7", "gpio8", "gpio9", "gpio10",
662*4882a593Smuzhiyun };
663*4882a593Smuzhiyun static const char * const atest_tsens2_groups[] = {
664*4882a593Smuzhiyun "gpio7",
665*4882a593Smuzhiyun };
666*4882a593Smuzhiyun static const char * const atest_usb1_groups[] = {
667*4882a593Smuzhiyun "gpio7",
668*4882a593Smuzhiyun };
669*4882a593Smuzhiyun static const char * const blsp_spi4_groups[] = {
670*4882a593Smuzhiyun "gpio8", "gpio9", "gpio10", "gpio11",
671*4882a593Smuzhiyun };
672*4882a593Smuzhiyun static const char * const blsp_uart1_b_groups[] = {
673*4882a593Smuzhiyun "gpio8", "gpio9", "gpio10", "gpio11",
674*4882a593Smuzhiyun };
675*4882a593Smuzhiyun static const char * const blsp_uim1_b_groups[] = {
676*4882a593Smuzhiyun "gpio8", "gpio9",
677*4882a593Smuzhiyun };
678*4882a593Smuzhiyun static const char * const wlan1_adc1_groups[] = {
679*4882a593Smuzhiyun "gpio8",
680*4882a593Smuzhiyun };
681*4882a593Smuzhiyun static const char * const atest_usb13_groups[] = {
682*4882a593Smuzhiyun "gpio8",
683*4882a593Smuzhiyun };
684*4882a593Smuzhiyun static const char * const bimc_dte1_groups[] = {
685*4882a593Smuzhiyun "gpio8", "gpio10",
686*4882a593Smuzhiyun };
687*4882a593Smuzhiyun static const char * const wlan1_adc0_groups[] = {
688*4882a593Smuzhiyun "gpio9",
689*4882a593Smuzhiyun };
690*4882a593Smuzhiyun static const char * const atest_usb12_groups[] = {
691*4882a593Smuzhiyun "gpio9",
692*4882a593Smuzhiyun };
693*4882a593Smuzhiyun static const char * const bimc_dte0_groups[] = {
694*4882a593Smuzhiyun "gpio9", "gpio11",
695*4882a593Smuzhiyun };
696*4882a593Smuzhiyun static const char * const mdp_vsync_a_groups[] = {
697*4882a593Smuzhiyun "gpio10", "gpio11",
698*4882a593Smuzhiyun };
699*4882a593Smuzhiyun static const char * const blsp_i2c4_groups[] = {
700*4882a593Smuzhiyun "gpio10", "gpio11",
701*4882a593Smuzhiyun };
702*4882a593Smuzhiyun static const char * const atest_gpsadc1_groups[] = {
703*4882a593Smuzhiyun "gpio10",
704*4882a593Smuzhiyun };
705*4882a593Smuzhiyun static const char * const wlan2_adc1_groups[] = {
706*4882a593Smuzhiyun "gpio10",
707*4882a593Smuzhiyun };
708*4882a593Smuzhiyun static const char * const atest_usb11_groups[] = {
709*4882a593Smuzhiyun "gpio10",
710*4882a593Smuzhiyun };
711*4882a593Smuzhiyun static const char * const edp_lcd_groups[] = {
712*4882a593Smuzhiyun "gpio11",
713*4882a593Smuzhiyun };
714*4882a593Smuzhiyun static const char * const dbg_out_groups[] = {
715*4882a593Smuzhiyun "gpio11",
716*4882a593Smuzhiyun };
717*4882a593Smuzhiyun static const char * const atest_gpsadc0_groups[] = {
718*4882a593Smuzhiyun "gpio11",
719*4882a593Smuzhiyun };
720*4882a593Smuzhiyun static const char * const wlan2_adc0_groups[] = {
721*4882a593Smuzhiyun "gpio11",
722*4882a593Smuzhiyun };
723*4882a593Smuzhiyun static const char * const atest_usb10_groups[] = {
724*4882a593Smuzhiyun "gpio11",
725*4882a593Smuzhiyun };
726*4882a593Smuzhiyun static const char * const mdp_vsync_groups[] = {
727*4882a593Smuzhiyun "gpio12",
728*4882a593Smuzhiyun };
729*4882a593Smuzhiyun static const char * const m_voc_groups[] = {
730*4882a593Smuzhiyun "gpio12",
731*4882a593Smuzhiyun };
732*4882a593Smuzhiyun static const char * const cam_mclk_groups[] = {
733*4882a593Smuzhiyun "gpio13", "gpio14", "gpio15", "gpio16",
734*4882a593Smuzhiyun };
735*4882a593Smuzhiyun static const char * const pll_bypassnl_groups[] = {
736*4882a593Smuzhiyun "gpio13",
737*4882a593Smuzhiyun };
738*4882a593Smuzhiyun static const char * const qdss_groups[] = {
739*4882a593Smuzhiyun "gpio13", "gpio14", "gpio15", "gpio16", "gpio17", "gpio18", "gpio19",
740*4882a593Smuzhiyun "gpio20", "gpio21", "gpio22", "gpio23", "gpio24", "gpio25", "gpio26",
741*4882a593Smuzhiyun "gpio27", "gpio28", "gpio29", "gpio30", "gpio41", "gpio42", "gpio43",
742*4882a593Smuzhiyun "gpio44", "gpio75", "gpio76", "gpio77", "gpio79", "gpio80", "gpio93",
743*4882a593Smuzhiyun "gpio117", "gpio118", "gpio119", "gpio120", "gpio121", "gpio122",
744*4882a593Smuzhiyun "gpio123", "gpio124",
745*4882a593Smuzhiyun };
746*4882a593Smuzhiyun static const char * const pll_reset_groups[] = {
747*4882a593Smuzhiyun "gpio14",
748*4882a593Smuzhiyun };
749*4882a593Smuzhiyun static const char * const cci_i2c_groups[] = {
750*4882a593Smuzhiyun "gpio17", "gpio18", "gpio19", "gpio20",
751*4882a593Smuzhiyun };
752*4882a593Smuzhiyun static const char * const phase_flag_groups[] = {
753*4882a593Smuzhiyun "gpio18", "gpio19", "gpio73", "gpio74", "gpio75", "gpio76", "gpio77",
754*4882a593Smuzhiyun "gpio89", "gpio91", "gpio92", "gpio96", "gpio114", "gpio115",
755*4882a593Smuzhiyun "gpio116", "gpio117", "gpio118", "gpio119", "gpio120", "gpio121",
756*4882a593Smuzhiyun "gpio122", "gpio123", "gpio124", "gpio125", "gpio126", "gpio128",
757*4882a593Smuzhiyun "gpio129", "gpio130", "gpio131", "gpio132", "gpio133", "gpio134",
758*4882a593Smuzhiyun };
759*4882a593Smuzhiyun static const char * const cci_timer4_groups[] = {
760*4882a593Smuzhiyun "gpio25",
761*4882a593Smuzhiyun };
762*4882a593Smuzhiyun static const char * const blsp2_spi_groups[] = {
763*4882a593Smuzhiyun "gpio25", "gpio29", "gpio30",
764*4882a593Smuzhiyun };
765*4882a593Smuzhiyun static const char * const cci_timer0_groups[] = {
766*4882a593Smuzhiyun "gpio21",
767*4882a593Smuzhiyun };
768*4882a593Smuzhiyun static const char * const vsense_data0_groups[] = {
769*4882a593Smuzhiyun "gpio21",
770*4882a593Smuzhiyun };
771*4882a593Smuzhiyun static const char * const cci_timer1_groups[] = {
772*4882a593Smuzhiyun "gpio22",
773*4882a593Smuzhiyun };
774*4882a593Smuzhiyun static const char * const vsense_data1_groups[] = {
775*4882a593Smuzhiyun "gpio22",
776*4882a593Smuzhiyun };
777*4882a593Smuzhiyun static const char * const cci_timer2_groups[] = {
778*4882a593Smuzhiyun "gpio23",
779*4882a593Smuzhiyun };
780*4882a593Smuzhiyun static const char * const blsp1_spi_b_groups[] = {
781*4882a593Smuzhiyun "gpio23", "gpio28",
782*4882a593Smuzhiyun };
783*4882a593Smuzhiyun static const char * const vsense_mode_groups[] = {
784*4882a593Smuzhiyun "gpio23",
785*4882a593Smuzhiyun };
786*4882a593Smuzhiyun static const char * const cci_timer3_groups[] = {
787*4882a593Smuzhiyun "gpio24",
788*4882a593Smuzhiyun };
789*4882a593Smuzhiyun static const char * const cci_async_groups[] = {
790*4882a593Smuzhiyun "gpio24", "gpio25", "gpio26",
791*4882a593Smuzhiyun };
792*4882a593Smuzhiyun static const char * const blsp1_spi_a_groups[] = {
793*4882a593Smuzhiyun "gpio24", "gpio27",
794*4882a593Smuzhiyun };
795*4882a593Smuzhiyun static const char * const vsense_clkout_groups[] = {
796*4882a593Smuzhiyun "gpio24",
797*4882a593Smuzhiyun };
798*4882a593Smuzhiyun static const char * const hdmi_rcv_groups[] = {
799*4882a593Smuzhiyun "gpio30",
800*4882a593Smuzhiyun };
801*4882a593Smuzhiyun static const char * const hdmi_cec_groups[] = {
802*4882a593Smuzhiyun "gpio31",
803*4882a593Smuzhiyun };
804*4882a593Smuzhiyun static const char * const blsp_spi2_groups[] = {
805*4882a593Smuzhiyun "gpio31", "gpio32", "gpio33", "gpio34",
806*4882a593Smuzhiyun };
807*4882a593Smuzhiyun static const char * const blsp_uart2_a_groups[] = {
808*4882a593Smuzhiyun "gpio31", "gpio32", "gpio33", "gpio34",
809*4882a593Smuzhiyun };
810*4882a593Smuzhiyun static const char * const blsp_uim2_a_groups[] = {
811*4882a593Smuzhiyun "gpio31", "gpio34",
812*4882a593Smuzhiyun };
813*4882a593Smuzhiyun static const char * const pwr_modem_groups[] = {
814*4882a593Smuzhiyun "gpio31",
815*4882a593Smuzhiyun };
816*4882a593Smuzhiyun static const char * const hdmi_ddc_groups[] = {
817*4882a593Smuzhiyun "gpio32", "gpio33",
818*4882a593Smuzhiyun };
819*4882a593Smuzhiyun static const char * const blsp_i2c2_groups[] = {
820*4882a593Smuzhiyun "gpio32", "gpio33",
821*4882a593Smuzhiyun };
822*4882a593Smuzhiyun static const char * const pwr_nav_groups[] = {
823*4882a593Smuzhiyun "gpio32",
824*4882a593Smuzhiyun };
825*4882a593Smuzhiyun static const char * const pwr_crypto_groups[] = {
826*4882a593Smuzhiyun "gpio33",
827*4882a593Smuzhiyun };
828*4882a593Smuzhiyun static const char * const hdmi_hot_groups[] = {
829*4882a593Smuzhiyun "gpio34",
830*4882a593Smuzhiyun };
831*4882a593Smuzhiyun static const char * const edp_hot_groups[] = {
832*4882a593Smuzhiyun "gpio34",
833*4882a593Smuzhiyun };
834*4882a593Smuzhiyun static const char * const pci_e0_groups[] = {
835*4882a593Smuzhiyun "gpio35", "gpio36", "gpio37",
836*4882a593Smuzhiyun };
837*4882a593Smuzhiyun static const char * const jitter_bist_groups[] = {
838*4882a593Smuzhiyun "gpio35",
839*4882a593Smuzhiyun };
840*4882a593Smuzhiyun static const char * const agera_pll_groups[] = {
841*4882a593Smuzhiyun "gpio36", "gpio37",
842*4882a593Smuzhiyun };
843*4882a593Smuzhiyun static const char * const atest_tsens_groups[] = {
844*4882a593Smuzhiyun "gpio36",
845*4882a593Smuzhiyun };
846*4882a593Smuzhiyun static const char * const usb_phy_groups[] = {
847*4882a593Smuzhiyun "gpio38",
848*4882a593Smuzhiyun };
849*4882a593Smuzhiyun static const char * const lpass_slimbus_groups[] = {
850*4882a593Smuzhiyun "gpio39", "gpio70", "gpio71", "gpio72",
851*4882a593Smuzhiyun };
852*4882a593Smuzhiyun static const char * const sd_write_groups[] = {
853*4882a593Smuzhiyun "gpio40",
854*4882a593Smuzhiyun };
855*4882a593Smuzhiyun static const char * const blsp_spi6_groups[] = {
856*4882a593Smuzhiyun "gpio41", "gpio42", "gpio43", "gpio44",
857*4882a593Smuzhiyun };
858*4882a593Smuzhiyun static const char * const blsp_uart3_b_groups[] = {
859*4882a593Smuzhiyun "gpio41", "gpio42", "gpio43", "gpio44",
860*4882a593Smuzhiyun };
861*4882a593Smuzhiyun static const char * const blsp_uim3_b_groups[] = {
862*4882a593Smuzhiyun "gpio41", "gpio42",
863*4882a593Smuzhiyun };
864*4882a593Smuzhiyun static const char * const blsp_i2c6_groups[] = {
865*4882a593Smuzhiyun "gpio43", "gpio44",
866*4882a593Smuzhiyun };
867*4882a593Smuzhiyun static const char * const bt_reset_groups[] = {
868*4882a593Smuzhiyun "gpio45",
869*4882a593Smuzhiyun };
870*4882a593Smuzhiyun static const char * const blsp_spi3_groups[] = {
871*4882a593Smuzhiyun "gpio45", "gpio46", "gpio47", "gpio48",
872*4882a593Smuzhiyun };
873*4882a593Smuzhiyun static const char * const blsp_uart3_a_groups[] = {
874*4882a593Smuzhiyun "gpio45", "gpio46", "gpio47", "gpio48",
875*4882a593Smuzhiyun };
876*4882a593Smuzhiyun static const char * const blsp_uim3_a_groups[] = {
877*4882a593Smuzhiyun "gpio45", "gpio46",
878*4882a593Smuzhiyun };
879*4882a593Smuzhiyun static const char * const blsp_i2c3_groups[] = {
880*4882a593Smuzhiyun "gpio47", "gpio48",
881*4882a593Smuzhiyun };
882*4882a593Smuzhiyun static const char * const blsp_spi9_groups[] = {
883*4882a593Smuzhiyun "gpio49", "gpio50", "gpio51", "gpio52",
884*4882a593Smuzhiyun };
885*4882a593Smuzhiyun static const char * const blsp_uart9_a_groups[] = {
886*4882a593Smuzhiyun "gpio49", "gpio50", "gpio51", "gpio52",
887*4882a593Smuzhiyun };
888*4882a593Smuzhiyun static const char * const blsp_uim9_a_groups[] = {
889*4882a593Smuzhiyun "gpio49", "gpio50",
890*4882a593Smuzhiyun };
891*4882a593Smuzhiyun static const char * const blsp10_spi_b_groups[] = {
892*4882a593Smuzhiyun "gpio49", "gpio50",
893*4882a593Smuzhiyun };
894*4882a593Smuzhiyun static const char * const qdss_cti0_a_groups[] = {
895*4882a593Smuzhiyun "gpio49", "gpio50",
896*4882a593Smuzhiyun };
897*4882a593Smuzhiyun static const char * const blsp_i2c9_groups[] = {
898*4882a593Smuzhiyun "gpio51", "gpio52",
899*4882a593Smuzhiyun };
900*4882a593Smuzhiyun static const char * const blsp10_spi_a_groups[] = {
901*4882a593Smuzhiyun "gpio51", "gpio52",
902*4882a593Smuzhiyun };
903*4882a593Smuzhiyun static const char * const blsp_spi7_groups[] = {
904*4882a593Smuzhiyun "gpio53", "gpio54", "gpio55", "gpio56",
905*4882a593Smuzhiyun };
906*4882a593Smuzhiyun static const char * const blsp_uart7_a_groups[] = {
907*4882a593Smuzhiyun "gpio53", "gpio54", "gpio55", "gpio56",
908*4882a593Smuzhiyun };
909*4882a593Smuzhiyun static const char * const blsp_uim7_a_groups[] = {
910*4882a593Smuzhiyun "gpio53", "gpio54",
911*4882a593Smuzhiyun };
912*4882a593Smuzhiyun static const char * const blsp_i2c7_groups[] = {
913*4882a593Smuzhiyun "gpio55", "gpio56",
914*4882a593Smuzhiyun };
915*4882a593Smuzhiyun static const char * const qua_mi2s_groups[] = {
916*4882a593Smuzhiyun "gpio57", "gpio58", "gpio59", "gpio60", "gpio61", "gpio62", "gpio63",
917*4882a593Smuzhiyun };
918*4882a593Smuzhiyun static const char * const blsp10_spi_groups[] = {
919*4882a593Smuzhiyun "gpio57",
920*4882a593Smuzhiyun };
921*4882a593Smuzhiyun static const char * const gcc_gp1_a_groups[] = {
922*4882a593Smuzhiyun "gpio57",
923*4882a593Smuzhiyun };
924*4882a593Smuzhiyun static const char * const ssc_irq_groups[] = {
925*4882a593Smuzhiyun "gpio58", "gpio59", "gpio60", "gpio61", "gpio62", "gpio63", "gpio78",
926*4882a593Smuzhiyun "gpio79", "gpio80", "gpio117", "gpio118", "gpio119", "gpio120",
927*4882a593Smuzhiyun "gpio121", "gpio122", "gpio123", "gpio124", "gpio125",
928*4882a593Smuzhiyun };
929*4882a593Smuzhiyun static const char * const blsp_spi11_groups[] = {
930*4882a593Smuzhiyun "gpio58", "gpio59", "gpio60", "gpio61",
931*4882a593Smuzhiyun };
932*4882a593Smuzhiyun static const char * const blsp_uart8_b_groups[] = {
933*4882a593Smuzhiyun "gpio58", "gpio59", "gpio60", "gpio61",
934*4882a593Smuzhiyun };
935*4882a593Smuzhiyun static const char * const blsp_uim8_b_groups[] = {
936*4882a593Smuzhiyun "gpio58", "gpio59",
937*4882a593Smuzhiyun };
938*4882a593Smuzhiyun static const char * const gcc_gp2_a_groups[] = {
939*4882a593Smuzhiyun "gpio58",
940*4882a593Smuzhiyun };
941*4882a593Smuzhiyun static const char * const qdss_cti1_a_groups[] = {
942*4882a593Smuzhiyun "gpio58", "gpio59",
943*4882a593Smuzhiyun };
944*4882a593Smuzhiyun static const char * const gcc_gp3_a_groups[] = {
945*4882a593Smuzhiyun "gpio59",
946*4882a593Smuzhiyun };
947*4882a593Smuzhiyun static const char * const blsp_i2c11_groups[] = {
948*4882a593Smuzhiyun "gpio60", "gpio61",
949*4882a593Smuzhiyun };
950*4882a593Smuzhiyun static const char * const cri_trng0_groups[] = {
951*4882a593Smuzhiyun "gpio60",
952*4882a593Smuzhiyun };
953*4882a593Smuzhiyun static const char * const cri_trng1_groups[] = {
954*4882a593Smuzhiyun "gpio61",
955*4882a593Smuzhiyun };
956*4882a593Smuzhiyun static const char * const cri_trng_groups[] = {
957*4882a593Smuzhiyun "gpio62",
958*4882a593Smuzhiyun };
959*4882a593Smuzhiyun static const char * const pri_mi2s_groups[] = {
960*4882a593Smuzhiyun "gpio64", "gpio65", "gpio67", "gpio68",
961*4882a593Smuzhiyun };
962*4882a593Smuzhiyun static const char * const sp_cmu_groups[] = {
963*4882a593Smuzhiyun "gpio64",
964*4882a593Smuzhiyun };
965*4882a593Smuzhiyun static const char * const blsp_spi10_groups[] = {
966*4882a593Smuzhiyun "gpio65", "gpio66", "gpio67", "gpio68",
967*4882a593Smuzhiyun };
968*4882a593Smuzhiyun static const char * const blsp_uart7_b_groups[] = {
969*4882a593Smuzhiyun "gpio65", "gpio66", "gpio67", "gpio68",
970*4882a593Smuzhiyun };
971*4882a593Smuzhiyun static const char * const blsp_uim7_b_groups[] = {
972*4882a593Smuzhiyun "gpio65", "gpio66",
973*4882a593Smuzhiyun };
974*4882a593Smuzhiyun static const char * const pri_mi2s_ws_groups[] = {
975*4882a593Smuzhiyun "gpio66",
976*4882a593Smuzhiyun };
977*4882a593Smuzhiyun static const char * const blsp_i2c10_groups[] = {
978*4882a593Smuzhiyun "gpio67", "gpio68",
979*4882a593Smuzhiyun };
980*4882a593Smuzhiyun static const char * const spkr_i2s_groups[] = {
981*4882a593Smuzhiyun "gpio69", "gpio70", "gpio71", "gpio72",
982*4882a593Smuzhiyun };
983*4882a593Smuzhiyun static const char * const audio_ref_groups[] = {
984*4882a593Smuzhiyun "gpio69",
985*4882a593Smuzhiyun };
986*4882a593Smuzhiyun static const char * const blsp9_spi_groups[] = {
987*4882a593Smuzhiyun "gpio70", "gpio71", "gpio72",
988*4882a593Smuzhiyun };
989*4882a593Smuzhiyun static const char * const tsense_pwm1_groups[] = {
990*4882a593Smuzhiyun "gpio71",
991*4882a593Smuzhiyun };
992*4882a593Smuzhiyun static const char * const tsense_pwm2_groups[] = {
993*4882a593Smuzhiyun "gpio71",
994*4882a593Smuzhiyun };
995*4882a593Smuzhiyun static const char * const btfm_slimbus_groups[] = {
996*4882a593Smuzhiyun "gpio73", "gpio74",
997*4882a593Smuzhiyun };
998*4882a593Smuzhiyun static const char * const ter_mi2s_groups[] = {
999*4882a593Smuzhiyun "gpio74", "gpio75", "gpio76", "gpio77", "gpio78",
1000*4882a593Smuzhiyun };
1001*4882a593Smuzhiyun static const char * const gcc_gp1_b_groups[] = {
1002*4882a593Smuzhiyun "gpio78",
1003*4882a593Smuzhiyun };
1004*4882a593Smuzhiyun static const char * const sec_mi2s_groups[] = {
1005*4882a593Smuzhiyun "gpio79", "gpio80", "gpio81", "gpio82", "gpio83",
1006*4882a593Smuzhiyun };
1007*4882a593Smuzhiyun static const char * const blsp_spi12_groups[] = {
1008*4882a593Smuzhiyun "gpio81", "gpio82", "gpio83", "gpio84",
1009*4882a593Smuzhiyun };
1010*4882a593Smuzhiyun static const char * const blsp_uart9_b_groups[] = {
1011*4882a593Smuzhiyun "gpio81", "gpio82", "gpio83", "gpio84",
1012*4882a593Smuzhiyun };
1013*4882a593Smuzhiyun static const char * const blsp_uim9_b_groups[] = {
1014*4882a593Smuzhiyun "gpio81", "gpio82",
1015*4882a593Smuzhiyun };
1016*4882a593Smuzhiyun static const char * const gcc_gp2_b_groups[] = {
1017*4882a593Smuzhiyun "gpio81",
1018*4882a593Smuzhiyun };
1019*4882a593Smuzhiyun static const char * const gcc_gp3_b_groups[] = {
1020*4882a593Smuzhiyun "gpio82",
1021*4882a593Smuzhiyun };
1022*4882a593Smuzhiyun static const char * const blsp_i2c12_groups[] = {
1023*4882a593Smuzhiyun "gpio83", "gpio84",
1024*4882a593Smuzhiyun };
1025*4882a593Smuzhiyun static const char * const blsp_spi5_groups[] = {
1026*4882a593Smuzhiyun "gpio85", "gpio86", "gpio87", "gpio88",
1027*4882a593Smuzhiyun };
1028*4882a593Smuzhiyun static const char * const blsp_uart2_b_groups[] = {
1029*4882a593Smuzhiyun "gpio85", "gpio86", "gpio87", "gpio88",
1030*4882a593Smuzhiyun };
1031*4882a593Smuzhiyun static const char * const blsp_uim2_b_groups[] = {
1032*4882a593Smuzhiyun "gpio85", "gpio86",
1033*4882a593Smuzhiyun };
1034*4882a593Smuzhiyun static const char * const blsp_i2c5_groups[] = {
1035*4882a593Smuzhiyun "gpio87", "gpio88",
1036*4882a593Smuzhiyun };
1037*4882a593Smuzhiyun static const char * const tsif0_groups[] = {
1038*4882a593Smuzhiyun "gpio9", "gpio40", "gpio89", "gpio90", "gpio91",
1039*4882a593Smuzhiyun };
1040*4882a593Smuzhiyun static const char * const mdp_vsync0_groups[] = {
1041*4882a593Smuzhiyun "gpio90",
1042*4882a593Smuzhiyun };
1043*4882a593Smuzhiyun static const char * const mdp_vsync1_groups[] = {
1044*4882a593Smuzhiyun "gpio90",
1045*4882a593Smuzhiyun };
1046*4882a593Smuzhiyun static const char * const mdp_vsync2_groups[] = {
1047*4882a593Smuzhiyun "gpio90",
1048*4882a593Smuzhiyun };
1049*4882a593Smuzhiyun static const char * const mdp_vsync3_groups[] = {
1050*4882a593Smuzhiyun "gpio90",
1051*4882a593Smuzhiyun };
1052*4882a593Smuzhiyun static const char * const blsp1_spi_groups[] = {
1053*4882a593Smuzhiyun "gpio90",
1054*4882a593Smuzhiyun };
1055*4882a593Smuzhiyun static const char * const tgu_ch0_groups[] = {
1056*4882a593Smuzhiyun "gpio90",
1057*4882a593Smuzhiyun };
1058*4882a593Smuzhiyun static const char * const qdss_cti1_b_groups[] = {
1059*4882a593Smuzhiyun "gpio90", "gpio91",
1060*4882a593Smuzhiyun };
1061*4882a593Smuzhiyun static const char * const sdc4_cmd_groups[] = {
1062*4882a593Smuzhiyun "gpio91",
1063*4882a593Smuzhiyun };
1064*4882a593Smuzhiyun static const char * const tgu_ch1_groups[] = {
1065*4882a593Smuzhiyun "gpio91",
1066*4882a593Smuzhiyun };
1067*4882a593Smuzhiyun static const char * const tsif1_groups[] = {
1068*4882a593Smuzhiyun "gpio92", "gpio93", "gpio94", "gpio95", "gpio96",
1069*4882a593Smuzhiyun };
1070*4882a593Smuzhiyun static const char * const sdc43_groups[] = {
1071*4882a593Smuzhiyun "gpio92",
1072*4882a593Smuzhiyun };
1073*4882a593Smuzhiyun static const char * const vfr_1_groups[] = {
1074*4882a593Smuzhiyun "gpio92",
1075*4882a593Smuzhiyun };
1076*4882a593Smuzhiyun static const char * const sdc4_clk_groups[] = {
1077*4882a593Smuzhiyun "gpio93",
1078*4882a593Smuzhiyun };
1079*4882a593Smuzhiyun static const char * const sdc42_groups[] = {
1080*4882a593Smuzhiyun "gpio94",
1081*4882a593Smuzhiyun };
1082*4882a593Smuzhiyun static const char * const sd_card_groups[] = {
1083*4882a593Smuzhiyun "gpio95",
1084*4882a593Smuzhiyun };
1085*4882a593Smuzhiyun static const char * const sdc41_groups[] = {
1086*4882a593Smuzhiyun "gpio95",
1087*4882a593Smuzhiyun };
1088*4882a593Smuzhiyun static const char * const sdc40_groups[] = {
1089*4882a593Smuzhiyun "gpio96",
1090*4882a593Smuzhiyun };
1091*4882a593Smuzhiyun static const char * const mdp_vsync_b_groups[] = {
1092*4882a593Smuzhiyun "gpio97", "gpio98",
1093*4882a593Smuzhiyun };
1094*4882a593Smuzhiyun static const char * const ldo_en_groups[] = {
1095*4882a593Smuzhiyun "gpio97",
1096*4882a593Smuzhiyun };
1097*4882a593Smuzhiyun static const char * const ldo_update_groups[] = {
1098*4882a593Smuzhiyun "gpio98",
1099*4882a593Smuzhiyun };
1100*4882a593Smuzhiyun static const char * const blsp_uart8_groups[] = {
1101*4882a593Smuzhiyun "gpio100", "gpio101",
1102*4882a593Smuzhiyun };
1103*4882a593Smuzhiyun static const char * const blsp11_i2c_groups[] = {
1104*4882a593Smuzhiyun "gpio102", "gpio103",
1105*4882a593Smuzhiyun };
1106*4882a593Smuzhiyun static const char * const prng_rosc_groups[] = {
1107*4882a593Smuzhiyun "gpio102",
1108*4882a593Smuzhiyun };
1109*4882a593Smuzhiyun static const char * const uim2_data_groups[] = {
1110*4882a593Smuzhiyun "gpio105",
1111*4882a593Smuzhiyun };
1112*4882a593Smuzhiyun static const char * const uim2_clk_groups[] = {
1113*4882a593Smuzhiyun "gpio106",
1114*4882a593Smuzhiyun };
1115*4882a593Smuzhiyun static const char * const uim2_reset_groups[] = {
1116*4882a593Smuzhiyun "gpio107",
1117*4882a593Smuzhiyun };
1118*4882a593Smuzhiyun static const char * const uim2_present_groups[] = {
1119*4882a593Smuzhiyun "gpio108",
1120*4882a593Smuzhiyun };
1121*4882a593Smuzhiyun static const char * const uim1_data_groups[] = {
1122*4882a593Smuzhiyun "gpio109",
1123*4882a593Smuzhiyun };
1124*4882a593Smuzhiyun static const char * const uim1_clk_groups[] = {
1125*4882a593Smuzhiyun "gpio110",
1126*4882a593Smuzhiyun };
1127*4882a593Smuzhiyun static const char * const uim1_reset_groups[] = {
1128*4882a593Smuzhiyun "gpio111",
1129*4882a593Smuzhiyun };
1130*4882a593Smuzhiyun static const char * const uim1_present_groups[] = {
1131*4882a593Smuzhiyun "gpio112",
1132*4882a593Smuzhiyun };
1133*4882a593Smuzhiyun static const char * const uim_batt_groups[] = {
1134*4882a593Smuzhiyun "gpio113",
1135*4882a593Smuzhiyun };
1136*4882a593Smuzhiyun static const char * const nav_dr_groups[] = {
1137*4882a593Smuzhiyun "gpio115",
1138*4882a593Smuzhiyun };
1139*4882a593Smuzhiyun static const char * const atest_char_groups[] = {
1140*4882a593Smuzhiyun "gpio117", "gpio118", "gpio119", "gpio120", "gpio121",
1141*4882a593Smuzhiyun };
1142*4882a593Smuzhiyun static const char * const adsp_ext_groups[] = {
1143*4882a593Smuzhiyun "gpio118",
1144*4882a593Smuzhiyun };
1145*4882a593Smuzhiyun static const char * const modem_tsync_groups[] = {
1146*4882a593Smuzhiyun "gpio128",
1147*4882a593Smuzhiyun };
1148*4882a593Smuzhiyun static const char * const nav_pps_groups[] = {
1149*4882a593Smuzhiyun "gpio128",
1150*4882a593Smuzhiyun };
1151*4882a593Smuzhiyun static const char * const qlink_request_groups[] = {
1152*4882a593Smuzhiyun "gpio130",
1153*4882a593Smuzhiyun };
1154*4882a593Smuzhiyun static const char * const qlink_enable_groups[] = {
1155*4882a593Smuzhiyun "gpio131",
1156*4882a593Smuzhiyun };
1157*4882a593Smuzhiyun static const char * const pa_indicator_groups[] = {
1158*4882a593Smuzhiyun "gpio135",
1159*4882a593Smuzhiyun };
1160*4882a593Smuzhiyun static const char * const ssbi1_groups[] = {
1161*4882a593Smuzhiyun "gpio142",
1162*4882a593Smuzhiyun };
1163*4882a593Smuzhiyun static const char * const isense_dbg_groups[] = {
1164*4882a593Smuzhiyun "gpio143",
1165*4882a593Smuzhiyun };
1166*4882a593Smuzhiyun static const char * const mss_lte_groups[] = {
1167*4882a593Smuzhiyun "gpio144", "gpio145",
1168*4882a593Smuzhiyun };
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun static const struct msm_function msm8998_functions[] = {
1171*4882a593Smuzhiyun FUNCTION(gpio),
1172*4882a593Smuzhiyun FUNCTION(adsp_ext),
1173*4882a593Smuzhiyun FUNCTION(agera_pll),
1174*4882a593Smuzhiyun FUNCTION(atest_char),
1175*4882a593Smuzhiyun FUNCTION(atest_gpsadc0),
1176*4882a593Smuzhiyun FUNCTION(atest_gpsadc1),
1177*4882a593Smuzhiyun FUNCTION(atest_tsens),
1178*4882a593Smuzhiyun FUNCTION(atest_tsens2),
1179*4882a593Smuzhiyun FUNCTION(atest_usb1),
1180*4882a593Smuzhiyun FUNCTION(atest_usb10),
1181*4882a593Smuzhiyun FUNCTION(atest_usb11),
1182*4882a593Smuzhiyun FUNCTION(atest_usb12),
1183*4882a593Smuzhiyun FUNCTION(atest_usb13),
1184*4882a593Smuzhiyun FUNCTION(audio_ref),
1185*4882a593Smuzhiyun FUNCTION(bimc_dte0),
1186*4882a593Smuzhiyun FUNCTION(bimc_dte1),
1187*4882a593Smuzhiyun FUNCTION(blsp10_spi),
1188*4882a593Smuzhiyun FUNCTION(blsp10_spi_a),
1189*4882a593Smuzhiyun FUNCTION(blsp10_spi_b),
1190*4882a593Smuzhiyun FUNCTION(blsp11_i2c),
1191*4882a593Smuzhiyun FUNCTION(blsp1_spi),
1192*4882a593Smuzhiyun FUNCTION(blsp1_spi_a),
1193*4882a593Smuzhiyun FUNCTION(blsp1_spi_b),
1194*4882a593Smuzhiyun FUNCTION(blsp2_spi),
1195*4882a593Smuzhiyun FUNCTION(blsp9_spi),
1196*4882a593Smuzhiyun FUNCTION(blsp_i2c1),
1197*4882a593Smuzhiyun FUNCTION(blsp_i2c2),
1198*4882a593Smuzhiyun FUNCTION(blsp_i2c3),
1199*4882a593Smuzhiyun FUNCTION(blsp_i2c4),
1200*4882a593Smuzhiyun FUNCTION(blsp_i2c5),
1201*4882a593Smuzhiyun FUNCTION(blsp_i2c6),
1202*4882a593Smuzhiyun FUNCTION(blsp_i2c7),
1203*4882a593Smuzhiyun FUNCTION(blsp_i2c8),
1204*4882a593Smuzhiyun FUNCTION(blsp_i2c9),
1205*4882a593Smuzhiyun FUNCTION(blsp_i2c10),
1206*4882a593Smuzhiyun FUNCTION(blsp_i2c11),
1207*4882a593Smuzhiyun FUNCTION(blsp_i2c12),
1208*4882a593Smuzhiyun FUNCTION(blsp_spi1),
1209*4882a593Smuzhiyun FUNCTION(blsp_spi2),
1210*4882a593Smuzhiyun FUNCTION(blsp_spi3),
1211*4882a593Smuzhiyun FUNCTION(blsp_spi4),
1212*4882a593Smuzhiyun FUNCTION(blsp_spi5),
1213*4882a593Smuzhiyun FUNCTION(blsp_spi6),
1214*4882a593Smuzhiyun FUNCTION(blsp_spi7),
1215*4882a593Smuzhiyun FUNCTION(blsp_spi8),
1216*4882a593Smuzhiyun FUNCTION(blsp_spi9),
1217*4882a593Smuzhiyun FUNCTION(blsp_spi10),
1218*4882a593Smuzhiyun FUNCTION(blsp_spi11),
1219*4882a593Smuzhiyun FUNCTION(blsp_spi12),
1220*4882a593Smuzhiyun FUNCTION(blsp_uart1_a),
1221*4882a593Smuzhiyun FUNCTION(blsp_uart1_b),
1222*4882a593Smuzhiyun FUNCTION(blsp_uart2_a),
1223*4882a593Smuzhiyun FUNCTION(blsp_uart2_b),
1224*4882a593Smuzhiyun FUNCTION(blsp_uart3_a),
1225*4882a593Smuzhiyun FUNCTION(blsp_uart3_b),
1226*4882a593Smuzhiyun FUNCTION(blsp_uart7_a),
1227*4882a593Smuzhiyun FUNCTION(blsp_uart7_b),
1228*4882a593Smuzhiyun FUNCTION(blsp_uart8),
1229*4882a593Smuzhiyun FUNCTION(blsp_uart8_a),
1230*4882a593Smuzhiyun FUNCTION(blsp_uart8_b),
1231*4882a593Smuzhiyun FUNCTION(blsp_uart9_a),
1232*4882a593Smuzhiyun FUNCTION(blsp_uart9_b),
1233*4882a593Smuzhiyun FUNCTION(blsp_uim1_a),
1234*4882a593Smuzhiyun FUNCTION(blsp_uim1_b),
1235*4882a593Smuzhiyun FUNCTION(blsp_uim2_a),
1236*4882a593Smuzhiyun FUNCTION(blsp_uim2_b),
1237*4882a593Smuzhiyun FUNCTION(blsp_uim3_a),
1238*4882a593Smuzhiyun FUNCTION(blsp_uim3_b),
1239*4882a593Smuzhiyun FUNCTION(blsp_uim7_a),
1240*4882a593Smuzhiyun FUNCTION(blsp_uim7_b),
1241*4882a593Smuzhiyun FUNCTION(blsp_uim8_a),
1242*4882a593Smuzhiyun FUNCTION(blsp_uim8_b),
1243*4882a593Smuzhiyun FUNCTION(blsp_uim9_a),
1244*4882a593Smuzhiyun FUNCTION(blsp_uim9_b),
1245*4882a593Smuzhiyun FUNCTION(bt_reset),
1246*4882a593Smuzhiyun FUNCTION(btfm_slimbus),
1247*4882a593Smuzhiyun FUNCTION(cam_mclk),
1248*4882a593Smuzhiyun FUNCTION(cci_async),
1249*4882a593Smuzhiyun FUNCTION(cci_i2c),
1250*4882a593Smuzhiyun FUNCTION(cci_timer0),
1251*4882a593Smuzhiyun FUNCTION(cci_timer1),
1252*4882a593Smuzhiyun FUNCTION(cci_timer2),
1253*4882a593Smuzhiyun FUNCTION(cci_timer3),
1254*4882a593Smuzhiyun FUNCTION(cci_timer4),
1255*4882a593Smuzhiyun FUNCTION(cri_trng),
1256*4882a593Smuzhiyun FUNCTION(cri_trng0),
1257*4882a593Smuzhiyun FUNCTION(cri_trng1),
1258*4882a593Smuzhiyun FUNCTION(dbg_out),
1259*4882a593Smuzhiyun FUNCTION(ddr_bist),
1260*4882a593Smuzhiyun FUNCTION(edp_hot),
1261*4882a593Smuzhiyun FUNCTION(edp_lcd),
1262*4882a593Smuzhiyun FUNCTION(gcc_gp1_a),
1263*4882a593Smuzhiyun FUNCTION(gcc_gp1_b),
1264*4882a593Smuzhiyun FUNCTION(gcc_gp2_a),
1265*4882a593Smuzhiyun FUNCTION(gcc_gp2_b),
1266*4882a593Smuzhiyun FUNCTION(gcc_gp3_a),
1267*4882a593Smuzhiyun FUNCTION(gcc_gp3_b),
1268*4882a593Smuzhiyun FUNCTION(hdmi_cec),
1269*4882a593Smuzhiyun FUNCTION(hdmi_ddc),
1270*4882a593Smuzhiyun FUNCTION(hdmi_hot),
1271*4882a593Smuzhiyun FUNCTION(hdmi_rcv),
1272*4882a593Smuzhiyun FUNCTION(isense_dbg),
1273*4882a593Smuzhiyun FUNCTION(jitter_bist),
1274*4882a593Smuzhiyun FUNCTION(ldo_en),
1275*4882a593Smuzhiyun FUNCTION(ldo_update),
1276*4882a593Smuzhiyun FUNCTION(lpass_slimbus),
1277*4882a593Smuzhiyun FUNCTION(m_voc),
1278*4882a593Smuzhiyun FUNCTION(mdp_vsync),
1279*4882a593Smuzhiyun FUNCTION(mdp_vsync0),
1280*4882a593Smuzhiyun FUNCTION(mdp_vsync1),
1281*4882a593Smuzhiyun FUNCTION(mdp_vsync2),
1282*4882a593Smuzhiyun FUNCTION(mdp_vsync3),
1283*4882a593Smuzhiyun FUNCTION(mdp_vsync_a),
1284*4882a593Smuzhiyun FUNCTION(mdp_vsync_b),
1285*4882a593Smuzhiyun FUNCTION(modem_tsync),
1286*4882a593Smuzhiyun FUNCTION(mss_lte),
1287*4882a593Smuzhiyun FUNCTION(nav_dr),
1288*4882a593Smuzhiyun FUNCTION(nav_pps),
1289*4882a593Smuzhiyun FUNCTION(pa_indicator),
1290*4882a593Smuzhiyun FUNCTION(pci_e0),
1291*4882a593Smuzhiyun FUNCTION(phase_flag),
1292*4882a593Smuzhiyun FUNCTION(pll_bypassnl),
1293*4882a593Smuzhiyun FUNCTION(pll_reset),
1294*4882a593Smuzhiyun FUNCTION(pri_mi2s),
1295*4882a593Smuzhiyun FUNCTION(pri_mi2s_ws),
1296*4882a593Smuzhiyun FUNCTION(prng_rosc),
1297*4882a593Smuzhiyun FUNCTION(pwr_crypto),
1298*4882a593Smuzhiyun FUNCTION(pwr_modem),
1299*4882a593Smuzhiyun FUNCTION(pwr_nav),
1300*4882a593Smuzhiyun FUNCTION(qdss_cti0_a),
1301*4882a593Smuzhiyun FUNCTION(qdss_cti0_b),
1302*4882a593Smuzhiyun FUNCTION(qdss_cti1_a),
1303*4882a593Smuzhiyun FUNCTION(qdss_cti1_b),
1304*4882a593Smuzhiyun FUNCTION(qdss),
1305*4882a593Smuzhiyun FUNCTION(qlink_enable),
1306*4882a593Smuzhiyun FUNCTION(qlink_request),
1307*4882a593Smuzhiyun FUNCTION(qua_mi2s),
1308*4882a593Smuzhiyun FUNCTION(sd_card),
1309*4882a593Smuzhiyun FUNCTION(sd_write),
1310*4882a593Smuzhiyun FUNCTION(sdc40),
1311*4882a593Smuzhiyun FUNCTION(sdc41),
1312*4882a593Smuzhiyun FUNCTION(sdc42),
1313*4882a593Smuzhiyun FUNCTION(sdc43),
1314*4882a593Smuzhiyun FUNCTION(sdc4_clk),
1315*4882a593Smuzhiyun FUNCTION(sdc4_cmd),
1316*4882a593Smuzhiyun FUNCTION(sec_mi2s),
1317*4882a593Smuzhiyun FUNCTION(sp_cmu),
1318*4882a593Smuzhiyun FUNCTION(spkr_i2s),
1319*4882a593Smuzhiyun FUNCTION(ssbi1),
1320*4882a593Smuzhiyun FUNCTION(ssc_irq),
1321*4882a593Smuzhiyun FUNCTION(ter_mi2s),
1322*4882a593Smuzhiyun FUNCTION(tgu_ch0),
1323*4882a593Smuzhiyun FUNCTION(tgu_ch1),
1324*4882a593Smuzhiyun FUNCTION(tsense_pwm1),
1325*4882a593Smuzhiyun FUNCTION(tsense_pwm2),
1326*4882a593Smuzhiyun FUNCTION(tsif0),
1327*4882a593Smuzhiyun FUNCTION(tsif1),
1328*4882a593Smuzhiyun FUNCTION(uim1_clk),
1329*4882a593Smuzhiyun FUNCTION(uim1_data),
1330*4882a593Smuzhiyun FUNCTION(uim1_present),
1331*4882a593Smuzhiyun FUNCTION(uim1_reset),
1332*4882a593Smuzhiyun FUNCTION(uim2_clk),
1333*4882a593Smuzhiyun FUNCTION(uim2_data),
1334*4882a593Smuzhiyun FUNCTION(uim2_present),
1335*4882a593Smuzhiyun FUNCTION(uim2_reset),
1336*4882a593Smuzhiyun FUNCTION(uim_batt),
1337*4882a593Smuzhiyun FUNCTION(usb_phy),
1338*4882a593Smuzhiyun FUNCTION(vfr_1),
1339*4882a593Smuzhiyun FUNCTION(vsense_clkout),
1340*4882a593Smuzhiyun FUNCTION(vsense_data0),
1341*4882a593Smuzhiyun FUNCTION(vsense_data1),
1342*4882a593Smuzhiyun FUNCTION(vsense_mode),
1343*4882a593Smuzhiyun FUNCTION(wlan1_adc0),
1344*4882a593Smuzhiyun FUNCTION(wlan1_adc1),
1345*4882a593Smuzhiyun FUNCTION(wlan2_adc0),
1346*4882a593Smuzhiyun FUNCTION(wlan2_adc1),
1347*4882a593Smuzhiyun };
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun static const struct msm_pingroup msm8998_groups[] = {
1350*4882a593Smuzhiyun PINGROUP(0, EAST, blsp_spi1, blsp_uart1_a, blsp_uim1_a, _, _, _, _, _, _),
1351*4882a593Smuzhiyun PINGROUP(1, EAST, blsp_spi1, blsp_uart1_a, blsp_uim1_a, _, _, _, _, _, _),
1352*4882a593Smuzhiyun PINGROUP(2, EAST, blsp_spi1, blsp_uart1_a, blsp_i2c1, _, _, _, _, _, _),
1353*4882a593Smuzhiyun PINGROUP(3, EAST, blsp_spi1, blsp_uart1_a, blsp_i2c1, _, _, _, _, _, _),
1354*4882a593Smuzhiyun PINGROUP(4, WEST, blsp_spi8, blsp_uart8_a, blsp_uim8_a, _, qdss_cti0_b, _, _, _, _),
1355*4882a593Smuzhiyun PINGROUP(5, WEST, blsp_spi8, blsp_uart8_a, blsp_uim8_a, _, qdss_cti0_b, _, _, _, _),
1356*4882a593Smuzhiyun PINGROUP(6, WEST, blsp_spi8, blsp_uart8_a, blsp_i2c8, _, _, _, _, _, _),
1357*4882a593Smuzhiyun PINGROUP(7, WEST, blsp_spi8, blsp_uart8_a, blsp_i2c8, ddr_bist, _, atest_tsens2, atest_usb1, _, _),
1358*4882a593Smuzhiyun PINGROUP(8, EAST, blsp_spi4, blsp_uart1_b, blsp_uim1_b, _, ddr_bist, _, wlan1_adc1, atest_usb13, bimc_dte1),
1359*4882a593Smuzhiyun PINGROUP(9, EAST, blsp_spi4, blsp_uart1_b, blsp_uim1_b, tsif0, ddr_bist, _, wlan1_adc0, atest_usb12, bimc_dte0),
1360*4882a593Smuzhiyun PINGROUP(10, EAST, mdp_vsync_a, blsp_spi4, blsp_uart1_b, blsp_i2c4, ddr_bist, atest_gpsadc1, wlan2_adc1, atest_usb11, bimc_dte1),
1361*4882a593Smuzhiyun PINGROUP(11, EAST, mdp_vsync_a, edp_lcd, blsp_spi4, blsp_uart1_b, blsp_i2c4, dbg_out, atest_gpsadc0, wlan2_adc0, atest_usb10),
1362*4882a593Smuzhiyun PINGROUP(12, EAST, mdp_vsync, m_voc, _, _, _, _, _, _, _),
1363*4882a593Smuzhiyun PINGROUP(13, EAST, cam_mclk, pll_bypassnl, qdss, _, _, _, _, _, _),
1364*4882a593Smuzhiyun PINGROUP(14, EAST, cam_mclk, pll_reset, qdss, _, _, _, _, _, _),
1365*4882a593Smuzhiyun PINGROUP(15, EAST, cam_mclk, qdss, _, _, _, _, _, _, _),
1366*4882a593Smuzhiyun PINGROUP(16, EAST, cam_mclk, qdss, _, _, _, _, _, _, _),
1367*4882a593Smuzhiyun PINGROUP(17, EAST, cci_i2c, qdss, _, _, _, _, _, _, _),
1368*4882a593Smuzhiyun PINGROUP(18, EAST, cci_i2c, phase_flag, qdss, _, _, _, _, _, _),
1369*4882a593Smuzhiyun PINGROUP(19, EAST, cci_i2c, phase_flag, qdss, _, _, _, _, _, _),
1370*4882a593Smuzhiyun PINGROUP(20, EAST, cci_i2c, qdss, _, _, _, _, _, _, _),
1371*4882a593Smuzhiyun PINGROUP(21, EAST, cci_timer0, _, qdss, vsense_data0, _, _, _, _, _),
1372*4882a593Smuzhiyun PINGROUP(22, EAST, cci_timer1, _, qdss, vsense_data1, _, _, _, _, _),
1373*4882a593Smuzhiyun PINGROUP(23, EAST, cci_timer2, blsp1_spi_b, qdss, vsense_mode, _, _, _, _, _),
1374*4882a593Smuzhiyun PINGROUP(24, EAST, cci_timer3, cci_async, blsp1_spi_a, _, qdss, vsense_clkout, _, _, _),
1375*4882a593Smuzhiyun PINGROUP(25, EAST, cci_timer4, cci_async, blsp2_spi, _, qdss, _, _, _, _),
1376*4882a593Smuzhiyun PINGROUP(26, EAST, cci_async, qdss, _, _, _, _, _, _, _),
1377*4882a593Smuzhiyun PINGROUP(27, EAST, blsp1_spi_a, qdss, _, _, _, _, _, _, _),
1378*4882a593Smuzhiyun PINGROUP(28, EAST, blsp1_spi_b, qdss, _, _, _, _, _, _, _),
1379*4882a593Smuzhiyun PINGROUP(29, EAST, blsp2_spi, _, qdss, _, _, _, _, _, _),
1380*4882a593Smuzhiyun PINGROUP(30, EAST, hdmi_rcv, blsp2_spi, qdss, _, _, _, _, _, _),
1381*4882a593Smuzhiyun PINGROUP(31, EAST, hdmi_cec, blsp_spi2, blsp_uart2_a, blsp_uim2_a, pwr_modem, _, _, _, _),
1382*4882a593Smuzhiyun PINGROUP(32, EAST, hdmi_ddc, blsp_spi2, blsp_uart2_a, blsp_i2c2, pwr_nav, _, _, _, _),
1383*4882a593Smuzhiyun PINGROUP(33, EAST, hdmi_ddc, blsp_spi2, blsp_uart2_a, blsp_i2c2, pwr_crypto, _, _, _, _),
1384*4882a593Smuzhiyun PINGROUP(34, EAST, hdmi_hot, edp_hot, blsp_spi2, blsp_uart2_a, blsp_uim2_a, _, _, _, _),
1385*4882a593Smuzhiyun PINGROUP(35, NORTH, pci_e0, jitter_bist, _, _, _, _, _, _, _),
1386*4882a593Smuzhiyun PINGROUP(36, NORTH, pci_e0, agera_pll, _, atest_tsens, _, _, _, _, _),
1387*4882a593Smuzhiyun PINGROUP(37, NORTH, agera_pll, _, _, _, _, _, _, _, _),
1388*4882a593Smuzhiyun PINGROUP(38, WEST, usb_phy, _, _, _, _, _, _, _, _),
1389*4882a593Smuzhiyun PINGROUP(39, WEST, lpass_slimbus, _, _, _, _, _, _, _, _),
1390*4882a593Smuzhiyun PINGROUP(40, EAST, sd_write, tsif0, _, _, _, _, _, _, _),
1391*4882a593Smuzhiyun PINGROUP(41, EAST, blsp_spi6, blsp_uart3_b, blsp_uim3_b, _, qdss, _, _, _, _),
1392*4882a593Smuzhiyun PINGROUP(42, EAST, blsp_spi6, blsp_uart3_b, blsp_uim3_b, _, qdss, _, _, _, _),
1393*4882a593Smuzhiyun PINGROUP(43, EAST, blsp_spi6, blsp_uart3_b, blsp_i2c6, _, qdss, _, _, _, _),
1394*4882a593Smuzhiyun PINGROUP(44, EAST, blsp_spi6, blsp_uart3_b, blsp_i2c6, _, qdss, _, _, _, _),
1395*4882a593Smuzhiyun PINGROUP(45, EAST, blsp_spi3, blsp_uart3_a, blsp_uim3_a, _, _, _, _, _, _),
1396*4882a593Smuzhiyun PINGROUP(46, EAST, blsp_spi3, blsp_uart3_a, blsp_uim3_a, _, _, _, _, _, _),
1397*4882a593Smuzhiyun PINGROUP(47, EAST, blsp_spi3, blsp_uart3_a, blsp_i2c3, _, _, _, _, _, _),
1398*4882a593Smuzhiyun PINGROUP(48, EAST, blsp_spi3, blsp_uart3_a, blsp_i2c3, _, _, _, _, _, _),
1399*4882a593Smuzhiyun PINGROUP(49, NORTH, blsp_spi9, blsp_uart9_a, blsp_uim9_a, blsp10_spi_b, qdss_cti0_a, _, _, _, _),
1400*4882a593Smuzhiyun PINGROUP(50, NORTH, blsp_spi9, blsp_uart9_a, blsp_uim9_a, blsp10_spi_b, qdss_cti0_a, _, _, _, _),
1401*4882a593Smuzhiyun PINGROUP(51, NORTH, blsp_spi9, blsp_uart9_a, blsp_i2c9, blsp10_spi_a, _, _, _, _, _),
1402*4882a593Smuzhiyun PINGROUP(52, NORTH, blsp_spi9, blsp_uart9_a, blsp_i2c9, blsp10_spi_a, _, _, _, _, _),
1403*4882a593Smuzhiyun PINGROUP(53, WEST, blsp_spi7, blsp_uart7_a, blsp_uim7_a, _, _, _, _, _, _),
1404*4882a593Smuzhiyun PINGROUP(54, WEST, blsp_spi7, blsp_uart7_a, blsp_uim7_a, _, _, _, _, _, _),
1405*4882a593Smuzhiyun PINGROUP(55, WEST, blsp_spi7, blsp_uart7_a, blsp_i2c7, _, _, _, _, _, _),
1406*4882a593Smuzhiyun PINGROUP(56, WEST, blsp_spi7, blsp_uart7_a, blsp_i2c7, _, _, _, _, _, _),
1407*4882a593Smuzhiyun PINGROUP(57, WEST, qua_mi2s, blsp10_spi, gcc_gp1_a, _, _, _, _, _, _),
1408*4882a593Smuzhiyun PINGROUP(58, WEST, qua_mi2s, blsp_spi11, blsp_uart8_b, blsp_uim8_b, gcc_gp2_a, _, qdss_cti1_a, _, _),
1409*4882a593Smuzhiyun PINGROUP(59, WEST, qua_mi2s, blsp_spi11, blsp_uart8_b, blsp_uim8_b, gcc_gp3_a, _, qdss_cti1_a, _, _),
1410*4882a593Smuzhiyun PINGROUP(60, WEST, qua_mi2s, blsp_spi11, blsp_uart8_b, blsp_i2c11, cri_trng0, _, _, _, _),
1411*4882a593Smuzhiyun PINGROUP(61, WEST, qua_mi2s, blsp_spi11, blsp_uart8_b, blsp_i2c11, cri_trng1, _, _, _, _),
1412*4882a593Smuzhiyun PINGROUP(62, WEST, qua_mi2s, cri_trng, _, _, _, _, _, _, _),
1413*4882a593Smuzhiyun PINGROUP(63, WEST, qua_mi2s, _, _, _, _, _, _, _, _),
1414*4882a593Smuzhiyun PINGROUP(64, WEST, pri_mi2s, sp_cmu, _, _, _, _, _, _, _),
1415*4882a593Smuzhiyun PINGROUP(65, WEST, pri_mi2s, blsp_spi10, blsp_uart7_b, blsp_uim7_b, _, _, _, _, _),
1416*4882a593Smuzhiyun PINGROUP(66, WEST, pri_mi2s_ws, blsp_spi10, blsp_uart7_b, blsp_uim7_b, _, _, _, _, _),
1417*4882a593Smuzhiyun PINGROUP(67, WEST, pri_mi2s, blsp_spi10, blsp_uart7_b, blsp_i2c10, _, _, _, _, _),
1418*4882a593Smuzhiyun PINGROUP(68, WEST, pri_mi2s, blsp_spi10, blsp_uart7_b, blsp_i2c10, _, _, _, _, _),
1419*4882a593Smuzhiyun PINGROUP(69, WEST, spkr_i2s, audio_ref, _, _, _, _, _, _, _),
1420*4882a593Smuzhiyun PINGROUP(70, WEST, lpass_slimbus, spkr_i2s, blsp9_spi, _, _, _, _, _, _),
1421*4882a593Smuzhiyun PINGROUP(71, WEST, lpass_slimbus, spkr_i2s, blsp9_spi, tsense_pwm1, tsense_pwm2, _, _, _, _),
1422*4882a593Smuzhiyun PINGROUP(72, WEST, lpass_slimbus, spkr_i2s, blsp9_spi, _, _, _, _, _, _),
1423*4882a593Smuzhiyun PINGROUP(73, WEST, btfm_slimbus, phase_flag, _, _, _, _, _, _, _),
1424*4882a593Smuzhiyun PINGROUP(74, WEST, btfm_slimbus, ter_mi2s, phase_flag, _, _, _, _, _, _),
1425*4882a593Smuzhiyun PINGROUP(75, WEST, ter_mi2s, phase_flag, qdss, _, _, _, _, _, _),
1426*4882a593Smuzhiyun PINGROUP(76, WEST, ter_mi2s, phase_flag, qdss, _, _, _, _, _, _),
1427*4882a593Smuzhiyun PINGROUP(77, WEST, ter_mi2s, phase_flag, qdss, _, _, _, _, _, _),
1428*4882a593Smuzhiyun PINGROUP(78, WEST, ter_mi2s, gcc_gp1_b, _, _, _, _, _, _, _),
1429*4882a593Smuzhiyun PINGROUP(79, WEST, sec_mi2s, _, qdss, _, _, _, _, _, _),
1430*4882a593Smuzhiyun PINGROUP(80, WEST, sec_mi2s, _, qdss, _, _, _, _, _, _),
1431*4882a593Smuzhiyun PINGROUP(81, WEST, sec_mi2s, blsp_spi12, blsp_uart9_b, blsp_uim9_b, gcc_gp2_b, _, _, _, _),
1432*4882a593Smuzhiyun PINGROUP(82, WEST, sec_mi2s, blsp_spi12, blsp_uart9_b, blsp_uim9_b, gcc_gp3_b, _, _, _, _),
1433*4882a593Smuzhiyun PINGROUP(83, WEST, sec_mi2s, blsp_spi12, blsp_uart9_b, blsp_i2c12, _, _, _, _, _),
1434*4882a593Smuzhiyun PINGROUP(84, WEST, blsp_spi12, blsp_uart9_b, blsp_i2c12, _, _, _, _, _, _),
1435*4882a593Smuzhiyun PINGROUP(85, EAST, blsp_spi5, blsp_uart2_b, blsp_uim2_b, _, _, _, _, _, _),
1436*4882a593Smuzhiyun PINGROUP(86, EAST, blsp_spi5, blsp_uart2_b, blsp_uim2_b, _, _, _, _, _, _),
1437*4882a593Smuzhiyun PINGROUP(87, EAST, blsp_spi5, blsp_uart2_b, blsp_i2c5, _, _, _, _, _, _),
1438*4882a593Smuzhiyun PINGROUP(88, EAST, blsp_spi5, blsp_uart2_b, blsp_i2c5, _, _, _, _, _, _),
1439*4882a593Smuzhiyun PINGROUP(89, EAST, tsif0, phase_flag, _, _, _, _, _, _, _),
1440*4882a593Smuzhiyun PINGROUP(90, EAST, tsif0, mdp_vsync0, mdp_vsync1, mdp_vsync2, mdp_vsync3, blsp1_spi, tgu_ch0, qdss_cti1_b, _),
1441*4882a593Smuzhiyun PINGROUP(91, EAST, tsif0, sdc4_cmd, tgu_ch1, phase_flag, qdss_cti1_b, _, _, _, _),
1442*4882a593Smuzhiyun PINGROUP(92, EAST, tsif1, sdc43, vfr_1, phase_flag, _, _, _, _, _),
1443*4882a593Smuzhiyun PINGROUP(93, EAST, tsif1, sdc4_clk, _, qdss, _, _, _, _, _),
1444*4882a593Smuzhiyun PINGROUP(94, EAST, tsif1, sdc42, _, _, _, _, _, _, _),
1445*4882a593Smuzhiyun PINGROUP(95, EAST, tsif1, sdc41, _, _, _, _, _, _, _),
1446*4882a593Smuzhiyun PINGROUP(96, EAST, tsif1, sdc40, phase_flag, _, _, _, _, _, _),
1447*4882a593Smuzhiyun PINGROUP(97, WEST, _, mdp_vsync_b, ldo_en, _, _, _, _, _, _),
1448*4882a593Smuzhiyun PINGROUP(98, WEST, _, mdp_vsync_b, ldo_update, _, _, _, _, _, _),
1449*4882a593Smuzhiyun PINGROUP(99, WEST, _, _, _, _, _, _, _, _, _),
1450*4882a593Smuzhiyun PINGROUP(100, WEST, _, _, blsp_uart8, _, _, _, _, _, _),
1451*4882a593Smuzhiyun PINGROUP(101, WEST, _, blsp_uart8, _, _, _, _, _, _, _),
1452*4882a593Smuzhiyun PINGROUP(102, WEST, _, blsp11_i2c, prng_rosc, _, _, _, _, _, _),
1453*4882a593Smuzhiyun PINGROUP(103, WEST, _, blsp11_i2c, phase_flag, _, _, _, _, _, _),
1454*4882a593Smuzhiyun PINGROUP(104, WEST, _, _, _, _, _, _, _, _, _),
1455*4882a593Smuzhiyun PINGROUP(105, NORTH, uim2_data, _, _, _, _, _, _, _, _),
1456*4882a593Smuzhiyun PINGROUP(106, NORTH, uim2_clk, _, _, _, _, _, _, _, _),
1457*4882a593Smuzhiyun PINGROUP(107, NORTH, uim2_reset, _, _, _, _, _, _, _, _),
1458*4882a593Smuzhiyun PINGROUP(108, NORTH, uim2_present, _, _, _, _, _, _, _, _),
1459*4882a593Smuzhiyun PINGROUP(109, NORTH, uim1_data, _, _, _, _, _, _, _, _),
1460*4882a593Smuzhiyun PINGROUP(110, NORTH, uim1_clk, _, _, _, _, _, _, _, _),
1461*4882a593Smuzhiyun PINGROUP(111, NORTH, uim1_reset, _, _, _, _, _, _, _, _),
1462*4882a593Smuzhiyun PINGROUP(112, NORTH, uim1_present, _, _, _, _, _, _, _, _),
1463*4882a593Smuzhiyun PINGROUP(113, NORTH, uim_batt, _, _, _, _, _, _, _, _),
1464*4882a593Smuzhiyun PINGROUP(114, WEST, _, _, phase_flag, _, _, _, _, _, _),
1465*4882a593Smuzhiyun PINGROUP(115, WEST, _, nav_dr, phase_flag, _, _, _, _, _, _),
1466*4882a593Smuzhiyun PINGROUP(116, WEST, phase_flag, _, _, _, _, _, _, _, _),
1467*4882a593Smuzhiyun PINGROUP(117, EAST, phase_flag, qdss, atest_char, _, _, _, _, _, _),
1468*4882a593Smuzhiyun PINGROUP(118, EAST, adsp_ext, phase_flag, qdss, atest_char, _, _, _, _, _),
1469*4882a593Smuzhiyun PINGROUP(119, EAST, phase_flag, qdss, atest_char, _, _, _, _, _, _),
1470*4882a593Smuzhiyun PINGROUP(120, EAST, phase_flag, qdss, atest_char, _, _, _, _, _, _),
1471*4882a593Smuzhiyun PINGROUP(121, EAST, phase_flag, qdss, atest_char, _, _, _, _, _, _),
1472*4882a593Smuzhiyun PINGROUP(122, EAST, phase_flag, qdss, _, _, _, _, _, _, _),
1473*4882a593Smuzhiyun PINGROUP(123, EAST, phase_flag, qdss, _, _, _, _, _, _, _),
1474*4882a593Smuzhiyun PINGROUP(124, EAST, phase_flag, qdss, _, _, _, _, _, _, _),
1475*4882a593Smuzhiyun PINGROUP(125, EAST, phase_flag, _, _, _, _, _, _, _, _),
1476*4882a593Smuzhiyun PINGROUP(126, EAST, phase_flag, _, _, _, _, _, _, _, _),
1477*4882a593Smuzhiyun PINGROUP(127, WEST, _, _, _, _, _, _, _, _, _),
1478*4882a593Smuzhiyun PINGROUP(128, WEST, modem_tsync, nav_pps, phase_flag, _, _, _, _, _, _),
1479*4882a593Smuzhiyun PINGROUP(129, WEST, phase_flag, _, _, _, _, _, _, _, _),
1480*4882a593Smuzhiyun PINGROUP(130, NORTH, qlink_request, phase_flag, _, _, _, _, _, _, _),
1481*4882a593Smuzhiyun PINGROUP(131, NORTH, qlink_enable, phase_flag, _, _, _, _, _, _, _),
1482*4882a593Smuzhiyun PINGROUP(132, WEST, _, phase_flag, _, _, _, _, _, _, _),
1483*4882a593Smuzhiyun PINGROUP(133, WEST, phase_flag, _, _, _, _, _, _, _, _),
1484*4882a593Smuzhiyun PINGROUP(134, WEST, phase_flag, _, _, _, _, _, _, _, _),
1485*4882a593Smuzhiyun PINGROUP(135, WEST, _, pa_indicator, _, _, _, _, _, _, _),
1486*4882a593Smuzhiyun PINGROUP(136, WEST, _, _, _, _, _, _, _, _, _),
1487*4882a593Smuzhiyun PINGROUP(137, WEST, _, _, _, _, _, _, _, _, _),
1488*4882a593Smuzhiyun PINGROUP(138, WEST, _, _, _, _, _, _, _, _, _),
1489*4882a593Smuzhiyun PINGROUP(139, WEST, _, _, _, _, _, _, _, _, _),
1490*4882a593Smuzhiyun PINGROUP(140, WEST, _, _, _, _, _, _, _, _, _),
1491*4882a593Smuzhiyun PINGROUP(141, WEST, _, _, _, _, _, _, _, _, _),
1492*4882a593Smuzhiyun PINGROUP(142, WEST, _, ssbi1, _, _, _, _, _, _, _),
1493*4882a593Smuzhiyun PINGROUP(143, WEST, isense_dbg, _, _, _, _, _, _, _, _),
1494*4882a593Smuzhiyun PINGROUP(144, WEST, mss_lte, _, _, _, _, _, _, _, _),
1495*4882a593Smuzhiyun PINGROUP(145, WEST, mss_lte, _, _, _, _, _, _, _, _),
1496*4882a593Smuzhiyun PINGROUP(146, WEST, _, _, _, _, _, _, _, _, _),
1497*4882a593Smuzhiyun PINGROUP(147, WEST, _, _, _, _, _, _, _, _, _),
1498*4882a593Smuzhiyun PINGROUP(148, WEST, _, _, _, _, _, _, _, _, _),
1499*4882a593Smuzhiyun PINGROUP(149, WEST, _, _, _, _, _, _, _, _, _),
1500*4882a593Smuzhiyun SDC_QDSD_PINGROUP(sdc2_clk, 0x999000, 14, 6),
1501*4882a593Smuzhiyun SDC_QDSD_PINGROUP(sdc2_cmd, 0x999000, 11, 3),
1502*4882a593Smuzhiyun SDC_QDSD_PINGROUP(sdc2_data, 0x999000, 9, 0),
1503*4882a593Smuzhiyun UFS_RESET(ufs_reset, 0x19d000),
1504*4882a593Smuzhiyun };
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun static const struct msm_pinctrl_soc_data msm8998_pinctrl = {
1507*4882a593Smuzhiyun .pins = msm8998_pins,
1508*4882a593Smuzhiyun .npins = ARRAY_SIZE(msm8998_pins),
1509*4882a593Smuzhiyun .functions = msm8998_functions,
1510*4882a593Smuzhiyun .nfunctions = ARRAY_SIZE(msm8998_functions),
1511*4882a593Smuzhiyun .groups = msm8998_groups,
1512*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(msm8998_groups),
1513*4882a593Smuzhiyun .ngpios = 150,
1514*4882a593Smuzhiyun };
1515*4882a593Smuzhiyun
msm8998_pinctrl_probe(struct platform_device * pdev)1516*4882a593Smuzhiyun static int msm8998_pinctrl_probe(struct platform_device *pdev)
1517*4882a593Smuzhiyun {
1518*4882a593Smuzhiyun return msm_pinctrl_probe(pdev, &msm8998_pinctrl);
1519*4882a593Smuzhiyun }
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun static const struct of_device_id msm8998_pinctrl_of_match[] = {
1522*4882a593Smuzhiyun { .compatible = "qcom,msm8998-pinctrl", },
1523*4882a593Smuzhiyun { },
1524*4882a593Smuzhiyun };
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun static struct platform_driver msm8998_pinctrl_driver = {
1527*4882a593Smuzhiyun .driver = {
1528*4882a593Smuzhiyun .name = "msm8998-pinctrl",
1529*4882a593Smuzhiyun .of_match_table = msm8998_pinctrl_of_match,
1530*4882a593Smuzhiyun },
1531*4882a593Smuzhiyun .probe = msm8998_pinctrl_probe,
1532*4882a593Smuzhiyun .remove = msm_pinctrl_remove,
1533*4882a593Smuzhiyun };
1534*4882a593Smuzhiyun
msm8998_pinctrl_init(void)1535*4882a593Smuzhiyun static int __init msm8998_pinctrl_init(void)
1536*4882a593Smuzhiyun {
1537*4882a593Smuzhiyun return platform_driver_register(&msm8998_pinctrl_driver);
1538*4882a593Smuzhiyun }
1539*4882a593Smuzhiyun arch_initcall(msm8998_pinctrl_init);
1540*4882a593Smuzhiyun
msm8998_pinctrl_exit(void)1541*4882a593Smuzhiyun static void __exit msm8998_pinctrl_exit(void)
1542*4882a593Smuzhiyun {
1543*4882a593Smuzhiyun platform_driver_unregister(&msm8998_pinctrl_driver);
1544*4882a593Smuzhiyun }
1545*4882a593Smuzhiyun module_exit(msm8998_pinctrl_exit);
1546*4882a593Smuzhiyun
1547*4882a593Smuzhiyun MODULE_DESCRIPTION("QTI msm8998 pinctrl driver");
1548*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1549*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, msm8998_pinctrl_of_match);
1550