xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/qcom/pinctrl-msm8976.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2015-2016, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2016, AngeloGioacchino Del Regno <kholk11@gmail.com>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/of.h>
10*4882a593Smuzhiyun #include <linux/platform_device.h>
11*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "pinctrl-msm.h"
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define FUNCTION(fname)			                \
16*4882a593Smuzhiyun 	[msm_mux_##fname] = {		                \
17*4882a593Smuzhiyun 		.name = #fname,				\
18*4882a593Smuzhiyun 		.groups = fname##_groups,               \
19*4882a593Smuzhiyun 		.ngroups = ARRAY_SIZE(fname##_groups),	\
20*4882a593Smuzhiyun 	}
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define REG_BASE 0x0
23*4882a593Smuzhiyun #define REG_SIZE 0x1000
24*4882a593Smuzhiyun #define PINGROUP(id, f1, f2, f3, f4, f5, f6, f7, f8, f9)	\
25*4882a593Smuzhiyun 	{					        \
26*4882a593Smuzhiyun 		.name = "gpio" #id,			\
27*4882a593Smuzhiyun 		.pins = gpio##id##_pins,		\
28*4882a593Smuzhiyun 		.npins = ARRAY_SIZE(gpio##id##_pins),	\
29*4882a593Smuzhiyun 		.funcs = (int[]){			\
30*4882a593Smuzhiyun 			msm_mux_gpio, /* gpio mode */	\
31*4882a593Smuzhiyun 			msm_mux_##f1,			\
32*4882a593Smuzhiyun 			msm_mux_##f2,			\
33*4882a593Smuzhiyun 			msm_mux_##f3,			\
34*4882a593Smuzhiyun 			msm_mux_##f4,			\
35*4882a593Smuzhiyun 			msm_mux_##f5,			\
36*4882a593Smuzhiyun 			msm_mux_##f6,			\
37*4882a593Smuzhiyun 			msm_mux_##f7,			\
38*4882a593Smuzhiyun 			msm_mux_##f8,			\
39*4882a593Smuzhiyun 			msm_mux_##f9			\
40*4882a593Smuzhiyun 		},				        \
41*4882a593Smuzhiyun 		.nfuncs = 10,				\
42*4882a593Smuzhiyun 		.ctl_reg = REG_BASE + REG_SIZE * id,			\
43*4882a593Smuzhiyun 		.io_reg = REG_BASE + 0x4 + REG_SIZE * id,		\
44*4882a593Smuzhiyun 		.intr_cfg_reg = REG_BASE + 0x8 + REG_SIZE * id,		\
45*4882a593Smuzhiyun 		.intr_status_reg = REG_BASE + 0xc + REG_SIZE * id,	\
46*4882a593Smuzhiyun 		.intr_target_reg = REG_BASE + 0x8 + REG_SIZE * id,	\
47*4882a593Smuzhiyun 		.mux_bit = 2,			\
48*4882a593Smuzhiyun 		.pull_bit = 0,			\
49*4882a593Smuzhiyun 		.drv_bit = 6,			\
50*4882a593Smuzhiyun 		.oe_bit = 9,			\
51*4882a593Smuzhiyun 		.in_bit = 0,			\
52*4882a593Smuzhiyun 		.out_bit = 1,			\
53*4882a593Smuzhiyun 		.intr_enable_bit = 0,		\
54*4882a593Smuzhiyun 		.intr_status_bit = 0,		\
55*4882a593Smuzhiyun 		.intr_target_bit = 5,		\
56*4882a593Smuzhiyun 		.intr_target_kpss_val = 4,	\
57*4882a593Smuzhiyun 		.intr_raw_status_bit = 4,	\
58*4882a593Smuzhiyun 		.intr_polarity_bit = 1,		\
59*4882a593Smuzhiyun 		.intr_detection_bit = 2,	\
60*4882a593Smuzhiyun 		.intr_detection_width = 2,	\
61*4882a593Smuzhiyun 	}
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define SDC_QDSD_PINGROUP(pg_name, ctl, pull, drv)	\
64*4882a593Smuzhiyun 	{					        \
65*4882a593Smuzhiyun 		.name = #pg_name,			\
66*4882a593Smuzhiyun 		.pins = pg_name##_pins,			\
67*4882a593Smuzhiyun 		.npins = ARRAY_SIZE(pg_name##_pins),	\
68*4882a593Smuzhiyun 		.ctl_reg = ctl,				\
69*4882a593Smuzhiyun 		.io_reg = 0,				\
70*4882a593Smuzhiyun 		.intr_cfg_reg = 0,			\
71*4882a593Smuzhiyun 		.intr_status_reg = 0,			\
72*4882a593Smuzhiyun 		.intr_target_reg = 0,			\
73*4882a593Smuzhiyun 		.mux_bit = -1,				\
74*4882a593Smuzhiyun 		.pull_bit = pull,			\
75*4882a593Smuzhiyun 		.drv_bit = drv,				\
76*4882a593Smuzhiyun 		.oe_bit = -1,				\
77*4882a593Smuzhiyun 		.in_bit = -1,				\
78*4882a593Smuzhiyun 		.out_bit = -1,				\
79*4882a593Smuzhiyun 		.intr_enable_bit = -1,			\
80*4882a593Smuzhiyun 		.intr_status_bit = -1,			\
81*4882a593Smuzhiyun 		.intr_target_bit = -1,			\
82*4882a593Smuzhiyun 		.intr_raw_status_bit = -1,		\
83*4882a593Smuzhiyun 		.intr_polarity_bit = -1,		\
84*4882a593Smuzhiyun 		.intr_detection_bit = -1,		\
85*4882a593Smuzhiyun 		.intr_detection_width = -1,		\
86*4882a593Smuzhiyun 	}
87*4882a593Smuzhiyun static const struct pinctrl_pin_desc msm8976_pins[] = {
88*4882a593Smuzhiyun 	PINCTRL_PIN(0, "GPIO_0"),
89*4882a593Smuzhiyun 	PINCTRL_PIN(1, "GPIO_1"),
90*4882a593Smuzhiyun 	PINCTRL_PIN(2, "GPIO_2"),
91*4882a593Smuzhiyun 	PINCTRL_PIN(3, "GPIO_3"),
92*4882a593Smuzhiyun 	PINCTRL_PIN(4, "GPIO_4"),
93*4882a593Smuzhiyun 	PINCTRL_PIN(5, "GPIO_5"),
94*4882a593Smuzhiyun 	PINCTRL_PIN(6, "GPIO_6"),
95*4882a593Smuzhiyun 	PINCTRL_PIN(7, "GPIO_7"),
96*4882a593Smuzhiyun 	PINCTRL_PIN(8, "GPIO_8"),
97*4882a593Smuzhiyun 	PINCTRL_PIN(9, "GPIO_9"),
98*4882a593Smuzhiyun 	PINCTRL_PIN(10, "GPIO_10"),
99*4882a593Smuzhiyun 	PINCTRL_PIN(11, "GPIO_11"),
100*4882a593Smuzhiyun 	PINCTRL_PIN(12, "GPIO_12"),
101*4882a593Smuzhiyun 	PINCTRL_PIN(13, "GPIO_13"),
102*4882a593Smuzhiyun 	PINCTRL_PIN(14, "GPIO_14"),
103*4882a593Smuzhiyun 	PINCTRL_PIN(15, "GPIO_15"),
104*4882a593Smuzhiyun 	PINCTRL_PIN(16, "GPIO_16"),
105*4882a593Smuzhiyun 	PINCTRL_PIN(17, "GPIO_17"),
106*4882a593Smuzhiyun 	PINCTRL_PIN(18, "GPIO_18"),
107*4882a593Smuzhiyun 	PINCTRL_PIN(19, "GPIO_19"),
108*4882a593Smuzhiyun 	PINCTRL_PIN(20, "GPIO_20"),
109*4882a593Smuzhiyun 	PINCTRL_PIN(21, "GPIO_21"),
110*4882a593Smuzhiyun 	PINCTRL_PIN(22, "GPIO_22"),
111*4882a593Smuzhiyun 	PINCTRL_PIN(23, "GPIO_23"),
112*4882a593Smuzhiyun 	PINCTRL_PIN(24, "GPIO_24"),
113*4882a593Smuzhiyun 	PINCTRL_PIN(25, "GPIO_25"),
114*4882a593Smuzhiyun 	PINCTRL_PIN(26, "GPIO_26"),
115*4882a593Smuzhiyun 	PINCTRL_PIN(27, "GPIO_27"),
116*4882a593Smuzhiyun 	PINCTRL_PIN(28, "GPIO_28"),
117*4882a593Smuzhiyun 	PINCTRL_PIN(29, "GPIO_29"),
118*4882a593Smuzhiyun 	PINCTRL_PIN(30, "GPIO_30"),
119*4882a593Smuzhiyun 	PINCTRL_PIN(31, "GPIO_31"),
120*4882a593Smuzhiyun 	PINCTRL_PIN(32, "GPIO_32"),
121*4882a593Smuzhiyun 	PINCTRL_PIN(33, "GPIO_33"),
122*4882a593Smuzhiyun 	PINCTRL_PIN(34, "GPIO_34"),
123*4882a593Smuzhiyun 	PINCTRL_PIN(35, "GPIO_35"),
124*4882a593Smuzhiyun 	PINCTRL_PIN(36, "GPIO_36"),
125*4882a593Smuzhiyun 	PINCTRL_PIN(37, "GPIO_37"),
126*4882a593Smuzhiyun 	PINCTRL_PIN(38, "GPIO_38"),
127*4882a593Smuzhiyun 	PINCTRL_PIN(39, "GPIO_39"),
128*4882a593Smuzhiyun 	PINCTRL_PIN(40, "GPIO_40"),
129*4882a593Smuzhiyun 	PINCTRL_PIN(41, "GPIO_41"),
130*4882a593Smuzhiyun 	PINCTRL_PIN(42, "GPIO_42"),
131*4882a593Smuzhiyun 	PINCTRL_PIN(43, "GPIO_43"),
132*4882a593Smuzhiyun 	PINCTRL_PIN(44, "GPIO_44"),
133*4882a593Smuzhiyun 	PINCTRL_PIN(45, "GPIO_45"),
134*4882a593Smuzhiyun 	PINCTRL_PIN(46, "GPIO_46"),
135*4882a593Smuzhiyun 	PINCTRL_PIN(47, "GPIO_47"),
136*4882a593Smuzhiyun 	PINCTRL_PIN(48, "GPIO_48"),
137*4882a593Smuzhiyun 	PINCTRL_PIN(49, "GPIO_49"),
138*4882a593Smuzhiyun 	PINCTRL_PIN(50, "GPIO_50"),
139*4882a593Smuzhiyun 	PINCTRL_PIN(51, "GPIO_51"),
140*4882a593Smuzhiyun 	PINCTRL_PIN(52, "GPIO_52"),
141*4882a593Smuzhiyun 	PINCTRL_PIN(53, "GPIO_53"),
142*4882a593Smuzhiyun 	PINCTRL_PIN(54, "GPIO_54"),
143*4882a593Smuzhiyun 	PINCTRL_PIN(55, "GPIO_55"),
144*4882a593Smuzhiyun 	PINCTRL_PIN(56, "GPIO_56"),
145*4882a593Smuzhiyun 	PINCTRL_PIN(57, "GPIO_57"),
146*4882a593Smuzhiyun 	PINCTRL_PIN(58, "GPIO_58"),
147*4882a593Smuzhiyun 	PINCTRL_PIN(59, "GPIO_59"),
148*4882a593Smuzhiyun 	PINCTRL_PIN(60, "GPIO_60"),
149*4882a593Smuzhiyun 	PINCTRL_PIN(61, "GPIO_61"),
150*4882a593Smuzhiyun 	PINCTRL_PIN(62, "GPIO_62"),
151*4882a593Smuzhiyun 	PINCTRL_PIN(63, "GPIO_63"),
152*4882a593Smuzhiyun 	PINCTRL_PIN(64, "GPIO_64"),
153*4882a593Smuzhiyun 	PINCTRL_PIN(65, "GPIO_65"),
154*4882a593Smuzhiyun 	PINCTRL_PIN(66, "GPIO_66"),
155*4882a593Smuzhiyun 	PINCTRL_PIN(67, "GPIO_67"),
156*4882a593Smuzhiyun 	PINCTRL_PIN(68, "GPIO_68"),
157*4882a593Smuzhiyun 	PINCTRL_PIN(69, "GPIO_69"),
158*4882a593Smuzhiyun 	PINCTRL_PIN(70, "GPIO_70"),
159*4882a593Smuzhiyun 	PINCTRL_PIN(71, "GPIO_71"),
160*4882a593Smuzhiyun 	PINCTRL_PIN(72, "GPIO_72"),
161*4882a593Smuzhiyun 	PINCTRL_PIN(73, "GPIO_73"),
162*4882a593Smuzhiyun 	PINCTRL_PIN(74, "GPIO_74"),
163*4882a593Smuzhiyun 	PINCTRL_PIN(75, "GPIO_75"),
164*4882a593Smuzhiyun 	PINCTRL_PIN(76, "GPIO_76"),
165*4882a593Smuzhiyun 	PINCTRL_PIN(77, "GPIO_77"),
166*4882a593Smuzhiyun 	PINCTRL_PIN(78, "GPIO_78"),
167*4882a593Smuzhiyun 	PINCTRL_PIN(79, "GPIO_79"),
168*4882a593Smuzhiyun 	PINCTRL_PIN(80, "GPIO_80"),
169*4882a593Smuzhiyun 	PINCTRL_PIN(81, "GPIO_81"),
170*4882a593Smuzhiyun 	PINCTRL_PIN(82, "GPIO_82"),
171*4882a593Smuzhiyun 	PINCTRL_PIN(83, "GPIO_83"),
172*4882a593Smuzhiyun 	PINCTRL_PIN(84, "GPIO_84"),
173*4882a593Smuzhiyun 	PINCTRL_PIN(85, "GPIO_85"),
174*4882a593Smuzhiyun 	PINCTRL_PIN(86, "GPIO_86"),
175*4882a593Smuzhiyun 	PINCTRL_PIN(87, "GPIO_87"),
176*4882a593Smuzhiyun 	PINCTRL_PIN(88, "GPIO_88"),
177*4882a593Smuzhiyun 	PINCTRL_PIN(89, "GPIO_89"),
178*4882a593Smuzhiyun 	PINCTRL_PIN(90, "GPIO_90"),
179*4882a593Smuzhiyun 	PINCTRL_PIN(91, "GPIO_91"),
180*4882a593Smuzhiyun 	PINCTRL_PIN(92, "GPIO_92"),
181*4882a593Smuzhiyun 	PINCTRL_PIN(93, "GPIO_93"),
182*4882a593Smuzhiyun 	PINCTRL_PIN(94, "GPIO_94"),
183*4882a593Smuzhiyun 	PINCTRL_PIN(95, "GPIO_95"),
184*4882a593Smuzhiyun 	PINCTRL_PIN(96, "GPIO_96"),
185*4882a593Smuzhiyun 	PINCTRL_PIN(97, "GPIO_97"),
186*4882a593Smuzhiyun 	PINCTRL_PIN(98, "GPIO_98"),
187*4882a593Smuzhiyun 	PINCTRL_PIN(99, "GPIO_99"),
188*4882a593Smuzhiyun 	PINCTRL_PIN(100, "GPIO_100"),
189*4882a593Smuzhiyun 	PINCTRL_PIN(101, "GPIO_101"),
190*4882a593Smuzhiyun 	PINCTRL_PIN(102, "GPIO_102"),
191*4882a593Smuzhiyun 	PINCTRL_PIN(103, "GPIO_103"),
192*4882a593Smuzhiyun 	PINCTRL_PIN(104, "GPIO_104"),
193*4882a593Smuzhiyun 	PINCTRL_PIN(105, "GPIO_105"),
194*4882a593Smuzhiyun 	PINCTRL_PIN(106, "GPIO_106"),
195*4882a593Smuzhiyun 	PINCTRL_PIN(107, "GPIO_107"),
196*4882a593Smuzhiyun 	PINCTRL_PIN(108, "GPIO_108"),
197*4882a593Smuzhiyun 	PINCTRL_PIN(109, "GPIO_109"),
198*4882a593Smuzhiyun 	PINCTRL_PIN(110, "GPIO_110"),
199*4882a593Smuzhiyun 	PINCTRL_PIN(111, "GPIO_111"),
200*4882a593Smuzhiyun 	PINCTRL_PIN(112, "GPIO_112"),
201*4882a593Smuzhiyun 	PINCTRL_PIN(113, "GPIO_113"),
202*4882a593Smuzhiyun 	PINCTRL_PIN(114, "GPIO_114"),
203*4882a593Smuzhiyun 	PINCTRL_PIN(115, "GPIO_115"),
204*4882a593Smuzhiyun 	PINCTRL_PIN(116, "GPIO_116"),
205*4882a593Smuzhiyun 	PINCTRL_PIN(117, "GPIO_117"),
206*4882a593Smuzhiyun 	PINCTRL_PIN(118, "GPIO_118"),
207*4882a593Smuzhiyun 	PINCTRL_PIN(119, "GPIO_119"),
208*4882a593Smuzhiyun 	PINCTRL_PIN(120, "GPIO_120"),
209*4882a593Smuzhiyun 	PINCTRL_PIN(121, "GPIO_121"),
210*4882a593Smuzhiyun 	PINCTRL_PIN(122, "GPIO_122"),
211*4882a593Smuzhiyun 	PINCTRL_PIN(123, "GPIO_123"),
212*4882a593Smuzhiyun 	PINCTRL_PIN(124, "GPIO_124"),
213*4882a593Smuzhiyun 	PINCTRL_PIN(125, "GPIO_125"),
214*4882a593Smuzhiyun 	PINCTRL_PIN(126, "GPIO_126"),
215*4882a593Smuzhiyun 	PINCTRL_PIN(127, "GPIO_127"),
216*4882a593Smuzhiyun 	PINCTRL_PIN(128, "GPIO_128"),
217*4882a593Smuzhiyun 	PINCTRL_PIN(129, "GPIO_129"),
218*4882a593Smuzhiyun 	PINCTRL_PIN(130, "GPIO_130"),
219*4882a593Smuzhiyun 	PINCTRL_PIN(131, "GPIO_131"),
220*4882a593Smuzhiyun 	PINCTRL_PIN(132, "GPIO_132"),
221*4882a593Smuzhiyun 	PINCTRL_PIN(133, "GPIO_133"),
222*4882a593Smuzhiyun 	PINCTRL_PIN(134, "GPIO_134"),
223*4882a593Smuzhiyun 	PINCTRL_PIN(135, "GPIO_135"),
224*4882a593Smuzhiyun 	PINCTRL_PIN(136, "GPIO_136"),
225*4882a593Smuzhiyun 	PINCTRL_PIN(137, "GPIO_137"),
226*4882a593Smuzhiyun 	PINCTRL_PIN(138, "GPIO_138"),
227*4882a593Smuzhiyun 	PINCTRL_PIN(139, "GPIO_139"),
228*4882a593Smuzhiyun 	PINCTRL_PIN(140, "GPIO_140"),
229*4882a593Smuzhiyun 	PINCTRL_PIN(141, "GPIO_141"),
230*4882a593Smuzhiyun 	PINCTRL_PIN(142, "GPIO_142"),
231*4882a593Smuzhiyun 	PINCTRL_PIN(143, "GPIO_143"),
232*4882a593Smuzhiyun 	PINCTRL_PIN(144, "GPIO_144"),
233*4882a593Smuzhiyun 	PINCTRL_PIN(145, "SDC1_CLK"),
234*4882a593Smuzhiyun 	PINCTRL_PIN(146, "SDC1_CMD"),
235*4882a593Smuzhiyun 	PINCTRL_PIN(147, "SDC1_DATA"),
236*4882a593Smuzhiyun 	PINCTRL_PIN(148, "SDC1_RCLK"),
237*4882a593Smuzhiyun 	PINCTRL_PIN(149, "SDC2_CLK"),
238*4882a593Smuzhiyun 	PINCTRL_PIN(150, "SDC2_CMD"),
239*4882a593Smuzhiyun 	PINCTRL_PIN(151, "SDC2_DATA"),
240*4882a593Smuzhiyun 	PINCTRL_PIN(152, "QDSD_CLK"),
241*4882a593Smuzhiyun 	PINCTRL_PIN(153, "QDSD_CMD"),
242*4882a593Smuzhiyun 	PINCTRL_PIN(154, "QDSD_DATA0"),
243*4882a593Smuzhiyun 	PINCTRL_PIN(155, "QDSD_DATA1"),
244*4882a593Smuzhiyun 	PINCTRL_PIN(156, "QDSD_DATA2"),
245*4882a593Smuzhiyun 	PINCTRL_PIN(157, "QDSD_DATA3"),
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun #define DECLARE_MSM_GPIO_PINS(pin) \
249*4882a593Smuzhiyun 	static const unsigned int gpio##pin##_pins[] = { pin }
250*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(0);
251*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(1);
252*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(2);
253*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(3);
254*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(4);
255*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(5);
256*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(6);
257*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(7);
258*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(8);
259*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(9);
260*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(10);
261*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(11);
262*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(12);
263*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(13);
264*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(14);
265*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(15);
266*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(16);
267*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(17);
268*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(18);
269*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(19);
270*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(20);
271*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(21);
272*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(22);
273*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(23);
274*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(24);
275*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(25);
276*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(26);
277*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(27);
278*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(28);
279*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(29);
280*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(30);
281*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(31);
282*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(32);
283*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(33);
284*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(34);
285*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(35);
286*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(36);
287*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(37);
288*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(38);
289*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(39);
290*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(40);
291*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(41);
292*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(42);
293*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(43);
294*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(44);
295*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(45);
296*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(46);
297*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(47);
298*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(48);
299*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(49);
300*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(50);
301*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(51);
302*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(52);
303*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(53);
304*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(54);
305*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(55);
306*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(56);
307*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(57);
308*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(58);
309*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(59);
310*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(60);
311*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(61);
312*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(62);
313*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(63);
314*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(64);
315*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(65);
316*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(66);
317*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(67);
318*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(68);
319*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(69);
320*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(70);
321*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(71);
322*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(72);
323*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(73);
324*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(74);
325*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(75);
326*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(76);
327*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(77);
328*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(78);
329*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(79);
330*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(80);
331*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(81);
332*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(82);
333*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(83);
334*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(84);
335*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(85);
336*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(86);
337*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(87);
338*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(88);
339*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(89);
340*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(90);
341*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(91);
342*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(92);
343*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(93);
344*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(94);
345*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(95);
346*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(96);
347*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(97);
348*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(98);
349*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(99);
350*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(100);
351*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(101);
352*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(102);
353*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(103);
354*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(104);
355*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(105);
356*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(106);
357*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(107);
358*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(108);
359*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(109);
360*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(110);
361*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(111);
362*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(112);
363*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(113);
364*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(114);
365*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(115);
366*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(116);
367*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(117);
368*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(118);
369*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(119);
370*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(120);
371*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(121);
372*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(122);
373*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(123);
374*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(124);
375*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(125);
376*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(126);
377*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(127);
378*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(128);
379*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(129);
380*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(130);
381*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(131);
382*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(132);
383*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(133);
384*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(134);
385*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(135);
386*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(136);
387*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(137);
388*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(138);
389*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(139);
390*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(140);
391*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(141);
392*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(142);
393*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(143);
394*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(144);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun static const unsigned int sdc1_clk_pins[] = { 145 };
397*4882a593Smuzhiyun static const unsigned int sdc1_cmd_pins[] = { 146 };
398*4882a593Smuzhiyun static const unsigned int sdc1_data_pins[] = { 147 };
399*4882a593Smuzhiyun static const unsigned int sdc1_rclk_pins[] = { 148 };
400*4882a593Smuzhiyun static const unsigned int sdc2_clk_pins[] = { 149 };
401*4882a593Smuzhiyun static const unsigned int sdc2_cmd_pins[] = { 150 };
402*4882a593Smuzhiyun static const unsigned int sdc2_data_pins[] = { 151 };
403*4882a593Smuzhiyun static const unsigned int qdsd_clk_pins[] = { 152 };
404*4882a593Smuzhiyun static const unsigned int qdsd_cmd_pins[] = { 153 };
405*4882a593Smuzhiyun static const unsigned int qdsd_data0_pins[] = { 154 };
406*4882a593Smuzhiyun static const unsigned int qdsd_data1_pins[] = { 155 };
407*4882a593Smuzhiyun static const unsigned int qdsd_data2_pins[] = { 156 };
408*4882a593Smuzhiyun static const unsigned int qdsd_data3_pins[] = { 157 };
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun enum msm8976_functions {
411*4882a593Smuzhiyun 	msm_mux_gpio,
412*4882a593Smuzhiyun 	msm_mux_blsp_uart1,
413*4882a593Smuzhiyun 	msm_mux_blsp_spi1,
414*4882a593Smuzhiyun 	msm_mux_smb_int,
415*4882a593Smuzhiyun 	msm_mux_blsp_i2c1,
416*4882a593Smuzhiyun 	msm_mux_blsp_spi2,
417*4882a593Smuzhiyun 	msm_mux_blsp_uart2,
418*4882a593Smuzhiyun 	msm_mux_blsp_i2c2,
419*4882a593Smuzhiyun 	msm_mux_gcc_gp1_clk_b,
420*4882a593Smuzhiyun 	msm_mux_blsp_spi3,
421*4882a593Smuzhiyun 	msm_mux_qdss_tracedata_b,
422*4882a593Smuzhiyun 	msm_mux_blsp_i2c3,
423*4882a593Smuzhiyun 	msm_mux_gcc_gp2_clk_b,
424*4882a593Smuzhiyun 	msm_mux_gcc_gp3_clk_b,
425*4882a593Smuzhiyun 	msm_mux_blsp_spi4,
426*4882a593Smuzhiyun 	msm_mux_cap_int,
427*4882a593Smuzhiyun 	msm_mux_blsp_i2c4,
428*4882a593Smuzhiyun 	msm_mux_blsp_spi5,
429*4882a593Smuzhiyun 	msm_mux_blsp_uart5,
430*4882a593Smuzhiyun 	msm_mux_qdss_traceclk_a,
431*4882a593Smuzhiyun 	msm_mux_m_voc,
432*4882a593Smuzhiyun 	msm_mux_blsp_i2c5,
433*4882a593Smuzhiyun 	msm_mux_qdss_tracectl_a,
434*4882a593Smuzhiyun 	msm_mux_qdss_tracedata_a,
435*4882a593Smuzhiyun 	msm_mux_blsp_spi6,
436*4882a593Smuzhiyun 	msm_mux_blsp_uart6,
437*4882a593Smuzhiyun 	msm_mux_qdss_tracectl_b,
438*4882a593Smuzhiyun 	msm_mux_blsp_i2c6,
439*4882a593Smuzhiyun 	msm_mux_qdss_traceclk_b,
440*4882a593Smuzhiyun 	msm_mux_mdp_vsync,
441*4882a593Smuzhiyun 	msm_mux_pri_mi2s_mclk_a,
442*4882a593Smuzhiyun 	msm_mux_sec_mi2s_mclk_a,
443*4882a593Smuzhiyun 	msm_mux_cam_mclk,
444*4882a593Smuzhiyun 	msm_mux_cci0_i2c,
445*4882a593Smuzhiyun 	msm_mux_cci1_i2c,
446*4882a593Smuzhiyun 	msm_mux_blsp1_spi,
447*4882a593Smuzhiyun 	msm_mux_blsp3_spi,
448*4882a593Smuzhiyun 	msm_mux_gcc_gp1_clk_a,
449*4882a593Smuzhiyun 	msm_mux_gcc_gp2_clk_a,
450*4882a593Smuzhiyun 	msm_mux_gcc_gp3_clk_a,
451*4882a593Smuzhiyun 	msm_mux_uim_batt,
452*4882a593Smuzhiyun 	msm_mux_sd_write,
453*4882a593Smuzhiyun 	msm_mux_uim1_data,
454*4882a593Smuzhiyun 	msm_mux_uim1_clk,
455*4882a593Smuzhiyun 	msm_mux_uim1_reset,
456*4882a593Smuzhiyun 	msm_mux_uim1_present,
457*4882a593Smuzhiyun 	msm_mux_uim2_data,
458*4882a593Smuzhiyun 	msm_mux_uim2_clk,
459*4882a593Smuzhiyun 	msm_mux_uim2_reset,
460*4882a593Smuzhiyun 	msm_mux_uim2_present,
461*4882a593Smuzhiyun 	msm_mux_ts_xvdd,
462*4882a593Smuzhiyun 	msm_mux_mipi_dsi0,
463*4882a593Smuzhiyun 	msm_mux_us_euro,
464*4882a593Smuzhiyun 	msm_mux_ts_resout,
465*4882a593Smuzhiyun 	msm_mux_ts_sample,
466*4882a593Smuzhiyun 	msm_mux_sec_mi2s_mclk_b,
467*4882a593Smuzhiyun 	msm_mux_pri_mi2s,
468*4882a593Smuzhiyun 	msm_mux_codec_reset,
469*4882a593Smuzhiyun 	msm_mux_cdc_pdm0,
470*4882a593Smuzhiyun 	msm_mux_us_emitter,
471*4882a593Smuzhiyun 	msm_mux_pri_mi2s_mclk_b,
472*4882a593Smuzhiyun 	msm_mux_pri_mi2s_mclk_c,
473*4882a593Smuzhiyun 	msm_mux_lpass_slimbus,
474*4882a593Smuzhiyun 	msm_mux_lpass_slimbus0,
475*4882a593Smuzhiyun 	msm_mux_lpass_slimbus1,
476*4882a593Smuzhiyun 	msm_mux_codec_int1,
477*4882a593Smuzhiyun 	msm_mux_codec_int2,
478*4882a593Smuzhiyun 	msm_mux_wcss_bt,
479*4882a593Smuzhiyun 	msm_mux_sdc3,
480*4882a593Smuzhiyun 	msm_mux_wcss_wlan2,
481*4882a593Smuzhiyun 	msm_mux_wcss_wlan1,
482*4882a593Smuzhiyun 	msm_mux_wcss_wlan0,
483*4882a593Smuzhiyun 	msm_mux_wcss_wlan,
484*4882a593Smuzhiyun 	msm_mux_wcss_fm,
485*4882a593Smuzhiyun 	msm_mux_key_volp,
486*4882a593Smuzhiyun 	msm_mux_key_snapshot,
487*4882a593Smuzhiyun 	msm_mux_key_focus,
488*4882a593Smuzhiyun 	msm_mux_key_home,
489*4882a593Smuzhiyun 	msm_mux_pwr_down,
490*4882a593Smuzhiyun 	msm_mux_dmic0_clk,
491*4882a593Smuzhiyun 	msm_mux_hdmi_int,
492*4882a593Smuzhiyun 	msm_mux_dmic0_data,
493*4882a593Smuzhiyun 	msm_mux_wsa_vi,
494*4882a593Smuzhiyun 	msm_mux_wsa_en,
495*4882a593Smuzhiyun 	msm_mux_blsp_spi8,
496*4882a593Smuzhiyun 	msm_mux_wsa_irq,
497*4882a593Smuzhiyun 	msm_mux_blsp_i2c8,
498*4882a593Smuzhiyun 	msm_mux_pa_indicator,
499*4882a593Smuzhiyun 	msm_mux_modem_tsync,
500*4882a593Smuzhiyun 	msm_mux_ssbi_wtr1,
501*4882a593Smuzhiyun 	msm_mux_gsm1_tx,
502*4882a593Smuzhiyun 	msm_mux_gsm0_tx,
503*4882a593Smuzhiyun 	msm_mux_sdcard_det,
504*4882a593Smuzhiyun 	msm_mux_sec_mi2s,
505*4882a593Smuzhiyun 	msm_mux_ss_switch,
506*4882a593Smuzhiyun 	msm_mux_NA,
507*4882a593Smuzhiyun };
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun static const char * const gpio_groups[] = {
510*4882a593Smuzhiyun 	"gpio0", "gpio1", "gpio2", "gpio3", "gpio4", "gpio5", "gpio6", "gpio7",
511*4882a593Smuzhiyun 	"gpio8", "gpio9", "gpio10", "gpio11", "gpio12", "gpio13", "gpio14",
512*4882a593Smuzhiyun 	"gpio15", "gpio16", "gpio17", "gpio18", "gpio19", "gpio20", "gpio21",
513*4882a593Smuzhiyun 	"gpio22", "gpio23", "gpio24", "gpio25", "gpio26", "gpio27", "gpio28",
514*4882a593Smuzhiyun 	"gpio29", "gpio30", "gpio31", "gpio32", "gpio33", "gpio34", "gpio35",
515*4882a593Smuzhiyun 	"gpio36", "gpio37", "gpio38", "gpio39", "gpio40", "gpio41", "gpio42",
516*4882a593Smuzhiyun 	"gpio43", "gpio44", "gpio45", "gpio46", "gpio47", "gpio48", "gpio49",
517*4882a593Smuzhiyun 	"gpio50", "gpio51", "gpio52", "gpio53", "gpio54", "gpio55", "gpio56",
518*4882a593Smuzhiyun 	"gpio57", "gpio58", "gpio59", "gpio60", "gpio61", "gpio62", "gpio63",
519*4882a593Smuzhiyun 	"gpio64", "gpio65", "gpio66", "gpio67", "gpio68", "gpio69", "gpio70",
520*4882a593Smuzhiyun 	"gpio71", "gpio72", "gpio73", "gpio74", "gpio75", "gpio76", "gpio77",
521*4882a593Smuzhiyun 	"gpio78", "gpio79", "gpio80", "gpio81", "gpio82", "gpio83", "gpio84",
522*4882a593Smuzhiyun 	"gpio85", "gpio86", "gpio87", "gpio88", "gpio89", "gpio90", "gpio91",
523*4882a593Smuzhiyun 	"gpio92", "gpio93", "gpio94", "gpio95", "gpio96", "gpio97", "gpio98",
524*4882a593Smuzhiyun 	"gpio99", "gpio100", "gpio101", "gpio102", "gpio103", "gpio104",
525*4882a593Smuzhiyun 	"gpio105", "gpio106", "gpio107", "gpio108", "gpio109", "gpio110",
526*4882a593Smuzhiyun 	"gpio111", "gpio112", "gpio113", "gpio114", "gpio115", "gpio116",
527*4882a593Smuzhiyun 	"gpio117", "gpio118", "gpio119", "gpio120", "gpio121", "gpio122",
528*4882a593Smuzhiyun 	"gpio123", "gpio124", "gpio125", "gpio126", "gpio127", "gpio128",
529*4882a593Smuzhiyun 	"gpio129", "gpio130", "gpio131", "gpio132", "gpio133", "gpio134",
530*4882a593Smuzhiyun 	"gpio135", "gpio136", "gpio137", "gpio138", "gpio139", "gpio140",
531*4882a593Smuzhiyun 	"gpio141", "gpio142", "gpio143", "gpio144",
532*4882a593Smuzhiyun };
533*4882a593Smuzhiyun static const char * const blsp_uart1_groups[] = {
534*4882a593Smuzhiyun 	"gpio0", "gpio1", "gpio2", "gpio3",
535*4882a593Smuzhiyun };
536*4882a593Smuzhiyun static const char * const blsp_spi1_groups[] = {
537*4882a593Smuzhiyun 	"gpio0", "gpio1", "gpio2", "gpio3",
538*4882a593Smuzhiyun };
539*4882a593Smuzhiyun static const char * const smb_int_groups[] = {
540*4882a593Smuzhiyun 	"gpio1",
541*4882a593Smuzhiyun };
542*4882a593Smuzhiyun static const char * const blsp_i2c1_groups[] = {
543*4882a593Smuzhiyun 	"gpio2", "gpio3",
544*4882a593Smuzhiyun };
545*4882a593Smuzhiyun static const char * const blsp_spi2_groups[] = {
546*4882a593Smuzhiyun 	"gpio4", "gpio5", "gpio6", "gpio7",
547*4882a593Smuzhiyun };
548*4882a593Smuzhiyun static const char * const blsp_uart2_groups[] = {
549*4882a593Smuzhiyun 	"gpio4", "gpio5", "gpio6", "gpio7",
550*4882a593Smuzhiyun };
551*4882a593Smuzhiyun static const char * const blsp_i2c2_groups[] = {
552*4882a593Smuzhiyun 	"gpio6", "gpio7",
553*4882a593Smuzhiyun };
554*4882a593Smuzhiyun static const char * const gcc_gp1_clk_b_groups[] = {
555*4882a593Smuzhiyun 	"gpio105",
556*4882a593Smuzhiyun };
557*4882a593Smuzhiyun static const char * const blsp_spi3_groups[] = {
558*4882a593Smuzhiyun 	"gpio8", "gpio9", "gpio10", "gpio11",
559*4882a593Smuzhiyun };
560*4882a593Smuzhiyun static const char * const qdss_tracedata_b_groups[] = {
561*4882a593Smuzhiyun 	"gpio26", "gpio27", "gpio28", "gpio29", "gpio30",
562*4882a593Smuzhiyun 	"gpio31", "gpio33", "gpio34", "gpio35", "gpio36", "gpio37", "gpio38",
563*4882a593Smuzhiyun 	"gpio116", "gpio126", "gpio128", "gpio129",
564*4882a593Smuzhiyun };
565*4882a593Smuzhiyun static const char * const blsp_i2c3_groups[] = {
566*4882a593Smuzhiyun 	"gpio10", "gpio11",
567*4882a593Smuzhiyun };
568*4882a593Smuzhiyun static const char * const gcc_gp2_clk_b_groups[] = {
569*4882a593Smuzhiyun 	"gpio12",
570*4882a593Smuzhiyun };
571*4882a593Smuzhiyun static const char * const gcc_gp3_clk_b_groups[] = {
572*4882a593Smuzhiyun 	"gpio13",
573*4882a593Smuzhiyun };
574*4882a593Smuzhiyun static const char * const blsp_spi4_groups[] = {
575*4882a593Smuzhiyun 	"gpio12", "gpio13", "gpio14", "gpio15",
576*4882a593Smuzhiyun };
577*4882a593Smuzhiyun static const char * const cap_int_groups[] = {
578*4882a593Smuzhiyun 	"gpio13",
579*4882a593Smuzhiyun };
580*4882a593Smuzhiyun static const char * const blsp_i2c4_groups[] = {
581*4882a593Smuzhiyun 	"gpio14", "gpio15",
582*4882a593Smuzhiyun };
583*4882a593Smuzhiyun static const char * const blsp_spi5_groups[] = {
584*4882a593Smuzhiyun 	"gpio134", "gpio135", "gpio136", "gpio137",
585*4882a593Smuzhiyun };
586*4882a593Smuzhiyun static const char * const blsp_uart5_groups[] = {
587*4882a593Smuzhiyun 	"gpio134", "gpio135", "gpio136", "gpio137",
588*4882a593Smuzhiyun };
589*4882a593Smuzhiyun static const char * const qdss_traceclk_a_groups[] = {
590*4882a593Smuzhiyun 	"gpio46",
591*4882a593Smuzhiyun };
592*4882a593Smuzhiyun static const char * const m_voc_groups[] = {
593*4882a593Smuzhiyun 	"gpio123", "gpio124",
594*4882a593Smuzhiyun };
595*4882a593Smuzhiyun static const char * const blsp_i2c5_groups[] = {
596*4882a593Smuzhiyun 	"gpio136", "gpio137",
597*4882a593Smuzhiyun };
598*4882a593Smuzhiyun static const char * const qdss_tracectl_a_groups[] = {
599*4882a593Smuzhiyun 	"gpio45",
600*4882a593Smuzhiyun };
601*4882a593Smuzhiyun static const char * const qdss_tracedata_a_groups[] = {
602*4882a593Smuzhiyun 	"gpio8", "gpio9", "gpio10", "gpio39", "gpio40", "gpio41", "gpio42",
603*4882a593Smuzhiyun 	"gpio43", "gpio44", "gpio47", "gpio48", "gpio62", "gpio69", "gpio120",
604*4882a593Smuzhiyun 	"gpio121", "gpio130", "gpio131",
605*4882a593Smuzhiyun };
606*4882a593Smuzhiyun static const char * const blsp_spi6_groups[] = {
607*4882a593Smuzhiyun 	"gpio20", "gpio21", "gpio22", "gpio23",
608*4882a593Smuzhiyun };
609*4882a593Smuzhiyun static const char * const blsp_uart6_groups[] = {
610*4882a593Smuzhiyun 	"gpio20", "gpio21", "gpio22", "gpio23",
611*4882a593Smuzhiyun };
612*4882a593Smuzhiyun static const char * const qdss_tracectl_b_groups[] = {
613*4882a593Smuzhiyun 	"gpio5",
614*4882a593Smuzhiyun };
615*4882a593Smuzhiyun static const char * const blsp_i2c6_groups[] = {
616*4882a593Smuzhiyun 	"gpio22", "gpio23",
617*4882a593Smuzhiyun };
618*4882a593Smuzhiyun static const char * const qdss_traceclk_b_groups[] = {
619*4882a593Smuzhiyun 	"gpio5",
620*4882a593Smuzhiyun };
621*4882a593Smuzhiyun static const char * const mdp_vsync_groups[] = {
622*4882a593Smuzhiyun 	"gpio24", "gpio25",
623*4882a593Smuzhiyun };
624*4882a593Smuzhiyun static const char * const pri_mi2s_mclk_a_groups[] = {
625*4882a593Smuzhiyun 	"gpio126",
626*4882a593Smuzhiyun };
627*4882a593Smuzhiyun static const char * const sec_mi2s_mclk_a_groups[] = {
628*4882a593Smuzhiyun 	"gpio62",
629*4882a593Smuzhiyun };
630*4882a593Smuzhiyun static const char * const cam_mclk_groups[] = {
631*4882a593Smuzhiyun 	"gpio26", "gpio27", "gpio28",
632*4882a593Smuzhiyun };
633*4882a593Smuzhiyun static const char * const cci0_i2c_groups[] = {
634*4882a593Smuzhiyun 	"gpio30", "gpio29",
635*4882a593Smuzhiyun };
636*4882a593Smuzhiyun static const char * const cci1_i2c_groups[] = {
637*4882a593Smuzhiyun 	"gpio104", "gpio103",
638*4882a593Smuzhiyun };
639*4882a593Smuzhiyun static const char * const blsp1_spi_groups[] = {
640*4882a593Smuzhiyun 	"gpio101",
641*4882a593Smuzhiyun };
642*4882a593Smuzhiyun static const char * const blsp3_spi_groups[] = {
643*4882a593Smuzhiyun 	"gpio106", "gpio107",
644*4882a593Smuzhiyun };
645*4882a593Smuzhiyun static const char * const gcc_gp1_clk_a_groups[] = {
646*4882a593Smuzhiyun 	"gpio49",
647*4882a593Smuzhiyun };
648*4882a593Smuzhiyun static const char * const gcc_gp2_clk_a_groups[] = {
649*4882a593Smuzhiyun 	"gpio50",
650*4882a593Smuzhiyun };
651*4882a593Smuzhiyun static const char * const gcc_gp3_clk_a_groups[] = {
652*4882a593Smuzhiyun 	"gpio51",
653*4882a593Smuzhiyun };
654*4882a593Smuzhiyun static const char * const uim_batt_groups[] = {
655*4882a593Smuzhiyun 	"gpio61",
656*4882a593Smuzhiyun };
657*4882a593Smuzhiyun static const char * const sd_write_groups[] = {
658*4882a593Smuzhiyun 	"gpio50",
659*4882a593Smuzhiyun };
660*4882a593Smuzhiyun static const char * const uim2_data_groups[] = {
661*4882a593Smuzhiyun 	"gpio51",
662*4882a593Smuzhiyun };
663*4882a593Smuzhiyun static const char * const uim2_clk_groups[] = {
664*4882a593Smuzhiyun 	"gpio52",
665*4882a593Smuzhiyun };
666*4882a593Smuzhiyun static const char * const uim2_reset_groups[] = {
667*4882a593Smuzhiyun 	"gpio53",
668*4882a593Smuzhiyun };
669*4882a593Smuzhiyun static const char * const uim2_present_groups[] = {
670*4882a593Smuzhiyun 	"gpio54",
671*4882a593Smuzhiyun };
672*4882a593Smuzhiyun static const char * const uim1_data_groups[] = {
673*4882a593Smuzhiyun 	"gpio55",
674*4882a593Smuzhiyun };
675*4882a593Smuzhiyun static const char * const uim1_clk_groups[] = {
676*4882a593Smuzhiyun 	"gpio56",
677*4882a593Smuzhiyun };
678*4882a593Smuzhiyun static const char * const uim1_reset_groups[] = {
679*4882a593Smuzhiyun 	"gpio57",
680*4882a593Smuzhiyun };
681*4882a593Smuzhiyun static const char * const uim1_present_groups[] = {
682*4882a593Smuzhiyun 	"gpio58",
683*4882a593Smuzhiyun };
684*4882a593Smuzhiyun static const char * const ts_xvdd_groups[] = {
685*4882a593Smuzhiyun 	"gpio60",
686*4882a593Smuzhiyun };
687*4882a593Smuzhiyun static const char * const mipi_dsi0_groups[] = {
688*4882a593Smuzhiyun 	"gpio61",
689*4882a593Smuzhiyun };
690*4882a593Smuzhiyun static const char * const us_euro_groups[] = {
691*4882a593Smuzhiyun 	"gpio63",
692*4882a593Smuzhiyun };
693*4882a593Smuzhiyun static const char * const ts_resout_groups[] = {
694*4882a593Smuzhiyun 	"gpio64",
695*4882a593Smuzhiyun };
696*4882a593Smuzhiyun static const char * const ts_sample_groups[] = {
697*4882a593Smuzhiyun 	"gpio65",
698*4882a593Smuzhiyun };
699*4882a593Smuzhiyun static const char * const sec_mi2s_mclk_b_groups[] = {
700*4882a593Smuzhiyun 	"gpio66",
701*4882a593Smuzhiyun };
702*4882a593Smuzhiyun static const char * const pri_mi2s_groups[] = {
703*4882a593Smuzhiyun 	"gpio122", "gpio123", "gpio124", "gpio125", "gpio127",
704*4882a593Smuzhiyun };
705*4882a593Smuzhiyun static const char * const codec_reset_groups[] = {
706*4882a593Smuzhiyun 	"gpio67",
707*4882a593Smuzhiyun };
708*4882a593Smuzhiyun static const char * const cdc_pdm0_groups[] = {
709*4882a593Smuzhiyun 	"gpio116", "gpio117", "gpio118", "gpio119", "gpio120", "gpio121",
710*4882a593Smuzhiyun };
711*4882a593Smuzhiyun static const char * const us_emitter_groups[] = {
712*4882a593Smuzhiyun 	"gpio68",
713*4882a593Smuzhiyun };
714*4882a593Smuzhiyun static const char * const pri_mi2s_mclk_b_groups[] = {
715*4882a593Smuzhiyun 	"gpio62",
716*4882a593Smuzhiyun };
717*4882a593Smuzhiyun static const char * const pri_mi2s_mclk_c_groups[] = {
718*4882a593Smuzhiyun 	"gpio116",
719*4882a593Smuzhiyun };
720*4882a593Smuzhiyun static const char * const lpass_slimbus_groups[] = {
721*4882a593Smuzhiyun 	"gpio117",
722*4882a593Smuzhiyun };
723*4882a593Smuzhiyun static const char * const lpass_slimbus0_groups[] = {
724*4882a593Smuzhiyun 	"gpio118",
725*4882a593Smuzhiyun };
726*4882a593Smuzhiyun static const char * const lpass_slimbus1_groups[] = {
727*4882a593Smuzhiyun 	"gpio119",
728*4882a593Smuzhiyun };
729*4882a593Smuzhiyun static const char * const codec_int1_groups[] = {
730*4882a593Smuzhiyun 	"gpio73",
731*4882a593Smuzhiyun };
732*4882a593Smuzhiyun static const char * const codec_int2_groups[] = {
733*4882a593Smuzhiyun 	"gpio74",
734*4882a593Smuzhiyun };
735*4882a593Smuzhiyun static const char * const wcss_bt_groups[] = {
736*4882a593Smuzhiyun 	"gpio39", "gpio47", "gpio88",
737*4882a593Smuzhiyun };
738*4882a593Smuzhiyun static const char * const sdc3_groups[] = {
739*4882a593Smuzhiyun 	"gpio39", "gpio40", "gpio41",
740*4882a593Smuzhiyun 	"gpio42", "gpio43", "gpio44",
741*4882a593Smuzhiyun };
742*4882a593Smuzhiyun static const char * const wcss_wlan2_groups[] = {
743*4882a593Smuzhiyun 	"gpio40",
744*4882a593Smuzhiyun };
745*4882a593Smuzhiyun static const char * const wcss_wlan1_groups[] = {
746*4882a593Smuzhiyun 	"gpio41",
747*4882a593Smuzhiyun };
748*4882a593Smuzhiyun static const char * const wcss_wlan0_groups[] = {
749*4882a593Smuzhiyun 	"gpio42",
750*4882a593Smuzhiyun };
751*4882a593Smuzhiyun static const char * const wcss_wlan_groups[] = {
752*4882a593Smuzhiyun 	"gpio43", "gpio44",
753*4882a593Smuzhiyun };
754*4882a593Smuzhiyun static const char * const wcss_fm_groups[] = {
755*4882a593Smuzhiyun 	"gpio45", "gpio46",
756*4882a593Smuzhiyun };
757*4882a593Smuzhiyun static const char * const key_volp_groups[] = {
758*4882a593Smuzhiyun 	"gpio85",
759*4882a593Smuzhiyun };
760*4882a593Smuzhiyun static const char * const key_snapshot_groups[] = {
761*4882a593Smuzhiyun 	"gpio86",
762*4882a593Smuzhiyun };
763*4882a593Smuzhiyun static const char * const key_focus_groups[] = {
764*4882a593Smuzhiyun 	"gpio87",
765*4882a593Smuzhiyun };
766*4882a593Smuzhiyun static const char * const key_home_groups[] = {
767*4882a593Smuzhiyun 	"gpio88",
768*4882a593Smuzhiyun };
769*4882a593Smuzhiyun static const char * const pwr_down_groups[] = {
770*4882a593Smuzhiyun 	"gpio89",
771*4882a593Smuzhiyun };
772*4882a593Smuzhiyun static const char * const dmic0_clk_groups[] = {
773*4882a593Smuzhiyun 	"gpio66",
774*4882a593Smuzhiyun };
775*4882a593Smuzhiyun static const char * const hdmi_int_groups[] = {
776*4882a593Smuzhiyun 	"gpio90",
777*4882a593Smuzhiyun };
778*4882a593Smuzhiyun static const char * const dmic0_data_groups[] = {
779*4882a593Smuzhiyun 	"gpio67",
780*4882a593Smuzhiyun };
781*4882a593Smuzhiyun static const char * const wsa_vi_groups[] = {
782*4882a593Smuzhiyun 	"gpio108", "gpio109",
783*4882a593Smuzhiyun };
784*4882a593Smuzhiyun static const char * const wsa_en_groups[] = {
785*4882a593Smuzhiyun 	"gpio96",
786*4882a593Smuzhiyun };
787*4882a593Smuzhiyun static const char * const blsp_spi8_groups[] = {
788*4882a593Smuzhiyun 	"gpio16", "gpio17", "gpio18", "gpio19",
789*4882a593Smuzhiyun };
790*4882a593Smuzhiyun static const char * const wsa_irq_groups[] = {
791*4882a593Smuzhiyun 	"gpio97",
792*4882a593Smuzhiyun };
793*4882a593Smuzhiyun static const char * const blsp_i2c8_groups[] = {
794*4882a593Smuzhiyun 	"gpio18", "gpio19",
795*4882a593Smuzhiyun };
796*4882a593Smuzhiyun static const char * const pa_indicator_groups[] = {
797*4882a593Smuzhiyun 	"gpio92",
798*4882a593Smuzhiyun };
799*4882a593Smuzhiyun static const char * const modem_tsync_groups[] = {
800*4882a593Smuzhiyun 	"gpio93",
801*4882a593Smuzhiyun };
802*4882a593Smuzhiyun static const char * const ssbi_wtr1_groups[] = {
803*4882a593Smuzhiyun 	"gpio79", "gpio94",
804*4882a593Smuzhiyun };
805*4882a593Smuzhiyun static const char * const gsm1_tx_groups[] = {
806*4882a593Smuzhiyun 	"gpio95",
807*4882a593Smuzhiyun };
808*4882a593Smuzhiyun static const char * const gsm0_tx_groups[] = {
809*4882a593Smuzhiyun 	"gpio99",
810*4882a593Smuzhiyun };
811*4882a593Smuzhiyun static const char * const sdcard_det_groups[] = {
812*4882a593Smuzhiyun 	"gpio133",
813*4882a593Smuzhiyun };
814*4882a593Smuzhiyun static const char * const sec_mi2s_groups[] = {
815*4882a593Smuzhiyun 	"gpio102", "gpio105", "gpio134", "gpio135",
816*4882a593Smuzhiyun };
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun static const char * const ss_switch_groups[] = {
819*4882a593Smuzhiyun 	"gpio139",
820*4882a593Smuzhiyun };
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun static const struct msm_function msm8976_functions[] = {
823*4882a593Smuzhiyun 	FUNCTION(gpio),
824*4882a593Smuzhiyun 	FUNCTION(blsp_spi1),
825*4882a593Smuzhiyun 	FUNCTION(smb_int),
826*4882a593Smuzhiyun 	FUNCTION(blsp_i2c1),
827*4882a593Smuzhiyun 	FUNCTION(blsp_spi2),
828*4882a593Smuzhiyun 	FUNCTION(blsp_uart1),
829*4882a593Smuzhiyun 	FUNCTION(blsp_uart2),
830*4882a593Smuzhiyun 	FUNCTION(blsp_i2c2),
831*4882a593Smuzhiyun 	FUNCTION(gcc_gp1_clk_b),
832*4882a593Smuzhiyun 	FUNCTION(blsp_spi3),
833*4882a593Smuzhiyun 	FUNCTION(qdss_tracedata_b),
834*4882a593Smuzhiyun 	FUNCTION(blsp_i2c3),
835*4882a593Smuzhiyun 	FUNCTION(gcc_gp2_clk_b),
836*4882a593Smuzhiyun 	FUNCTION(gcc_gp3_clk_b),
837*4882a593Smuzhiyun 	FUNCTION(blsp_spi4),
838*4882a593Smuzhiyun 	FUNCTION(cap_int),
839*4882a593Smuzhiyun 	FUNCTION(blsp_i2c4),
840*4882a593Smuzhiyun 	FUNCTION(blsp_spi5),
841*4882a593Smuzhiyun 	FUNCTION(blsp_uart5),
842*4882a593Smuzhiyun 	FUNCTION(qdss_traceclk_a),
843*4882a593Smuzhiyun 	FUNCTION(m_voc),
844*4882a593Smuzhiyun 	FUNCTION(blsp_i2c5),
845*4882a593Smuzhiyun 	FUNCTION(qdss_tracectl_a),
846*4882a593Smuzhiyun 	FUNCTION(qdss_tracedata_a),
847*4882a593Smuzhiyun 	FUNCTION(blsp_spi6),
848*4882a593Smuzhiyun 	FUNCTION(blsp_uart6),
849*4882a593Smuzhiyun 	FUNCTION(qdss_tracectl_b),
850*4882a593Smuzhiyun 	FUNCTION(blsp_i2c6),
851*4882a593Smuzhiyun 	FUNCTION(qdss_traceclk_b),
852*4882a593Smuzhiyun 	FUNCTION(mdp_vsync),
853*4882a593Smuzhiyun 	FUNCTION(pri_mi2s_mclk_a),
854*4882a593Smuzhiyun 	FUNCTION(sec_mi2s_mclk_a),
855*4882a593Smuzhiyun 	FUNCTION(cam_mclk),
856*4882a593Smuzhiyun 	FUNCTION(cci0_i2c),
857*4882a593Smuzhiyun 	FUNCTION(cci1_i2c),
858*4882a593Smuzhiyun 	FUNCTION(blsp1_spi),
859*4882a593Smuzhiyun 	FUNCTION(blsp3_spi),
860*4882a593Smuzhiyun 	FUNCTION(gcc_gp1_clk_a),
861*4882a593Smuzhiyun 	FUNCTION(gcc_gp2_clk_a),
862*4882a593Smuzhiyun 	FUNCTION(gcc_gp3_clk_a),
863*4882a593Smuzhiyun 	FUNCTION(uim_batt),
864*4882a593Smuzhiyun 	FUNCTION(sd_write),
865*4882a593Smuzhiyun 	FUNCTION(uim1_data),
866*4882a593Smuzhiyun 	FUNCTION(uim1_clk),
867*4882a593Smuzhiyun 	FUNCTION(uim1_reset),
868*4882a593Smuzhiyun 	FUNCTION(uim1_present),
869*4882a593Smuzhiyun 	FUNCTION(uim2_data),
870*4882a593Smuzhiyun 	FUNCTION(uim2_clk),
871*4882a593Smuzhiyun 	FUNCTION(uim2_reset),
872*4882a593Smuzhiyun 	FUNCTION(uim2_present),
873*4882a593Smuzhiyun 	FUNCTION(ts_xvdd),
874*4882a593Smuzhiyun 	FUNCTION(mipi_dsi0),
875*4882a593Smuzhiyun 	FUNCTION(us_euro),
876*4882a593Smuzhiyun 	FUNCTION(ts_resout),
877*4882a593Smuzhiyun 	FUNCTION(ts_sample),
878*4882a593Smuzhiyun 	FUNCTION(sec_mi2s_mclk_b),
879*4882a593Smuzhiyun 	FUNCTION(pri_mi2s),
880*4882a593Smuzhiyun 	FUNCTION(codec_reset),
881*4882a593Smuzhiyun 	FUNCTION(cdc_pdm0),
882*4882a593Smuzhiyun 	FUNCTION(us_emitter),
883*4882a593Smuzhiyun 	FUNCTION(pri_mi2s_mclk_b),
884*4882a593Smuzhiyun 	FUNCTION(pri_mi2s_mclk_c),
885*4882a593Smuzhiyun 	FUNCTION(lpass_slimbus),
886*4882a593Smuzhiyun 	FUNCTION(lpass_slimbus0),
887*4882a593Smuzhiyun 	FUNCTION(lpass_slimbus1),
888*4882a593Smuzhiyun 	FUNCTION(codec_int1),
889*4882a593Smuzhiyun 	FUNCTION(codec_int2),
890*4882a593Smuzhiyun 	FUNCTION(wcss_bt),
891*4882a593Smuzhiyun 	FUNCTION(sdc3),
892*4882a593Smuzhiyun 	FUNCTION(wcss_wlan2),
893*4882a593Smuzhiyun 	FUNCTION(wcss_wlan1),
894*4882a593Smuzhiyun 	FUNCTION(wcss_wlan0),
895*4882a593Smuzhiyun 	FUNCTION(wcss_wlan),
896*4882a593Smuzhiyun 	FUNCTION(wcss_fm),
897*4882a593Smuzhiyun 	FUNCTION(key_volp),
898*4882a593Smuzhiyun 	FUNCTION(key_snapshot),
899*4882a593Smuzhiyun 	FUNCTION(key_focus),
900*4882a593Smuzhiyun 	FUNCTION(key_home),
901*4882a593Smuzhiyun 	FUNCTION(pwr_down),
902*4882a593Smuzhiyun 	FUNCTION(dmic0_clk),
903*4882a593Smuzhiyun 	FUNCTION(hdmi_int),
904*4882a593Smuzhiyun 	FUNCTION(dmic0_data),
905*4882a593Smuzhiyun 	FUNCTION(wsa_vi),
906*4882a593Smuzhiyun 	FUNCTION(wsa_en),
907*4882a593Smuzhiyun 	FUNCTION(blsp_spi8),
908*4882a593Smuzhiyun 	FUNCTION(wsa_irq),
909*4882a593Smuzhiyun 	FUNCTION(blsp_i2c8),
910*4882a593Smuzhiyun 	FUNCTION(pa_indicator),
911*4882a593Smuzhiyun 	FUNCTION(modem_tsync),
912*4882a593Smuzhiyun 	FUNCTION(ssbi_wtr1),
913*4882a593Smuzhiyun 	FUNCTION(gsm1_tx),
914*4882a593Smuzhiyun 	FUNCTION(gsm0_tx),
915*4882a593Smuzhiyun 	FUNCTION(sdcard_det),
916*4882a593Smuzhiyun 	FUNCTION(sec_mi2s),
917*4882a593Smuzhiyun 	FUNCTION(ss_switch),
918*4882a593Smuzhiyun };
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun static const struct msm_pingroup msm8976_groups[] = {
921*4882a593Smuzhiyun 	PINGROUP(0, blsp_spi1, blsp_uart1, NA, NA, NA, NA, NA, NA, NA),
922*4882a593Smuzhiyun 	PINGROUP(1, blsp_spi1, blsp_uart1, NA, NA, NA, NA, NA, NA, NA),
923*4882a593Smuzhiyun 	PINGROUP(2, blsp_spi1, blsp_uart1, blsp_i2c1, NA, NA, NA, NA, NA, NA),
924*4882a593Smuzhiyun 	PINGROUP(3, blsp_spi1, blsp_uart1, blsp_i2c1, NA, NA, NA, NA, NA, NA),
925*4882a593Smuzhiyun 	PINGROUP(4, blsp_spi2, blsp_uart2, NA, NA, NA, qdss_tracectl_b, NA, NA, NA),
926*4882a593Smuzhiyun 	PINGROUP(5, blsp_spi2, blsp_uart2, NA, NA, NA, qdss_traceclk_b, NA, NA, NA),
927*4882a593Smuzhiyun 	PINGROUP(6, blsp_spi2, blsp_uart2, blsp_i2c2, NA, NA, NA, NA, NA, NA),
928*4882a593Smuzhiyun 	PINGROUP(7, blsp_spi2, blsp_uart2, blsp_i2c2, NA, NA, NA, NA, NA, NA),
929*4882a593Smuzhiyun 	PINGROUP(8, blsp_spi3, NA, NA, NA, NA, qdss_tracedata_a, NA, NA, NA),
930*4882a593Smuzhiyun 	PINGROUP(9, blsp_spi3, NA, NA, NA, qdss_tracedata_a, NA, NA, NA, NA),
931*4882a593Smuzhiyun 	PINGROUP(10, blsp_spi3, NA, blsp_i2c3, NA, NA, qdss_tracedata_a, NA, NA, NA),
932*4882a593Smuzhiyun 	PINGROUP(11, blsp_spi3, NA, blsp_i2c3, NA, NA, NA, NA, NA, NA),
933*4882a593Smuzhiyun 	PINGROUP(12, blsp_spi4, NA, gcc_gp2_clk_b, NA, NA, NA, NA, NA, NA),
934*4882a593Smuzhiyun 	PINGROUP(13, blsp_spi4, NA, gcc_gp3_clk_b, NA, NA, NA, NA, NA, NA),
935*4882a593Smuzhiyun 	PINGROUP(14, blsp_spi4, NA, blsp_i2c4, NA, NA, NA, NA, NA, NA),
936*4882a593Smuzhiyun 	PINGROUP(15, blsp_spi4, NA, blsp_i2c4, NA, NA, NA, NA, NA, NA),
937*4882a593Smuzhiyun 	PINGROUP(16, blsp_spi8, NA, NA, NA, NA, NA, NA, NA, NA),
938*4882a593Smuzhiyun 	PINGROUP(17, blsp_spi8, NA, NA, NA, NA, NA, NA, NA, NA),
939*4882a593Smuzhiyun 	PINGROUP(18, blsp_spi8, NA, blsp_i2c8, NA, NA, NA, NA, NA, NA),
940*4882a593Smuzhiyun 	PINGROUP(19, blsp_spi8, NA, blsp_i2c8, NA, NA, NA, NA, NA, NA),
941*4882a593Smuzhiyun 	PINGROUP(20, blsp_spi6, blsp_uart6, NA, NA, NA, NA, NA, NA, NA),
942*4882a593Smuzhiyun 	PINGROUP(21, blsp_spi6, blsp_uart6, NA, NA, NA, NA, NA, NA, NA),
943*4882a593Smuzhiyun 	PINGROUP(22, blsp_spi6, blsp_uart6, blsp_i2c6, NA, NA, NA, NA, NA, NA),
944*4882a593Smuzhiyun 	PINGROUP(23, blsp_spi6, blsp_uart6, blsp_i2c6, NA, NA, NA, NA, NA, NA),
945*4882a593Smuzhiyun 	PINGROUP(24, mdp_vsync, NA, NA, NA, NA, NA, NA, NA, NA),
946*4882a593Smuzhiyun 	PINGROUP(25, mdp_vsync, NA, NA, NA, NA, NA, NA, NA, NA),
947*4882a593Smuzhiyun 	PINGROUP(26, cam_mclk, NA, NA, NA, NA, qdss_tracedata_b, NA, NA, NA),
948*4882a593Smuzhiyun 	PINGROUP(27, cam_mclk, NA, NA, NA, NA, NA, qdss_tracedata_b, NA, NA),
949*4882a593Smuzhiyun 	PINGROUP(28, cam_mclk, NA, NA, NA, NA, qdss_tracedata_b, NA, NA, NA),
950*4882a593Smuzhiyun 	PINGROUP(29, cci0_i2c, NA, NA, NA, NA, qdss_tracedata_b, NA, NA, NA),
951*4882a593Smuzhiyun 	PINGROUP(30, cci0_i2c, NA, NA, NA, NA, NA, qdss_tracedata_b, NA, NA),
952*4882a593Smuzhiyun 	PINGROUP(31, NA, NA, NA, NA, NA, NA, NA, qdss_tracedata_b, NA),
953*4882a593Smuzhiyun 	PINGROUP(32, NA, NA, NA, NA, NA, NA, NA, NA, NA),
954*4882a593Smuzhiyun 	PINGROUP(33, NA, NA, NA, NA, NA, NA, qdss_tracedata_b, NA, NA),
955*4882a593Smuzhiyun 	PINGROUP(34, NA, NA, NA, NA, NA, NA, NA, NA, qdss_tracedata_b),
956*4882a593Smuzhiyun 	PINGROUP(35, NA, NA, NA, NA, NA, NA, NA, NA, qdss_tracedata_b),
957*4882a593Smuzhiyun 	PINGROUP(36, NA, NA, NA, NA, NA, NA, qdss_tracedata_b, NA, NA),
958*4882a593Smuzhiyun 	PINGROUP(37, NA, NA, NA, qdss_tracedata_b, NA, NA, NA, NA, NA),
959*4882a593Smuzhiyun 	PINGROUP(38, NA, NA, NA, NA, NA, NA, NA, qdss_tracedata_b, NA),
960*4882a593Smuzhiyun 	PINGROUP(39, wcss_bt, sdc3, NA, qdss_tracedata_a, NA, NA, NA, NA, NA),
961*4882a593Smuzhiyun 	PINGROUP(40, wcss_wlan, sdc3, NA, qdss_tracedata_a, NA, NA, NA, NA, NA),
962*4882a593Smuzhiyun 	PINGROUP(41, wcss_wlan, sdc3, NA, qdss_tracedata_a, NA, NA, NA, NA, NA),
963*4882a593Smuzhiyun 	PINGROUP(42, wcss_wlan, sdc3, NA, qdss_tracedata_a, NA, NA, NA, NA, NA),
964*4882a593Smuzhiyun 	PINGROUP(43, wcss_wlan, sdc3, NA, NA, qdss_tracedata_a, NA, NA, NA, NA),
965*4882a593Smuzhiyun 	PINGROUP(44, wcss_wlan, sdc3, NA, NA, NA, NA, NA, NA, NA),
966*4882a593Smuzhiyun 	PINGROUP(45, wcss_fm, NA, qdss_tracectl_a, NA, NA, NA, NA, NA, NA),
967*4882a593Smuzhiyun 	PINGROUP(46, wcss_fm, NA, NA, qdss_traceclk_a, NA, NA, NA, NA, NA),
968*4882a593Smuzhiyun 	PINGROUP(47, wcss_bt, NA, qdss_tracedata_a, NA, NA, NA, NA, NA, NA),
969*4882a593Smuzhiyun 	PINGROUP(48, wcss_bt, NA, qdss_tracedata_a, NA, NA, NA, NA, NA, NA),
970*4882a593Smuzhiyun 	PINGROUP(49, NA, NA, gcc_gp1_clk_a, NA, NA, NA, NA, NA, NA),
971*4882a593Smuzhiyun 	PINGROUP(50, NA, sd_write, gcc_gp2_clk_a, NA, NA, NA, NA, NA, NA),
972*4882a593Smuzhiyun 	PINGROUP(51, uim2_data, gcc_gp3_clk_a, NA, NA, NA, NA, NA, NA, NA),
973*4882a593Smuzhiyun 	PINGROUP(52, uim2_clk, NA, NA, NA, NA, NA, NA, NA, NA),
974*4882a593Smuzhiyun 	PINGROUP(53, uim2_reset, NA, NA, NA, NA, NA, NA, NA, NA),
975*4882a593Smuzhiyun 	PINGROUP(54, uim2_present, NA, NA, NA, NA, NA, NA, NA, NA),
976*4882a593Smuzhiyun 	PINGROUP(55, uim1_data, NA, NA, NA, NA, NA, NA, NA, NA),
977*4882a593Smuzhiyun 	PINGROUP(56, uim1_clk, NA, NA, NA, NA, NA, NA, NA, NA),
978*4882a593Smuzhiyun 	PINGROUP(57, uim1_reset, NA, NA, NA, NA, NA, NA, NA, NA),
979*4882a593Smuzhiyun 	PINGROUP(58, uim1_present, NA, NA, NA, NA, NA, NA, NA, NA),
980*4882a593Smuzhiyun 	PINGROUP(59, NA, NA, NA, NA, NA, NA, NA, NA, NA),
981*4882a593Smuzhiyun 	PINGROUP(60, NA, NA, NA, NA, NA, NA, NA, NA, NA),
982*4882a593Smuzhiyun 	PINGROUP(61, uim_batt, NA, NA, NA, NA, NA, NA, NA, NA),
983*4882a593Smuzhiyun 	PINGROUP(62, sec_mi2s_mclk_a, pri_mi2s_mclk_b, qdss_tracedata_a, NA, NA, NA, NA, NA, NA),
984*4882a593Smuzhiyun 	PINGROUP(63, NA, NA, NA, NA, NA, NA, NA, NA, NA),
985*4882a593Smuzhiyun 	PINGROUP(64, NA, NA, NA, NA, NA, NA, NA, NA, NA),
986*4882a593Smuzhiyun 	PINGROUP(65, NA, NA, NA, NA, NA, NA, NA, NA, NA),
987*4882a593Smuzhiyun 	PINGROUP(66, dmic0_clk, NA, NA, NA, NA, NA, NA, NA, NA),
988*4882a593Smuzhiyun 	PINGROUP(67, dmic0_data, NA, NA, NA, NA, NA, NA, NA, NA),
989*4882a593Smuzhiyun 	PINGROUP(68, NA, NA, NA, NA, NA, NA, NA, NA, NA),
990*4882a593Smuzhiyun 	PINGROUP(69, qdss_tracedata_a, NA, NA, NA, NA, NA, NA, NA, NA),
991*4882a593Smuzhiyun 	PINGROUP(70, NA, NA, NA, NA, NA, NA, NA, NA, NA),
992*4882a593Smuzhiyun 	PINGROUP(71, NA, NA, NA, NA, NA, NA, NA, NA, NA),
993*4882a593Smuzhiyun 	PINGROUP(72, NA, NA, NA, NA, NA, NA, NA, NA, NA),
994*4882a593Smuzhiyun 	PINGROUP(73, NA, NA, NA, NA, NA, NA, NA, NA, NA),
995*4882a593Smuzhiyun 	PINGROUP(74, NA, NA, NA, NA, NA, NA, NA, NA, NA),
996*4882a593Smuzhiyun 	PINGROUP(75, NA, NA, NA, NA, NA, NA, NA, NA, NA),
997*4882a593Smuzhiyun 	PINGROUP(76, NA, NA, NA, NA, NA, NA, NA, NA, NA),
998*4882a593Smuzhiyun 	PINGROUP(77, NA, NA, NA, NA, NA, NA, NA, NA, NA),
999*4882a593Smuzhiyun 	PINGROUP(78, NA, NA, NA, NA, NA, NA, NA, NA, NA),
1000*4882a593Smuzhiyun 	PINGROUP(79, NA, ssbi_wtr1, NA, NA, NA, NA, NA, NA, NA),
1001*4882a593Smuzhiyun 	PINGROUP(80, NA, NA, NA, NA, NA, NA, NA, NA, NA),
1002*4882a593Smuzhiyun 	PINGROUP(81, NA, NA, NA, NA, NA, NA, NA, NA, NA),
1003*4882a593Smuzhiyun 	PINGROUP(82, NA, NA, NA, NA, NA, NA, NA, NA, NA),
1004*4882a593Smuzhiyun 	PINGROUP(83, NA, NA, NA, NA, NA, NA, NA, NA, NA),
1005*4882a593Smuzhiyun 	PINGROUP(84, NA, NA, NA, NA, NA, NA, NA, NA, NA),
1006*4882a593Smuzhiyun 	PINGROUP(85, NA, NA, NA, NA, NA, NA, NA, NA, NA),
1007*4882a593Smuzhiyun 	PINGROUP(86, NA, NA, NA, NA, NA, NA, NA, NA, NA),
1008*4882a593Smuzhiyun 	PINGROUP(87, NA, NA, NA, NA, NA, NA, NA, NA, NA),
1009*4882a593Smuzhiyun 	PINGROUP(88, NA, NA, NA, NA, NA, NA, NA, NA, NA),
1010*4882a593Smuzhiyun 	PINGROUP(89, NA, NA, NA, NA, NA, NA, NA, NA, NA),
1011*4882a593Smuzhiyun 	PINGROUP(90, NA, NA, NA, NA, NA, NA, NA, NA, NA),
1012*4882a593Smuzhiyun 	PINGROUP(91, NA, NA, NA, NA, NA, NA, NA, NA, NA),
1013*4882a593Smuzhiyun 	PINGROUP(92, NA, NA, pa_indicator, NA, NA, NA, NA, NA, NA),
1014*4882a593Smuzhiyun 	PINGROUP(93, NA, modem_tsync, NA, NA, NA, NA, NA, NA, NA),
1015*4882a593Smuzhiyun 	PINGROUP(94, NA, ssbi_wtr1, NA, NA, NA, NA, NA, NA, NA),
1016*4882a593Smuzhiyun 	PINGROUP(95, NA, gsm1_tx, NA, NA, NA, NA, NA, NA, NA),
1017*4882a593Smuzhiyun 	PINGROUP(96, NA, NA, NA, NA, NA, NA, NA, NA, NA),
1018*4882a593Smuzhiyun 	PINGROUP(97, NA, NA, NA, NA, NA, NA, NA, NA, NA),
1019*4882a593Smuzhiyun 	PINGROUP(98, NA, NA, NA, NA, NA, NA, NA, NA, NA),
1020*4882a593Smuzhiyun 	PINGROUP(99, gsm0_tx, NA, NA, NA, NA, NA, NA, NA, NA),
1021*4882a593Smuzhiyun 	PINGROUP(100, NA, NA, NA, NA, NA, NA, NA, NA, NA),
1022*4882a593Smuzhiyun 	PINGROUP(101, blsp1_spi, NA, NA, NA, NA, NA, NA, NA, NA),
1023*4882a593Smuzhiyun 	PINGROUP(102, sec_mi2s, NA, NA, NA, NA, NA, NA, NA, NA),
1024*4882a593Smuzhiyun 	PINGROUP(103, cci1_i2c, NA, NA, NA, NA, NA, NA, NA, NA),
1025*4882a593Smuzhiyun 	PINGROUP(104, cci1_i2c, NA, NA, NA, NA, NA, NA, NA, NA),
1026*4882a593Smuzhiyun 	PINGROUP(105, sec_mi2s, gcc_gp1_clk_b, NA, NA, NA, NA, NA, NA, NA),
1027*4882a593Smuzhiyun 	PINGROUP(106, blsp3_spi, NA, NA, NA, NA, NA, NA, NA, NA),
1028*4882a593Smuzhiyun 	PINGROUP(107, blsp3_spi, NA, NA, NA, NA, NA, NA, NA, NA),
1029*4882a593Smuzhiyun 	PINGROUP(108, wsa_vi, NA, NA, NA, NA, NA, NA, NA, NA),
1030*4882a593Smuzhiyun 	PINGROUP(109, wsa_vi, NA, NA, NA, NA, NA, NA, NA, NA),
1031*4882a593Smuzhiyun 	PINGROUP(110, NA, NA, NA, NA,  NA, NA, NA, NA, NA),
1032*4882a593Smuzhiyun 	PINGROUP(111, NA, NA, NA, NA, NA, NA, NA, NA, NA),
1033*4882a593Smuzhiyun 	PINGROUP(112, NA, NA, NA, NA, NA, NA, NA, NA, NA),
1034*4882a593Smuzhiyun 	PINGROUP(113, NA, NA, NA, NA, NA, NA, NA, NA, NA),
1035*4882a593Smuzhiyun 	PINGROUP(114, NA, NA, NA, NA, NA, NA, NA, NA, NA),
1036*4882a593Smuzhiyun 	PINGROUP(115, NA, NA, NA, NA, NA, NA, NA, NA, NA),
1037*4882a593Smuzhiyun 	PINGROUP(116, pri_mi2s_mclk_c, cdc_pdm0, NA, NA, NA, qdss_tracedata_b, NA, NA, NA),
1038*4882a593Smuzhiyun 	PINGROUP(117, lpass_slimbus, cdc_pdm0, NA, NA, NA, NA, NA, NA, NA),
1039*4882a593Smuzhiyun 	PINGROUP(118, lpass_slimbus0, cdc_pdm0, NA, NA, NA, NA, NA, NA, NA),
1040*4882a593Smuzhiyun 	PINGROUP(119, lpass_slimbus1, cdc_pdm0, NA, NA, NA, NA, NA, NA, NA),
1041*4882a593Smuzhiyun 	PINGROUP(120, cdc_pdm0, NA, NA, NA, NA, NA, NA, qdss_tracedata_a, NA),
1042*4882a593Smuzhiyun 	PINGROUP(121, cdc_pdm0, NA, NA, NA, NA, NA, NA, qdss_tracedata_a, NA),
1043*4882a593Smuzhiyun 	PINGROUP(122, pri_mi2s, NA, NA, NA, NA, NA, NA, NA, NA),
1044*4882a593Smuzhiyun 	PINGROUP(123, pri_mi2s, m_voc, NA, NA, NA, NA, NA, NA, NA),
1045*4882a593Smuzhiyun 	PINGROUP(124, pri_mi2s, m_voc, NA, NA, NA, NA, NA, NA, NA),
1046*4882a593Smuzhiyun 	PINGROUP(125, pri_mi2s, NA, NA, NA, NA, NA, NA, NA, NA),
1047*4882a593Smuzhiyun 	PINGROUP(126, pri_mi2s_mclk_a, sec_mi2s_mclk_b, NA, NA, NA, NA, NA, NA, qdss_tracedata_b),
1048*4882a593Smuzhiyun 	PINGROUP(127, pri_mi2s, NA, NA, NA, NA, NA, NA, NA, NA),
1049*4882a593Smuzhiyun 	PINGROUP(128, NA, NA, NA, NA, NA, NA, qdss_tracedata_b, NA, NA),
1050*4882a593Smuzhiyun 	PINGROUP(129, qdss_tracedata_b, NA, NA, NA, NA, NA, NA, NA, NA),
1051*4882a593Smuzhiyun 	PINGROUP(130, qdss_tracedata_a, NA, NA, NA, NA, NA, NA, NA, NA),
1052*4882a593Smuzhiyun 	PINGROUP(131, qdss_tracedata_a, NA, NA, NA, NA, NA, NA, NA, NA),
1053*4882a593Smuzhiyun 	PINGROUP(132, NA, NA, NA, NA, NA, NA, NA, NA, NA),
1054*4882a593Smuzhiyun 	PINGROUP(133, NA, NA, NA, NA, NA, NA, NA, NA, NA),
1055*4882a593Smuzhiyun 	PINGROUP(134, blsp_spi5, blsp_uart5, sec_mi2s, NA, NA, NA, NA, NA, NA),
1056*4882a593Smuzhiyun 	PINGROUP(135, blsp_spi5, blsp_uart5, sec_mi2s, NA, NA, NA, NA, NA, NA),
1057*4882a593Smuzhiyun 	PINGROUP(136, blsp_spi5, blsp_uart5, blsp_i2c5, NA, NA, NA, NA, NA, NA),
1058*4882a593Smuzhiyun 	PINGROUP(137, blsp_spi5, blsp_uart5, blsp_i2c5, NA, NA, NA, NA, NA, NA),
1059*4882a593Smuzhiyun 	PINGROUP(138, NA, NA, NA, NA, NA, NA, NA, NA, NA),
1060*4882a593Smuzhiyun 	PINGROUP(139, NA, NA, NA, NA, NA, NA, NA, NA, NA),
1061*4882a593Smuzhiyun 	PINGROUP(140, NA, NA, NA, NA, NA, NA, NA, NA, NA),
1062*4882a593Smuzhiyun 	PINGROUP(141, NA, NA, NA, NA, NA, NA, NA, NA, NA),
1063*4882a593Smuzhiyun 	PINGROUP(142, NA, NA, NA, NA, NA, NA, NA, NA, NA),
1064*4882a593Smuzhiyun 	PINGROUP(143, NA, NA, NA, NA, NA, NA, NA, NA, NA),
1065*4882a593Smuzhiyun 	PINGROUP(144, NA, NA, NA, NA, NA, NA, NA, NA, NA),
1066*4882a593Smuzhiyun 	SDC_QDSD_PINGROUP(sdc1_clk, 0x10a000, 13, 6),
1067*4882a593Smuzhiyun 	SDC_QDSD_PINGROUP(sdc1_cmd, 0x10a000, 11, 3),
1068*4882a593Smuzhiyun 	SDC_QDSD_PINGROUP(sdc1_data, 0x10a000, 9, 0),
1069*4882a593Smuzhiyun 	SDC_QDSD_PINGROUP(sdc1_rclk, 0x10a000, 15, 0),
1070*4882a593Smuzhiyun 	SDC_QDSD_PINGROUP(sdc2_clk, 0x109000, 14, 6),
1071*4882a593Smuzhiyun 	SDC_QDSD_PINGROUP(sdc2_cmd, 0x109000, 11, 3),
1072*4882a593Smuzhiyun 	SDC_QDSD_PINGROUP(sdc2_data, 0x109000, 9, 0),
1073*4882a593Smuzhiyun 	SDC_QDSD_PINGROUP(qdsd_clk, 0x19c000, 3, 0),
1074*4882a593Smuzhiyun 	SDC_QDSD_PINGROUP(qdsd_cmd, 0x19c000, 8, 5),
1075*4882a593Smuzhiyun 	SDC_QDSD_PINGROUP(qdsd_data0, 0x19c000, 13, 10),
1076*4882a593Smuzhiyun 	SDC_QDSD_PINGROUP(qdsd_data1, 0x19c000, 18, 15),
1077*4882a593Smuzhiyun 	SDC_QDSD_PINGROUP(qdsd_data2, 0x19c000, 23, 20),
1078*4882a593Smuzhiyun 	SDC_QDSD_PINGROUP(qdsd_data3, 0x19c000, 28, 25),
1079*4882a593Smuzhiyun };
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun static const struct msm_pinctrl_soc_data msm8976_pinctrl = {
1082*4882a593Smuzhiyun 	.pins = msm8976_pins,
1083*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(msm8976_pins),
1084*4882a593Smuzhiyun 	.functions = msm8976_functions,
1085*4882a593Smuzhiyun 	.nfunctions = ARRAY_SIZE(msm8976_functions),
1086*4882a593Smuzhiyun 	.groups = msm8976_groups,
1087*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(msm8976_groups),
1088*4882a593Smuzhiyun 	.ngpios = 145,
1089*4882a593Smuzhiyun };
1090*4882a593Smuzhiyun 
msm8976_pinctrl_probe(struct platform_device * pdev)1091*4882a593Smuzhiyun static int msm8976_pinctrl_probe(struct platform_device *pdev)
1092*4882a593Smuzhiyun {
1093*4882a593Smuzhiyun 	return msm_pinctrl_probe(pdev, &msm8976_pinctrl);
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun static const struct of_device_id msm8976_pinctrl_of_match[] = {
1097*4882a593Smuzhiyun 	{ .compatible = "qcom,msm8976-pinctrl", },
1098*4882a593Smuzhiyun 	{ },
1099*4882a593Smuzhiyun };
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun static struct platform_driver msm8976_pinctrl_driver = {
1102*4882a593Smuzhiyun 	.driver = {
1103*4882a593Smuzhiyun 		.name = "msm8976-pinctrl",
1104*4882a593Smuzhiyun 		.of_match_table = msm8976_pinctrl_of_match,
1105*4882a593Smuzhiyun 	},
1106*4882a593Smuzhiyun 	.probe = msm8976_pinctrl_probe,
1107*4882a593Smuzhiyun 	.remove = msm_pinctrl_remove,
1108*4882a593Smuzhiyun };
1109*4882a593Smuzhiyun 
msm8976_pinctrl_init(void)1110*4882a593Smuzhiyun static int __init msm8976_pinctrl_init(void)
1111*4882a593Smuzhiyun {
1112*4882a593Smuzhiyun 	return platform_driver_register(&msm8976_pinctrl_driver);
1113*4882a593Smuzhiyun }
1114*4882a593Smuzhiyun arch_initcall(msm8976_pinctrl_init);
1115*4882a593Smuzhiyun 
msm8976_pinctrl_exit(void)1116*4882a593Smuzhiyun static void __exit msm8976_pinctrl_exit(void)
1117*4882a593Smuzhiyun {
1118*4882a593Smuzhiyun 	platform_driver_unregister(&msm8976_pinctrl_driver);
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun module_exit(msm8976_pinctrl_exit);
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm msm8976 pinctrl driver");
1123*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1124*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, msm8976_pinctrl_of_match);
1125