xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/qcom/pinctrl-mdm9615.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2014, Sony Mobile Communications AB.
4*4882a593Smuzhiyun  * Copyright (c) 2016 BayLibre, SAS.
5*4882a593Smuzhiyun  * Author : Neil Armstrong <narmstrong@baylibre.com>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/of.h>
10*4882a593Smuzhiyun #include <linux/platform_device.h>
11*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
12*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "pinctrl-msm.h"
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun static const struct pinctrl_pin_desc mdm9615_pins[] = {
17*4882a593Smuzhiyun 	PINCTRL_PIN(0, "GPIO_0"),
18*4882a593Smuzhiyun 	PINCTRL_PIN(1, "GPIO_1"),
19*4882a593Smuzhiyun 	PINCTRL_PIN(2, "GPIO_2"),
20*4882a593Smuzhiyun 	PINCTRL_PIN(3, "GPIO_3"),
21*4882a593Smuzhiyun 	PINCTRL_PIN(4, "GPIO_4"),
22*4882a593Smuzhiyun 	PINCTRL_PIN(5, "GPIO_5"),
23*4882a593Smuzhiyun 	PINCTRL_PIN(6, "GPIO_6"),
24*4882a593Smuzhiyun 	PINCTRL_PIN(7, "GPIO_7"),
25*4882a593Smuzhiyun 	PINCTRL_PIN(8, "GPIO_8"),
26*4882a593Smuzhiyun 	PINCTRL_PIN(9, "GPIO_9"),
27*4882a593Smuzhiyun 	PINCTRL_PIN(10, "GPIO_10"),
28*4882a593Smuzhiyun 	PINCTRL_PIN(11, "GPIO_11"),
29*4882a593Smuzhiyun 	PINCTRL_PIN(12, "GPIO_12"),
30*4882a593Smuzhiyun 	PINCTRL_PIN(13, "GPIO_13"),
31*4882a593Smuzhiyun 	PINCTRL_PIN(14, "GPIO_14"),
32*4882a593Smuzhiyun 	PINCTRL_PIN(15, "GPIO_15"),
33*4882a593Smuzhiyun 	PINCTRL_PIN(16, "GPIO_16"),
34*4882a593Smuzhiyun 	PINCTRL_PIN(17, "GPIO_17"),
35*4882a593Smuzhiyun 	PINCTRL_PIN(18, "GPIO_18"),
36*4882a593Smuzhiyun 	PINCTRL_PIN(19, "GPIO_19"),
37*4882a593Smuzhiyun 	PINCTRL_PIN(20, "GPIO_20"),
38*4882a593Smuzhiyun 	PINCTRL_PIN(21, "GPIO_21"),
39*4882a593Smuzhiyun 	PINCTRL_PIN(22, "GPIO_22"),
40*4882a593Smuzhiyun 	PINCTRL_PIN(23, "GPIO_23"),
41*4882a593Smuzhiyun 	PINCTRL_PIN(24, "GPIO_24"),
42*4882a593Smuzhiyun 	PINCTRL_PIN(25, "GPIO_25"),
43*4882a593Smuzhiyun 	PINCTRL_PIN(26, "GPIO_26"),
44*4882a593Smuzhiyun 	PINCTRL_PIN(27, "GPIO_27"),
45*4882a593Smuzhiyun 	PINCTRL_PIN(28, "GPIO_28"),
46*4882a593Smuzhiyun 	PINCTRL_PIN(29, "GPIO_29"),
47*4882a593Smuzhiyun 	PINCTRL_PIN(30, "GPIO_30"),
48*4882a593Smuzhiyun 	PINCTRL_PIN(31, "GPIO_31"),
49*4882a593Smuzhiyun 	PINCTRL_PIN(32, "GPIO_32"),
50*4882a593Smuzhiyun 	PINCTRL_PIN(33, "GPIO_33"),
51*4882a593Smuzhiyun 	PINCTRL_PIN(34, "GPIO_34"),
52*4882a593Smuzhiyun 	PINCTRL_PIN(35, "GPIO_35"),
53*4882a593Smuzhiyun 	PINCTRL_PIN(36, "GPIO_36"),
54*4882a593Smuzhiyun 	PINCTRL_PIN(37, "GPIO_37"),
55*4882a593Smuzhiyun 	PINCTRL_PIN(38, "GPIO_38"),
56*4882a593Smuzhiyun 	PINCTRL_PIN(39, "GPIO_39"),
57*4882a593Smuzhiyun 	PINCTRL_PIN(40, "GPIO_40"),
58*4882a593Smuzhiyun 	PINCTRL_PIN(41, "GPIO_41"),
59*4882a593Smuzhiyun 	PINCTRL_PIN(42, "GPIO_42"),
60*4882a593Smuzhiyun 	PINCTRL_PIN(43, "GPIO_43"),
61*4882a593Smuzhiyun 	PINCTRL_PIN(44, "GPIO_44"),
62*4882a593Smuzhiyun 	PINCTRL_PIN(45, "GPIO_45"),
63*4882a593Smuzhiyun 	PINCTRL_PIN(46, "GPIO_46"),
64*4882a593Smuzhiyun 	PINCTRL_PIN(47, "GPIO_47"),
65*4882a593Smuzhiyun 	PINCTRL_PIN(48, "GPIO_48"),
66*4882a593Smuzhiyun 	PINCTRL_PIN(49, "GPIO_49"),
67*4882a593Smuzhiyun 	PINCTRL_PIN(50, "GPIO_50"),
68*4882a593Smuzhiyun 	PINCTRL_PIN(51, "GPIO_51"),
69*4882a593Smuzhiyun 	PINCTRL_PIN(52, "GPIO_52"),
70*4882a593Smuzhiyun 	PINCTRL_PIN(53, "GPIO_53"),
71*4882a593Smuzhiyun 	PINCTRL_PIN(54, "GPIO_54"),
72*4882a593Smuzhiyun 	PINCTRL_PIN(55, "GPIO_55"),
73*4882a593Smuzhiyun 	PINCTRL_PIN(56, "GPIO_56"),
74*4882a593Smuzhiyun 	PINCTRL_PIN(57, "GPIO_57"),
75*4882a593Smuzhiyun 	PINCTRL_PIN(58, "GPIO_58"),
76*4882a593Smuzhiyun 	PINCTRL_PIN(59, "GPIO_59"),
77*4882a593Smuzhiyun 	PINCTRL_PIN(60, "GPIO_60"),
78*4882a593Smuzhiyun 	PINCTRL_PIN(61, "GPIO_61"),
79*4882a593Smuzhiyun 	PINCTRL_PIN(62, "GPIO_62"),
80*4882a593Smuzhiyun 	PINCTRL_PIN(63, "GPIO_63"),
81*4882a593Smuzhiyun 	PINCTRL_PIN(64, "GPIO_64"),
82*4882a593Smuzhiyun 	PINCTRL_PIN(65, "GPIO_65"),
83*4882a593Smuzhiyun 	PINCTRL_PIN(66, "GPIO_66"),
84*4882a593Smuzhiyun 	PINCTRL_PIN(67, "GPIO_67"),
85*4882a593Smuzhiyun 	PINCTRL_PIN(68, "GPIO_68"),
86*4882a593Smuzhiyun 	PINCTRL_PIN(69, "GPIO_69"),
87*4882a593Smuzhiyun 	PINCTRL_PIN(70, "GPIO_70"),
88*4882a593Smuzhiyun 	PINCTRL_PIN(71, "GPIO_71"),
89*4882a593Smuzhiyun 	PINCTRL_PIN(72, "GPIO_72"),
90*4882a593Smuzhiyun 	PINCTRL_PIN(73, "GPIO_73"),
91*4882a593Smuzhiyun 	PINCTRL_PIN(74, "GPIO_74"),
92*4882a593Smuzhiyun 	PINCTRL_PIN(75, "GPIO_75"),
93*4882a593Smuzhiyun 	PINCTRL_PIN(76, "GPIO_76"),
94*4882a593Smuzhiyun 	PINCTRL_PIN(77, "GPIO_77"),
95*4882a593Smuzhiyun 	PINCTRL_PIN(78, "GPIO_78"),
96*4882a593Smuzhiyun 	PINCTRL_PIN(79, "GPIO_79"),
97*4882a593Smuzhiyun 	PINCTRL_PIN(80, "GPIO_80"),
98*4882a593Smuzhiyun 	PINCTRL_PIN(81, "GPIO_81"),
99*4882a593Smuzhiyun 	PINCTRL_PIN(82, "GPIO_82"),
100*4882a593Smuzhiyun 	PINCTRL_PIN(83, "GPIO_83"),
101*4882a593Smuzhiyun 	PINCTRL_PIN(84, "GPIO_84"),
102*4882a593Smuzhiyun 	PINCTRL_PIN(85, "GPIO_85"),
103*4882a593Smuzhiyun 	PINCTRL_PIN(86, "GPIO_86"),
104*4882a593Smuzhiyun 	PINCTRL_PIN(87, "GPIO_87"),
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun #define DECLARE_MSM_GPIO_PINS(pin) \
108*4882a593Smuzhiyun 	static const unsigned int gpio##pin##_pins[] = { pin }
109*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(0);
110*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(1);
111*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(2);
112*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(3);
113*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(4);
114*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(5);
115*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(6);
116*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(7);
117*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(8);
118*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(9);
119*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(10);
120*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(11);
121*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(12);
122*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(13);
123*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(14);
124*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(15);
125*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(16);
126*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(17);
127*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(18);
128*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(19);
129*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(20);
130*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(21);
131*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(22);
132*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(23);
133*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(24);
134*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(25);
135*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(26);
136*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(27);
137*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(28);
138*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(29);
139*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(30);
140*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(31);
141*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(32);
142*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(33);
143*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(34);
144*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(35);
145*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(36);
146*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(37);
147*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(38);
148*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(39);
149*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(40);
150*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(41);
151*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(42);
152*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(43);
153*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(44);
154*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(45);
155*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(46);
156*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(47);
157*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(48);
158*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(49);
159*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(50);
160*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(51);
161*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(52);
162*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(53);
163*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(54);
164*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(55);
165*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(56);
166*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(57);
167*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(58);
168*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(59);
169*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(60);
170*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(61);
171*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(62);
172*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(63);
173*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(64);
174*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(65);
175*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(66);
176*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(67);
177*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(68);
178*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(69);
179*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(70);
180*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(71);
181*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(72);
182*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(73);
183*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(74);
184*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(75);
185*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(76);
186*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(77);
187*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(78);
188*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(79);
189*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(80);
190*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(81);
191*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(82);
192*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(83);
193*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(84);
194*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(85);
195*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(86);
196*4882a593Smuzhiyun DECLARE_MSM_GPIO_PINS(87);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun #define FUNCTION(fname)					\
199*4882a593Smuzhiyun 	[MSM_MUX_##fname] = {				\
200*4882a593Smuzhiyun 		.name = #fname,				\
201*4882a593Smuzhiyun 		.groups = fname##_groups,		\
202*4882a593Smuzhiyun 		.ngroups = ARRAY_SIZE(fname##_groups),	\
203*4882a593Smuzhiyun 	}
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun #define PINGROUP(id, f1, f2, f3, f4, f5, f6, f7, f8, f9, f10, f11) \
206*4882a593Smuzhiyun 	{						\
207*4882a593Smuzhiyun 		.name = "gpio" #id,			\
208*4882a593Smuzhiyun 		.pins = gpio##id##_pins,		\
209*4882a593Smuzhiyun 		.npins = ARRAY_SIZE(gpio##id##_pins),	\
210*4882a593Smuzhiyun 		.funcs = (int[]){			\
211*4882a593Smuzhiyun 			MSM_MUX_gpio,			\
212*4882a593Smuzhiyun 			MSM_MUX_##f1,			\
213*4882a593Smuzhiyun 			MSM_MUX_##f2,			\
214*4882a593Smuzhiyun 			MSM_MUX_##f3,			\
215*4882a593Smuzhiyun 			MSM_MUX_##f4,			\
216*4882a593Smuzhiyun 			MSM_MUX_##f5,			\
217*4882a593Smuzhiyun 			MSM_MUX_##f6,			\
218*4882a593Smuzhiyun 			MSM_MUX_##f7,			\
219*4882a593Smuzhiyun 			MSM_MUX_##f8,			\
220*4882a593Smuzhiyun 			MSM_MUX_##f9,			\
221*4882a593Smuzhiyun 			MSM_MUX_##f10,			\
222*4882a593Smuzhiyun 			MSM_MUX_##f11			\
223*4882a593Smuzhiyun 		},					\
224*4882a593Smuzhiyun 		.nfuncs = 12,				\
225*4882a593Smuzhiyun 		.ctl_reg = 0x1000 + 0x10 * id,		\
226*4882a593Smuzhiyun 		.io_reg = 0x1004 + 0x10 * id,		\
227*4882a593Smuzhiyun 		.intr_cfg_reg = 0x1008 + 0x10 * id,	\
228*4882a593Smuzhiyun 		.intr_status_reg = 0x100c + 0x10 * id,	\
229*4882a593Smuzhiyun 		.intr_target_reg = 0x400 + 0x4 * id,	\
230*4882a593Smuzhiyun 		.mux_bit = 2,				\
231*4882a593Smuzhiyun 		.pull_bit = 0,				\
232*4882a593Smuzhiyun 		.drv_bit = 6,				\
233*4882a593Smuzhiyun 		.oe_bit = 9,				\
234*4882a593Smuzhiyun 		.in_bit = 0,				\
235*4882a593Smuzhiyun 		.out_bit = 1,				\
236*4882a593Smuzhiyun 		.intr_enable_bit = 0,			\
237*4882a593Smuzhiyun 		.intr_status_bit = 0,			\
238*4882a593Smuzhiyun 		.intr_ack_high = 1,			\
239*4882a593Smuzhiyun 		.intr_target_bit = 0,			\
240*4882a593Smuzhiyun 		.intr_target_kpss_val = 4,		\
241*4882a593Smuzhiyun 		.intr_raw_status_bit = 3,		\
242*4882a593Smuzhiyun 		.intr_polarity_bit = 1,			\
243*4882a593Smuzhiyun 		.intr_detection_bit = 2,		\
244*4882a593Smuzhiyun 		.intr_detection_width = 1,		\
245*4882a593Smuzhiyun 	}
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun enum mdm9615_functions {
248*4882a593Smuzhiyun 	MSM_MUX_gpio,
249*4882a593Smuzhiyun 	MSM_MUX_gsbi2_i2c,
250*4882a593Smuzhiyun 	MSM_MUX_gsbi3,
251*4882a593Smuzhiyun 	MSM_MUX_gsbi4,
252*4882a593Smuzhiyun 	MSM_MUX_gsbi5_i2c,
253*4882a593Smuzhiyun 	MSM_MUX_gsbi5_uart,
254*4882a593Smuzhiyun 	MSM_MUX_sdc2,
255*4882a593Smuzhiyun 	MSM_MUX_ebi2_lcdc,
256*4882a593Smuzhiyun 	MSM_MUX_ps_hold,
257*4882a593Smuzhiyun 	MSM_MUX_prim_audio,
258*4882a593Smuzhiyun 	MSM_MUX_sec_audio,
259*4882a593Smuzhiyun 	MSM_MUX_cdc_mclk,
260*4882a593Smuzhiyun 	MSM_MUX_NA,
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun static const char * const gpio_groups[] = {
264*4882a593Smuzhiyun 	"gpio0", "gpio1", "gpio2", "gpio3", "gpio4", "gpio5", "gpio6", "gpio7",
265*4882a593Smuzhiyun 	"gpio8", "gpio9", "gpio10", "gpio11", "gpio12", "gpio13", "gpio14",
266*4882a593Smuzhiyun 	"gpio15", "gpio16", "gpio17", "gpio18", "gpio19", "gpio20", "gpio21",
267*4882a593Smuzhiyun 	"gpio22", "gpio23", "gpio24", "gpio25", "gpio26", "gpio27", "gpio28",
268*4882a593Smuzhiyun 	"gpio29", "gpio30", "gpio31", "gpio32", "gpio33", "gpio34", "gpio35",
269*4882a593Smuzhiyun 	"gpio36", "gpio37", "gpio38", "gpio39", "gpio40", "gpio41", "gpio42",
270*4882a593Smuzhiyun 	"gpio43", "gpio44", "gpio45", "gpio46", "gpio47", "gpio48", "gpio49",
271*4882a593Smuzhiyun 	"gpio50", "gpio51", "gpio52", "gpio53", "gpio54", "gpio55", "gpio56",
272*4882a593Smuzhiyun 	"gpio57", "gpio58", "gpio59", "gpio60", "gpio61", "gpio62", "gpio63",
273*4882a593Smuzhiyun 	"gpio64", "gpio65", "gpio66", "gpio67", "gpio68", "gpio69", "gpio70",
274*4882a593Smuzhiyun 	"gpio71", "gpio72", "gpio73", "gpio74", "gpio75", "gpio76", "gpio77",
275*4882a593Smuzhiyun 	"gpio78", "gpio79", "gpio80", "gpio81", "gpio82", "gpio83", "gpio84",
276*4882a593Smuzhiyun 	"gpio85", "gpio86", "gpio87"
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun static const char * const gsbi2_i2c_groups[] = {
280*4882a593Smuzhiyun 	"gpio4", "gpio5"
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun static const char * const gsbi3_groups[] = {
284*4882a593Smuzhiyun 	"gpio8", "gpio9", "gpio10", "gpio11"
285*4882a593Smuzhiyun };
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun static const char * const gsbi4_groups[] = {
288*4882a593Smuzhiyun 	"gpio12", "gpio13", "gpio14", "gpio15"
289*4882a593Smuzhiyun };
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun static const char * const gsbi5_i2c_groups[] = {
292*4882a593Smuzhiyun 	"gpio16", "gpio17"
293*4882a593Smuzhiyun };
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun static const char * const gsbi5_uart_groups[] = {
296*4882a593Smuzhiyun 	"gpio18", "gpio19"
297*4882a593Smuzhiyun };
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun static const char * const sdc2_groups[] = {
300*4882a593Smuzhiyun 	"gpio25", "gpio26", "gpio27", "gpio28", "gpio29", "gpio30",
301*4882a593Smuzhiyun };
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun static const char * const ebi2_lcdc_groups[] = {
304*4882a593Smuzhiyun 	"gpio21", "gpio22", "gpio24",
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun static const char * const ps_hold_groups[] = {
308*4882a593Smuzhiyun 	"gpio83",
309*4882a593Smuzhiyun };
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun static const char * const prim_audio_groups[] = {
312*4882a593Smuzhiyun 	"gpio20", "gpio21", "gpio22", "gpio23",
313*4882a593Smuzhiyun };
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun static const char * const sec_audio_groups[] = {
316*4882a593Smuzhiyun 	"gpio25", "gpio26", "gpio27", "gpio28",
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun static const char * const cdc_mclk_groups[] = {
320*4882a593Smuzhiyun 	"gpio24",
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun static const struct msm_function mdm9615_functions[] = {
324*4882a593Smuzhiyun 	FUNCTION(gpio),
325*4882a593Smuzhiyun 	FUNCTION(gsbi2_i2c),
326*4882a593Smuzhiyun 	FUNCTION(gsbi3),
327*4882a593Smuzhiyun 	FUNCTION(gsbi4),
328*4882a593Smuzhiyun 	FUNCTION(gsbi5_i2c),
329*4882a593Smuzhiyun 	FUNCTION(gsbi5_uart),
330*4882a593Smuzhiyun 	FUNCTION(sdc2),
331*4882a593Smuzhiyun 	FUNCTION(ebi2_lcdc),
332*4882a593Smuzhiyun 	FUNCTION(ps_hold),
333*4882a593Smuzhiyun 	FUNCTION(prim_audio),
334*4882a593Smuzhiyun 	FUNCTION(sec_audio),
335*4882a593Smuzhiyun 	FUNCTION(cdc_mclk),
336*4882a593Smuzhiyun };
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun static const struct msm_pingroup mdm9615_groups[] = {
339*4882a593Smuzhiyun 	PINGROUP(0, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
340*4882a593Smuzhiyun 	PINGROUP(1, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
341*4882a593Smuzhiyun 	PINGROUP(2, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
342*4882a593Smuzhiyun 	PINGROUP(3, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
343*4882a593Smuzhiyun 	PINGROUP(4, gsbi2_i2c, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
344*4882a593Smuzhiyun 	PINGROUP(5, gsbi2_i2c, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
345*4882a593Smuzhiyun 	PINGROUP(6, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
346*4882a593Smuzhiyun 	PINGROUP(7, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
347*4882a593Smuzhiyun 	PINGROUP(8, gsbi3, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
348*4882a593Smuzhiyun 	PINGROUP(9, gsbi3, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
349*4882a593Smuzhiyun 	PINGROUP(10, gsbi3, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
350*4882a593Smuzhiyun 	PINGROUP(11, gsbi3, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
351*4882a593Smuzhiyun 	PINGROUP(12, gsbi4, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
352*4882a593Smuzhiyun 	PINGROUP(13, gsbi4, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
353*4882a593Smuzhiyun 	PINGROUP(14, gsbi4, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
354*4882a593Smuzhiyun 	PINGROUP(15, gsbi4, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
355*4882a593Smuzhiyun 	PINGROUP(16, gsbi5_i2c, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
356*4882a593Smuzhiyun 	PINGROUP(17, gsbi5_i2c, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
357*4882a593Smuzhiyun 	PINGROUP(18, gsbi5_uart, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
358*4882a593Smuzhiyun 	PINGROUP(19, gsbi5_uart, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
359*4882a593Smuzhiyun 	PINGROUP(20, prim_audio, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
360*4882a593Smuzhiyun 	PINGROUP(21, prim_audio, ebi2_lcdc, NA, NA, NA, NA, NA, NA, NA, NA, NA),
361*4882a593Smuzhiyun 	PINGROUP(22, prim_audio, ebi2_lcdc, NA, NA, NA, NA, NA, NA, NA, NA, NA),
362*4882a593Smuzhiyun 	PINGROUP(23, prim_audio, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
363*4882a593Smuzhiyun 	PINGROUP(24, cdc_mclk, NA, ebi2_lcdc, NA, NA, NA, NA, NA, NA, NA, NA),
364*4882a593Smuzhiyun 	PINGROUP(25, sdc2, sec_audio, NA, NA, NA, NA, NA, NA, NA, NA, NA),
365*4882a593Smuzhiyun 	PINGROUP(26, sdc2, sec_audio, NA, NA, NA, NA, NA, NA, NA, NA, NA),
366*4882a593Smuzhiyun 	PINGROUP(27, sdc2, sec_audio, NA, NA, NA, NA, NA, NA, NA, NA, NA),
367*4882a593Smuzhiyun 	PINGROUP(28, sdc2, sec_audio, NA, NA, NA, NA, NA, NA, NA, NA, NA),
368*4882a593Smuzhiyun 	PINGROUP(29, sdc2, sec_audio, NA, NA, NA, NA, NA, NA, NA, NA, NA),
369*4882a593Smuzhiyun 	PINGROUP(30, sdc2, sec_audio, NA, NA, NA, NA, NA, NA, NA, NA, NA),
370*4882a593Smuzhiyun 	PINGROUP(31, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
371*4882a593Smuzhiyun 	PINGROUP(32, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
372*4882a593Smuzhiyun 	PINGROUP(33, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
373*4882a593Smuzhiyun 	PINGROUP(34, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
374*4882a593Smuzhiyun 	PINGROUP(35, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
375*4882a593Smuzhiyun 	PINGROUP(36, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
376*4882a593Smuzhiyun 	PINGROUP(37, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
377*4882a593Smuzhiyun 	PINGROUP(38, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
378*4882a593Smuzhiyun 	PINGROUP(39, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
379*4882a593Smuzhiyun 	PINGROUP(40, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
380*4882a593Smuzhiyun 	PINGROUP(41, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
381*4882a593Smuzhiyun 	PINGROUP(42, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
382*4882a593Smuzhiyun 	PINGROUP(43, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
383*4882a593Smuzhiyun 	PINGROUP(44, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
384*4882a593Smuzhiyun 	PINGROUP(45, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
385*4882a593Smuzhiyun 	PINGROUP(46, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
386*4882a593Smuzhiyun 	PINGROUP(47, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
387*4882a593Smuzhiyun 	PINGROUP(48, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
388*4882a593Smuzhiyun 	PINGROUP(49, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
389*4882a593Smuzhiyun 	PINGROUP(50, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
390*4882a593Smuzhiyun 	PINGROUP(51, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
391*4882a593Smuzhiyun 	PINGROUP(52, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
392*4882a593Smuzhiyun 	PINGROUP(53, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
393*4882a593Smuzhiyun 	PINGROUP(54, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
394*4882a593Smuzhiyun 	PINGROUP(55, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
395*4882a593Smuzhiyun 	PINGROUP(56, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
396*4882a593Smuzhiyun 	PINGROUP(57, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
397*4882a593Smuzhiyun 	PINGROUP(58, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
398*4882a593Smuzhiyun 	PINGROUP(59, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
399*4882a593Smuzhiyun 	PINGROUP(60, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
400*4882a593Smuzhiyun 	PINGROUP(61, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
401*4882a593Smuzhiyun 	PINGROUP(62, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
402*4882a593Smuzhiyun 	PINGROUP(63, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
403*4882a593Smuzhiyun 	PINGROUP(64, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
404*4882a593Smuzhiyun 	PINGROUP(65, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
405*4882a593Smuzhiyun 	PINGROUP(66, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
406*4882a593Smuzhiyun 	PINGROUP(67, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
407*4882a593Smuzhiyun 	PINGROUP(68, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
408*4882a593Smuzhiyun 	PINGROUP(69, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
409*4882a593Smuzhiyun 	PINGROUP(70, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
410*4882a593Smuzhiyun 	PINGROUP(71, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
411*4882a593Smuzhiyun 	PINGROUP(72, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
412*4882a593Smuzhiyun 	PINGROUP(73, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
413*4882a593Smuzhiyun 	PINGROUP(74, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
414*4882a593Smuzhiyun 	PINGROUP(75, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
415*4882a593Smuzhiyun 	PINGROUP(76, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
416*4882a593Smuzhiyun 	PINGROUP(77, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
417*4882a593Smuzhiyun 	PINGROUP(78, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
418*4882a593Smuzhiyun 	PINGROUP(79, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
419*4882a593Smuzhiyun 	PINGROUP(80, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
420*4882a593Smuzhiyun 	PINGROUP(81, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
421*4882a593Smuzhiyun 	PINGROUP(82, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
422*4882a593Smuzhiyun 	PINGROUP(83, ps_hold, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
423*4882a593Smuzhiyun 	PINGROUP(84, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
424*4882a593Smuzhiyun 	PINGROUP(85, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
425*4882a593Smuzhiyun 	PINGROUP(86, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
426*4882a593Smuzhiyun 	PINGROUP(87, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
427*4882a593Smuzhiyun };
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun #define NUM_GPIO_PINGROUPS 88
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun static const struct msm_pinctrl_soc_data mdm9615_pinctrl = {
432*4882a593Smuzhiyun 	.pins = mdm9615_pins,
433*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(mdm9615_pins),
434*4882a593Smuzhiyun 	.functions = mdm9615_functions,
435*4882a593Smuzhiyun 	.nfunctions = ARRAY_SIZE(mdm9615_functions),
436*4882a593Smuzhiyun 	.groups = mdm9615_groups,
437*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(mdm9615_groups),
438*4882a593Smuzhiyun 	.ngpios = NUM_GPIO_PINGROUPS,
439*4882a593Smuzhiyun };
440*4882a593Smuzhiyun 
mdm9615_pinctrl_probe(struct platform_device * pdev)441*4882a593Smuzhiyun static int mdm9615_pinctrl_probe(struct platform_device *pdev)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun 	return msm_pinctrl_probe(pdev, &mdm9615_pinctrl);
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun static const struct of_device_id mdm9615_pinctrl_of_match[] = {
447*4882a593Smuzhiyun 	{ .compatible = "qcom,mdm9615-pinctrl", },
448*4882a593Smuzhiyun 	{ },
449*4882a593Smuzhiyun };
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun static struct platform_driver mdm9615_pinctrl_driver = {
452*4882a593Smuzhiyun 	.driver = {
453*4882a593Smuzhiyun 		.name = "mdm9615-pinctrl",
454*4882a593Smuzhiyun 		.of_match_table = mdm9615_pinctrl_of_match,
455*4882a593Smuzhiyun 	},
456*4882a593Smuzhiyun 	.probe = mdm9615_pinctrl_probe,
457*4882a593Smuzhiyun 	.remove = msm_pinctrl_remove,
458*4882a593Smuzhiyun };
459*4882a593Smuzhiyun 
mdm9615_pinctrl_init(void)460*4882a593Smuzhiyun static int __init mdm9615_pinctrl_init(void)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun 	return platform_driver_register(&mdm9615_pinctrl_driver);
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun arch_initcall(mdm9615_pinctrl_init);
465*4882a593Smuzhiyun 
mdm9615_pinctrl_exit(void)466*4882a593Smuzhiyun static void __exit mdm9615_pinctrl_exit(void)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun 	platform_driver_unregister(&mdm9615_pinctrl_driver);
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun module_exit(mdm9615_pinctrl_exit);
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun MODULE_AUTHOR("Neil Armstrong <narmstrong@baylibre.com>");
473*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm MDM9615 pinctrl driver");
474*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
475*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mdm9615_pinctrl_of_match);
476