1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Zynq pin controller
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2014 Xilinx
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Sören Brinkmann <soren.brinkmann@xilinx.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
15*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
16*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
17*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
18*4882a593Smuzhiyun #include <linux/regmap.h>
19*4882a593Smuzhiyun #include "pinctrl-utils.h"
20*4882a593Smuzhiyun #include "core.h"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define ZYNQ_NUM_MIOS 54
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define ZYNQ_PCTRL_MIO_MST_TRI0 0x10c
25*4882a593Smuzhiyun #define ZYNQ_PCTRL_MIO_MST_TRI1 0x110
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define ZYNQ_PINMUX_MUX_SHIFT 1
28*4882a593Smuzhiyun #define ZYNQ_PINMUX_MUX_MASK (0x7f << ZYNQ_PINMUX_MUX_SHIFT)
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /**
31*4882a593Smuzhiyun * struct zynq_pinctrl - driver data
32*4882a593Smuzhiyun * @pctrl: Pinctrl device
33*4882a593Smuzhiyun * @syscon: Syscon regmap
34*4882a593Smuzhiyun * @pctrl_offset: Offset for pinctrl into the @syscon space
35*4882a593Smuzhiyun * @groups: Pingroups
36*4882a593Smuzhiyun * @ngroups: Number of @groups
37*4882a593Smuzhiyun * @funcs: Pinmux functions
38*4882a593Smuzhiyun * @nfuncs: Number of @funcs
39*4882a593Smuzhiyun */
40*4882a593Smuzhiyun struct zynq_pinctrl {
41*4882a593Smuzhiyun struct pinctrl_dev *pctrl;
42*4882a593Smuzhiyun struct regmap *syscon;
43*4882a593Smuzhiyun u32 pctrl_offset;
44*4882a593Smuzhiyun const struct zynq_pctrl_group *groups;
45*4882a593Smuzhiyun unsigned int ngroups;
46*4882a593Smuzhiyun const struct zynq_pinmux_function *funcs;
47*4882a593Smuzhiyun unsigned int nfuncs;
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun struct zynq_pctrl_group {
51*4882a593Smuzhiyun const char *name;
52*4882a593Smuzhiyun const unsigned int *pins;
53*4882a593Smuzhiyun const unsigned int npins;
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /**
57*4882a593Smuzhiyun * struct zynq_pinmux_function - a pinmux function
58*4882a593Smuzhiyun * @name: Name of the pinmux function.
59*4882a593Smuzhiyun * @groups: List of pingroups for this function.
60*4882a593Smuzhiyun * @ngroups: Number of entries in @groups.
61*4882a593Smuzhiyun * @mux_val: Selector for this function
62*4882a593Smuzhiyun * @mux: Offset of function specific mux
63*4882a593Smuzhiyun * @mux_mask: Mask for function specific selector
64*4882a593Smuzhiyun * @mux_shift: Shift for function specific selector
65*4882a593Smuzhiyun */
66*4882a593Smuzhiyun struct zynq_pinmux_function {
67*4882a593Smuzhiyun const char *name;
68*4882a593Smuzhiyun const char * const *groups;
69*4882a593Smuzhiyun unsigned int ngroups;
70*4882a593Smuzhiyun unsigned int mux_val;
71*4882a593Smuzhiyun u32 mux;
72*4882a593Smuzhiyun u32 mux_mask;
73*4882a593Smuzhiyun u8 mux_shift;
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun enum zynq_pinmux_functions {
77*4882a593Smuzhiyun ZYNQ_PMUX_can0,
78*4882a593Smuzhiyun ZYNQ_PMUX_can1,
79*4882a593Smuzhiyun ZYNQ_PMUX_ethernet0,
80*4882a593Smuzhiyun ZYNQ_PMUX_ethernet1,
81*4882a593Smuzhiyun ZYNQ_PMUX_gpio0,
82*4882a593Smuzhiyun ZYNQ_PMUX_i2c0,
83*4882a593Smuzhiyun ZYNQ_PMUX_i2c1,
84*4882a593Smuzhiyun ZYNQ_PMUX_mdio0,
85*4882a593Smuzhiyun ZYNQ_PMUX_mdio1,
86*4882a593Smuzhiyun ZYNQ_PMUX_qspi0,
87*4882a593Smuzhiyun ZYNQ_PMUX_qspi1,
88*4882a593Smuzhiyun ZYNQ_PMUX_qspi_fbclk,
89*4882a593Smuzhiyun ZYNQ_PMUX_qspi_cs1,
90*4882a593Smuzhiyun ZYNQ_PMUX_spi0,
91*4882a593Smuzhiyun ZYNQ_PMUX_spi1,
92*4882a593Smuzhiyun ZYNQ_PMUX_spi0_ss,
93*4882a593Smuzhiyun ZYNQ_PMUX_spi1_ss,
94*4882a593Smuzhiyun ZYNQ_PMUX_sdio0,
95*4882a593Smuzhiyun ZYNQ_PMUX_sdio0_pc,
96*4882a593Smuzhiyun ZYNQ_PMUX_sdio0_cd,
97*4882a593Smuzhiyun ZYNQ_PMUX_sdio0_wp,
98*4882a593Smuzhiyun ZYNQ_PMUX_sdio1,
99*4882a593Smuzhiyun ZYNQ_PMUX_sdio1_pc,
100*4882a593Smuzhiyun ZYNQ_PMUX_sdio1_cd,
101*4882a593Smuzhiyun ZYNQ_PMUX_sdio1_wp,
102*4882a593Smuzhiyun ZYNQ_PMUX_smc0_nor,
103*4882a593Smuzhiyun ZYNQ_PMUX_smc0_nor_cs1,
104*4882a593Smuzhiyun ZYNQ_PMUX_smc0_nor_addr25,
105*4882a593Smuzhiyun ZYNQ_PMUX_smc0_nand,
106*4882a593Smuzhiyun ZYNQ_PMUX_ttc0,
107*4882a593Smuzhiyun ZYNQ_PMUX_ttc1,
108*4882a593Smuzhiyun ZYNQ_PMUX_uart0,
109*4882a593Smuzhiyun ZYNQ_PMUX_uart1,
110*4882a593Smuzhiyun ZYNQ_PMUX_usb0,
111*4882a593Smuzhiyun ZYNQ_PMUX_usb1,
112*4882a593Smuzhiyun ZYNQ_PMUX_swdt0,
113*4882a593Smuzhiyun ZYNQ_PMUX_MAX_FUNC
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun static const struct pinctrl_pin_desc zynq_pins[] = {
117*4882a593Smuzhiyun PINCTRL_PIN(0, "MIO0"),
118*4882a593Smuzhiyun PINCTRL_PIN(1, "MIO1"),
119*4882a593Smuzhiyun PINCTRL_PIN(2, "MIO2"),
120*4882a593Smuzhiyun PINCTRL_PIN(3, "MIO3"),
121*4882a593Smuzhiyun PINCTRL_PIN(4, "MIO4"),
122*4882a593Smuzhiyun PINCTRL_PIN(5, "MIO5"),
123*4882a593Smuzhiyun PINCTRL_PIN(6, "MIO6"),
124*4882a593Smuzhiyun PINCTRL_PIN(7, "MIO7"),
125*4882a593Smuzhiyun PINCTRL_PIN(8, "MIO8"),
126*4882a593Smuzhiyun PINCTRL_PIN(9, "MIO9"),
127*4882a593Smuzhiyun PINCTRL_PIN(10, "MIO10"),
128*4882a593Smuzhiyun PINCTRL_PIN(11, "MIO11"),
129*4882a593Smuzhiyun PINCTRL_PIN(12, "MIO12"),
130*4882a593Smuzhiyun PINCTRL_PIN(13, "MIO13"),
131*4882a593Smuzhiyun PINCTRL_PIN(14, "MIO14"),
132*4882a593Smuzhiyun PINCTRL_PIN(15, "MIO15"),
133*4882a593Smuzhiyun PINCTRL_PIN(16, "MIO16"),
134*4882a593Smuzhiyun PINCTRL_PIN(17, "MIO17"),
135*4882a593Smuzhiyun PINCTRL_PIN(18, "MIO18"),
136*4882a593Smuzhiyun PINCTRL_PIN(19, "MIO19"),
137*4882a593Smuzhiyun PINCTRL_PIN(20, "MIO20"),
138*4882a593Smuzhiyun PINCTRL_PIN(21, "MIO21"),
139*4882a593Smuzhiyun PINCTRL_PIN(22, "MIO22"),
140*4882a593Smuzhiyun PINCTRL_PIN(23, "MIO23"),
141*4882a593Smuzhiyun PINCTRL_PIN(24, "MIO24"),
142*4882a593Smuzhiyun PINCTRL_PIN(25, "MIO25"),
143*4882a593Smuzhiyun PINCTRL_PIN(26, "MIO26"),
144*4882a593Smuzhiyun PINCTRL_PIN(27, "MIO27"),
145*4882a593Smuzhiyun PINCTRL_PIN(28, "MIO28"),
146*4882a593Smuzhiyun PINCTRL_PIN(29, "MIO29"),
147*4882a593Smuzhiyun PINCTRL_PIN(30, "MIO30"),
148*4882a593Smuzhiyun PINCTRL_PIN(31, "MIO31"),
149*4882a593Smuzhiyun PINCTRL_PIN(32, "MIO32"),
150*4882a593Smuzhiyun PINCTRL_PIN(33, "MIO33"),
151*4882a593Smuzhiyun PINCTRL_PIN(34, "MIO34"),
152*4882a593Smuzhiyun PINCTRL_PIN(35, "MIO35"),
153*4882a593Smuzhiyun PINCTRL_PIN(36, "MIO36"),
154*4882a593Smuzhiyun PINCTRL_PIN(37, "MIO37"),
155*4882a593Smuzhiyun PINCTRL_PIN(38, "MIO38"),
156*4882a593Smuzhiyun PINCTRL_PIN(39, "MIO39"),
157*4882a593Smuzhiyun PINCTRL_PIN(40, "MIO40"),
158*4882a593Smuzhiyun PINCTRL_PIN(41, "MIO41"),
159*4882a593Smuzhiyun PINCTRL_PIN(42, "MIO42"),
160*4882a593Smuzhiyun PINCTRL_PIN(43, "MIO43"),
161*4882a593Smuzhiyun PINCTRL_PIN(44, "MIO44"),
162*4882a593Smuzhiyun PINCTRL_PIN(45, "MIO45"),
163*4882a593Smuzhiyun PINCTRL_PIN(46, "MIO46"),
164*4882a593Smuzhiyun PINCTRL_PIN(47, "MIO47"),
165*4882a593Smuzhiyun PINCTRL_PIN(48, "MIO48"),
166*4882a593Smuzhiyun PINCTRL_PIN(49, "MIO49"),
167*4882a593Smuzhiyun PINCTRL_PIN(50, "MIO50"),
168*4882a593Smuzhiyun PINCTRL_PIN(51, "MIO51"),
169*4882a593Smuzhiyun PINCTRL_PIN(52, "MIO52"),
170*4882a593Smuzhiyun PINCTRL_PIN(53, "MIO53"),
171*4882a593Smuzhiyun PINCTRL_PIN(54, "EMIO_SD0_WP"),
172*4882a593Smuzhiyun PINCTRL_PIN(55, "EMIO_SD0_CD"),
173*4882a593Smuzhiyun PINCTRL_PIN(56, "EMIO_SD1_WP"),
174*4882a593Smuzhiyun PINCTRL_PIN(57, "EMIO_SD1_CD"),
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /* pin groups */
178*4882a593Smuzhiyun static const unsigned int ethernet0_0_pins[] = {16, 17, 18, 19, 20, 21, 22, 23,
179*4882a593Smuzhiyun 24, 25, 26, 27};
180*4882a593Smuzhiyun static const unsigned int ethernet1_0_pins[] = {28, 29, 30, 31, 32, 33, 34, 35,
181*4882a593Smuzhiyun 36, 37, 38, 39};
182*4882a593Smuzhiyun static const unsigned int mdio0_0_pins[] = {52, 53};
183*4882a593Smuzhiyun static const unsigned int mdio1_0_pins[] = {52, 53};
184*4882a593Smuzhiyun static const unsigned int qspi0_0_pins[] = {1, 2, 3, 4, 5, 6};
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun static const unsigned int qspi1_0_pins[] = {9, 10, 11, 12, 13};
187*4882a593Smuzhiyun static const unsigned int qspi_cs1_pins[] = {0};
188*4882a593Smuzhiyun static const unsigned int qspi_fbclk_pins[] = {8};
189*4882a593Smuzhiyun static const unsigned int spi0_0_pins[] = {16, 17, 21};
190*4882a593Smuzhiyun static const unsigned int spi0_0_ss0_pins[] = {18};
191*4882a593Smuzhiyun static const unsigned int spi0_0_ss1_pins[] = {19};
192*4882a593Smuzhiyun static const unsigned int spi0_0_ss2_pins[] = {20,};
193*4882a593Smuzhiyun static const unsigned int spi0_1_pins[] = {28, 29, 33};
194*4882a593Smuzhiyun static const unsigned int spi0_1_ss0_pins[] = {30};
195*4882a593Smuzhiyun static const unsigned int spi0_1_ss1_pins[] = {31};
196*4882a593Smuzhiyun static const unsigned int spi0_1_ss2_pins[] = {32};
197*4882a593Smuzhiyun static const unsigned int spi0_2_pins[] = {40, 41, 45};
198*4882a593Smuzhiyun static const unsigned int spi0_2_ss0_pins[] = {42};
199*4882a593Smuzhiyun static const unsigned int spi0_2_ss1_pins[] = {43};
200*4882a593Smuzhiyun static const unsigned int spi0_2_ss2_pins[] = {44};
201*4882a593Smuzhiyun static const unsigned int spi1_0_pins[] = {10, 11, 12};
202*4882a593Smuzhiyun static const unsigned int spi1_0_ss0_pins[] = {13};
203*4882a593Smuzhiyun static const unsigned int spi1_0_ss1_pins[] = {14};
204*4882a593Smuzhiyun static const unsigned int spi1_0_ss2_pins[] = {15};
205*4882a593Smuzhiyun static const unsigned int spi1_1_pins[] = {22, 23, 24};
206*4882a593Smuzhiyun static const unsigned int spi1_1_ss0_pins[] = {25};
207*4882a593Smuzhiyun static const unsigned int spi1_1_ss1_pins[] = {26};
208*4882a593Smuzhiyun static const unsigned int spi1_1_ss2_pins[] = {27};
209*4882a593Smuzhiyun static const unsigned int spi1_2_pins[] = {34, 35, 36};
210*4882a593Smuzhiyun static const unsigned int spi1_2_ss0_pins[] = {37};
211*4882a593Smuzhiyun static const unsigned int spi1_2_ss1_pins[] = {38};
212*4882a593Smuzhiyun static const unsigned int spi1_2_ss2_pins[] = {39};
213*4882a593Smuzhiyun static const unsigned int spi1_3_pins[] = {46, 47, 48, 49};
214*4882a593Smuzhiyun static const unsigned int spi1_3_ss0_pins[] = {49};
215*4882a593Smuzhiyun static const unsigned int spi1_3_ss1_pins[] = {50};
216*4882a593Smuzhiyun static const unsigned int spi1_3_ss2_pins[] = {51};
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun static const unsigned int sdio0_0_pins[] = {16, 17, 18, 19, 20, 21};
219*4882a593Smuzhiyun static const unsigned int sdio0_1_pins[] = {28, 29, 30, 31, 32, 33};
220*4882a593Smuzhiyun static const unsigned int sdio0_2_pins[] = {40, 41, 42, 43, 44, 45};
221*4882a593Smuzhiyun static const unsigned int sdio1_0_pins[] = {10, 11, 12, 13, 14, 15};
222*4882a593Smuzhiyun static const unsigned int sdio1_1_pins[] = {22, 23, 24, 25, 26, 27};
223*4882a593Smuzhiyun static const unsigned int sdio1_2_pins[] = {34, 35, 36, 37, 38, 39};
224*4882a593Smuzhiyun static const unsigned int sdio1_3_pins[] = {46, 47, 48, 49, 50, 51};
225*4882a593Smuzhiyun static const unsigned int sdio0_emio_wp_pins[] = {54};
226*4882a593Smuzhiyun static const unsigned int sdio0_emio_cd_pins[] = {55};
227*4882a593Smuzhiyun static const unsigned int sdio1_emio_wp_pins[] = {56};
228*4882a593Smuzhiyun static const unsigned int sdio1_emio_cd_pins[] = {57};
229*4882a593Smuzhiyun static const unsigned int smc0_nor_pins[] = {0, 3, 4, 5, 6, 7, 8, 9, 10, 11, 13,
230*4882a593Smuzhiyun 15, 16, 17, 18, 19, 20, 21, 22, 23,
231*4882a593Smuzhiyun 24, 25, 26, 27, 28, 29, 30, 31, 32,
232*4882a593Smuzhiyun 33, 34, 35, 36, 37, 38, 39};
233*4882a593Smuzhiyun static const unsigned int smc0_nor_cs1_pins[] = {1};
234*4882a593Smuzhiyun static const unsigned int smc0_nor_addr25_pins[] = {1};
235*4882a593Smuzhiyun static const unsigned int smc0_nand_pins[] = {0, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11,
236*4882a593Smuzhiyun 12, 13, 14, 16, 17, 18, 19, 20,
237*4882a593Smuzhiyun 21, 22, 23};
238*4882a593Smuzhiyun static const unsigned int smc0_nand8_pins[] = {0, 2, 3, 4, 5, 6, 7,
239*4882a593Smuzhiyun 8, 9, 10, 11, 12, 13, 14};
240*4882a593Smuzhiyun /* Note: CAN MIO clock inputs are modeled in the clock framework */
241*4882a593Smuzhiyun static const unsigned int can0_0_pins[] = {10, 11};
242*4882a593Smuzhiyun static const unsigned int can0_1_pins[] = {14, 15};
243*4882a593Smuzhiyun static const unsigned int can0_2_pins[] = {18, 19};
244*4882a593Smuzhiyun static const unsigned int can0_3_pins[] = {22, 23};
245*4882a593Smuzhiyun static const unsigned int can0_4_pins[] = {26, 27};
246*4882a593Smuzhiyun static const unsigned int can0_5_pins[] = {30, 31};
247*4882a593Smuzhiyun static const unsigned int can0_6_pins[] = {34, 35};
248*4882a593Smuzhiyun static const unsigned int can0_7_pins[] = {38, 39};
249*4882a593Smuzhiyun static const unsigned int can0_8_pins[] = {42, 43};
250*4882a593Smuzhiyun static const unsigned int can0_9_pins[] = {46, 47};
251*4882a593Smuzhiyun static const unsigned int can0_10_pins[] = {50, 51};
252*4882a593Smuzhiyun static const unsigned int can1_0_pins[] = {8, 9};
253*4882a593Smuzhiyun static const unsigned int can1_1_pins[] = {12, 13};
254*4882a593Smuzhiyun static const unsigned int can1_2_pins[] = {16, 17};
255*4882a593Smuzhiyun static const unsigned int can1_3_pins[] = {20, 21};
256*4882a593Smuzhiyun static const unsigned int can1_4_pins[] = {24, 25};
257*4882a593Smuzhiyun static const unsigned int can1_5_pins[] = {28, 29};
258*4882a593Smuzhiyun static const unsigned int can1_6_pins[] = {32, 33};
259*4882a593Smuzhiyun static const unsigned int can1_7_pins[] = {36, 37};
260*4882a593Smuzhiyun static const unsigned int can1_8_pins[] = {40, 41};
261*4882a593Smuzhiyun static const unsigned int can1_9_pins[] = {44, 45};
262*4882a593Smuzhiyun static const unsigned int can1_10_pins[] = {48, 49};
263*4882a593Smuzhiyun static const unsigned int can1_11_pins[] = {52, 53};
264*4882a593Smuzhiyun static const unsigned int uart0_0_pins[] = {10, 11};
265*4882a593Smuzhiyun static const unsigned int uart0_1_pins[] = {14, 15};
266*4882a593Smuzhiyun static const unsigned int uart0_2_pins[] = {18, 19};
267*4882a593Smuzhiyun static const unsigned int uart0_3_pins[] = {22, 23};
268*4882a593Smuzhiyun static const unsigned int uart0_4_pins[] = {26, 27};
269*4882a593Smuzhiyun static const unsigned int uart0_5_pins[] = {30, 31};
270*4882a593Smuzhiyun static const unsigned int uart0_6_pins[] = {34, 35};
271*4882a593Smuzhiyun static const unsigned int uart0_7_pins[] = {38, 39};
272*4882a593Smuzhiyun static const unsigned int uart0_8_pins[] = {42, 43};
273*4882a593Smuzhiyun static const unsigned int uart0_9_pins[] = {46, 47};
274*4882a593Smuzhiyun static const unsigned int uart0_10_pins[] = {50, 51};
275*4882a593Smuzhiyun static const unsigned int uart1_0_pins[] = {8, 9};
276*4882a593Smuzhiyun static const unsigned int uart1_1_pins[] = {12, 13};
277*4882a593Smuzhiyun static const unsigned int uart1_2_pins[] = {16, 17};
278*4882a593Smuzhiyun static const unsigned int uart1_3_pins[] = {20, 21};
279*4882a593Smuzhiyun static const unsigned int uart1_4_pins[] = {24, 25};
280*4882a593Smuzhiyun static const unsigned int uart1_5_pins[] = {28, 29};
281*4882a593Smuzhiyun static const unsigned int uart1_6_pins[] = {32, 33};
282*4882a593Smuzhiyun static const unsigned int uart1_7_pins[] = {36, 37};
283*4882a593Smuzhiyun static const unsigned int uart1_8_pins[] = {40, 41};
284*4882a593Smuzhiyun static const unsigned int uart1_9_pins[] = {44, 45};
285*4882a593Smuzhiyun static const unsigned int uart1_10_pins[] = {48, 49};
286*4882a593Smuzhiyun static const unsigned int uart1_11_pins[] = {52, 53};
287*4882a593Smuzhiyun static const unsigned int i2c0_0_pins[] = {10, 11};
288*4882a593Smuzhiyun static const unsigned int i2c0_1_pins[] = {14, 15};
289*4882a593Smuzhiyun static const unsigned int i2c0_2_pins[] = {18, 19};
290*4882a593Smuzhiyun static const unsigned int i2c0_3_pins[] = {22, 23};
291*4882a593Smuzhiyun static const unsigned int i2c0_4_pins[] = {26, 27};
292*4882a593Smuzhiyun static const unsigned int i2c0_5_pins[] = {30, 31};
293*4882a593Smuzhiyun static const unsigned int i2c0_6_pins[] = {34, 35};
294*4882a593Smuzhiyun static const unsigned int i2c0_7_pins[] = {38, 39};
295*4882a593Smuzhiyun static const unsigned int i2c0_8_pins[] = {42, 43};
296*4882a593Smuzhiyun static const unsigned int i2c0_9_pins[] = {46, 47};
297*4882a593Smuzhiyun static const unsigned int i2c0_10_pins[] = {50, 51};
298*4882a593Smuzhiyun static const unsigned int i2c1_0_pins[] = {12, 13};
299*4882a593Smuzhiyun static const unsigned int i2c1_1_pins[] = {16, 17};
300*4882a593Smuzhiyun static const unsigned int i2c1_2_pins[] = {20, 21};
301*4882a593Smuzhiyun static const unsigned int i2c1_3_pins[] = {24, 25};
302*4882a593Smuzhiyun static const unsigned int i2c1_4_pins[] = {28, 29};
303*4882a593Smuzhiyun static const unsigned int i2c1_5_pins[] = {32, 33};
304*4882a593Smuzhiyun static const unsigned int i2c1_6_pins[] = {36, 37};
305*4882a593Smuzhiyun static const unsigned int i2c1_7_pins[] = {40, 41};
306*4882a593Smuzhiyun static const unsigned int i2c1_8_pins[] = {44, 45};
307*4882a593Smuzhiyun static const unsigned int i2c1_9_pins[] = {48, 49};
308*4882a593Smuzhiyun static const unsigned int i2c1_10_pins[] = {52, 53};
309*4882a593Smuzhiyun static const unsigned int ttc0_0_pins[] = {18, 19};
310*4882a593Smuzhiyun static const unsigned int ttc0_1_pins[] = {30, 31};
311*4882a593Smuzhiyun static const unsigned int ttc0_2_pins[] = {42, 43};
312*4882a593Smuzhiyun static const unsigned int ttc1_0_pins[] = {16, 17};
313*4882a593Smuzhiyun static const unsigned int ttc1_1_pins[] = {28, 29};
314*4882a593Smuzhiyun static const unsigned int ttc1_2_pins[] = {40, 41};
315*4882a593Smuzhiyun static const unsigned int swdt0_0_pins[] = {14, 15};
316*4882a593Smuzhiyun static const unsigned int swdt0_1_pins[] = {26, 27};
317*4882a593Smuzhiyun static const unsigned int swdt0_2_pins[] = {38, 39};
318*4882a593Smuzhiyun static const unsigned int swdt0_3_pins[] = {50, 51};
319*4882a593Smuzhiyun static const unsigned int swdt0_4_pins[] = {52, 53};
320*4882a593Smuzhiyun static const unsigned int gpio0_0_pins[] = {0};
321*4882a593Smuzhiyun static const unsigned int gpio0_1_pins[] = {1};
322*4882a593Smuzhiyun static const unsigned int gpio0_2_pins[] = {2};
323*4882a593Smuzhiyun static const unsigned int gpio0_3_pins[] = {3};
324*4882a593Smuzhiyun static const unsigned int gpio0_4_pins[] = {4};
325*4882a593Smuzhiyun static const unsigned int gpio0_5_pins[] = {5};
326*4882a593Smuzhiyun static const unsigned int gpio0_6_pins[] = {6};
327*4882a593Smuzhiyun static const unsigned int gpio0_7_pins[] = {7};
328*4882a593Smuzhiyun static const unsigned int gpio0_8_pins[] = {8};
329*4882a593Smuzhiyun static const unsigned int gpio0_9_pins[] = {9};
330*4882a593Smuzhiyun static const unsigned int gpio0_10_pins[] = {10};
331*4882a593Smuzhiyun static const unsigned int gpio0_11_pins[] = {11};
332*4882a593Smuzhiyun static const unsigned int gpio0_12_pins[] = {12};
333*4882a593Smuzhiyun static const unsigned int gpio0_13_pins[] = {13};
334*4882a593Smuzhiyun static const unsigned int gpio0_14_pins[] = {14};
335*4882a593Smuzhiyun static const unsigned int gpio0_15_pins[] = {15};
336*4882a593Smuzhiyun static const unsigned int gpio0_16_pins[] = {16};
337*4882a593Smuzhiyun static const unsigned int gpio0_17_pins[] = {17};
338*4882a593Smuzhiyun static const unsigned int gpio0_18_pins[] = {18};
339*4882a593Smuzhiyun static const unsigned int gpio0_19_pins[] = {19};
340*4882a593Smuzhiyun static const unsigned int gpio0_20_pins[] = {20};
341*4882a593Smuzhiyun static const unsigned int gpio0_21_pins[] = {21};
342*4882a593Smuzhiyun static const unsigned int gpio0_22_pins[] = {22};
343*4882a593Smuzhiyun static const unsigned int gpio0_23_pins[] = {23};
344*4882a593Smuzhiyun static const unsigned int gpio0_24_pins[] = {24};
345*4882a593Smuzhiyun static const unsigned int gpio0_25_pins[] = {25};
346*4882a593Smuzhiyun static const unsigned int gpio0_26_pins[] = {26};
347*4882a593Smuzhiyun static const unsigned int gpio0_27_pins[] = {27};
348*4882a593Smuzhiyun static const unsigned int gpio0_28_pins[] = {28};
349*4882a593Smuzhiyun static const unsigned int gpio0_29_pins[] = {29};
350*4882a593Smuzhiyun static const unsigned int gpio0_30_pins[] = {30};
351*4882a593Smuzhiyun static const unsigned int gpio0_31_pins[] = {31};
352*4882a593Smuzhiyun static const unsigned int gpio0_32_pins[] = {32};
353*4882a593Smuzhiyun static const unsigned int gpio0_33_pins[] = {33};
354*4882a593Smuzhiyun static const unsigned int gpio0_34_pins[] = {34};
355*4882a593Smuzhiyun static const unsigned int gpio0_35_pins[] = {35};
356*4882a593Smuzhiyun static const unsigned int gpio0_36_pins[] = {36};
357*4882a593Smuzhiyun static const unsigned int gpio0_37_pins[] = {37};
358*4882a593Smuzhiyun static const unsigned int gpio0_38_pins[] = {38};
359*4882a593Smuzhiyun static const unsigned int gpio0_39_pins[] = {39};
360*4882a593Smuzhiyun static const unsigned int gpio0_40_pins[] = {40};
361*4882a593Smuzhiyun static const unsigned int gpio0_41_pins[] = {41};
362*4882a593Smuzhiyun static const unsigned int gpio0_42_pins[] = {42};
363*4882a593Smuzhiyun static const unsigned int gpio0_43_pins[] = {43};
364*4882a593Smuzhiyun static const unsigned int gpio0_44_pins[] = {44};
365*4882a593Smuzhiyun static const unsigned int gpio0_45_pins[] = {45};
366*4882a593Smuzhiyun static const unsigned int gpio0_46_pins[] = {46};
367*4882a593Smuzhiyun static const unsigned int gpio0_47_pins[] = {47};
368*4882a593Smuzhiyun static const unsigned int gpio0_48_pins[] = {48};
369*4882a593Smuzhiyun static const unsigned int gpio0_49_pins[] = {49};
370*4882a593Smuzhiyun static const unsigned int gpio0_50_pins[] = {50};
371*4882a593Smuzhiyun static const unsigned int gpio0_51_pins[] = {51};
372*4882a593Smuzhiyun static const unsigned int gpio0_52_pins[] = {52};
373*4882a593Smuzhiyun static const unsigned int gpio0_53_pins[] = {53};
374*4882a593Smuzhiyun static const unsigned int usb0_0_pins[] = {28, 29, 30, 31, 32, 33, 34, 35, 36,
375*4882a593Smuzhiyun 37, 38, 39};
376*4882a593Smuzhiyun static const unsigned int usb1_0_pins[] = {40, 41, 42, 43, 44, 45, 46, 47, 48,
377*4882a593Smuzhiyun 49, 50, 51};
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun #define DEFINE_ZYNQ_PINCTRL_GRP(nm) \
380*4882a593Smuzhiyun { \
381*4882a593Smuzhiyun .name = #nm "_grp", \
382*4882a593Smuzhiyun .pins = nm ## _pins, \
383*4882a593Smuzhiyun .npins = ARRAY_SIZE(nm ## _pins), \
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun static const struct zynq_pctrl_group zynq_pctrl_groups[] = {
387*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(ethernet0_0),
388*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(ethernet1_0),
389*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(mdio0_0),
390*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(mdio1_0),
391*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(qspi0_0),
392*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(qspi1_0),
393*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(qspi_fbclk),
394*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(qspi_cs1),
395*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(spi0_0),
396*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(spi0_0_ss0),
397*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(spi0_0_ss1),
398*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(spi0_0_ss2),
399*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(spi0_1),
400*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(spi0_1_ss0),
401*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(spi0_1_ss1),
402*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(spi0_1_ss2),
403*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(spi0_2),
404*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(spi0_2_ss0),
405*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(spi0_2_ss1),
406*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(spi0_2_ss2),
407*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(spi1_0),
408*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(spi1_0_ss0),
409*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(spi1_0_ss1),
410*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(spi1_0_ss2),
411*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(spi1_1),
412*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(spi1_1_ss0),
413*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(spi1_1_ss1),
414*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(spi1_1_ss2),
415*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(spi1_2),
416*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(spi1_2_ss0),
417*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(spi1_2_ss1),
418*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(spi1_2_ss2),
419*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(spi1_3),
420*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(spi1_3_ss0),
421*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(spi1_3_ss1),
422*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(spi1_3_ss2),
423*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(sdio0_0),
424*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(sdio0_1),
425*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(sdio0_2),
426*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(sdio1_0),
427*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(sdio1_1),
428*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(sdio1_2),
429*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(sdio1_3),
430*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(sdio0_emio_wp),
431*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(sdio0_emio_cd),
432*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(sdio1_emio_wp),
433*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(sdio1_emio_cd),
434*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(smc0_nor),
435*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(smc0_nor_cs1),
436*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(smc0_nor_addr25),
437*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(smc0_nand),
438*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(smc0_nand8),
439*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(can0_0),
440*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(can0_1),
441*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(can0_2),
442*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(can0_3),
443*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(can0_4),
444*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(can0_5),
445*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(can0_6),
446*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(can0_7),
447*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(can0_8),
448*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(can0_9),
449*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(can0_10),
450*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(can1_0),
451*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(can1_1),
452*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(can1_2),
453*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(can1_3),
454*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(can1_4),
455*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(can1_5),
456*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(can1_6),
457*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(can1_7),
458*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(can1_8),
459*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(can1_9),
460*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(can1_10),
461*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(can1_11),
462*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(uart0_0),
463*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(uart0_1),
464*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(uart0_2),
465*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(uart0_3),
466*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(uart0_4),
467*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(uart0_5),
468*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(uart0_6),
469*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(uart0_7),
470*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(uart0_8),
471*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(uart0_9),
472*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(uart0_10),
473*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(uart1_0),
474*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(uart1_1),
475*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(uart1_2),
476*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(uart1_3),
477*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(uart1_4),
478*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(uart1_5),
479*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(uart1_6),
480*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(uart1_7),
481*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(uart1_8),
482*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(uart1_9),
483*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(uart1_10),
484*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(uart1_11),
485*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(i2c0_0),
486*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(i2c0_1),
487*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(i2c0_2),
488*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(i2c0_3),
489*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(i2c0_4),
490*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(i2c0_5),
491*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(i2c0_6),
492*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(i2c0_7),
493*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(i2c0_8),
494*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(i2c0_9),
495*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(i2c0_10),
496*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(i2c1_0),
497*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(i2c1_1),
498*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(i2c1_2),
499*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(i2c1_3),
500*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(i2c1_4),
501*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(i2c1_5),
502*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(i2c1_6),
503*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(i2c1_7),
504*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(i2c1_8),
505*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(i2c1_9),
506*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(i2c1_10),
507*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(ttc0_0),
508*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(ttc0_1),
509*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(ttc0_2),
510*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(ttc1_0),
511*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(ttc1_1),
512*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(ttc1_2),
513*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(swdt0_0),
514*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(swdt0_1),
515*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(swdt0_2),
516*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(swdt0_3),
517*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(swdt0_4),
518*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_0),
519*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_1),
520*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_2),
521*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_3),
522*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_4),
523*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_5),
524*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_6),
525*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_7),
526*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_8),
527*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_9),
528*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_10),
529*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_11),
530*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_12),
531*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_13),
532*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_14),
533*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_15),
534*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_16),
535*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_17),
536*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_18),
537*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_19),
538*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_20),
539*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_21),
540*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_22),
541*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_23),
542*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_24),
543*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_25),
544*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_26),
545*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_27),
546*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_28),
547*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_29),
548*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_30),
549*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_31),
550*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_32),
551*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_33),
552*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_34),
553*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_35),
554*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_36),
555*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_37),
556*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_38),
557*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_39),
558*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_40),
559*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_41),
560*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_42),
561*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_43),
562*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_44),
563*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_45),
564*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_46),
565*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_47),
566*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_48),
567*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_49),
568*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_50),
569*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_51),
570*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_52),
571*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(gpio0_53),
572*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(usb0_0),
573*4882a593Smuzhiyun DEFINE_ZYNQ_PINCTRL_GRP(usb1_0),
574*4882a593Smuzhiyun };
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun /* function groups */
577*4882a593Smuzhiyun static const char * const ethernet0_groups[] = {"ethernet0_0_grp"};
578*4882a593Smuzhiyun static const char * const ethernet1_groups[] = {"ethernet1_0_grp"};
579*4882a593Smuzhiyun static const char * const usb0_groups[] = {"usb0_0_grp"};
580*4882a593Smuzhiyun static const char * const usb1_groups[] = {"usb1_0_grp"};
581*4882a593Smuzhiyun static const char * const mdio0_groups[] = {"mdio0_0_grp"};
582*4882a593Smuzhiyun static const char * const mdio1_groups[] = {"mdio1_0_grp"};
583*4882a593Smuzhiyun static const char * const qspi0_groups[] = {"qspi0_0_grp"};
584*4882a593Smuzhiyun static const char * const qspi1_groups[] = {"qspi1_0_grp"};
585*4882a593Smuzhiyun static const char * const qspi_fbclk_groups[] = {"qspi_fbclk_grp"};
586*4882a593Smuzhiyun static const char * const qspi_cs1_groups[] = {"qspi_cs1_grp"};
587*4882a593Smuzhiyun static const char * const spi0_groups[] = {"spi0_0_grp", "spi0_1_grp",
588*4882a593Smuzhiyun "spi0_2_grp"};
589*4882a593Smuzhiyun static const char * const spi1_groups[] = {"spi1_0_grp", "spi1_1_grp",
590*4882a593Smuzhiyun "spi1_2_grp", "spi1_3_grp"};
591*4882a593Smuzhiyun static const char * const spi0_ss_groups[] = {"spi0_0_ss0_grp",
592*4882a593Smuzhiyun "spi0_0_ss1_grp", "spi0_0_ss2_grp", "spi0_1_ss0_grp",
593*4882a593Smuzhiyun "spi0_1_ss1_grp", "spi0_1_ss2_grp", "spi0_2_ss0_grp",
594*4882a593Smuzhiyun "spi0_2_ss1_grp", "spi0_2_ss2_grp"};
595*4882a593Smuzhiyun static const char * const spi1_ss_groups[] = {"spi1_0_ss0_grp",
596*4882a593Smuzhiyun "spi1_0_ss1_grp", "spi1_0_ss2_grp", "spi1_1_ss0_grp",
597*4882a593Smuzhiyun "spi1_1_ss1_grp", "spi1_1_ss2_grp", "spi1_2_ss0_grp",
598*4882a593Smuzhiyun "spi1_2_ss1_grp", "spi1_2_ss2_grp", "spi1_3_ss0_grp",
599*4882a593Smuzhiyun "spi1_3_ss1_grp", "spi1_3_ss2_grp"};
600*4882a593Smuzhiyun static const char * const sdio0_groups[] = {"sdio0_0_grp", "sdio0_1_grp",
601*4882a593Smuzhiyun "sdio0_2_grp"};
602*4882a593Smuzhiyun static const char * const sdio1_groups[] = {"sdio1_0_grp", "sdio1_1_grp",
603*4882a593Smuzhiyun "sdio1_2_grp", "sdio1_3_grp"};
604*4882a593Smuzhiyun static const char * const sdio0_pc_groups[] = {"gpio0_0_grp",
605*4882a593Smuzhiyun "gpio0_2_grp", "gpio0_4_grp", "gpio0_6_grp",
606*4882a593Smuzhiyun "gpio0_8_grp", "gpio0_10_grp", "gpio0_12_grp",
607*4882a593Smuzhiyun "gpio0_14_grp", "gpio0_16_grp", "gpio0_18_grp",
608*4882a593Smuzhiyun "gpio0_20_grp", "gpio0_22_grp", "gpio0_24_grp",
609*4882a593Smuzhiyun "gpio0_26_grp", "gpio0_28_grp", "gpio0_30_grp",
610*4882a593Smuzhiyun "gpio0_32_grp", "gpio0_34_grp", "gpio0_36_grp",
611*4882a593Smuzhiyun "gpio0_38_grp", "gpio0_40_grp", "gpio0_42_grp",
612*4882a593Smuzhiyun "gpio0_44_grp", "gpio0_46_grp", "gpio0_48_grp",
613*4882a593Smuzhiyun "gpio0_50_grp", "gpio0_52_grp"};
614*4882a593Smuzhiyun static const char * const sdio1_pc_groups[] = {"gpio0_1_grp",
615*4882a593Smuzhiyun "gpio0_3_grp", "gpio0_5_grp", "gpio0_7_grp",
616*4882a593Smuzhiyun "gpio0_9_grp", "gpio0_11_grp", "gpio0_13_grp",
617*4882a593Smuzhiyun "gpio0_15_grp", "gpio0_17_grp", "gpio0_19_grp",
618*4882a593Smuzhiyun "gpio0_21_grp", "gpio0_23_grp", "gpio0_25_grp",
619*4882a593Smuzhiyun "gpio0_27_grp", "gpio0_29_grp", "gpio0_31_grp",
620*4882a593Smuzhiyun "gpio0_33_grp", "gpio0_35_grp", "gpio0_37_grp",
621*4882a593Smuzhiyun "gpio0_39_grp", "gpio0_41_grp", "gpio0_43_grp",
622*4882a593Smuzhiyun "gpio0_45_grp", "gpio0_47_grp", "gpio0_49_grp",
623*4882a593Smuzhiyun "gpio0_51_grp", "gpio0_53_grp"};
624*4882a593Smuzhiyun static const char * const sdio0_cd_groups[] = {"gpio0_0_grp",
625*4882a593Smuzhiyun "gpio0_2_grp", "gpio0_4_grp", "gpio0_6_grp",
626*4882a593Smuzhiyun "gpio0_10_grp", "gpio0_12_grp",
627*4882a593Smuzhiyun "gpio0_14_grp", "gpio0_16_grp", "gpio0_18_grp",
628*4882a593Smuzhiyun "gpio0_20_grp", "gpio0_22_grp", "gpio0_24_grp",
629*4882a593Smuzhiyun "gpio0_26_grp", "gpio0_28_grp", "gpio0_30_grp",
630*4882a593Smuzhiyun "gpio0_32_grp", "gpio0_34_grp", "gpio0_36_grp",
631*4882a593Smuzhiyun "gpio0_38_grp", "gpio0_40_grp", "gpio0_42_grp",
632*4882a593Smuzhiyun "gpio0_44_grp", "gpio0_46_grp", "gpio0_48_grp",
633*4882a593Smuzhiyun "gpio0_50_grp", "gpio0_52_grp", "gpio0_1_grp",
634*4882a593Smuzhiyun "gpio0_3_grp", "gpio0_5_grp",
635*4882a593Smuzhiyun "gpio0_9_grp", "gpio0_11_grp", "gpio0_13_grp",
636*4882a593Smuzhiyun "gpio0_15_grp", "gpio0_17_grp", "gpio0_19_grp",
637*4882a593Smuzhiyun "gpio0_21_grp", "gpio0_23_grp", "gpio0_25_grp",
638*4882a593Smuzhiyun "gpio0_27_grp", "gpio0_29_grp", "gpio0_31_grp",
639*4882a593Smuzhiyun "gpio0_33_grp", "gpio0_35_grp", "gpio0_37_grp",
640*4882a593Smuzhiyun "gpio0_39_grp", "gpio0_41_grp", "gpio0_43_grp",
641*4882a593Smuzhiyun "gpio0_45_grp", "gpio0_47_grp", "gpio0_49_grp",
642*4882a593Smuzhiyun "gpio0_51_grp", "gpio0_53_grp", "sdio0_emio_cd_grp"};
643*4882a593Smuzhiyun static const char * const sdio0_wp_groups[] = {"gpio0_0_grp",
644*4882a593Smuzhiyun "gpio0_2_grp", "gpio0_4_grp", "gpio0_6_grp",
645*4882a593Smuzhiyun "gpio0_10_grp", "gpio0_12_grp",
646*4882a593Smuzhiyun "gpio0_14_grp", "gpio0_16_grp", "gpio0_18_grp",
647*4882a593Smuzhiyun "gpio0_20_grp", "gpio0_22_grp", "gpio0_24_grp",
648*4882a593Smuzhiyun "gpio0_26_grp", "gpio0_28_grp", "gpio0_30_grp",
649*4882a593Smuzhiyun "gpio0_32_grp", "gpio0_34_grp", "gpio0_36_grp",
650*4882a593Smuzhiyun "gpio0_38_grp", "gpio0_40_grp", "gpio0_42_grp",
651*4882a593Smuzhiyun "gpio0_44_grp", "gpio0_46_grp", "gpio0_48_grp",
652*4882a593Smuzhiyun "gpio0_50_grp", "gpio0_52_grp", "gpio0_1_grp",
653*4882a593Smuzhiyun "gpio0_3_grp", "gpio0_5_grp",
654*4882a593Smuzhiyun "gpio0_9_grp", "gpio0_11_grp", "gpio0_13_grp",
655*4882a593Smuzhiyun "gpio0_15_grp", "gpio0_17_grp", "gpio0_19_grp",
656*4882a593Smuzhiyun "gpio0_21_grp", "gpio0_23_grp", "gpio0_25_grp",
657*4882a593Smuzhiyun "gpio0_27_grp", "gpio0_29_grp", "gpio0_31_grp",
658*4882a593Smuzhiyun "gpio0_33_grp", "gpio0_35_grp", "gpio0_37_grp",
659*4882a593Smuzhiyun "gpio0_39_grp", "gpio0_41_grp", "gpio0_43_grp",
660*4882a593Smuzhiyun "gpio0_45_grp", "gpio0_47_grp", "gpio0_49_grp",
661*4882a593Smuzhiyun "gpio0_51_grp", "gpio0_53_grp", "sdio0_emio_wp_grp"};
662*4882a593Smuzhiyun static const char * const sdio1_cd_groups[] = {"gpio0_0_grp",
663*4882a593Smuzhiyun "gpio0_2_grp", "gpio0_4_grp", "gpio0_6_grp",
664*4882a593Smuzhiyun "gpio0_10_grp", "gpio0_12_grp",
665*4882a593Smuzhiyun "gpio0_14_grp", "gpio0_16_grp", "gpio0_18_grp",
666*4882a593Smuzhiyun "gpio0_20_grp", "gpio0_22_grp", "gpio0_24_grp",
667*4882a593Smuzhiyun "gpio0_26_grp", "gpio0_28_grp", "gpio0_30_grp",
668*4882a593Smuzhiyun "gpio0_32_grp", "gpio0_34_grp", "gpio0_36_grp",
669*4882a593Smuzhiyun "gpio0_38_grp", "gpio0_40_grp", "gpio0_42_grp",
670*4882a593Smuzhiyun "gpio0_44_grp", "gpio0_46_grp", "gpio0_48_grp",
671*4882a593Smuzhiyun "gpio0_50_grp", "gpio0_52_grp", "gpio0_1_grp",
672*4882a593Smuzhiyun "gpio0_3_grp", "gpio0_5_grp",
673*4882a593Smuzhiyun "gpio0_9_grp", "gpio0_11_grp", "gpio0_13_grp",
674*4882a593Smuzhiyun "gpio0_15_grp", "gpio0_17_grp", "gpio0_19_grp",
675*4882a593Smuzhiyun "gpio0_21_grp", "gpio0_23_grp", "gpio0_25_grp",
676*4882a593Smuzhiyun "gpio0_27_grp", "gpio0_29_grp", "gpio0_31_grp",
677*4882a593Smuzhiyun "gpio0_33_grp", "gpio0_35_grp", "gpio0_37_grp",
678*4882a593Smuzhiyun "gpio0_39_grp", "gpio0_41_grp", "gpio0_43_grp",
679*4882a593Smuzhiyun "gpio0_45_grp", "gpio0_47_grp", "gpio0_49_grp",
680*4882a593Smuzhiyun "gpio0_51_grp", "gpio0_53_grp", "sdio1_emio_cd_grp"};
681*4882a593Smuzhiyun static const char * const sdio1_wp_groups[] = {"gpio0_0_grp",
682*4882a593Smuzhiyun "gpio0_2_grp", "gpio0_4_grp", "gpio0_6_grp",
683*4882a593Smuzhiyun "gpio0_10_grp", "gpio0_12_grp",
684*4882a593Smuzhiyun "gpio0_14_grp", "gpio0_16_grp", "gpio0_18_grp",
685*4882a593Smuzhiyun "gpio0_20_grp", "gpio0_22_grp", "gpio0_24_grp",
686*4882a593Smuzhiyun "gpio0_26_grp", "gpio0_28_grp", "gpio0_30_grp",
687*4882a593Smuzhiyun "gpio0_32_grp", "gpio0_34_grp", "gpio0_36_grp",
688*4882a593Smuzhiyun "gpio0_38_grp", "gpio0_40_grp", "gpio0_42_grp",
689*4882a593Smuzhiyun "gpio0_44_grp", "gpio0_46_grp", "gpio0_48_grp",
690*4882a593Smuzhiyun "gpio0_50_grp", "gpio0_52_grp", "gpio0_1_grp",
691*4882a593Smuzhiyun "gpio0_3_grp", "gpio0_5_grp",
692*4882a593Smuzhiyun "gpio0_9_grp", "gpio0_11_grp", "gpio0_13_grp",
693*4882a593Smuzhiyun "gpio0_15_grp", "gpio0_17_grp", "gpio0_19_grp",
694*4882a593Smuzhiyun "gpio0_21_grp", "gpio0_23_grp", "gpio0_25_grp",
695*4882a593Smuzhiyun "gpio0_27_grp", "gpio0_29_grp", "gpio0_31_grp",
696*4882a593Smuzhiyun "gpio0_33_grp", "gpio0_35_grp", "gpio0_37_grp",
697*4882a593Smuzhiyun "gpio0_39_grp", "gpio0_41_grp", "gpio0_43_grp",
698*4882a593Smuzhiyun "gpio0_45_grp", "gpio0_47_grp", "gpio0_49_grp",
699*4882a593Smuzhiyun "gpio0_51_grp", "gpio0_53_grp", "sdio1_emio_wp_grp"};
700*4882a593Smuzhiyun static const char * const smc0_nor_groups[] = {"smc0_nor_grp"};
701*4882a593Smuzhiyun static const char * const smc0_nor_cs1_groups[] = {"smc0_nor_cs1_grp"};
702*4882a593Smuzhiyun static const char * const smc0_nor_addr25_groups[] = {"smc0_nor_addr25_grp"};
703*4882a593Smuzhiyun static const char * const smc0_nand_groups[] = {"smc0_nand_grp",
704*4882a593Smuzhiyun "smc0_nand8_grp"};
705*4882a593Smuzhiyun static const char * const can0_groups[] = {"can0_0_grp", "can0_1_grp",
706*4882a593Smuzhiyun "can0_2_grp", "can0_3_grp", "can0_4_grp", "can0_5_grp",
707*4882a593Smuzhiyun "can0_6_grp", "can0_7_grp", "can0_8_grp", "can0_9_grp",
708*4882a593Smuzhiyun "can0_10_grp"};
709*4882a593Smuzhiyun static const char * const can1_groups[] = {"can1_0_grp", "can1_1_grp",
710*4882a593Smuzhiyun "can1_2_grp", "can1_3_grp", "can1_4_grp", "can1_5_grp",
711*4882a593Smuzhiyun "can1_6_grp", "can1_7_grp", "can1_8_grp", "can1_9_grp",
712*4882a593Smuzhiyun "can1_10_grp", "can1_11_grp"};
713*4882a593Smuzhiyun static const char * const uart0_groups[] = {"uart0_0_grp", "uart0_1_grp",
714*4882a593Smuzhiyun "uart0_2_grp", "uart0_3_grp", "uart0_4_grp", "uart0_5_grp",
715*4882a593Smuzhiyun "uart0_6_grp", "uart0_7_grp", "uart0_8_grp", "uart0_9_grp",
716*4882a593Smuzhiyun "uart0_10_grp"};
717*4882a593Smuzhiyun static const char * const uart1_groups[] = {"uart1_0_grp", "uart1_1_grp",
718*4882a593Smuzhiyun "uart1_2_grp", "uart1_3_grp", "uart1_4_grp", "uart1_5_grp",
719*4882a593Smuzhiyun "uart1_6_grp", "uart1_7_grp", "uart1_8_grp", "uart1_9_grp",
720*4882a593Smuzhiyun "uart1_10_grp", "uart1_11_grp"};
721*4882a593Smuzhiyun static const char * const i2c0_groups[] = {"i2c0_0_grp", "i2c0_1_grp",
722*4882a593Smuzhiyun "i2c0_2_grp", "i2c0_3_grp", "i2c0_4_grp", "i2c0_5_grp",
723*4882a593Smuzhiyun "i2c0_6_grp", "i2c0_7_grp", "i2c0_8_grp", "i2c0_9_grp",
724*4882a593Smuzhiyun "i2c0_10_grp"};
725*4882a593Smuzhiyun static const char * const i2c1_groups[] = {"i2c1_0_grp", "i2c1_1_grp",
726*4882a593Smuzhiyun "i2c1_2_grp", "i2c1_3_grp", "i2c1_4_grp", "i2c1_5_grp",
727*4882a593Smuzhiyun "i2c1_6_grp", "i2c1_7_grp", "i2c1_8_grp", "i2c1_9_grp",
728*4882a593Smuzhiyun "i2c1_10_grp"};
729*4882a593Smuzhiyun static const char * const ttc0_groups[] = {"ttc0_0_grp", "ttc0_1_grp",
730*4882a593Smuzhiyun "ttc0_2_grp"};
731*4882a593Smuzhiyun static const char * const ttc1_groups[] = {"ttc1_0_grp", "ttc1_1_grp",
732*4882a593Smuzhiyun "ttc1_2_grp"};
733*4882a593Smuzhiyun static const char * const swdt0_groups[] = {"swdt0_0_grp", "swdt0_1_grp",
734*4882a593Smuzhiyun "swdt0_2_grp", "swdt0_3_grp", "swdt0_4_grp"};
735*4882a593Smuzhiyun static const char * const gpio0_groups[] = {"gpio0_0_grp",
736*4882a593Smuzhiyun "gpio0_2_grp", "gpio0_4_grp", "gpio0_6_grp",
737*4882a593Smuzhiyun "gpio0_8_grp", "gpio0_10_grp", "gpio0_12_grp",
738*4882a593Smuzhiyun "gpio0_14_grp", "gpio0_16_grp", "gpio0_18_grp",
739*4882a593Smuzhiyun "gpio0_20_grp", "gpio0_22_grp", "gpio0_24_grp",
740*4882a593Smuzhiyun "gpio0_26_grp", "gpio0_28_grp", "gpio0_30_grp",
741*4882a593Smuzhiyun "gpio0_32_grp", "gpio0_34_grp", "gpio0_36_grp",
742*4882a593Smuzhiyun "gpio0_38_grp", "gpio0_40_grp", "gpio0_42_grp",
743*4882a593Smuzhiyun "gpio0_44_grp", "gpio0_46_grp", "gpio0_48_grp",
744*4882a593Smuzhiyun "gpio0_50_grp", "gpio0_52_grp", "gpio0_1_grp",
745*4882a593Smuzhiyun "gpio0_3_grp", "gpio0_5_grp", "gpio0_7_grp",
746*4882a593Smuzhiyun "gpio0_9_grp", "gpio0_11_grp", "gpio0_13_grp",
747*4882a593Smuzhiyun "gpio0_15_grp", "gpio0_17_grp", "gpio0_19_grp",
748*4882a593Smuzhiyun "gpio0_21_grp", "gpio0_23_grp", "gpio0_25_grp",
749*4882a593Smuzhiyun "gpio0_27_grp", "gpio0_29_grp", "gpio0_31_grp",
750*4882a593Smuzhiyun "gpio0_33_grp", "gpio0_35_grp", "gpio0_37_grp",
751*4882a593Smuzhiyun "gpio0_39_grp", "gpio0_41_grp", "gpio0_43_grp",
752*4882a593Smuzhiyun "gpio0_45_grp", "gpio0_47_grp", "gpio0_49_grp",
753*4882a593Smuzhiyun "gpio0_51_grp", "gpio0_53_grp"};
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun #define DEFINE_ZYNQ_PINMUX_FUNCTION(fname, mval) \
756*4882a593Smuzhiyun [ZYNQ_PMUX_##fname] = { \
757*4882a593Smuzhiyun .name = #fname, \
758*4882a593Smuzhiyun .groups = fname##_groups, \
759*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(fname##_groups), \
760*4882a593Smuzhiyun .mux_val = mval, \
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun #define DEFINE_ZYNQ_PINMUX_FUNCTION_MUX(fname, mval, offset, mask, shift)\
764*4882a593Smuzhiyun [ZYNQ_PMUX_##fname] = { \
765*4882a593Smuzhiyun .name = #fname, \
766*4882a593Smuzhiyun .groups = fname##_groups, \
767*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(fname##_groups), \
768*4882a593Smuzhiyun .mux_val = mval, \
769*4882a593Smuzhiyun .mux = offset, \
770*4882a593Smuzhiyun .mux_mask = mask, \
771*4882a593Smuzhiyun .mux_shift = shift, \
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun #define ZYNQ_SDIO_WP_SHIFT 0
775*4882a593Smuzhiyun #define ZYNQ_SDIO_WP_MASK (0x3f << ZYNQ_SDIO_WP_SHIFT)
776*4882a593Smuzhiyun #define ZYNQ_SDIO_CD_SHIFT 16
777*4882a593Smuzhiyun #define ZYNQ_SDIO_CD_MASK (0x3f << ZYNQ_SDIO_CD_SHIFT)
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun static const struct zynq_pinmux_function zynq_pmux_functions[] = {
780*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION(ethernet0, 1),
781*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION(ethernet1, 1),
782*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION(usb0, 2),
783*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION(usb1, 2),
784*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION(mdio0, 0x40),
785*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION(mdio1, 0x50),
786*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION(qspi0, 1),
787*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION(qspi1, 1),
788*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION(qspi_fbclk, 1),
789*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION(qspi_cs1, 1),
790*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION(spi0, 0x50),
791*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION(spi1, 0x50),
792*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION(spi0_ss, 0x50),
793*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION(spi1_ss, 0x50),
794*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION(sdio0, 0x40),
795*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION(sdio0_pc, 0xc),
796*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION_MUX(sdio0_wp, 0, 0x130, ZYNQ_SDIO_WP_MASK,
797*4882a593Smuzhiyun ZYNQ_SDIO_WP_SHIFT),
798*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION_MUX(sdio0_cd, 0, 0x130, ZYNQ_SDIO_CD_MASK,
799*4882a593Smuzhiyun ZYNQ_SDIO_CD_SHIFT),
800*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION(sdio1, 0x40),
801*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION(sdio1_pc, 0xc),
802*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION_MUX(sdio1_wp, 0, 0x134, ZYNQ_SDIO_WP_MASK,
803*4882a593Smuzhiyun ZYNQ_SDIO_WP_SHIFT),
804*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION_MUX(sdio1_cd, 0, 0x134, ZYNQ_SDIO_CD_MASK,
805*4882a593Smuzhiyun ZYNQ_SDIO_CD_SHIFT),
806*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION(smc0_nor, 4),
807*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION(smc0_nor_cs1, 8),
808*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION(smc0_nor_addr25, 4),
809*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION(smc0_nand, 8),
810*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION(can0, 0x10),
811*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION(can1, 0x10),
812*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION(uart0, 0x70),
813*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION(uart1, 0x70),
814*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION(i2c0, 0x20),
815*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION(i2c1, 0x20),
816*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION(ttc0, 0x60),
817*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION(ttc1, 0x60),
818*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION(swdt0, 0x30),
819*4882a593Smuzhiyun DEFINE_ZYNQ_PINMUX_FUNCTION(gpio0, 0),
820*4882a593Smuzhiyun };
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun /* pinctrl */
zynq_pctrl_get_groups_count(struct pinctrl_dev * pctldev)824*4882a593Smuzhiyun static int zynq_pctrl_get_groups_count(struct pinctrl_dev *pctldev)
825*4882a593Smuzhiyun {
826*4882a593Smuzhiyun struct zynq_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun return pctrl->ngroups;
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun
zynq_pctrl_get_group_name(struct pinctrl_dev * pctldev,unsigned int selector)831*4882a593Smuzhiyun static const char *zynq_pctrl_get_group_name(struct pinctrl_dev *pctldev,
832*4882a593Smuzhiyun unsigned int selector)
833*4882a593Smuzhiyun {
834*4882a593Smuzhiyun struct zynq_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun return pctrl->groups[selector].name;
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun
zynq_pctrl_get_group_pins(struct pinctrl_dev * pctldev,unsigned int selector,const unsigned int ** pins,unsigned int * num_pins)839*4882a593Smuzhiyun static int zynq_pctrl_get_group_pins(struct pinctrl_dev *pctldev,
840*4882a593Smuzhiyun unsigned int selector,
841*4882a593Smuzhiyun const unsigned int **pins,
842*4882a593Smuzhiyun unsigned int *num_pins)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun struct zynq_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun *pins = pctrl->groups[selector].pins;
847*4882a593Smuzhiyun *num_pins = pctrl->groups[selector].npins;
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun return 0;
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun static const struct pinctrl_ops zynq_pctrl_ops = {
853*4882a593Smuzhiyun .get_groups_count = zynq_pctrl_get_groups_count,
854*4882a593Smuzhiyun .get_group_name = zynq_pctrl_get_group_name,
855*4882a593Smuzhiyun .get_group_pins = zynq_pctrl_get_group_pins,
856*4882a593Smuzhiyun .dt_node_to_map = pinconf_generic_dt_node_to_map_all,
857*4882a593Smuzhiyun .dt_free_map = pinctrl_utils_free_map,
858*4882a593Smuzhiyun };
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun /* pinmux */
zynq_pmux_get_functions_count(struct pinctrl_dev * pctldev)861*4882a593Smuzhiyun static int zynq_pmux_get_functions_count(struct pinctrl_dev *pctldev)
862*4882a593Smuzhiyun {
863*4882a593Smuzhiyun struct zynq_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun return pctrl->nfuncs;
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun
zynq_pmux_get_function_name(struct pinctrl_dev * pctldev,unsigned int selector)868*4882a593Smuzhiyun static const char *zynq_pmux_get_function_name(struct pinctrl_dev *pctldev,
869*4882a593Smuzhiyun unsigned int selector)
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun struct zynq_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun return pctrl->funcs[selector].name;
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun
zynq_pmux_get_function_groups(struct pinctrl_dev * pctldev,unsigned int selector,const char * const ** groups,unsigned * const num_groups)876*4882a593Smuzhiyun static int zynq_pmux_get_function_groups(struct pinctrl_dev *pctldev,
877*4882a593Smuzhiyun unsigned int selector,
878*4882a593Smuzhiyun const char * const **groups,
879*4882a593Smuzhiyun unsigned * const num_groups)
880*4882a593Smuzhiyun {
881*4882a593Smuzhiyun struct zynq_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun *groups = pctrl->funcs[selector].groups;
884*4882a593Smuzhiyun *num_groups = pctrl->funcs[selector].ngroups;
885*4882a593Smuzhiyun return 0;
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun
zynq_pinmux_set_mux(struct pinctrl_dev * pctldev,unsigned int function,unsigned int group)888*4882a593Smuzhiyun static int zynq_pinmux_set_mux(struct pinctrl_dev *pctldev,
889*4882a593Smuzhiyun unsigned int function,
890*4882a593Smuzhiyun unsigned int group)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun int i, ret;
893*4882a593Smuzhiyun struct zynq_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
894*4882a593Smuzhiyun const struct zynq_pctrl_group *pgrp = &pctrl->groups[group];
895*4882a593Smuzhiyun const struct zynq_pinmux_function *func = &pctrl->funcs[function];
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun /*
898*4882a593Smuzhiyun * SD WP & CD are special. They have dedicated registers
899*4882a593Smuzhiyun * to mux them in
900*4882a593Smuzhiyun */
901*4882a593Smuzhiyun if (function == ZYNQ_PMUX_sdio0_cd || function == ZYNQ_PMUX_sdio0_wp ||
902*4882a593Smuzhiyun function == ZYNQ_PMUX_sdio1_cd ||
903*4882a593Smuzhiyun function == ZYNQ_PMUX_sdio1_wp) {
904*4882a593Smuzhiyun u32 reg;
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun ret = regmap_read(pctrl->syscon,
907*4882a593Smuzhiyun pctrl->pctrl_offset + func->mux, ®);
908*4882a593Smuzhiyun if (ret)
909*4882a593Smuzhiyun return ret;
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun reg &= ~func->mux_mask;
912*4882a593Smuzhiyun reg |= pgrp->pins[0] << func->mux_shift;
913*4882a593Smuzhiyun ret = regmap_write(pctrl->syscon,
914*4882a593Smuzhiyun pctrl->pctrl_offset + func->mux, reg);
915*4882a593Smuzhiyun if (ret)
916*4882a593Smuzhiyun return ret;
917*4882a593Smuzhiyun } else {
918*4882a593Smuzhiyun for (i = 0; i < pgrp->npins; i++) {
919*4882a593Smuzhiyun unsigned int pin = pgrp->pins[i];
920*4882a593Smuzhiyun u32 reg, addr = pctrl->pctrl_offset + (4 * pin);
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun ret = regmap_read(pctrl->syscon, addr, ®);
923*4882a593Smuzhiyun if (ret)
924*4882a593Smuzhiyun return ret;
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun reg &= ~ZYNQ_PINMUX_MUX_MASK;
927*4882a593Smuzhiyun reg |= func->mux_val << ZYNQ_PINMUX_MUX_SHIFT;
928*4882a593Smuzhiyun ret = regmap_write(pctrl->syscon, addr, reg);
929*4882a593Smuzhiyun if (ret)
930*4882a593Smuzhiyun return ret;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun return 0;
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun static const struct pinmux_ops zynq_pinmux_ops = {
938*4882a593Smuzhiyun .get_functions_count = zynq_pmux_get_functions_count,
939*4882a593Smuzhiyun .get_function_name = zynq_pmux_get_function_name,
940*4882a593Smuzhiyun .get_function_groups = zynq_pmux_get_function_groups,
941*4882a593Smuzhiyun .set_mux = zynq_pinmux_set_mux,
942*4882a593Smuzhiyun };
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun /* pinconfig */
945*4882a593Smuzhiyun #define ZYNQ_PINCONF_TRISTATE BIT(0)
946*4882a593Smuzhiyun #define ZYNQ_PINCONF_SPEED BIT(8)
947*4882a593Smuzhiyun #define ZYNQ_PINCONF_PULLUP BIT(12)
948*4882a593Smuzhiyun #define ZYNQ_PINCONF_DISABLE_RECVR BIT(13)
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun #define ZYNQ_PINCONF_IOTYPE_SHIFT 9
951*4882a593Smuzhiyun #define ZYNQ_PINCONF_IOTYPE_MASK (7 << ZYNQ_PINCONF_IOTYPE_SHIFT)
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun enum zynq_io_standards {
954*4882a593Smuzhiyun zynq_iostd_min,
955*4882a593Smuzhiyun zynq_iostd_lvcmos18,
956*4882a593Smuzhiyun zynq_iostd_lvcmos25,
957*4882a593Smuzhiyun zynq_iostd_lvcmos33,
958*4882a593Smuzhiyun zynq_iostd_hstl,
959*4882a593Smuzhiyun zynq_iostd_max
960*4882a593Smuzhiyun };
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun /*
963*4882a593Smuzhiyun * PIN_CONFIG_IOSTANDARD: if the pin can select an IO standard, the argument to
964*4882a593Smuzhiyun * this parameter (on a custom format) tells the driver which alternative
965*4882a593Smuzhiyun * IO standard to use.
966*4882a593Smuzhiyun */
967*4882a593Smuzhiyun #define PIN_CONFIG_IOSTANDARD (PIN_CONFIG_END + 1)
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun static const struct pinconf_generic_params zynq_dt_params[] = {
970*4882a593Smuzhiyun {"io-standard", PIN_CONFIG_IOSTANDARD, zynq_iostd_lvcmos18},
971*4882a593Smuzhiyun };
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
974*4882a593Smuzhiyun static const struct pin_config_item zynq_conf_items[ARRAY_SIZE(zynq_dt_params)]
975*4882a593Smuzhiyun = { PCONFDUMP(PIN_CONFIG_IOSTANDARD, "IO-standard", NULL, true),
976*4882a593Smuzhiyun };
977*4882a593Smuzhiyun #endif
978*4882a593Smuzhiyun
zynq_pinconf_iostd_get(u32 reg)979*4882a593Smuzhiyun static unsigned int zynq_pinconf_iostd_get(u32 reg)
980*4882a593Smuzhiyun {
981*4882a593Smuzhiyun return (reg & ZYNQ_PINCONF_IOTYPE_MASK) >> ZYNQ_PINCONF_IOTYPE_SHIFT;
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun
zynq_pinconf_cfg_get(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * config)984*4882a593Smuzhiyun static int zynq_pinconf_cfg_get(struct pinctrl_dev *pctldev,
985*4882a593Smuzhiyun unsigned int pin,
986*4882a593Smuzhiyun unsigned long *config)
987*4882a593Smuzhiyun {
988*4882a593Smuzhiyun u32 reg;
989*4882a593Smuzhiyun int ret;
990*4882a593Smuzhiyun unsigned int arg = 0;
991*4882a593Smuzhiyun unsigned int param = pinconf_to_config_param(*config);
992*4882a593Smuzhiyun struct zynq_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun if (pin >= ZYNQ_NUM_MIOS)
995*4882a593Smuzhiyun return -ENOTSUPP;
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun ret = regmap_read(pctrl->syscon, pctrl->pctrl_offset + (4 * pin), ®);
998*4882a593Smuzhiyun if (ret)
999*4882a593Smuzhiyun return -EIO;
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun switch (param) {
1002*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
1003*4882a593Smuzhiyun if (!(reg & ZYNQ_PINCONF_PULLUP))
1004*4882a593Smuzhiyun return -EINVAL;
1005*4882a593Smuzhiyun arg = 1;
1006*4882a593Smuzhiyun break;
1007*4882a593Smuzhiyun case PIN_CONFIG_BIAS_HIGH_IMPEDANCE:
1008*4882a593Smuzhiyun if (!(reg & ZYNQ_PINCONF_TRISTATE))
1009*4882a593Smuzhiyun return -EINVAL;
1010*4882a593Smuzhiyun arg = 1;
1011*4882a593Smuzhiyun break;
1012*4882a593Smuzhiyun case PIN_CONFIG_BIAS_DISABLE:
1013*4882a593Smuzhiyun if (reg & ZYNQ_PINCONF_PULLUP || reg & ZYNQ_PINCONF_TRISTATE)
1014*4882a593Smuzhiyun return -EINVAL;
1015*4882a593Smuzhiyun break;
1016*4882a593Smuzhiyun case PIN_CONFIG_SLEW_RATE:
1017*4882a593Smuzhiyun arg = !!(reg & ZYNQ_PINCONF_SPEED);
1018*4882a593Smuzhiyun break;
1019*4882a593Smuzhiyun case PIN_CONFIG_LOW_POWER_MODE:
1020*4882a593Smuzhiyun {
1021*4882a593Smuzhiyun enum zynq_io_standards iostd = zynq_pinconf_iostd_get(reg);
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun if (iostd != zynq_iostd_hstl)
1024*4882a593Smuzhiyun return -EINVAL;
1025*4882a593Smuzhiyun if (!(reg & ZYNQ_PINCONF_DISABLE_RECVR))
1026*4882a593Smuzhiyun return -EINVAL;
1027*4882a593Smuzhiyun arg = !!(reg & ZYNQ_PINCONF_DISABLE_RECVR);
1028*4882a593Smuzhiyun break;
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun case PIN_CONFIG_IOSTANDARD:
1031*4882a593Smuzhiyun arg = zynq_pinconf_iostd_get(reg);
1032*4882a593Smuzhiyun break;
1033*4882a593Smuzhiyun default:
1034*4882a593Smuzhiyun return -ENOTSUPP;
1035*4882a593Smuzhiyun }
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun *config = pinconf_to_config_packed(param, arg);
1038*4882a593Smuzhiyun return 0;
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun
zynq_pinconf_cfg_set(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * configs,unsigned int num_configs)1041*4882a593Smuzhiyun static int zynq_pinconf_cfg_set(struct pinctrl_dev *pctldev,
1042*4882a593Smuzhiyun unsigned int pin,
1043*4882a593Smuzhiyun unsigned long *configs,
1044*4882a593Smuzhiyun unsigned int num_configs)
1045*4882a593Smuzhiyun {
1046*4882a593Smuzhiyun int i, ret;
1047*4882a593Smuzhiyun u32 reg;
1048*4882a593Smuzhiyun u32 pullup = 0;
1049*4882a593Smuzhiyun u32 tristate = 0;
1050*4882a593Smuzhiyun struct zynq_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun if (pin >= ZYNQ_NUM_MIOS)
1053*4882a593Smuzhiyun return -ENOTSUPP;
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun ret = regmap_read(pctrl->syscon, pctrl->pctrl_offset + (4 * pin), ®);
1056*4882a593Smuzhiyun if (ret)
1057*4882a593Smuzhiyun return -EIO;
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun for (i = 0; i < num_configs; i++) {
1060*4882a593Smuzhiyun unsigned int param = pinconf_to_config_param(configs[i]);
1061*4882a593Smuzhiyun unsigned int arg = pinconf_to_config_argument(configs[i]);
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun switch (param) {
1064*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
1065*4882a593Smuzhiyun pullup = ZYNQ_PINCONF_PULLUP;
1066*4882a593Smuzhiyun break;
1067*4882a593Smuzhiyun case PIN_CONFIG_BIAS_HIGH_IMPEDANCE:
1068*4882a593Smuzhiyun tristate = ZYNQ_PINCONF_TRISTATE;
1069*4882a593Smuzhiyun break;
1070*4882a593Smuzhiyun case PIN_CONFIG_BIAS_DISABLE:
1071*4882a593Smuzhiyun reg &= ~(ZYNQ_PINCONF_PULLUP | ZYNQ_PINCONF_TRISTATE);
1072*4882a593Smuzhiyun break;
1073*4882a593Smuzhiyun case PIN_CONFIG_SLEW_RATE:
1074*4882a593Smuzhiyun if (arg)
1075*4882a593Smuzhiyun reg |= ZYNQ_PINCONF_SPEED;
1076*4882a593Smuzhiyun else
1077*4882a593Smuzhiyun reg &= ~ZYNQ_PINCONF_SPEED;
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun break;
1080*4882a593Smuzhiyun case PIN_CONFIG_IOSTANDARD:
1081*4882a593Smuzhiyun if (arg <= zynq_iostd_min || arg >= zynq_iostd_max) {
1082*4882a593Smuzhiyun dev_warn(pctldev->dev,
1083*4882a593Smuzhiyun "unsupported IO standard '%u'\n",
1084*4882a593Smuzhiyun param);
1085*4882a593Smuzhiyun break;
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun reg &= ~ZYNQ_PINCONF_IOTYPE_MASK;
1088*4882a593Smuzhiyun reg |= arg << ZYNQ_PINCONF_IOTYPE_SHIFT;
1089*4882a593Smuzhiyun break;
1090*4882a593Smuzhiyun case PIN_CONFIG_LOW_POWER_MODE:
1091*4882a593Smuzhiyun if (arg)
1092*4882a593Smuzhiyun reg |= ZYNQ_PINCONF_DISABLE_RECVR;
1093*4882a593Smuzhiyun else
1094*4882a593Smuzhiyun reg &= ~ZYNQ_PINCONF_DISABLE_RECVR;
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun break;
1097*4882a593Smuzhiyun default:
1098*4882a593Smuzhiyun dev_warn(pctldev->dev,
1099*4882a593Smuzhiyun "unsupported configuration parameter '%u'\n",
1100*4882a593Smuzhiyun param);
1101*4882a593Smuzhiyun continue;
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun }
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun if (tristate || pullup) {
1106*4882a593Smuzhiyun reg &= ~(ZYNQ_PINCONF_PULLUP | ZYNQ_PINCONF_TRISTATE);
1107*4882a593Smuzhiyun reg |= tristate | pullup;
1108*4882a593Smuzhiyun }
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun ret = regmap_write(pctrl->syscon, pctrl->pctrl_offset + (4 * pin), reg);
1111*4882a593Smuzhiyun if (ret)
1112*4882a593Smuzhiyun return -EIO;
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun return 0;
1115*4882a593Smuzhiyun }
1116*4882a593Smuzhiyun
zynq_pinconf_group_set(struct pinctrl_dev * pctldev,unsigned int selector,unsigned long * configs,unsigned int num_configs)1117*4882a593Smuzhiyun static int zynq_pinconf_group_set(struct pinctrl_dev *pctldev,
1118*4882a593Smuzhiyun unsigned int selector,
1119*4882a593Smuzhiyun unsigned long *configs,
1120*4882a593Smuzhiyun unsigned int num_configs)
1121*4882a593Smuzhiyun {
1122*4882a593Smuzhiyun int i, ret;
1123*4882a593Smuzhiyun struct zynq_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
1124*4882a593Smuzhiyun const struct zynq_pctrl_group *pgrp = &pctrl->groups[selector];
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun for (i = 0; i < pgrp->npins; i++) {
1127*4882a593Smuzhiyun ret = zynq_pinconf_cfg_set(pctldev, pgrp->pins[i], configs,
1128*4882a593Smuzhiyun num_configs);
1129*4882a593Smuzhiyun if (ret)
1130*4882a593Smuzhiyun return ret;
1131*4882a593Smuzhiyun }
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun return 0;
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun static const struct pinconf_ops zynq_pinconf_ops = {
1137*4882a593Smuzhiyun .is_generic = true,
1138*4882a593Smuzhiyun .pin_config_get = zynq_pinconf_cfg_get,
1139*4882a593Smuzhiyun .pin_config_set = zynq_pinconf_cfg_set,
1140*4882a593Smuzhiyun .pin_config_group_set = zynq_pinconf_group_set,
1141*4882a593Smuzhiyun };
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun static struct pinctrl_desc zynq_desc = {
1144*4882a593Smuzhiyun .name = "zynq_pinctrl",
1145*4882a593Smuzhiyun .pins = zynq_pins,
1146*4882a593Smuzhiyun .npins = ARRAY_SIZE(zynq_pins),
1147*4882a593Smuzhiyun .pctlops = &zynq_pctrl_ops,
1148*4882a593Smuzhiyun .pmxops = &zynq_pinmux_ops,
1149*4882a593Smuzhiyun .confops = &zynq_pinconf_ops,
1150*4882a593Smuzhiyun .num_custom_params = ARRAY_SIZE(zynq_dt_params),
1151*4882a593Smuzhiyun .custom_params = zynq_dt_params,
1152*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
1153*4882a593Smuzhiyun .custom_conf_items = zynq_conf_items,
1154*4882a593Smuzhiyun #endif
1155*4882a593Smuzhiyun .owner = THIS_MODULE,
1156*4882a593Smuzhiyun };
1157*4882a593Smuzhiyun
zynq_pinctrl_probe(struct platform_device * pdev)1158*4882a593Smuzhiyun static int zynq_pinctrl_probe(struct platform_device *pdev)
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun {
1161*4882a593Smuzhiyun struct resource *res;
1162*4882a593Smuzhiyun struct zynq_pinctrl *pctrl;
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun pctrl = devm_kzalloc(&pdev->dev, sizeof(*pctrl), GFP_KERNEL);
1165*4882a593Smuzhiyun if (!pctrl)
1166*4882a593Smuzhiyun return -ENOMEM;
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun pctrl->syscon = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
1169*4882a593Smuzhiyun "syscon");
1170*4882a593Smuzhiyun if (IS_ERR(pctrl->syscon)) {
1171*4882a593Smuzhiyun dev_err(&pdev->dev, "unable to get syscon\n");
1172*4882a593Smuzhiyun return PTR_ERR(pctrl->syscon);
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1176*4882a593Smuzhiyun if (!res) {
1177*4882a593Smuzhiyun dev_err(&pdev->dev, "missing IO resource\n");
1178*4882a593Smuzhiyun return -ENODEV;
1179*4882a593Smuzhiyun }
1180*4882a593Smuzhiyun pctrl->pctrl_offset = res->start;
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun pctrl->groups = zynq_pctrl_groups;
1183*4882a593Smuzhiyun pctrl->ngroups = ARRAY_SIZE(zynq_pctrl_groups);
1184*4882a593Smuzhiyun pctrl->funcs = zynq_pmux_functions;
1185*4882a593Smuzhiyun pctrl->nfuncs = ARRAY_SIZE(zynq_pmux_functions);
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun pctrl->pctrl = devm_pinctrl_register(&pdev->dev, &zynq_desc, pctrl);
1188*4882a593Smuzhiyun if (IS_ERR(pctrl->pctrl))
1189*4882a593Smuzhiyun return PTR_ERR(pctrl->pctrl);
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun platform_set_drvdata(pdev, pctrl);
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun dev_info(&pdev->dev, "zynq pinctrl initialized\n");
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun return 0;
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun static const struct of_device_id zynq_pinctrl_of_match[] = {
1199*4882a593Smuzhiyun { .compatible = "xlnx,pinctrl-zynq" },
1200*4882a593Smuzhiyun { }
1201*4882a593Smuzhiyun };
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun static struct platform_driver zynq_pinctrl_driver = {
1204*4882a593Smuzhiyun .driver = {
1205*4882a593Smuzhiyun .name = "zynq-pinctrl",
1206*4882a593Smuzhiyun .of_match_table = zynq_pinctrl_of_match,
1207*4882a593Smuzhiyun },
1208*4882a593Smuzhiyun .probe = zynq_pinctrl_probe,
1209*4882a593Smuzhiyun };
1210*4882a593Smuzhiyun
zynq_pinctrl_init(void)1211*4882a593Smuzhiyun static int __init zynq_pinctrl_init(void)
1212*4882a593Smuzhiyun {
1213*4882a593Smuzhiyun return platform_driver_register(&zynq_pinctrl_driver);
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun arch_initcall(zynq_pinctrl_init);
1216