xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/pinctrl-xway.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  linux/drivers/pinctrl/pinmux-xway.c
4*4882a593Smuzhiyun  *  based on linux/drivers/pinctrl/pinmux-pxa910.c
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  *  Copyright (C) 2012 John Crispin <john@phrozen.org>
7*4882a593Smuzhiyun  *  Copyright (C) 2015 Martin Schiller <mschiller@tdt.de>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/err.h>
11*4882a593Smuzhiyun #include <linux/slab.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/of_platform.h>
14*4882a593Smuzhiyun #include <linux/of_address.h>
15*4882a593Smuzhiyun #include <linux/of_gpio.h>
16*4882a593Smuzhiyun #include <linux/ioport.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <linux/device.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include "pinctrl-lantiq.h"
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include <lantiq_soc.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /* we have up to 4 banks of 16 bit each */
26*4882a593Smuzhiyun #define PINS			16
27*4882a593Smuzhiyun #define PORT3			3
28*4882a593Smuzhiyun #define PORT(x)			(x / PINS)
29*4882a593Smuzhiyun #define PORT_PIN(x)		(x % PINS)
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun /* we have 2 mux bits that can be set for each pin */
32*4882a593Smuzhiyun #define MUX_ALT0	0x1
33*4882a593Smuzhiyun #define MUX_ALT1	0x2
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /*
36*4882a593Smuzhiyun  * each bank has this offset apart from the 4th bank that is mixed into the
37*4882a593Smuzhiyun  * other 3 ranges
38*4882a593Smuzhiyun  */
39*4882a593Smuzhiyun #define REG_OFF			0x30
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* these are the offsets to our registers */
42*4882a593Smuzhiyun #define GPIO_BASE(p)		(REG_OFF * PORT(p))
43*4882a593Smuzhiyun #define GPIO_OUT(p)		GPIO_BASE(p)
44*4882a593Smuzhiyun #define GPIO_IN(p)		(GPIO_BASE(p) + 0x04)
45*4882a593Smuzhiyun #define GPIO_DIR(p)		(GPIO_BASE(p) + 0x08)
46*4882a593Smuzhiyun #define GPIO_ALT0(p)		(GPIO_BASE(p) + 0x0C)
47*4882a593Smuzhiyun #define GPIO_ALT1(p)		(GPIO_BASE(p) + 0x10)
48*4882a593Smuzhiyun #define GPIO_OD(p)		(GPIO_BASE(p) + 0x14)
49*4882a593Smuzhiyun #define GPIO_PUDSEL(p)		(GPIO_BASE(p) + 0x1c)
50*4882a593Smuzhiyun #define GPIO_PUDEN(p)		(GPIO_BASE(p) + 0x20)
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /* the 4th port needs special offsets for some registers */
53*4882a593Smuzhiyun #define GPIO3_OD		(GPIO_BASE(0) + 0x24)
54*4882a593Smuzhiyun #define GPIO3_PUDSEL		(GPIO_BASE(0) + 0x28)
55*4882a593Smuzhiyun #define GPIO3_PUDEN		(GPIO_BASE(0) + 0x2C)
56*4882a593Smuzhiyun #define GPIO3_ALT1		(GPIO_BASE(PINS) + 0x24)
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun /* macros to help us access the registers */
59*4882a593Smuzhiyun #define gpio_getbit(m, r, p)	(!!(ltq_r32(m + r) & BIT(p)))
60*4882a593Smuzhiyun #define gpio_setbit(m, r, p)	ltq_w32_mask(0, BIT(p), m + r)
61*4882a593Smuzhiyun #define gpio_clearbit(m, r, p)	ltq_w32_mask(BIT(p), 0, m + r)
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define MFP_XWAY(a, f0, f1, f2, f3)	\
64*4882a593Smuzhiyun 	{				\
65*4882a593Smuzhiyun 		.name = #a,		\
66*4882a593Smuzhiyun 		.pin = a,		\
67*4882a593Smuzhiyun 		.func = {		\
68*4882a593Smuzhiyun 			XWAY_MUX_##f0,	\
69*4882a593Smuzhiyun 			XWAY_MUX_##f1,	\
70*4882a593Smuzhiyun 			XWAY_MUX_##f2,	\
71*4882a593Smuzhiyun 			XWAY_MUX_##f3,	\
72*4882a593Smuzhiyun 		},			\
73*4882a593Smuzhiyun 	}
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define GRP_MUX(a, m, p)		\
76*4882a593Smuzhiyun 	{ .name = a, .mux = XWAY_MUX_##m, .pins = p, .npins = ARRAY_SIZE(p), }
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define FUNC_MUX(f, m)		\
79*4882a593Smuzhiyun 	{ .func = f, .mux = XWAY_MUX_##m, }
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun enum xway_mux {
82*4882a593Smuzhiyun 	XWAY_MUX_GPIO = 0,
83*4882a593Smuzhiyun 	XWAY_MUX_SPI,
84*4882a593Smuzhiyun 	XWAY_MUX_ASC,
85*4882a593Smuzhiyun 	XWAY_MUX_USIF,
86*4882a593Smuzhiyun 	XWAY_MUX_PCI,
87*4882a593Smuzhiyun 	XWAY_MUX_CBUS,
88*4882a593Smuzhiyun 	XWAY_MUX_CGU,
89*4882a593Smuzhiyun 	XWAY_MUX_EBU,
90*4882a593Smuzhiyun 	XWAY_MUX_EBU2,
91*4882a593Smuzhiyun 	XWAY_MUX_JTAG,
92*4882a593Smuzhiyun 	XWAY_MUX_MCD,
93*4882a593Smuzhiyun 	XWAY_MUX_EXIN,
94*4882a593Smuzhiyun 	XWAY_MUX_TDM,
95*4882a593Smuzhiyun 	XWAY_MUX_STP,
96*4882a593Smuzhiyun 	XWAY_MUX_SIN,
97*4882a593Smuzhiyun 	XWAY_MUX_GPT,
98*4882a593Smuzhiyun 	XWAY_MUX_NMI,
99*4882a593Smuzhiyun 	XWAY_MUX_MDIO,
100*4882a593Smuzhiyun 	XWAY_MUX_MII,
101*4882a593Smuzhiyun 	XWAY_MUX_EPHY,
102*4882a593Smuzhiyun 	XWAY_MUX_DFE,
103*4882a593Smuzhiyun 	XWAY_MUX_SDIO,
104*4882a593Smuzhiyun 	XWAY_MUX_GPHY,
105*4882a593Smuzhiyun 	XWAY_MUX_SSI,
106*4882a593Smuzhiyun 	XWAY_MUX_WIFI,
107*4882a593Smuzhiyun 	XWAY_MUX_NONE = 0xffff,
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun /* ---------  DEPRECATED: xr9 related code --------- */
111*4882a593Smuzhiyun /* ----------  use xrx100/xrx200 instead  ---------- */
112*4882a593Smuzhiyun #define XR9_MAX_PIN		56
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun static const struct ltq_mfp_pin xway_mfp[] = {
115*4882a593Smuzhiyun 	/*       pin    f0	f1	f2	f3   */
116*4882a593Smuzhiyun 	MFP_XWAY(GPIO0, GPIO,	EXIN,	NONE,	TDM),
117*4882a593Smuzhiyun 	MFP_XWAY(GPIO1, GPIO,	EXIN,	NONE,	NONE),
118*4882a593Smuzhiyun 	MFP_XWAY(GPIO2, GPIO,	CGU,	EXIN,	GPHY),
119*4882a593Smuzhiyun 	MFP_XWAY(GPIO3, GPIO,	CGU,	NONE,	PCI),
120*4882a593Smuzhiyun 	MFP_XWAY(GPIO4, GPIO,	STP,	NONE,	ASC),
121*4882a593Smuzhiyun 	MFP_XWAY(GPIO5, GPIO,	STP,	GPHY,	NONE),
122*4882a593Smuzhiyun 	MFP_XWAY(GPIO6, GPIO,	STP,	GPT,	ASC),
123*4882a593Smuzhiyun 	MFP_XWAY(GPIO7, GPIO,	CGU,	PCI,	GPHY),
124*4882a593Smuzhiyun 	MFP_XWAY(GPIO8, GPIO,	CGU,	NMI,	NONE),
125*4882a593Smuzhiyun 	MFP_XWAY(GPIO9, GPIO,	ASC,	SPI,	EXIN),
126*4882a593Smuzhiyun 	MFP_XWAY(GPIO10, GPIO,	ASC,	SPI,	NONE),
127*4882a593Smuzhiyun 	MFP_XWAY(GPIO11, GPIO,	ASC,	PCI,	SPI),
128*4882a593Smuzhiyun 	MFP_XWAY(GPIO12, GPIO,	ASC,	NONE,	NONE),
129*4882a593Smuzhiyun 	MFP_XWAY(GPIO13, GPIO,	EBU,	SPI,	NONE),
130*4882a593Smuzhiyun 	MFP_XWAY(GPIO14, GPIO,	CGU,	PCI,	NONE),
131*4882a593Smuzhiyun 	MFP_XWAY(GPIO15, GPIO,	SPI,	JTAG,	NONE),
132*4882a593Smuzhiyun 	MFP_XWAY(GPIO16, GPIO,	SPI,	NONE,	JTAG),
133*4882a593Smuzhiyun 	MFP_XWAY(GPIO17, GPIO,	SPI,	NONE,	JTAG),
134*4882a593Smuzhiyun 	MFP_XWAY(GPIO18, GPIO,	SPI,	NONE,	JTAG),
135*4882a593Smuzhiyun 	MFP_XWAY(GPIO19, GPIO,	PCI,	NONE,	NONE),
136*4882a593Smuzhiyun 	MFP_XWAY(GPIO20, GPIO,	JTAG,	NONE,	NONE),
137*4882a593Smuzhiyun 	MFP_XWAY(GPIO21, GPIO,	PCI,	EBU,	GPT),
138*4882a593Smuzhiyun 	MFP_XWAY(GPIO22, GPIO,	SPI,	NONE,	NONE),
139*4882a593Smuzhiyun 	MFP_XWAY(GPIO23, GPIO,	EBU,	PCI,	STP),
140*4882a593Smuzhiyun 	MFP_XWAY(GPIO24, GPIO,	EBU,	TDM,	PCI),
141*4882a593Smuzhiyun 	MFP_XWAY(GPIO25, GPIO,	TDM,	NONE,	ASC),
142*4882a593Smuzhiyun 	MFP_XWAY(GPIO26, GPIO,	EBU,	NONE,	TDM),
143*4882a593Smuzhiyun 	MFP_XWAY(GPIO27, GPIO,	TDM,	NONE,	ASC),
144*4882a593Smuzhiyun 	MFP_XWAY(GPIO28, GPIO,	GPT,	NONE,	NONE),
145*4882a593Smuzhiyun 	MFP_XWAY(GPIO29, GPIO,	PCI,	NONE,	NONE),
146*4882a593Smuzhiyun 	MFP_XWAY(GPIO30, GPIO,	PCI,	NONE,	NONE),
147*4882a593Smuzhiyun 	MFP_XWAY(GPIO31, GPIO,	EBU,	PCI,	NONE),
148*4882a593Smuzhiyun 	MFP_XWAY(GPIO32, GPIO,	NONE,	NONE,	EBU),
149*4882a593Smuzhiyun 	MFP_XWAY(GPIO33, GPIO,	NONE,	NONE,	EBU),
150*4882a593Smuzhiyun 	MFP_XWAY(GPIO34, GPIO,	NONE,	NONE,	EBU),
151*4882a593Smuzhiyun 	MFP_XWAY(GPIO35, GPIO,	NONE,	NONE,	EBU),
152*4882a593Smuzhiyun 	MFP_XWAY(GPIO36, GPIO,	SIN,	NONE,	EBU),
153*4882a593Smuzhiyun 	MFP_XWAY(GPIO37, GPIO,	PCI,	NONE,	NONE),
154*4882a593Smuzhiyun 	MFP_XWAY(GPIO38, GPIO,	PCI,	NONE,	NONE),
155*4882a593Smuzhiyun 	MFP_XWAY(GPIO39, GPIO,	EXIN,	NONE,	NONE),
156*4882a593Smuzhiyun 	MFP_XWAY(GPIO40, GPIO,	NONE,	NONE,	NONE),
157*4882a593Smuzhiyun 	MFP_XWAY(GPIO41, GPIO,	NONE,	NONE,	NONE),
158*4882a593Smuzhiyun 	MFP_XWAY(GPIO42, GPIO,	MDIO,	NONE,	NONE),
159*4882a593Smuzhiyun 	MFP_XWAY(GPIO43, GPIO,	MDIO,	NONE,	NONE),
160*4882a593Smuzhiyun 	MFP_XWAY(GPIO44, GPIO,	MII,	SIN,	GPHY),
161*4882a593Smuzhiyun 	MFP_XWAY(GPIO45, GPIO,	NONE,	GPHY,	SIN),
162*4882a593Smuzhiyun 	MFP_XWAY(GPIO46, GPIO,	NONE,	NONE,	EXIN),
163*4882a593Smuzhiyun 	MFP_XWAY(GPIO47, GPIO,	MII,	GPHY,	SIN),
164*4882a593Smuzhiyun 	MFP_XWAY(GPIO48, GPIO,	EBU,	NONE,	NONE),
165*4882a593Smuzhiyun 	MFP_XWAY(GPIO49, GPIO,	EBU,	NONE,	NONE),
166*4882a593Smuzhiyun 	MFP_XWAY(GPIO50, GPIO,	NONE,	NONE,	NONE),
167*4882a593Smuzhiyun 	MFP_XWAY(GPIO51, GPIO,	NONE,	NONE,	NONE),
168*4882a593Smuzhiyun 	MFP_XWAY(GPIO52, GPIO,	NONE,	NONE,	NONE),
169*4882a593Smuzhiyun 	MFP_XWAY(GPIO53, GPIO,	NONE,	NONE,	NONE),
170*4882a593Smuzhiyun 	MFP_XWAY(GPIO54, GPIO,	NONE,	NONE,	NONE),
171*4882a593Smuzhiyun 	MFP_XWAY(GPIO55, GPIO,	NONE,	NONE,	NONE),
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun static const unsigned pins_jtag[] = {GPIO15, GPIO16, GPIO17, GPIO19, GPIO35};
175*4882a593Smuzhiyun static const unsigned pins_asc0[] = {GPIO11, GPIO12};
176*4882a593Smuzhiyun static const unsigned pins_asc0_cts_rts[] = {GPIO9, GPIO10};
177*4882a593Smuzhiyun static const unsigned pins_stp[] = {GPIO4, GPIO5, GPIO6};
178*4882a593Smuzhiyun static const unsigned pins_nmi[] = {GPIO8};
179*4882a593Smuzhiyun static const unsigned pins_mdio[] = {GPIO42, GPIO43};
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun static const unsigned pins_gphy0_led0[] = {GPIO5};
182*4882a593Smuzhiyun static const unsigned pins_gphy0_led1[] = {GPIO7};
183*4882a593Smuzhiyun static const unsigned pins_gphy0_led2[] = {GPIO2};
184*4882a593Smuzhiyun static const unsigned pins_gphy1_led0[] = {GPIO44};
185*4882a593Smuzhiyun static const unsigned pins_gphy1_led1[] = {GPIO45};
186*4882a593Smuzhiyun static const unsigned pins_gphy1_led2[] = {GPIO47};
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun static const unsigned pins_ebu_a24[] = {GPIO13};
189*4882a593Smuzhiyun static const unsigned pins_ebu_clk[] = {GPIO21};
190*4882a593Smuzhiyun static const unsigned pins_ebu_cs1[] = {GPIO23};
191*4882a593Smuzhiyun static const unsigned pins_ebu_a23[] = {GPIO24};
192*4882a593Smuzhiyun static const unsigned pins_ebu_wait[] = {GPIO26};
193*4882a593Smuzhiyun static const unsigned pins_ebu_a25[] = {GPIO31};
194*4882a593Smuzhiyun static const unsigned pins_ebu_rdy[] = {GPIO48};
195*4882a593Smuzhiyun static const unsigned pins_ebu_rd[] = {GPIO49};
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun static const unsigned pins_nand_ale[] = {GPIO13};
198*4882a593Smuzhiyun static const unsigned pins_nand_cs1[] = {GPIO23};
199*4882a593Smuzhiyun static const unsigned pins_nand_cle[] = {GPIO24};
200*4882a593Smuzhiyun static const unsigned pins_nand_rdy[] = {GPIO48};
201*4882a593Smuzhiyun static const unsigned pins_nand_rd[] = {GPIO49};
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun static const unsigned xway_exin_pin_map[] = {GPIO0, GPIO1, GPIO2, GPIO39, GPIO46, GPIO9};
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun static const unsigned pins_exin0[] = {GPIO0};
206*4882a593Smuzhiyun static const unsigned pins_exin1[] = {GPIO1};
207*4882a593Smuzhiyun static const unsigned pins_exin2[] = {GPIO2};
208*4882a593Smuzhiyun static const unsigned pins_exin3[] = {GPIO39};
209*4882a593Smuzhiyun static const unsigned pins_exin4[] = {GPIO46};
210*4882a593Smuzhiyun static const unsigned pins_exin5[] = {GPIO9};
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun static const unsigned pins_spi[] = {GPIO16, GPIO17, GPIO18};
213*4882a593Smuzhiyun static const unsigned pins_spi_cs1[] = {GPIO15};
214*4882a593Smuzhiyun static const unsigned pins_spi_cs2[] = {GPIO22};
215*4882a593Smuzhiyun static const unsigned pins_spi_cs3[] = {GPIO13};
216*4882a593Smuzhiyun static const unsigned pins_spi_cs4[] = {GPIO10};
217*4882a593Smuzhiyun static const unsigned pins_spi_cs5[] = {GPIO9};
218*4882a593Smuzhiyun static const unsigned pins_spi_cs6[] = {GPIO11};
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun static const unsigned pins_gpt1[] = {GPIO28};
221*4882a593Smuzhiyun static const unsigned pins_gpt2[] = {GPIO21};
222*4882a593Smuzhiyun static const unsigned pins_gpt3[] = {GPIO6};
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun static const unsigned pins_clkout0[] = {GPIO8};
225*4882a593Smuzhiyun static const unsigned pins_clkout1[] = {GPIO7};
226*4882a593Smuzhiyun static const unsigned pins_clkout2[] = {GPIO3};
227*4882a593Smuzhiyun static const unsigned pins_clkout3[] = {GPIO2};
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun static const unsigned pins_pci_gnt1[] = {GPIO30};
230*4882a593Smuzhiyun static const unsigned pins_pci_gnt2[] = {GPIO23};
231*4882a593Smuzhiyun static const unsigned pins_pci_gnt3[] = {GPIO19};
232*4882a593Smuzhiyun static const unsigned pins_pci_gnt4[] = {GPIO38};
233*4882a593Smuzhiyun static const unsigned pins_pci_req1[] = {GPIO29};
234*4882a593Smuzhiyun static const unsigned pins_pci_req2[] = {GPIO31};
235*4882a593Smuzhiyun static const unsigned pins_pci_req3[] = {GPIO3};
236*4882a593Smuzhiyun static const unsigned pins_pci_req4[] = {GPIO37};
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun static const struct ltq_pin_group xway_grps[] = {
239*4882a593Smuzhiyun 	GRP_MUX("exin0", EXIN, pins_exin0),
240*4882a593Smuzhiyun 	GRP_MUX("exin1", EXIN, pins_exin1),
241*4882a593Smuzhiyun 	GRP_MUX("exin2", EXIN, pins_exin2),
242*4882a593Smuzhiyun 	GRP_MUX("jtag", JTAG, pins_jtag),
243*4882a593Smuzhiyun 	GRP_MUX("ebu a23", EBU, pins_ebu_a23),
244*4882a593Smuzhiyun 	GRP_MUX("ebu a24", EBU, pins_ebu_a24),
245*4882a593Smuzhiyun 	GRP_MUX("ebu a25", EBU, pins_ebu_a25),
246*4882a593Smuzhiyun 	GRP_MUX("ebu clk", EBU, pins_ebu_clk),
247*4882a593Smuzhiyun 	GRP_MUX("ebu cs1", EBU, pins_ebu_cs1),
248*4882a593Smuzhiyun 	GRP_MUX("ebu wait", EBU, pins_ebu_wait),
249*4882a593Smuzhiyun 	GRP_MUX("nand ale", EBU, pins_nand_ale),
250*4882a593Smuzhiyun 	GRP_MUX("nand cs1", EBU, pins_nand_cs1),
251*4882a593Smuzhiyun 	GRP_MUX("nand cle", EBU, pins_nand_cle),
252*4882a593Smuzhiyun 	GRP_MUX("spi", SPI, pins_spi),
253*4882a593Smuzhiyun 	GRP_MUX("spi_cs1", SPI, pins_spi_cs1),
254*4882a593Smuzhiyun 	GRP_MUX("spi_cs2", SPI, pins_spi_cs2),
255*4882a593Smuzhiyun 	GRP_MUX("spi_cs3", SPI, pins_spi_cs3),
256*4882a593Smuzhiyun 	GRP_MUX("spi_cs4", SPI, pins_spi_cs4),
257*4882a593Smuzhiyun 	GRP_MUX("spi_cs5", SPI, pins_spi_cs5),
258*4882a593Smuzhiyun 	GRP_MUX("spi_cs6", SPI, pins_spi_cs6),
259*4882a593Smuzhiyun 	GRP_MUX("asc0", ASC, pins_asc0),
260*4882a593Smuzhiyun 	GRP_MUX("asc0 cts rts", ASC, pins_asc0_cts_rts),
261*4882a593Smuzhiyun 	GRP_MUX("stp", STP, pins_stp),
262*4882a593Smuzhiyun 	GRP_MUX("nmi", NMI, pins_nmi),
263*4882a593Smuzhiyun 	GRP_MUX("gpt1", GPT, pins_gpt1),
264*4882a593Smuzhiyun 	GRP_MUX("gpt2", GPT, pins_gpt2),
265*4882a593Smuzhiyun 	GRP_MUX("gpt3", GPT, pins_gpt3),
266*4882a593Smuzhiyun 	GRP_MUX("clkout0", CGU, pins_clkout0),
267*4882a593Smuzhiyun 	GRP_MUX("clkout1", CGU, pins_clkout1),
268*4882a593Smuzhiyun 	GRP_MUX("clkout2", CGU, pins_clkout2),
269*4882a593Smuzhiyun 	GRP_MUX("clkout3", CGU, pins_clkout3),
270*4882a593Smuzhiyun 	GRP_MUX("gnt1", PCI, pins_pci_gnt1),
271*4882a593Smuzhiyun 	GRP_MUX("gnt2", PCI, pins_pci_gnt2),
272*4882a593Smuzhiyun 	GRP_MUX("gnt3", PCI, pins_pci_gnt3),
273*4882a593Smuzhiyun 	GRP_MUX("req1", PCI, pins_pci_req1),
274*4882a593Smuzhiyun 	GRP_MUX("req2", PCI, pins_pci_req2),
275*4882a593Smuzhiyun 	GRP_MUX("req3", PCI, pins_pci_req3),
276*4882a593Smuzhiyun /* xrx only */
277*4882a593Smuzhiyun 	GRP_MUX("nand rdy", EBU, pins_nand_rdy),
278*4882a593Smuzhiyun 	GRP_MUX("nand rd", EBU, pins_nand_rd),
279*4882a593Smuzhiyun 	GRP_MUX("exin3", EXIN, pins_exin3),
280*4882a593Smuzhiyun 	GRP_MUX("exin4", EXIN, pins_exin4),
281*4882a593Smuzhiyun 	GRP_MUX("exin5", EXIN, pins_exin5),
282*4882a593Smuzhiyun 	GRP_MUX("gnt4", PCI, pins_pci_gnt4),
283*4882a593Smuzhiyun 	GRP_MUX("req4", PCI, pins_pci_gnt4),
284*4882a593Smuzhiyun 	GRP_MUX("mdio", MDIO, pins_mdio),
285*4882a593Smuzhiyun 	GRP_MUX("gphy0 led0", GPHY, pins_gphy0_led0),
286*4882a593Smuzhiyun 	GRP_MUX("gphy0 led1", GPHY, pins_gphy0_led1),
287*4882a593Smuzhiyun 	GRP_MUX("gphy0 led2", GPHY, pins_gphy0_led2),
288*4882a593Smuzhiyun 	GRP_MUX("gphy1 led0", GPHY, pins_gphy1_led0),
289*4882a593Smuzhiyun 	GRP_MUX("gphy1 led1", GPHY, pins_gphy1_led1),
290*4882a593Smuzhiyun 	GRP_MUX("gphy1 led2", GPHY, pins_gphy1_led2),
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun static const char * const xway_pci_grps[] = {"gnt1", "gnt2",
294*4882a593Smuzhiyun 						"gnt3", "req1",
295*4882a593Smuzhiyun 						"req2", "req3"};
296*4882a593Smuzhiyun static const char * const xway_spi_grps[] = {"spi", "spi_cs1",
297*4882a593Smuzhiyun 						"spi_cs2", "spi_cs3",
298*4882a593Smuzhiyun 						"spi_cs4", "spi_cs5",
299*4882a593Smuzhiyun 						"spi_cs6"};
300*4882a593Smuzhiyun static const char * const xway_cgu_grps[] = {"clkout0", "clkout1",
301*4882a593Smuzhiyun 						"clkout2", "clkout3"};
302*4882a593Smuzhiyun static const char * const xway_ebu_grps[] = {"ebu a23", "ebu a24",
303*4882a593Smuzhiyun 						"ebu a25", "ebu cs1",
304*4882a593Smuzhiyun 						"ebu wait", "ebu clk",
305*4882a593Smuzhiyun 						"nand ale", "nand cs1",
306*4882a593Smuzhiyun 						"nand cle"};
307*4882a593Smuzhiyun static const char * const xway_exin_grps[] = {"exin0", "exin1", "exin2"};
308*4882a593Smuzhiyun static const char * const xway_gpt_grps[] = {"gpt1", "gpt2", "gpt3"};
309*4882a593Smuzhiyun static const char * const xway_asc_grps[] = {"asc0", "asc0 cts rts"};
310*4882a593Smuzhiyun static const char * const xway_jtag_grps[] = {"jtag"};
311*4882a593Smuzhiyun static const char * const xway_stp_grps[] = {"stp"};
312*4882a593Smuzhiyun static const char * const xway_nmi_grps[] = {"nmi"};
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun /* ar9/vr9/gr9 */
315*4882a593Smuzhiyun static const char * const xrx_mdio_grps[] = {"mdio"};
316*4882a593Smuzhiyun static const char * const xrx_gphy_grps[] = {"gphy0 led0", "gphy0 led1",
317*4882a593Smuzhiyun 						"gphy0 led2", "gphy1 led0",
318*4882a593Smuzhiyun 						"gphy1 led1", "gphy1 led2"};
319*4882a593Smuzhiyun static const char * const xrx_ebu_grps[] = {"ebu a23", "ebu a24",
320*4882a593Smuzhiyun 						"ebu a25", "ebu cs1",
321*4882a593Smuzhiyun 						"ebu wait", "ebu clk",
322*4882a593Smuzhiyun 						"nand ale", "nand cs1",
323*4882a593Smuzhiyun 						"nand cle", "nand rdy",
324*4882a593Smuzhiyun 						"nand rd"};
325*4882a593Smuzhiyun static const char * const xrx_exin_grps[] = {"exin0", "exin1", "exin2",
326*4882a593Smuzhiyun 						"exin3", "exin4", "exin5"};
327*4882a593Smuzhiyun static const char * const xrx_pci_grps[] = {"gnt1", "gnt2",
328*4882a593Smuzhiyun 						"gnt3", "gnt4",
329*4882a593Smuzhiyun 						"req1", "req2",
330*4882a593Smuzhiyun 						"req3", "req4"};
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun static const struct ltq_pmx_func xrx_funcs[] = {
333*4882a593Smuzhiyun 	{"spi",		ARRAY_AND_SIZE(xway_spi_grps)},
334*4882a593Smuzhiyun 	{"asc",		ARRAY_AND_SIZE(xway_asc_grps)},
335*4882a593Smuzhiyun 	{"cgu",		ARRAY_AND_SIZE(xway_cgu_grps)},
336*4882a593Smuzhiyun 	{"jtag",	ARRAY_AND_SIZE(xway_jtag_grps)},
337*4882a593Smuzhiyun 	{"exin",	ARRAY_AND_SIZE(xrx_exin_grps)},
338*4882a593Smuzhiyun 	{"stp",		ARRAY_AND_SIZE(xway_stp_grps)},
339*4882a593Smuzhiyun 	{"gpt",		ARRAY_AND_SIZE(xway_gpt_grps)},
340*4882a593Smuzhiyun 	{"nmi",		ARRAY_AND_SIZE(xway_nmi_grps)},
341*4882a593Smuzhiyun 	{"pci",		ARRAY_AND_SIZE(xrx_pci_grps)},
342*4882a593Smuzhiyun 	{"ebu",		ARRAY_AND_SIZE(xrx_ebu_grps)},
343*4882a593Smuzhiyun 	{"mdio",	ARRAY_AND_SIZE(xrx_mdio_grps)},
344*4882a593Smuzhiyun 	{"gphy",	ARRAY_AND_SIZE(xrx_gphy_grps)},
345*4882a593Smuzhiyun };
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun /* ---------  ase related code --------- */
348*4882a593Smuzhiyun #define ASE_MAX_PIN		32
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun static const struct ltq_mfp_pin ase_mfp[] = {
351*4882a593Smuzhiyun 	/*       pin    f0	f1	f2	f3   */
352*4882a593Smuzhiyun 	MFP_XWAY(GPIO0, GPIO,	EXIN,	MII,	TDM),
353*4882a593Smuzhiyun 	MFP_XWAY(GPIO1, GPIO,	STP,	DFE,	EBU),
354*4882a593Smuzhiyun 	MFP_XWAY(GPIO2, GPIO,	STP,	DFE,	EPHY),
355*4882a593Smuzhiyun 	MFP_XWAY(GPIO3, GPIO,	STP,	EPHY,	EBU),
356*4882a593Smuzhiyun 	MFP_XWAY(GPIO4, GPIO,	GPT,	EPHY,	MII),
357*4882a593Smuzhiyun 	MFP_XWAY(GPIO5, GPIO,	MII,	ASC,	GPT),
358*4882a593Smuzhiyun 	MFP_XWAY(GPIO6, GPIO,	MII,	ASC,	EXIN),
359*4882a593Smuzhiyun 	MFP_XWAY(GPIO7, GPIO,	SPI,	MII,	JTAG),
360*4882a593Smuzhiyun 	MFP_XWAY(GPIO8, GPIO,	SPI,	MII,	JTAG),
361*4882a593Smuzhiyun 	MFP_XWAY(GPIO9, GPIO,	SPI,	MII,	JTAG),
362*4882a593Smuzhiyun 	MFP_XWAY(GPIO10, GPIO,	SPI,	MII,	JTAG),
363*4882a593Smuzhiyun 	MFP_XWAY(GPIO11, GPIO,	EBU,	CGU,	JTAG),
364*4882a593Smuzhiyun 	MFP_XWAY(GPIO12, GPIO,	EBU,	MII,	SDIO),
365*4882a593Smuzhiyun 	MFP_XWAY(GPIO13, GPIO,	EBU,	MII,	CGU),
366*4882a593Smuzhiyun 	MFP_XWAY(GPIO14, GPIO,	EBU,	SPI,	CGU),
367*4882a593Smuzhiyun 	MFP_XWAY(GPIO15, GPIO,	EBU,	SPI,	SDIO),
368*4882a593Smuzhiyun 	MFP_XWAY(GPIO16, GPIO,	NONE,	NONE,	NONE),
369*4882a593Smuzhiyun 	MFP_XWAY(GPIO17, GPIO,	NONE,	NONE,	NONE),
370*4882a593Smuzhiyun 	MFP_XWAY(GPIO18, GPIO,	NONE,	NONE,	NONE),
371*4882a593Smuzhiyun 	MFP_XWAY(GPIO19, GPIO,	EBU,	MII,	SDIO),
372*4882a593Smuzhiyun 	MFP_XWAY(GPIO20, GPIO,	EBU,	MII,	SDIO),
373*4882a593Smuzhiyun 	MFP_XWAY(GPIO21, GPIO,	EBU,	MII,	EBU2),
374*4882a593Smuzhiyun 	MFP_XWAY(GPIO22, GPIO,	EBU,	MII,	CGU),
375*4882a593Smuzhiyun 	MFP_XWAY(GPIO23, GPIO,	EBU,	MII,	CGU),
376*4882a593Smuzhiyun 	MFP_XWAY(GPIO24, GPIO,	EBU,	EBU2,	MDIO),
377*4882a593Smuzhiyun 	MFP_XWAY(GPIO25, GPIO,	EBU,	MII,	GPT),
378*4882a593Smuzhiyun 	MFP_XWAY(GPIO26, GPIO,	EBU,	MII,	SDIO),
379*4882a593Smuzhiyun 	MFP_XWAY(GPIO27, GPIO,	EBU,	NONE,	MDIO),
380*4882a593Smuzhiyun 	MFP_XWAY(GPIO28, GPIO,	MII,	EBU,	SDIO),
381*4882a593Smuzhiyun 	MFP_XWAY(GPIO29, GPIO,	EBU,	MII,	EXIN),
382*4882a593Smuzhiyun 	MFP_XWAY(GPIO30, GPIO,	NONE,	NONE,	NONE),
383*4882a593Smuzhiyun 	MFP_XWAY(GPIO31, GPIO,	NONE,	NONE,	NONE),
384*4882a593Smuzhiyun };
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun static const unsigned ase_exin_pin_map[] = {GPIO6, GPIO29, GPIO0};
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun static const unsigned ase_pins_exin0[] = {GPIO6};
389*4882a593Smuzhiyun static const unsigned ase_pins_exin1[] = {GPIO29};
390*4882a593Smuzhiyun static const unsigned ase_pins_exin2[] = {GPIO0};
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun static const unsigned ase_pins_jtag[] = {GPIO7, GPIO8, GPIO9, GPIO10, GPIO11};
393*4882a593Smuzhiyun static const unsigned ase_pins_asc[] = {GPIO5, GPIO6};
394*4882a593Smuzhiyun static const unsigned ase_pins_stp[] = {GPIO1, GPIO2, GPIO3};
395*4882a593Smuzhiyun static const unsigned ase_pins_mdio[] = {GPIO24, GPIO27};
396*4882a593Smuzhiyun static const unsigned ase_pins_ephy_led0[] = {GPIO2};
397*4882a593Smuzhiyun static const unsigned ase_pins_ephy_led1[] = {GPIO3};
398*4882a593Smuzhiyun static const unsigned ase_pins_ephy_led2[] = {GPIO4};
399*4882a593Smuzhiyun static const unsigned ase_pins_dfe_led0[] = {GPIO1};
400*4882a593Smuzhiyun static const unsigned ase_pins_dfe_led1[] = {GPIO2};
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun static const unsigned ase_pins_spi[] = {GPIO8, GPIO9, GPIO10}; /* DEPRECATED */
403*4882a593Smuzhiyun static const unsigned ase_pins_spi_di[] = {GPIO8};
404*4882a593Smuzhiyun static const unsigned ase_pins_spi_do[] = {GPIO9};
405*4882a593Smuzhiyun static const unsigned ase_pins_spi_clk[] = {GPIO10};
406*4882a593Smuzhiyun static const unsigned ase_pins_spi_cs1[] = {GPIO7};
407*4882a593Smuzhiyun static const unsigned ase_pins_spi_cs2[] = {GPIO15};
408*4882a593Smuzhiyun static const unsigned ase_pins_spi_cs3[] = {GPIO14};
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun static const unsigned ase_pins_gpt1[] = {GPIO5};
411*4882a593Smuzhiyun static const unsigned ase_pins_gpt2[] = {GPIO4};
412*4882a593Smuzhiyun static const unsigned ase_pins_gpt3[] = {GPIO25};
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun static const unsigned ase_pins_clkout0[] = {GPIO23};
415*4882a593Smuzhiyun static const unsigned ase_pins_clkout1[] = {GPIO22};
416*4882a593Smuzhiyun static const unsigned ase_pins_clkout2[] = {GPIO14};
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun static const struct ltq_pin_group ase_grps[] = {
419*4882a593Smuzhiyun 	GRP_MUX("exin0", EXIN, ase_pins_exin0),
420*4882a593Smuzhiyun 	GRP_MUX("exin1", EXIN, ase_pins_exin1),
421*4882a593Smuzhiyun 	GRP_MUX("exin2", EXIN, ase_pins_exin2),
422*4882a593Smuzhiyun 	GRP_MUX("jtag", JTAG, ase_pins_jtag),
423*4882a593Smuzhiyun 	GRP_MUX("spi", SPI, ase_pins_spi), /* DEPRECATED */
424*4882a593Smuzhiyun 	GRP_MUX("spi_di", SPI, ase_pins_spi_di),
425*4882a593Smuzhiyun 	GRP_MUX("spi_do", SPI, ase_pins_spi_do),
426*4882a593Smuzhiyun 	GRP_MUX("spi_clk", SPI, ase_pins_spi_clk),
427*4882a593Smuzhiyun 	GRP_MUX("spi_cs1", SPI, ase_pins_spi_cs1),
428*4882a593Smuzhiyun 	GRP_MUX("spi_cs2", SPI, ase_pins_spi_cs2),
429*4882a593Smuzhiyun 	GRP_MUX("spi_cs3", SPI, ase_pins_spi_cs3),
430*4882a593Smuzhiyun 	GRP_MUX("asc", ASC, ase_pins_asc),
431*4882a593Smuzhiyun 	GRP_MUX("stp", STP, ase_pins_stp),
432*4882a593Smuzhiyun 	GRP_MUX("gpt1", GPT, ase_pins_gpt1),
433*4882a593Smuzhiyun 	GRP_MUX("gpt2", GPT, ase_pins_gpt2),
434*4882a593Smuzhiyun 	GRP_MUX("gpt3", GPT, ase_pins_gpt3),
435*4882a593Smuzhiyun 	GRP_MUX("clkout0", CGU, ase_pins_clkout0),
436*4882a593Smuzhiyun 	GRP_MUX("clkout1", CGU, ase_pins_clkout1),
437*4882a593Smuzhiyun 	GRP_MUX("clkout2", CGU, ase_pins_clkout2),
438*4882a593Smuzhiyun 	GRP_MUX("mdio", MDIO, ase_pins_mdio),
439*4882a593Smuzhiyun 	GRP_MUX("dfe led0", DFE, ase_pins_dfe_led0),
440*4882a593Smuzhiyun 	GRP_MUX("dfe led1", DFE, ase_pins_dfe_led1),
441*4882a593Smuzhiyun 	GRP_MUX("ephy led0", EPHY, ase_pins_ephy_led0),
442*4882a593Smuzhiyun 	GRP_MUX("ephy led1", EPHY, ase_pins_ephy_led1),
443*4882a593Smuzhiyun 	GRP_MUX("ephy led2", EPHY, ase_pins_ephy_led2),
444*4882a593Smuzhiyun };
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun static const char * const ase_exin_grps[] = {"exin0", "exin1", "exin2"};
447*4882a593Smuzhiyun static const char * const ase_gpt_grps[] = {"gpt1", "gpt2", "gpt3"};
448*4882a593Smuzhiyun static const char * const ase_cgu_grps[] = {"clkout0", "clkout1",
449*4882a593Smuzhiyun 						"clkout2"};
450*4882a593Smuzhiyun static const char * const ase_mdio_grps[] = {"mdio"};
451*4882a593Smuzhiyun static const char * const ase_dfe_grps[] = {"dfe led0", "dfe led1"};
452*4882a593Smuzhiyun static const char * const ase_ephy_grps[] = {"ephy led0", "ephy led1",
453*4882a593Smuzhiyun 						"ephy led2"};
454*4882a593Smuzhiyun static const char * const ase_asc_grps[] = {"asc"};
455*4882a593Smuzhiyun static const char * const ase_jtag_grps[] = {"jtag"};
456*4882a593Smuzhiyun static const char * const ase_stp_grps[] = {"stp"};
457*4882a593Smuzhiyun static const char * const ase_spi_grps[] = {"spi",  /* DEPRECATED */
458*4882a593Smuzhiyun 						"spi_di", "spi_do",
459*4882a593Smuzhiyun 						"spi_clk", "spi_cs1",
460*4882a593Smuzhiyun 						"spi_cs2", "spi_cs3"};
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun static const struct ltq_pmx_func ase_funcs[] = {
463*4882a593Smuzhiyun 	{"spi",		ARRAY_AND_SIZE(ase_spi_grps)},
464*4882a593Smuzhiyun 	{"asc",		ARRAY_AND_SIZE(ase_asc_grps)},
465*4882a593Smuzhiyun 	{"cgu",		ARRAY_AND_SIZE(ase_cgu_grps)},
466*4882a593Smuzhiyun 	{"jtag",	ARRAY_AND_SIZE(ase_jtag_grps)},
467*4882a593Smuzhiyun 	{"exin",	ARRAY_AND_SIZE(ase_exin_grps)},
468*4882a593Smuzhiyun 	{"stp",		ARRAY_AND_SIZE(ase_stp_grps)},
469*4882a593Smuzhiyun 	{"gpt",		ARRAY_AND_SIZE(ase_gpt_grps)},
470*4882a593Smuzhiyun 	{"mdio",	ARRAY_AND_SIZE(ase_mdio_grps)},
471*4882a593Smuzhiyun 	{"ephy",	ARRAY_AND_SIZE(ase_ephy_grps)},
472*4882a593Smuzhiyun 	{"dfe",		ARRAY_AND_SIZE(ase_dfe_grps)},
473*4882a593Smuzhiyun };
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun /* ---------  danube related code --------- */
476*4882a593Smuzhiyun #define DANUBE_MAX_PIN		32
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun static const struct ltq_mfp_pin danube_mfp[] = {
479*4882a593Smuzhiyun 	/*       pin    f0	f1	f2	f3   */
480*4882a593Smuzhiyun 	MFP_XWAY(GPIO0, GPIO,	EXIN,	SDIO,	TDM),
481*4882a593Smuzhiyun 	MFP_XWAY(GPIO1, GPIO,	EXIN,	CBUS,	MII),
482*4882a593Smuzhiyun 	MFP_XWAY(GPIO2, GPIO,	CGU,	EXIN,	MII),
483*4882a593Smuzhiyun 	MFP_XWAY(GPIO3, GPIO,	CGU,	SDIO,	PCI),
484*4882a593Smuzhiyun 	MFP_XWAY(GPIO4, GPIO,	STP,	DFE,	ASC),
485*4882a593Smuzhiyun 	MFP_XWAY(GPIO5, GPIO,	STP,	MII,	DFE),
486*4882a593Smuzhiyun 	MFP_XWAY(GPIO6, GPIO,	STP,	GPT,	ASC),
487*4882a593Smuzhiyun 	MFP_XWAY(GPIO7, GPIO,	CGU,	CBUS,	MII),
488*4882a593Smuzhiyun 	MFP_XWAY(GPIO8, GPIO,	CGU,	NMI,	MII),
489*4882a593Smuzhiyun 	MFP_XWAY(GPIO9, GPIO,	ASC,	SPI,	MII),
490*4882a593Smuzhiyun 	MFP_XWAY(GPIO10, GPIO,	ASC,	SPI,	MII),
491*4882a593Smuzhiyun 	MFP_XWAY(GPIO11, GPIO,	ASC,	CBUS,	SPI),
492*4882a593Smuzhiyun 	MFP_XWAY(GPIO12, GPIO,	ASC,	CBUS,	MCD),
493*4882a593Smuzhiyun 	MFP_XWAY(GPIO13, GPIO,	EBU,	SPI,	MII),
494*4882a593Smuzhiyun 	MFP_XWAY(GPIO14, GPIO,	CGU,	CBUS,	MII),
495*4882a593Smuzhiyun 	MFP_XWAY(GPIO15, GPIO,	SPI,	SDIO,	JTAG),
496*4882a593Smuzhiyun 	MFP_XWAY(GPIO16, GPIO,	SPI,	SDIO,	JTAG),
497*4882a593Smuzhiyun 	MFP_XWAY(GPIO17, GPIO,	SPI,	SDIO,	JTAG),
498*4882a593Smuzhiyun 	MFP_XWAY(GPIO18, GPIO,	SPI,	SDIO,	JTAG),
499*4882a593Smuzhiyun 	MFP_XWAY(GPIO19, GPIO,	PCI,	SDIO,	MII),
500*4882a593Smuzhiyun 	MFP_XWAY(GPIO20, GPIO,	JTAG,	SDIO,	MII),
501*4882a593Smuzhiyun 	MFP_XWAY(GPIO21, GPIO,	PCI,	EBU,	GPT),
502*4882a593Smuzhiyun 	MFP_XWAY(GPIO22, GPIO,	SPI,	MCD,	MII),
503*4882a593Smuzhiyun 	MFP_XWAY(GPIO23, GPIO,	EBU,	PCI,	STP),
504*4882a593Smuzhiyun 	MFP_XWAY(GPIO24, GPIO,	EBU,	TDM,	PCI),
505*4882a593Smuzhiyun 	MFP_XWAY(GPIO25, GPIO,	TDM,	SDIO,	ASC),
506*4882a593Smuzhiyun 	MFP_XWAY(GPIO26, GPIO,	EBU,	TDM,	SDIO),
507*4882a593Smuzhiyun 	MFP_XWAY(GPIO27, GPIO,	TDM,	SDIO,	ASC),
508*4882a593Smuzhiyun 	MFP_XWAY(GPIO28, GPIO,	GPT,	MII,	SDIO),
509*4882a593Smuzhiyun 	MFP_XWAY(GPIO29, GPIO,	PCI,	CBUS,	MII),
510*4882a593Smuzhiyun 	MFP_XWAY(GPIO30, GPIO,	PCI,	CBUS,	MII),
511*4882a593Smuzhiyun 	MFP_XWAY(GPIO31, GPIO,	EBU,	PCI,	MII),
512*4882a593Smuzhiyun };
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun static const unsigned danube_exin_pin_map[] = {GPIO0, GPIO1, GPIO2};
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun static const unsigned danube_pins_exin0[] = {GPIO0};
517*4882a593Smuzhiyun static const unsigned danube_pins_exin1[] = {GPIO1};
518*4882a593Smuzhiyun static const unsigned danube_pins_exin2[] = {GPIO2};
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun static const unsigned danube_pins_jtag[] = {GPIO15, GPIO16, GPIO17, GPIO18, GPIO20};
521*4882a593Smuzhiyun static const unsigned danube_pins_asc0[] = {GPIO11, GPIO12};
522*4882a593Smuzhiyun static const unsigned danube_pins_asc0_cts_rts[] = {GPIO9, GPIO10};
523*4882a593Smuzhiyun static const unsigned danube_pins_stp[] = {GPIO4, GPIO5, GPIO6};
524*4882a593Smuzhiyun static const unsigned danube_pins_nmi[] = {GPIO8};
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun static const unsigned danube_pins_dfe_led0[] = {GPIO4};
527*4882a593Smuzhiyun static const unsigned danube_pins_dfe_led1[] = {GPIO5};
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun static const unsigned danube_pins_ebu_a24[] = {GPIO13};
530*4882a593Smuzhiyun static const unsigned danube_pins_ebu_clk[] = {GPIO21};
531*4882a593Smuzhiyun static const unsigned danube_pins_ebu_cs1[] = {GPIO23};
532*4882a593Smuzhiyun static const unsigned danube_pins_ebu_a23[] = {GPIO24};
533*4882a593Smuzhiyun static const unsigned danube_pins_ebu_wait[] = {GPIO26};
534*4882a593Smuzhiyun static const unsigned danube_pins_ebu_a25[] = {GPIO31};
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun static const unsigned danube_pins_nand_ale[] = {GPIO13};
537*4882a593Smuzhiyun static const unsigned danube_pins_nand_cs1[] = {GPIO23};
538*4882a593Smuzhiyun static const unsigned danube_pins_nand_cle[] = {GPIO24};
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun static const unsigned danube_pins_spi[] = {GPIO16, GPIO17, GPIO18}; /* DEPRECATED */
541*4882a593Smuzhiyun static const unsigned danube_pins_spi_di[] = {GPIO16};
542*4882a593Smuzhiyun static const unsigned danube_pins_spi_do[] = {GPIO17};
543*4882a593Smuzhiyun static const unsigned danube_pins_spi_clk[] = {GPIO18};
544*4882a593Smuzhiyun static const unsigned danube_pins_spi_cs1[] = {GPIO15};
545*4882a593Smuzhiyun static const unsigned danube_pins_spi_cs2[] = {GPIO21};
546*4882a593Smuzhiyun static const unsigned danube_pins_spi_cs3[] = {GPIO13};
547*4882a593Smuzhiyun static const unsigned danube_pins_spi_cs4[] = {GPIO10};
548*4882a593Smuzhiyun static const unsigned danube_pins_spi_cs5[] = {GPIO9};
549*4882a593Smuzhiyun static const unsigned danube_pins_spi_cs6[] = {GPIO11};
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun static const unsigned danube_pins_gpt1[] = {GPIO28};
552*4882a593Smuzhiyun static const unsigned danube_pins_gpt2[] = {GPIO21};
553*4882a593Smuzhiyun static const unsigned danube_pins_gpt3[] = {GPIO6};
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun static const unsigned danube_pins_clkout0[] = {GPIO8};
556*4882a593Smuzhiyun static const unsigned danube_pins_clkout1[] = {GPIO7};
557*4882a593Smuzhiyun static const unsigned danube_pins_clkout2[] = {GPIO3};
558*4882a593Smuzhiyun static const unsigned danube_pins_clkout3[] = {GPIO2};
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun static const unsigned danube_pins_pci_gnt1[] = {GPIO30};
561*4882a593Smuzhiyun static const unsigned danube_pins_pci_gnt2[] = {GPIO23};
562*4882a593Smuzhiyun static const unsigned danube_pins_pci_gnt3[] = {GPIO19};
563*4882a593Smuzhiyun static const unsigned danube_pins_pci_req1[] = {GPIO29};
564*4882a593Smuzhiyun static const unsigned danube_pins_pci_req2[] = {GPIO31};
565*4882a593Smuzhiyun static const unsigned danube_pins_pci_req3[] = {GPIO3};
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun static const struct ltq_pin_group danube_grps[] = {
568*4882a593Smuzhiyun 	GRP_MUX("exin0", EXIN, danube_pins_exin0),
569*4882a593Smuzhiyun 	GRP_MUX("exin1", EXIN, danube_pins_exin1),
570*4882a593Smuzhiyun 	GRP_MUX("exin2", EXIN, danube_pins_exin2),
571*4882a593Smuzhiyun 	GRP_MUX("jtag", JTAG, danube_pins_jtag),
572*4882a593Smuzhiyun 	GRP_MUX("ebu a23", EBU, danube_pins_ebu_a23),
573*4882a593Smuzhiyun 	GRP_MUX("ebu a24", EBU, danube_pins_ebu_a24),
574*4882a593Smuzhiyun 	GRP_MUX("ebu a25", EBU, danube_pins_ebu_a25),
575*4882a593Smuzhiyun 	GRP_MUX("ebu clk", EBU, danube_pins_ebu_clk),
576*4882a593Smuzhiyun 	GRP_MUX("ebu cs1", EBU, danube_pins_ebu_cs1),
577*4882a593Smuzhiyun 	GRP_MUX("ebu wait", EBU, danube_pins_ebu_wait),
578*4882a593Smuzhiyun 	GRP_MUX("nand ale", EBU, danube_pins_nand_ale),
579*4882a593Smuzhiyun 	GRP_MUX("nand cs1", EBU, danube_pins_nand_cs1),
580*4882a593Smuzhiyun 	GRP_MUX("nand cle", EBU, danube_pins_nand_cle),
581*4882a593Smuzhiyun 	GRP_MUX("spi", SPI, danube_pins_spi), /* DEPRECATED */
582*4882a593Smuzhiyun 	GRP_MUX("spi_di", SPI, danube_pins_spi_di),
583*4882a593Smuzhiyun 	GRP_MUX("spi_do", SPI, danube_pins_spi_do),
584*4882a593Smuzhiyun 	GRP_MUX("spi_clk", SPI, danube_pins_spi_clk),
585*4882a593Smuzhiyun 	GRP_MUX("spi_cs1", SPI, danube_pins_spi_cs1),
586*4882a593Smuzhiyun 	GRP_MUX("spi_cs2", SPI, danube_pins_spi_cs2),
587*4882a593Smuzhiyun 	GRP_MUX("spi_cs3", SPI, danube_pins_spi_cs3),
588*4882a593Smuzhiyun 	GRP_MUX("spi_cs4", SPI, danube_pins_spi_cs4),
589*4882a593Smuzhiyun 	GRP_MUX("spi_cs5", SPI, danube_pins_spi_cs5),
590*4882a593Smuzhiyun 	GRP_MUX("spi_cs6", SPI, danube_pins_spi_cs6),
591*4882a593Smuzhiyun 	GRP_MUX("asc0", ASC, danube_pins_asc0),
592*4882a593Smuzhiyun 	GRP_MUX("asc0 cts rts", ASC, danube_pins_asc0_cts_rts),
593*4882a593Smuzhiyun 	GRP_MUX("stp", STP, danube_pins_stp),
594*4882a593Smuzhiyun 	GRP_MUX("nmi", NMI, danube_pins_nmi),
595*4882a593Smuzhiyun 	GRP_MUX("gpt1", GPT, danube_pins_gpt1),
596*4882a593Smuzhiyun 	GRP_MUX("gpt2", GPT, danube_pins_gpt2),
597*4882a593Smuzhiyun 	GRP_MUX("gpt3", GPT, danube_pins_gpt3),
598*4882a593Smuzhiyun 	GRP_MUX("clkout0", CGU, danube_pins_clkout0),
599*4882a593Smuzhiyun 	GRP_MUX("clkout1", CGU, danube_pins_clkout1),
600*4882a593Smuzhiyun 	GRP_MUX("clkout2", CGU, danube_pins_clkout2),
601*4882a593Smuzhiyun 	GRP_MUX("clkout3", CGU, danube_pins_clkout3),
602*4882a593Smuzhiyun 	GRP_MUX("gnt1", PCI, danube_pins_pci_gnt1),
603*4882a593Smuzhiyun 	GRP_MUX("gnt2", PCI, danube_pins_pci_gnt2),
604*4882a593Smuzhiyun 	GRP_MUX("gnt3", PCI, danube_pins_pci_gnt3),
605*4882a593Smuzhiyun 	GRP_MUX("req1", PCI, danube_pins_pci_req1),
606*4882a593Smuzhiyun 	GRP_MUX("req2", PCI, danube_pins_pci_req2),
607*4882a593Smuzhiyun 	GRP_MUX("req3", PCI, danube_pins_pci_req3),
608*4882a593Smuzhiyun 	GRP_MUX("dfe led0", DFE, danube_pins_dfe_led0),
609*4882a593Smuzhiyun 	GRP_MUX("dfe led1", DFE, danube_pins_dfe_led1),
610*4882a593Smuzhiyun };
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun static const char * const danube_pci_grps[] = {"gnt1", "gnt2",
613*4882a593Smuzhiyun 						"gnt3", "req1",
614*4882a593Smuzhiyun 						"req2", "req3"};
615*4882a593Smuzhiyun static const char * const danube_spi_grps[] = {"spi", /* DEPRECATED */
616*4882a593Smuzhiyun 						"spi_di", "spi_do",
617*4882a593Smuzhiyun 						"spi_clk", "spi_cs1",
618*4882a593Smuzhiyun 						"spi_cs2", "spi_cs3",
619*4882a593Smuzhiyun 						"spi_cs4", "spi_cs5",
620*4882a593Smuzhiyun 						"spi_cs6"};
621*4882a593Smuzhiyun static const char * const danube_cgu_grps[] = {"clkout0", "clkout1",
622*4882a593Smuzhiyun 						"clkout2", "clkout3"};
623*4882a593Smuzhiyun static const char * const danube_ebu_grps[] = {"ebu a23", "ebu a24",
624*4882a593Smuzhiyun 						"ebu a25", "ebu cs1",
625*4882a593Smuzhiyun 						"ebu wait", "ebu clk",
626*4882a593Smuzhiyun 						"nand ale", "nand cs1",
627*4882a593Smuzhiyun 						"nand cle"};
628*4882a593Smuzhiyun static const char * const danube_dfe_grps[] = {"dfe led0", "dfe led1"};
629*4882a593Smuzhiyun static const char * const danube_exin_grps[] = {"exin0", "exin1", "exin2"};
630*4882a593Smuzhiyun static const char * const danube_gpt_grps[] = {"gpt1", "gpt2", "gpt3"};
631*4882a593Smuzhiyun static const char * const danube_asc_grps[] = {"asc0", "asc0 cts rts"};
632*4882a593Smuzhiyun static const char * const danube_jtag_grps[] = {"jtag"};
633*4882a593Smuzhiyun static const char * const danube_stp_grps[] = {"stp"};
634*4882a593Smuzhiyun static const char * const danube_nmi_grps[] = {"nmi"};
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun static const struct ltq_pmx_func danube_funcs[] = {
637*4882a593Smuzhiyun 	{"spi",		ARRAY_AND_SIZE(danube_spi_grps)},
638*4882a593Smuzhiyun 	{"asc",		ARRAY_AND_SIZE(danube_asc_grps)},
639*4882a593Smuzhiyun 	{"cgu",		ARRAY_AND_SIZE(danube_cgu_grps)},
640*4882a593Smuzhiyun 	{"jtag",	ARRAY_AND_SIZE(danube_jtag_grps)},
641*4882a593Smuzhiyun 	{"exin",	ARRAY_AND_SIZE(danube_exin_grps)},
642*4882a593Smuzhiyun 	{"stp",		ARRAY_AND_SIZE(danube_stp_grps)},
643*4882a593Smuzhiyun 	{"gpt",		ARRAY_AND_SIZE(danube_gpt_grps)},
644*4882a593Smuzhiyun 	{"nmi",		ARRAY_AND_SIZE(danube_nmi_grps)},
645*4882a593Smuzhiyun 	{"pci",		ARRAY_AND_SIZE(danube_pci_grps)},
646*4882a593Smuzhiyun 	{"ebu",		ARRAY_AND_SIZE(danube_ebu_grps)},
647*4882a593Smuzhiyun 	{"dfe",		ARRAY_AND_SIZE(danube_dfe_grps)},
648*4882a593Smuzhiyun };
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun /* ---------  xrx100 related code --------- */
651*4882a593Smuzhiyun #define XRX100_MAX_PIN		56
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun static const struct ltq_mfp_pin xrx100_mfp[] = {
654*4882a593Smuzhiyun 	/*       pin    f0	f1	f2	f3   */
655*4882a593Smuzhiyun 	MFP_XWAY(GPIO0, GPIO,	EXIN,	SDIO,	TDM),
656*4882a593Smuzhiyun 	MFP_XWAY(GPIO1, GPIO,	EXIN,	CBUS,	SIN),
657*4882a593Smuzhiyun 	MFP_XWAY(GPIO2, GPIO,	CGU,	EXIN,	NONE),
658*4882a593Smuzhiyun 	MFP_XWAY(GPIO3, GPIO,	CGU,	SDIO,	PCI),
659*4882a593Smuzhiyun 	MFP_XWAY(GPIO4, GPIO,	STP,	DFE,	ASC),
660*4882a593Smuzhiyun 	MFP_XWAY(GPIO5, GPIO,	STP,	NONE,	DFE),
661*4882a593Smuzhiyun 	MFP_XWAY(GPIO6, GPIO,	STP,	GPT,	ASC),
662*4882a593Smuzhiyun 	MFP_XWAY(GPIO7, GPIO,	CGU,	CBUS,	NONE),
663*4882a593Smuzhiyun 	MFP_XWAY(GPIO8, GPIO,	CGU,	NMI,	NONE),
664*4882a593Smuzhiyun 	MFP_XWAY(GPIO9, GPIO,	ASC,	SPI,	EXIN),
665*4882a593Smuzhiyun 	MFP_XWAY(GPIO10, GPIO,	ASC,	SPI,	EXIN),
666*4882a593Smuzhiyun 	MFP_XWAY(GPIO11, GPIO,	ASC,	CBUS,	SPI),
667*4882a593Smuzhiyun 	MFP_XWAY(GPIO12, GPIO,	ASC,	CBUS,	MCD),
668*4882a593Smuzhiyun 	MFP_XWAY(GPIO13, GPIO,	EBU,	SPI,	NONE),
669*4882a593Smuzhiyun 	MFP_XWAY(GPIO14, GPIO,	CGU,	NONE,	NONE),
670*4882a593Smuzhiyun 	MFP_XWAY(GPIO15, GPIO,	SPI,	SDIO,	MCD),
671*4882a593Smuzhiyun 	MFP_XWAY(GPIO16, GPIO,	SPI,	SDIO,	NONE),
672*4882a593Smuzhiyun 	MFP_XWAY(GPIO17, GPIO,	SPI,	SDIO,	NONE),
673*4882a593Smuzhiyun 	MFP_XWAY(GPIO18, GPIO,	SPI,	SDIO,	NONE),
674*4882a593Smuzhiyun 	MFP_XWAY(GPIO19, GPIO,	PCI,	SDIO,	CGU),
675*4882a593Smuzhiyun 	MFP_XWAY(GPIO20, GPIO,	NONE,	SDIO,	EBU),
676*4882a593Smuzhiyun 	MFP_XWAY(GPIO21, GPIO,	PCI,	EBU,	GPT),
677*4882a593Smuzhiyun 	MFP_XWAY(GPIO22, GPIO,	SPI,	NONE,	EBU),
678*4882a593Smuzhiyun 	MFP_XWAY(GPIO23, GPIO,	EBU,	PCI,	STP),
679*4882a593Smuzhiyun 	MFP_XWAY(GPIO24, GPIO,	EBU,	TDM,	PCI),
680*4882a593Smuzhiyun 	MFP_XWAY(GPIO25, GPIO,	TDM,	SDIO,	ASC),
681*4882a593Smuzhiyun 	MFP_XWAY(GPIO26, GPIO,	EBU,	TDM,	SDIO),
682*4882a593Smuzhiyun 	MFP_XWAY(GPIO27, GPIO,	TDM,	SDIO,	ASC),
683*4882a593Smuzhiyun 	MFP_XWAY(GPIO28, GPIO,	GPT,	NONE,	SDIO),
684*4882a593Smuzhiyun 	MFP_XWAY(GPIO29, GPIO,	PCI,	CBUS,	NONE),
685*4882a593Smuzhiyun 	MFP_XWAY(GPIO30, GPIO,	PCI,	CBUS,	NONE),
686*4882a593Smuzhiyun 	MFP_XWAY(GPIO31, GPIO,	EBU,	PCI,	NONE),
687*4882a593Smuzhiyun 	MFP_XWAY(GPIO32, GPIO,	MII,	NONE,	EBU),
688*4882a593Smuzhiyun 	MFP_XWAY(GPIO33, GPIO,	MII,	NONE,	EBU),
689*4882a593Smuzhiyun 	MFP_XWAY(GPIO34, GPIO,	SIN,	SSI,	NONE),
690*4882a593Smuzhiyun 	MFP_XWAY(GPIO35, GPIO,	SIN,	SSI,	NONE),
691*4882a593Smuzhiyun 	MFP_XWAY(GPIO36, GPIO,	SIN,	SSI,	NONE),
692*4882a593Smuzhiyun 	MFP_XWAY(GPIO37, GPIO,	PCI,	NONE,	NONE),
693*4882a593Smuzhiyun 	MFP_XWAY(GPIO38, GPIO,	PCI,	NONE,	NONE),
694*4882a593Smuzhiyun 	MFP_XWAY(GPIO39, GPIO,	NONE,	EXIN,	NONE),
695*4882a593Smuzhiyun 	MFP_XWAY(GPIO40, GPIO,	MII,	TDM,	NONE),
696*4882a593Smuzhiyun 	MFP_XWAY(GPIO41, GPIO,	MII,	TDM,	NONE),
697*4882a593Smuzhiyun 	MFP_XWAY(GPIO42, GPIO,	MDIO,	NONE,	NONE),
698*4882a593Smuzhiyun 	MFP_XWAY(GPIO43, GPIO,	MDIO,	NONE,	NONE),
699*4882a593Smuzhiyun 	MFP_XWAY(GPIO44, GPIO,	MII,	SIN,	NONE),
700*4882a593Smuzhiyun 	MFP_XWAY(GPIO45, GPIO,	MII,	NONE,	SIN),
701*4882a593Smuzhiyun 	MFP_XWAY(GPIO46, GPIO,	MII,	NONE,	EXIN),
702*4882a593Smuzhiyun 	MFP_XWAY(GPIO47, GPIO,	MII,	NONE,	SIN),
703*4882a593Smuzhiyun 	MFP_XWAY(GPIO48, GPIO,	EBU,	NONE,	NONE),
704*4882a593Smuzhiyun 	MFP_XWAY(GPIO49, GPIO,	EBU,	NONE,	NONE),
705*4882a593Smuzhiyun 	MFP_XWAY(GPIO50, GPIO,	NONE,	NONE,	NONE),
706*4882a593Smuzhiyun 	MFP_XWAY(GPIO51, GPIO,	NONE,	NONE,	NONE),
707*4882a593Smuzhiyun 	MFP_XWAY(GPIO52, GPIO,	NONE,	NONE,	NONE),
708*4882a593Smuzhiyun 	MFP_XWAY(GPIO53, GPIO,	NONE,	NONE,	NONE),
709*4882a593Smuzhiyun 	MFP_XWAY(GPIO54, GPIO,	NONE,	NONE,	NONE),
710*4882a593Smuzhiyun 	MFP_XWAY(GPIO55, GPIO,	NONE,	NONE,	NONE),
711*4882a593Smuzhiyun };
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun static const unsigned xrx100_exin_pin_map[] = {GPIO0, GPIO1, GPIO2, GPIO39, GPIO10, GPIO9};
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun static const unsigned xrx100_pins_exin0[] = {GPIO0};
716*4882a593Smuzhiyun static const unsigned xrx100_pins_exin1[] = {GPIO1};
717*4882a593Smuzhiyun static const unsigned xrx100_pins_exin2[] = {GPIO2};
718*4882a593Smuzhiyun static const unsigned xrx100_pins_exin3[] = {GPIO39};
719*4882a593Smuzhiyun static const unsigned xrx100_pins_exin4[] = {GPIO10};
720*4882a593Smuzhiyun static const unsigned xrx100_pins_exin5[] = {GPIO9};
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun static const unsigned xrx100_pins_asc0[] = {GPIO11, GPIO12};
723*4882a593Smuzhiyun static const unsigned xrx100_pins_asc0_cts_rts[] = {GPIO9, GPIO10};
724*4882a593Smuzhiyun static const unsigned xrx100_pins_stp[] = {GPIO4, GPIO5, GPIO6};
725*4882a593Smuzhiyun static const unsigned xrx100_pins_nmi[] = {GPIO8};
726*4882a593Smuzhiyun static const unsigned xrx100_pins_mdio[] = {GPIO42, GPIO43};
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun static const unsigned xrx100_pins_dfe_led0[] = {GPIO4};
729*4882a593Smuzhiyun static const unsigned xrx100_pins_dfe_led1[] = {GPIO5};
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun static const unsigned xrx100_pins_ebu_a24[] = {GPIO13};
732*4882a593Smuzhiyun static const unsigned xrx100_pins_ebu_clk[] = {GPIO21};
733*4882a593Smuzhiyun static const unsigned xrx100_pins_ebu_cs1[] = {GPIO23};
734*4882a593Smuzhiyun static const unsigned xrx100_pins_ebu_a23[] = {GPIO24};
735*4882a593Smuzhiyun static const unsigned xrx100_pins_ebu_wait[] = {GPIO26};
736*4882a593Smuzhiyun static const unsigned xrx100_pins_ebu_a25[] = {GPIO31};
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun static const unsigned xrx100_pins_nand_ale[] = {GPIO13};
739*4882a593Smuzhiyun static const unsigned xrx100_pins_nand_cs1[] = {GPIO23};
740*4882a593Smuzhiyun static const unsigned xrx100_pins_nand_cle[] = {GPIO24};
741*4882a593Smuzhiyun static const unsigned xrx100_pins_nand_rdy[] = {GPIO48};
742*4882a593Smuzhiyun static const unsigned xrx100_pins_nand_rd[] = {GPIO49};
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun static const unsigned xrx100_pins_spi_di[] = {GPIO16};
745*4882a593Smuzhiyun static const unsigned xrx100_pins_spi_do[] = {GPIO17};
746*4882a593Smuzhiyun static const unsigned xrx100_pins_spi_clk[] = {GPIO18};
747*4882a593Smuzhiyun static const unsigned xrx100_pins_spi_cs1[] = {GPIO15};
748*4882a593Smuzhiyun static const unsigned xrx100_pins_spi_cs2[] = {GPIO22};
749*4882a593Smuzhiyun static const unsigned xrx100_pins_spi_cs3[] = {GPIO13};
750*4882a593Smuzhiyun static const unsigned xrx100_pins_spi_cs4[] = {GPIO10};
751*4882a593Smuzhiyun static const unsigned xrx100_pins_spi_cs5[] = {GPIO9};
752*4882a593Smuzhiyun static const unsigned xrx100_pins_spi_cs6[] = {GPIO11};
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun static const unsigned xrx100_pins_gpt1[] = {GPIO28};
755*4882a593Smuzhiyun static const unsigned xrx100_pins_gpt2[] = {GPIO21};
756*4882a593Smuzhiyun static const unsigned xrx100_pins_gpt3[] = {GPIO6};
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun static const unsigned xrx100_pins_clkout0[] = {GPIO8};
759*4882a593Smuzhiyun static const unsigned xrx100_pins_clkout1[] = {GPIO7};
760*4882a593Smuzhiyun static const unsigned xrx100_pins_clkout2[] = {GPIO3};
761*4882a593Smuzhiyun static const unsigned xrx100_pins_clkout3[] = {GPIO2};
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun static const unsigned xrx100_pins_pci_gnt1[] = {GPIO30};
764*4882a593Smuzhiyun static const unsigned xrx100_pins_pci_gnt2[] = {GPIO23};
765*4882a593Smuzhiyun static const unsigned xrx100_pins_pci_gnt3[] = {GPIO19};
766*4882a593Smuzhiyun static const unsigned xrx100_pins_pci_gnt4[] = {GPIO38};
767*4882a593Smuzhiyun static const unsigned xrx100_pins_pci_req1[] = {GPIO29};
768*4882a593Smuzhiyun static const unsigned xrx100_pins_pci_req2[] = {GPIO31};
769*4882a593Smuzhiyun static const unsigned xrx100_pins_pci_req3[] = {GPIO3};
770*4882a593Smuzhiyun static const unsigned xrx100_pins_pci_req4[] = {GPIO37};
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun static const struct ltq_pin_group xrx100_grps[] = {
773*4882a593Smuzhiyun 	GRP_MUX("exin0", EXIN, xrx100_pins_exin0),
774*4882a593Smuzhiyun 	GRP_MUX("exin1", EXIN, xrx100_pins_exin1),
775*4882a593Smuzhiyun 	GRP_MUX("exin2", EXIN, xrx100_pins_exin2),
776*4882a593Smuzhiyun 	GRP_MUX("exin3", EXIN, xrx100_pins_exin3),
777*4882a593Smuzhiyun 	GRP_MUX("exin4", EXIN, xrx100_pins_exin4),
778*4882a593Smuzhiyun 	GRP_MUX("exin5", EXIN, xrx100_pins_exin5),
779*4882a593Smuzhiyun 	GRP_MUX("ebu a23", EBU, xrx100_pins_ebu_a23),
780*4882a593Smuzhiyun 	GRP_MUX("ebu a24", EBU, xrx100_pins_ebu_a24),
781*4882a593Smuzhiyun 	GRP_MUX("ebu a25", EBU, xrx100_pins_ebu_a25),
782*4882a593Smuzhiyun 	GRP_MUX("ebu clk", EBU, xrx100_pins_ebu_clk),
783*4882a593Smuzhiyun 	GRP_MUX("ebu cs1", EBU, xrx100_pins_ebu_cs1),
784*4882a593Smuzhiyun 	GRP_MUX("ebu wait", EBU, xrx100_pins_ebu_wait),
785*4882a593Smuzhiyun 	GRP_MUX("nand ale", EBU, xrx100_pins_nand_ale),
786*4882a593Smuzhiyun 	GRP_MUX("nand cs1", EBU, xrx100_pins_nand_cs1),
787*4882a593Smuzhiyun 	GRP_MUX("nand cle", EBU, xrx100_pins_nand_cle),
788*4882a593Smuzhiyun 	GRP_MUX("nand rdy", EBU, xrx100_pins_nand_rdy),
789*4882a593Smuzhiyun 	GRP_MUX("nand rd", EBU, xrx100_pins_nand_rd),
790*4882a593Smuzhiyun 	GRP_MUX("spi_di", SPI, xrx100_pins_spi_di),
791*4882a593Smuzhiyun 	GRP_MUX("spi_do", SPI, xrx100_pins_spi_do),
792*4882a593Smuzhiyun 	GRP_MUX("spi_clk", SPI, xrx100_pins_spi_clk),
793*4882a593Smuzhiyun 	GRP_MUX("spi_cs1", SPI, xrx100_pins_spi_cs1),
794*4882a593Smuzhiyun 	GRP_MUX("spi_cs2", SPI, xrx100_pins_spi_cs2),
795*4882a593Smuzhiyun 	GRP_MUX("spi_cs3", SPI, xrx100_pins_spi_cs3),
796*4882a593Smuzhiyun 	GRP_MUX("spi_cs4", SPI, xrx100_pins_spi_cs4),
797*4882a593Smuzhiyun 	GRP_MUX("spi_cs5", SPI, xrx100_pins_spi_cs5),
798*4882a593Smuzhiyun 	GRP_MUX("spi_cs6", SPI, xrx100_pins_spi_cs6),
799*4882a593Smuzhiyun 	GRP_MUX("asc0", ASC, xrx100_pins_asc0),
800*4882a593Smuzhiyun 	GRP_MUX("asc0 cts rts", ASC, xrx100_pins_asc0_cts_rts),
801*4882a593Smuzhiyun 	GRP_MUX("stp", STP, xrx100_pins_stp),
802*4882a593Smuzhiyun 	GRP_MUX("nmi", NMI, xrx100_pins_nmi),
803*4882a593Smuzhiyun 	GRP_MUX("gpt1", GPT, xrx100_pins_gpt1),
804*4882a593Smuzhiyun 	GRP_MUX("gpt2", GPT, xrx100_pins_gpt2),
805*4882a593Smuzhiyun 	GRP_MUX("gpt3", GPT, xrx100_pins_gpt3),
806*4882a593Smuzhiyun 	GRP_MUX("clkout0", CGU, xrx100_pins_clkout0),
807*4882a593Smuzhiyun 	GRP_MUX("clkout1", CGU, xrx100_pins_clkout1),
808*4882a593Smuzhiyun 	GRP_MUX("clkout2", CGU, xrx100_pins_clkout2),
809*4882a593Smuzhiyun 	GRP_MUX("clkout3", CGU, xrx100_pins_clkout3),
810*4882a593Smuzhiyun 	GRP_MUX("gnt1", PCI, xrx100_pins_pci_gnt1),
811*4882a593Smuzhiyun 	GRP_MUX("gnt2", PCI, xrx100_pins_pci_gnt2),
812*4882a593Smuzhiyun 	GRP_MUX("gnt3", PCI, xrx100_pins_pci_gnt3),
813*4882a593Smuzhiyun 	GRP_MUX("gnt4", PCI, xrx100_pins_pci_gnt4),
814*4882a593Smuzhiyun 	GRP_MUX("req1", PCI, xrx100_pins_pci_req1),
815*4882a593Smuzhiyun 	GRP_MUX("req2", PCI, xrx100_pins_pci_req2),
816*4882a593Smuzhiyun 	GRP_MUX("req3", PCI, xrx100_pins_pci_req3),
817*4882a593Smuzhiyun 	GRP_MUX("req4", PCI, xrx100_pins_pci_req4),
818*4882a593Smuzhiyun 	GRP_MUX("mdio", MDIO, xrx100_pins_mdio),
819*4882a593Smuzhiyun 	GRP_MUX("dfe led0", DFE, xrx100_pins_dfe_led0),
820*4882a593Smuzhiyun 	GRP_MUX("dfe led1", DFE, xrx100_pins_dfe_led1),
821*4882a593Smuzhiyun };
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun static const char * const xrx100_pci_grps[] = {"gnt1", "gnt2",
824*4882a593Smuzhiyun 						"gnt3", "gnt4",
825*4882a593Smuzhiyun 						"req1", "req2",
826*4882a593Smuzhiyun 						"req3", "req4"};
827*4882a593Smuzhiyun static const char * const xrx100_spi_grps[] = {"spi_di", "spi_do",
828*4882a593Smuzhiyun 						"spi_clk", "spi_cs1",
829*4882a593Smuzhiyun 						"spi_cs2", "spi_cs3",
830*4882a593Smuzhiyun 						"spi_cs4", "spi_cs5",
831*4882a593Smuzhiyun 						"spi_cs6"};
832*4882a593Smuzhiyun static const char * const xrx100_cgu_grps[] = {"clkout0", "clkout1",
833*4882a593Smuzhiyun 						"clkout2", "clkout3"};
834*4882a593Smuzhiyun static const char * const xrx100_ebu_grps[] = {"ebu a23", "ebu a24",
835*4882a593Smuzhiyun 						"ebu a25", "ebu cs1",
836*4882a593Smuzhiyun 						"ebu wait", "ebu clk",
837*4882a593Smuzhiyun 						"nand ale", "nand cs1",
838*4882a593Smuzhiyun 						"nand cle", "nand rdy",
839*4882a593Smuzhiyun 						"nand rd"};
840*4882a593Smuzhiyun static const char * const xrx100_exin_grps[] = {"exin0", "exin1", "exin2",
841*4882a593Smuzhiyun 						"exin3", "exin4", "exin5"};
842*4882a593Smuzhiyun static const char * const xrx100_gpt_grps[] = {"gpt1", "gpt2", "gpt3"};
843*4882a593Smuzhiyun static const char * const xrx100_asc_grps[] = {"asc0", "asc0 cts rts"};
844*4882a593Smuzhiyun static const char * const xrx100_stp_grps[] = {"stp"};
845*4882a593Smuzhiyun static const char * const xrx100_nmi_grps[] = {"nmi"};
846*4882a593Smuzhiyun static const char * const xrx100_mdio_grps[] = {"mdio"};
847*4882a593Smuzhiyun static const char * const xrx100_dfe_grps[] = {"dfe led0", "dfe led1"};
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun static const struct ltq_pmx_func xrx100_funcs[] = {
850*4882a593Smuzhiyun 	{"spi",		ARRAY_AND_SIZE(xrx100_spi_grps)},
851*4882a593Smuzhiyun 	{"asc",		ARRAY_AND_SIZE(xrx100_asc_grps)},
852*4882a593Smuzhiyun 	{"cgu",		ARRAY_AND_SIZE(xrx100_cgu_grps)},
853*4882a593Smuzhiyun 	{"exin",	ARRAY_AND_SIZE(xrx100_exin_grps)},
854*4882a593Smuzhiyun 	{"stp",		ARRAY_AND_SIZE(xrx100_stp_grps)},
855*4882a593Smuzhiyun 	{"gpt",		ARRAY_AND_SIZE(xrx100_gpt_grps)},
856*4882a593Smuzhiyun 	{"nmi",		ARRAY_AND_SIZE(xrx100_nmi_grps)},
857*4882a593Smuzhiyun 	{"pci",		ARRAY_AND_SIZE(xrx100_pci_grps)},
858*4882a593Smuzhiyun 	{"ebu",		ARRAY_AND_SIZE(xrx100_ebu_grps)},
859*4882a593Smuzhiyun 	{"mdio",	ARRAY_AND_SIZE(xrx100_mdio_grps)},
860*4882a593Smuzhiyun 	{"dfe",		ARRAY_AND_SIZE(xrx100_dfe_grps)},
861*4882a593Smuzhiyun };
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun /* ---------  xrx200 related code --------- */
864*4882a593Smuzhiyun #define XRX200_MAX_PIN		50
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun static const struct ltq_mfp_pin xrx200_mfp[] = {
867*4882a593Smuzhiyun 	/*       pin    f0	f1	f2	f3   */
868*4882a593Smuzhiyun 	MFP_XWAY(GPIO0, GPIO,	EXIN,	SDIO,	TDM),
869*4882a593Smuzhiyun 	MFP_XWAY(GPIO1, GPIO,	EXIN,	CBUS,	SIN),
870*4882a593Smuzhiyun 	MFP_XWAY(GPIO2, GPIO,	CGU,	EXIN,	GPHY),
871*4882a593Smuzhiyun 	MFP_XWAY(GPIO3, GPIO,	CGU,	SDIO,	PCI),
872*4882a593Smuzhiyun 	MFP_XWAY(GPIO4, GPIO,	STP,	DFE,	USIF),
873*4882a593Smuzhiyun 	MFP_XWAY(GPIO5, GPIO,	STP,	GPHY,	DFE),
874*4882a593Smuzhiyun 	MFP_XWAY(GPIO6, GPIO,	STP,	GPT,	USIF),
875*4882a593Smuzhiyun 	MFP_XWAY(GPIO7, GPIO,	CGU,	CBUS,	GPHY),
876*4882a593Smuzhiyun 	MFP_XWAY(GPIO8, GPIO,	CGU,	NMI,	NONE),
877*4882a593Smuzhiyun 	MFP_XWAY(GPIO9, GPIO,	USIF,	SPI,	EXIN),
878*4882a593Smuzhiyun 	MFP_XWAY(GPIO10, GPIO,	USIF,	SPI,	EXIN),
879*4882a593Smuzhiyun 	MFP_XWAY(GPIO11, GPIO,	USIF,	CBUS,	SPI),
880*4882a593Smuzhiyun 	MFP_XWAY(GPIO12, GPIO,	USIF,	CBUS,	MCD),
881*4882a593Smuzhiyun 	MFP_XWAY(GPIO13, GPIO,	EBU,	SPI,	NONE),
882*4882a593Smuzhiyun 	MFP_XWAY(GPIO14, GPIO,	CGU,	CBUS,	USIF),
883*4882a593Smuzhiyun 	MFP_XWAY(GPIO15, GPIO,	SPI,	SDIO,	MCD),
884*4882a593Smuzhiyun 	MFP_XWAY(GPIO16, GPIO,	SPI,	SDIO,	NONE),
885*4882a593Smuzhiyun 	MFP_XWAY(GPIO17, GPIO,	SPI,	SDIO,	NONE),
886*4882a593Smuzhiyun 	MFP_XWAY(GPIO18, GPIO,	SPI,	SDIO,	NONE),
887*4882a593Smuzhiyun 	MFP_XWAY(GPIO19, GPIO,	PCI,	SDIO,	CGU),
888*4882a593Smuzhiyun 	MFP_XWAY(GPIO20, GPIO,	NONE,	SDIO,	EBU),
889*4882a593Smuzhiyun 	MFP_XWAY(GPIO21, GPIO,	PCI,	EBU,	GPT),
890*4882a593Smuzhiyun 	MFP_XWAY(GPIO22, GPIO,	SPI,	CGU,	EBU),
891*4882a593Smuzhiyun 	MFP_XWAY(GPIO23, GPIO,	EBU,	PCI,	STP),
892*4882a593Smuzhiyun 	MFP_XWAY(GPIO24, GPIO,	EBU,	TDM,	PCI),
893*4882a593Smuzhiyun 	MFP_XWAY(GPIO25, GPIO,	TDM,	SDIO,	USIF),
894*4882a593Smuzhiyun 	MFP_XWAY(GPIO26, GPIO,	EBU,	TDM,	SDIO),
895*4882a593Smuzhiyun 	MFP_XWAY(GPIO27, GPIO,	TDM,	SDIO,	USIF),
896*4882a593Smuzhiyun 	MFP_XWAY(GPIO28, GPIO,	GPT,	PCI,	SDIO),
897*4882a593Smuzhiyun 	MFP_XWAY(GPIO29, GPIO,	PCI,	CBUS,	EXIN),
898*4882a593Smuzhiyun 	MFP_XWAY(GPIO30, GPIO,	PCI,	CBUS,	NONE),
899*4882a593Smuzhiyun 	MFP_XWAY(GPIO31, GPIO,	EBU,	PCI,	NONE),
900*4882a593Smuzhiyun 	MFP_XWAY(GPIO32, GPIO,	MII,	NONE,	EBU),
901*4882a593Smuzhiyun 	MFP_XWAY(GPIO33, GPIO,	MII,	NONE,	EBU),
902*4882a593Smuzhiyun 	MFP_XWAY(GPIO34, GPIO,	SIN,	SSI,	NONE),
903*4882a593Smuzhiyun 	MFP_XWAY(GPIO35, GPIO,	SIN,	SSI,	NONE),
904*4882a593Smuzhiyun 	MFP_XWAY(GPIO36, GPIO,	SIN,	SSI,	EXIN),
905*4882a593Smuzhiyun 	MFP_XWAY(GPIO37, GPIO,	USIF,	NONE,	PCI),
906*4882a593Smuzhiyun 	MFP_XWAY(GPIO38, GPIO,	PCI,	USIF,	NONE),
907*4882a593Smuzhiyun 	MFP_XWAY(GPIO39, GPIO,	USIF,	EXIN,	NONE),
908*4882a593Smuzhiyun 	MFP_XWAY(GPIO40, GPIO,	MII,	TDM,	NONE),
909*4882a593Smuzhiyun 	MFP_XWAY(GPIO41, GPIO,	MII,	TDM,	NONE),
910*4882a593Smuzhiyun 	MFP_XWAY(GPIO42, GPIO,	MDIO,	NONE,	NONE),
911*4882a593Smuzhiyun 	MFP_XWAY(GPIO43, GPIO,	MDIO,	NONE,	NONE),
912*4882a593Smuzhiyun 	MFP_XWAY(GPIO44, GPIO,	MII,	SIN,	GPHY),
913*4882a593Smuzhiyun 	MFP_XWAY(GPIO45, GPIO,	MII,	GPHY,	SIN),
914*4882a593Smuzhiyun 	MFP_XWAY(GPIO46, GPIO,	MII,	NONE,	EXIN),
915*4882a593Smuzhiyun 	MFP_XWAY(GPIO47, GPIO,	MII,	GPHY,	SIN),
916*4882a593Smuzhiyun 	MFP_XWAY(GPIO48, GPIO,	EBU,	NONE,	NONE),
917*4882a593Smuzhiyun 	MFP_XWAY(GPIO49, GPIO,	EBU,	NONE,	NONE),
918*4882a593Smuzhiyun };
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun static const unsigned xrx200_exin_pin_map[] = {GPIO0, GPIO1, GPIO2, GPIO39, GPIO10, GPIO9};
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun static const unsigned xrx200_pins_exin0[] = {GPIO0};
923*4882a593Smuzhiyun static const unsigned xrx200_pins_exin1[] = {GPIO1};
924*4882a593Smuzhiyun static const unsigned xrx200_pins_exin2[] = {GPIO2};
925*4882a593Smuzhiyun static const unsigned xrx200_pins_exin3[] = {GPIO39};
926*4882a593Smuzhiyun static const unsigned xrx200_pins_exin4[] = {GPIO10};
927*4882a593Smuzhiyun static const unsigned xrx200_pins_exin5[] = {GPIO9};
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun static const unsigned xrx200_pins_usif_uart_rx[] = {GPIO11};
930*4882a593Smuzhiyun static const unsigned xrx200_pins_usif_uart_tx[] = {GPIO12};
931*4882a593Smuzhiyun static const unsigned xrx200_pins_usif_uart_rts[] = {GPIO9};
932*4882a593Smuzhiyun static const unsigned xrx200_pins_usif_uart_cts[] = {GPIO10};
933*4882a593Smuzhiyun static const unsigned xrx200_pins_usif_uart_dtr[] = {GPIO4};
934*4882a593Smuzhiyun static const unsigned xrx200_pins_usif_uart_dsr[] = {GPIO6};
935*4882a593Smuzhiyun static const unsigned xrx200_pins_usif_uart_dcd[] = {GPIO25};
936*4882a593Smuzhiyun static const unsigned xrx200_pins_usif_uart_ri[] = {GPIO27};
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun static const unsigned xrx200_pins_usif_spi_di[] = {GPIO11};
939*4882a593Smuzhiyun static const unsigned xrx200_pins_usif_spi_do[] = {GPIO12};
940*4882a593Smuzhiyun static const unsigned xrx200_pins_usif_spi_clk[] = {GPIO38};
941*4882a593Smuzhiyun static const unsigned xrx200_pins_usif_spi_cs0[] = {GPIO37};
942*4882a593Smuzhiyun static const unsigned xrx200_pins_usif_spi_cs1[] = {GPIO39};
943*4882a593Smuzhiyun static const unsigned xrx200_pins_usif_spi_cs2[] = {GPIO14};
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun static const unsigned xrx200_pins_stp[] = {GPIO4, GPIO5, GPIO6};
946*4882a593Smuzhiyun static const unsigned xrx200_pins_nmi[] = {GPIO8};
947*4882a593Smuzhiyun static const unsigned xrx200_pins_mdio[] = {GPIO42, GPIO43};
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun static const unsigned xrx200_pins_dfe_led0[] = {GPIO4};
950*4882a593Smuzhiyun static const unsigned xrx200_pins_dfe_led1[] = {GPIO5};
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun static const unsigned xrx200_pins_gphy0_led0[] = {GPIO5};
953*4882a593Smuzhiyun static const unsigned xrx200_pins_gphy0_led1[] = {GPIO7};
954*4882a593Smuzhiyun static const unsigned xrx200_pins_gphy0_led2[] = {GPIO2};
955*4882a593Smuzhiyun static const unsigned xrx200_pins_gphy1_led0[] = {GPIO44};
956*4882a593Smuzhiyun static const unsigned xrx200_pins_gphy1_led1[] = {GPIO45};
957*4882a593Smuzhiyun static const unsigned xrx200_pins_gphy1_led2[] = {GPIO47};
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun static const unsigned xrx200_pins_ebu_a24[] = {GPIO13};
960*4882a593Smuzhiyun static const unsigned xrx200_pins_ebu_clk[] = {GPIO21};
961*4882a593Smuzhiyun static const unsigned xrx200_pins_ebu_cs1[] = {GPIO23};
962*4882a593Smuzhiyun static const unsigned xrx200_pins_ebu_a23[] = {GPIO24};
963*4882a593Smuzhiyun static const unsigned xrx200_pins_ebu_wait[] = {GPIO26};
964*4882a593Smuzhiyun static const unsigned xrx200_pins_ebu_a25[] = {GPIO31};
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun static const unsigned xrx200_pins_nand_ale[] = {GPIO13};
967*4882a593Smuzhiyun static const unsigned xrx200_pins_nand_cs1[] = {GPIO23};
968*4882a593Smuzhiyun static const unsigned xrx200_pins_nand_cle[] = {GPIO24};
969*4882a593Smuzhiyun static const unsigned xrx200_pins_nand_rdy[] = {GPIO48};
970*4882a593Smuzhiyun static const unsigned xrx200_pins_nand_rd[] = {GPIO49};
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun static const unsigned xrx200_pins_spi_di[] = {GPIO16};
973*4882a593Smuzhiyun static const unsigned xrx200_pins_spi_do[] = {GPIO17};
974*4882a593Smuzhiyun static const unsigned xrx200_pins_spi_clk[] = {GPIO18};
975*4882a593Smuzhiyun static const unsigned xrx200_pins_spi_cs1[] = {GPIO15};
976*4882a593Smuzhiyun static const unsigned xrx200_pins_spi_cs2[] = {GPIO22};
977*4882a593Smuzhiyun static const unsigned xrx200_pins_spi_cs3[] = {GPIO13};
978*4882a593Smuzhiyun static const unsigned xrx200_pins_spi_cs4[] = {GPIO10};
979*4882a593Smuzhiyun static const unsigned xrx200_pins_spi_cs5[] = {GPIO9};
980*4882a593Smuzhiyun static const unsigned xrx200_pins_spi_cs6[] = {GPIO11};
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun static const unsigned xrx200_pins_gpt1[] = {GPIO28};
983*4882a593Smuzhiyun static const unsigned xrx200_pins_gpt2[] = {GPIO21};
984*4882a593Smuzhiyun static const unsigned xrx200_pins_gpt3[] = {GPIO6};
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun static const unsigned xrx200_pins_clkout0[] = {GPIO8};
987*4882a593Smuzhiyun static const unsigned xrx200_pins_clkout1[] = {GPIO7};
988*4882a593Smuzhiyun static const unsigned xrx200_pins_clkout2[] = {GPIO3};
989*4882a593Smuzhiyun static const unsigned xrx200_pins_clkout3[] = {GPIO2};
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun static const unsigned xrx200_pins_pci_gnt1[] = {GPIO28};
992*4882a593Smuzhiyun static const unsigned xrx200_pins_pci_gnt2[] = {GPIO23};
993*4882a593Smuzhiyun static const unsigned xrx200_pins_pci_gnt3[] = {GPIO19};
994*4882a593Smuzhiyun static const unsigned xrx200_pins_pci_gnt4[] = {GPIO38};
995*4882a593Smuzhiyun static const unsigned xrx200_pins_pci_req1[] = {GPIO29};
996*4882a593Smuzhiyun static const unsigned xrx200_pins_pci_req2[] = {GPIO31};
997*4882a593Smuzhiyun static const unsigned xrx200_pins_pci_req3[] = {GPIO3};
998*4882a593Smuzhiyun static const unsigned xrx200_pins_pci_req4[] = {GPIO37};
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun static const struct ltq_pin_group xrx200_grps[] = {
1001*4882a593Smuzhiyun 	GRP_MUX("exin0", EXIN, xrx200_pins_exin0),
1002*4882a593Smuzhiyun 	GRP_MUX("exin1", EXIN, xrx200_pins_exin1),
1003*4882a593Smuzhiyun 	GRP_MUX("exin2", EXIN, xrx200_pins_exin2),
1004*4882a593Smuzhiyun 	GRP_MUX("exin3", EXIN, xrx200_pins_exin3),
1005*4882a593Smuzhiyun 	GRP_MUX("exin4", EXIN, xrx200_pins_exin4),
1006*4882a593Smuzhiyun 	GRP_MUX("exin5", EXIN, xrx200_pins_exin5),
1007*4882a593Smuzhiyun 	GRP_MUX("ebu a23", EBU, xrx200_pins_ebu_a23),
1008*4882a593Smuzhiyun 	GRP_MUX("ebu a24", EBU, xrx200_pins_ebu_a24),
1009*4882a593Smuzhiyun 	GRP_MUX("ebu a25", EBU, xrx200_pins_ebu_a25),
1010*4882a593Smuzhiyun 	GRP_MUX("ebu clk", EBU, xrx200_pins_ebu_clk),
1011*4882a593Smuzhiyun 	GRP_MUX("ebu cs1", EBU, xrx200_pins_ebu_cs1),
1012*4882a593Smuzhiyun 	GRP_MUX("ebu wait", EBU, xrx200_pins_ebu_wait),
1013*4882a593Smuzhiyun 	GRP_MUX("nand ale", EBU, xrx200_pins_nand_ale),
1014*4882a593Smuzhiyun 	GRP_MUX("nand cs1", EBU, xrx200_pins_nand_cs1),
1015*4882a593Smuzhiyun 	GRP_MUX("nand cle", EBU, xrx200_pins_nand_cle),
1016*4882a593Smuzhiyun 	GRP_MUX("nand rdy", EBU, xrx200_pins_nand_rdy),
1017*4882a593Smuzhiyun 	GRP_MUX("nand rd", EBU, xrx200_pins_nand_rd),
1018*4882a593Smuzhiyun 	GRP_MUX("spi_di", SPI, xrx200_pins_spi_di),
1019*4882a593Smuzhiyun 	GRP_MUX("spi_do", SPI, xrx200_pins_spi_do),
1020*4882a593Smuzhiyun 	GRP_MUX("spi_clk", SPI, xrx200_pins_spi_clk),
1021*4882a593Smuzhiyun 	GRP_MUX("spi_cs1", SPI, xrx200_pins_spi_cs1),
1022*4882a593Smuzhiyun 	GRP_MUX("spi_cs2", SPI, xrx200_pins_spi_cs2),
1023*4882a593Smuzhiyun 	GRP_MUX("spi_cs3", SPI, xrx200_pins_spi_cs3),
1024*4882a593Smuzhiyun 	GRP_MUX("spi_cs4", SPI, xrx200_pins_spi_cs4),
1025*4882a593Smuzhiyun 	GRP_MUX("spi_cs5", SPI, xrx200_pins_spi_cs5),
1026*4882a593Smuzhiyun 	GRP_MUX("spi_cs6", SPI, xrx200_pins_spi_cs6),
1027*4882a593Smuzhiyun 	GRP_MUX("usif uart_rx", USIF, xrx200_pins_usif_uart_rx),
1028*4882a593Smuzhiyun 	GRP_MUX("usif uart_tx", USIF, xrx200_pins_usif_uart_tx),
1029*4882a593Smuzhiyun 	GRP_MUX("usif uart_rts", USIF, xrx200_pins_usif_uart_rts),
1030*4882a593Smuzhiyun 	GRP_MUX("usif uart_cts", USIF, xrx200_pins_usif_uart_cts),
1031*4882a593Smuzhiyun 	GRP_MUX("usif uart_dtr", USIF, xrx200_pins_usif_uart_dtr),
1032*4882a593Smuzhiyun 	GRP_MUX("usif uart_dsr", USIF, xrx200_pins_usif_uart_dsr),
1033*4882a593Smuzhiyun 	GRP_MUX("usif uart_dcd", USIF, xrx200_pins_usif_uart_dcd),
1034*4882a593Smuzhiyun 	GRP_MUX("usif uart_ri", USIF, xrx200_pins_usif_uart_ri),
1035*4882a593Smuzhiyun 	GRP_MUX("usif spi_di", USIF, xrx200_pins_usif_spi_di),
1036*4882a593Smuzhiyun 	GRP_MUX("usif spi_do", USIF, xrx200_pins_usif_spi_do),
1037*4882a593Smuzhiyun 	GRP_MUX("usif spi_clk", USIF, xrx200_pins_usif_spi_clk),
1038*4882a593Smuzhiyun 	GRP_MUX("usif spi_cs0", USIF, xrx200_pins_usif_spi_cs0),
1039*4882a593Smuzhiyun 	GRP_MUX("usif spi_cs1", USIF, xrx200_pins_usif_spi_cs1),
1040*4882a593Smuzhiyun 	GRP_MUX("usif spi_cs2", USIF, xrx200_pins_usif_spi_cs2),
1041*4882a593Smuzhiyun 	GRP_MUX("stp", STP, xrx200_pins_stp),
1042*4882a593Smuzhiyun 	GRP_MUX("nmi", NMI, xrx200_pins_nmi),
1043*4882a593Smuzhiyun 	GRP_MUX("gpt1", GPT, xrx200_pins_gpt1),
1044*4882a593Smuzhiyun 	GRP_MUX("gpt2", GPT, xrx200_pins_gpt2),
1045*4882a593Smuzhiyun 	GRP_MUX("gpt3", GPT, xrx200_pins_gpt3),
1046*4882a593Smuzhiyun 	GRP_MUX("clkout0", CGU, xrx200_pins_clkout0),
1047*4882a593Smuzhiyun 	GRP_MUX("clkout1", CGU, xrx200_pins_clkout1),
1048*4882a593Smuzhiyun 	GRP_MUX("clkout2", CGU, xrx200_pins_clkout2),
1049*4882a593Smuzhiyun 	GRP_MUX("clkout3", CGU, xrx200_pins_clkout3),
1050*4882a593Smuzhiyun 	GRP_MUX("gnt1", PCI, xrx200_pins_pci_gnt1),
1051*4882a593Smuzhiyun 	GRP_MUX("gnt2", PCI, xrx200_pins_pci_gnt2),
1052*4882a593Smuzhiyun 	GRP_MUX("gnt3", PCI, xrx200_pins_pci_gnt3),
1053*4882a593Smuzhiyun 	GRP_MUX("gnt4", PCI, xrx200_pins_pci_gnt4),
1054*4882a593Smuzhiyun 	GRP_MUX("req1", PCI, xrx200_pins_pci_req1),
1055*4882a593Smuzhiyun 	GRP_MUX("req2", PCI, xrx200_pins_pci_req2),
1056*4882a593Smuzhiyun 	GRP_MUX("req3", PCI, xrx200_pins_pci_req3),
1057*4882a593Smuzhiyun 	GRP_MUX("req4", PCI, xrx200_pins_pci_req4),
1058*4882a593Smuzhiyun 	GRP_MUX("mdio", MDIO, xrx200_pins_mdio),
1059*4882a593Smuzhiyun 	GRP_MUX("dfe led0", DFE, xrx200_pins_dfe_led0),
1060*4882a593Smuzhiyun 	GRP_MUX("dfe led1", DFE, xrx200_pins_dfe_led1),
1061*4882a593Smuzhiyun 	GRP_MUX("gphy0 led0", GPHY, xrx200_pins_gphy0_led0),
1062*4882a593Smuzhiyun 	GRP_MUX("gphy0 led1", GPHY, xrx200_pins_gphy0_led1),
1063*4882a593Smuzhiyun 	GRP_MUX("gphy0 led2", GPHY, xrx200_pins_gphy0_led2),
1064*4882a593Smuzhiyun 	GRP_MUX("gphy1 led0", GPHY, xrx200_pins_gphy1_led0),
1065*4882a593Smuzhiyun 	GRP_MUX("gphy1 led1", GPHY, xrx200_pins_gphy1_led1),
1066*4882a593Smuzhiyun 	GRP_MUX("gphy1 led2", GPHY, xrx200_pins_gphy1_led2),
1067*4882a593Smuzhiyun };
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun static const char * const xrx200_pci_grps[] = {"gnt1", "gnt2",
1070*4882a593Smuzhiyun 						"gnt3", "gnt4",
1071*4882a593Smuzhiyun 						"req1", "req2",
1072*4882a593Smuzhiyun 						"req3", "req4"};
1073*4882a593Smuzhiyun static const char * const xrx200_spi_grps[] = {"spi_di", "spi_do",
1074*4882a593Smuzhiyun 						"spi_clk", "spi_cs1",
1075*4882a593Smuzhiyun 						"spi_cs2", "spi_cs3",
1076*4882a593Smuzhiyun 						"spi_cs4", "spi_cs5",
1077*4882a593Smuzhiyun 						"spi_cs6"};
1078*4882a593Smuzhiyun static const char * const xrx200_cgu_grps[] = {"clkout0", "clkout1",
1079*4882a593Smuzhiyun 						"clkout2", "clkout3"};
1080*4882a593Smuzhiyun static const char * const xrx200_ebu_grps[] = {"ebu a23", "ebu a24",
1081*4882a593Smuzhiyun 						"ebu a25", "ebu cs1",
1082*4882a593Smuzhiyun 						"ebu wait", "ebu clk",
1083*4882a593Smuzhiyun 						"nand ale", "nand cs1",
1084*4882a593Smuzhiyun 						"nand cle", "nand rdy",
1085*4882a593Smuzhiyun 						"nand rd"};
1086*4882a593Smuzhiyun static const char * const xrx200_exin_grps[] = {"exin0", "exin1", "exin2",
1087*4882a593Smuzhiyun 						"exin3", "exin4", "exin5"};
1088*4882a593Smuzhiyun static const char * const xrx200_gpt_grps[] = {"gpt1", "gpt2", "gpt3"};
1089*4882a593Smuzhiyun static const char * const xrx200_usif_grps[] = {"usif uart_rx", "usif uart_tx",
1090*4882a593Smuzhiyun 						"usif uart_rts", "usif uart_cts",
1091*4882a593Smuzhiyun 						"usif uart_dtr", "usif uart_dsr",
1092*4882a593Smuzhiyun 						"usif uart_dcd", "usif uart_ri",
1093*4882a593Smuzhiyun 						"usif spi_di", "usif spi_do",
1094*4882a593Smuzhiyun 						"usif spi_clk", "usif spi_cs0",
1095*4882a593Smuzhiyun 						"usif spi_cs1", "usif spi_cs2"};
1096*4882a593Smuzhiyun static const char * const xrx200_stp_grps[] = {"stp"};
1097*4882a593Smuzhiyun static const char * const xrx200_nmi_grps[] = {"nmi"};
1098*4882a593Smuzhiyun static const char * const xrx200_mdio_grps[] = {"mdio"};
1099*4882a593Smuzhiyun static const char * const xrx200_dfe_grps[] = {"dfe led0", "dfe led1"};
1100*4882a593Smuzhiyun static const char * const xrx200_gphy_grps[] = {"gphy0 led0", "gphy0 led1",
1101*4882a593Smuzhiyun 						"gphy0 led2", "gphy1 led0",
1102*4882a593Smuzhiyun 						"gphy1 led1", "gphy1 led2"};
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun static const struct ltq_pmx_func xrx200_funcs[] = {
1105*4882a593Smuzhiyun 	{"spi",		ARRAY_AND_SIZE(xrx200_spi_grps)},
1106*4882a593Smuzhiyun 	{"usif",	ARRAY_AND_SIZE(xrx200_usif_grps)},
1107*4882a593Smuzhiyun 	{"cgu",		ARRAY_AND_SIZE(xrx200_cgu_grps)},
1108*4882a593Smuzhiyun 	{"exin",	ARRAY_AND_SIZE(xrx200_exin_grps)},
1109*4882a593Smuzhiyun 	{"stp",		ARRAY_AND_SIZE(xrx200_stp_grps)},
1110*4882a593Smuzhiyun 	{"gpt",		ARRAY_AND_SIZE(xrx200_gpt_grps)},
1111*4882a593Smuzhiyun 	{"nmi",		ARRAY_AND_SIZE(xrx200_nmi_grps)},
1112*4882a593Smuzhiyun 	{"pci",		ARRAY_AND_SIZE(xrx200_pci_grps)},
1113*4882a593Smuzhiyun 	{"ebu",		ARRAY_AND_SIZE(xrx200_ebu_grps)},
1114*4882a593Smuzhiyun 	{"mdio",	ARRAY_AND_SIZE(xrx200_mdio_grps)},
1115*4882a593Smuzhiyun 	{"dfe",		ARRAY_AND_SIZE(xrx200_dfe_grps)},
1116*4882a593Smuzhiyun 	{"gphy",	ARRAY_AND_SIZE(xrx200_gphy_grps)},
1117*4882a593Smuzhiyun };
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun /* ---------  xrx300 related code --------- */
1120*4882a593Smuzhiyun #define XRX300_MAX_PIN		64
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun static const struct ltq_mfp_pin xrx300_mfp[] = {
1123*4882a593Smuzhiyun 	/*       pin    f0	f1	f2	f3   */
1124*4882a593Smuzhiyun 	MFP_XWAY(GPIO0, GPIO,	EXIN,	EPHY,	NONE),
1125*4882a593Smuzhiyun 	MFP_XWAY(GPIO1, GPIO,	NONE,	EXIN,	NONE),
1126*4882a593Smuzhiyun 	MFP_XWAY(GPIO2, NONE,	NONE,	NONE,	NONE),
1127*4882a593Smuzhiyun 	MFP_XWAY(GPIO3, GPIO,	CGU,	NONE,	NONE),
1128*4882a593Smuzhiyun 	MFP_XWAY(GPIO4, GPIO,	STP,	DFE,	NONE),
1129*4882a593Smuzhiyun 	MFP_XWAY(GPIO5, GPIO,	STP,	EPHY,	DFE),
1130*4882a593Smuzhiyun 	MFP_XWAY(GPIO6, GPIO,	STP,	NONE,	NONE),
1131*4882a593Smuzhiyun 	MFP_XWAY(GPIO7, NONE,	NONE,	NONE,	NONE),
1132*4882a593Smuzhiyun 	MFP_XWAY(GPIO8, GPIO,	CGU,	GPHY,	EPHY),
1133*4882a593Smuzhiyun 	MFP_XWAY(GPIO9, GPIO,	WIFI,	NONE,	EXIN),
1134*4882a593Smuzhiyun 	MFP_XWAY(GPIO10, GPIO,	USIF,	SPI,	EXIN),
1135*4882a593Smuzhiyun 	MFP_XWAY(GPIO11, GPIO,	USIF,	WIFI,	SPI),
1136*4882a593Smuzhiyun 	MFP_XWAY(GPIO12, NONE,	NONE,	NONE,	NONE),
1137*4882a593Smuzhiyun 	MFP_XWAY(GPIO13, GPIO,	EBU,	NONE,	NONE),
1138*4882a593Smuzhiyun 	MFP_XWAY(GPIO14, GPIO,	CGU,	USIF,	EPHY),
1139*4882a593Smuzhiyun 	MFP_XWAY(GPIO15, GPIO,	SPI,	NONE,	MCD),
1140*4882a593Smuzhiyun 	MFP_XWAY(GPIO16, GPIO,	SPI,	EXIN,	NONE),
1141*4882a593Smuzhiyun 	MFP_XWAY(GPIO17, GPIO,	SPI,	NONE,	NONE),
1142*4882a593Smuzhiyun 	MFP_XWAY(GPIO18, GPIO,	SPI,	NONE,	NONE),
1143*4882a593Smuzhiyun 	MFP_XWAY(GPIO19, GPIO,	USIF,	NONE,	EPHY),
1144*4882a593Smuzhiyun 	MFP_XWAY(GPIO20, NONE,	NONE,	NONE,	NONE),
1145*4882a593Smuzhiyun 	MFP_XWAY(GPIO21, NONE,	NONE,	NONE,	NONE),
1146*4882a593Smuzhiyun 	MFP_XWAY(GPIO22, NONE,	NONE,	NONE,	NONE),
1147*4882a593Smuzhiyun 	MFP_XWAY(GPIO23, GPIO,	EBU,	NONE,	NONE),
1148*4882a593Smuzhiyun 	MFP_XWAY(GPIO24, GPIO,	EBU,	NONE,	NONE),
1149*4882a593Smuzhiyun 	MFP_XWAY(GPIO25, GPIO,	TDM,	NONE,	NONE),
1150*4882a593Smuzhiyun 	MFP_XWAY(GPIO26, GPIO,	TDM,	NONE,	NONE),
1151*4882a593Smuzhiyun 	MFP_XWAY(GPIO27, GPIO,	TDM,	NONE,	NONE),
1152*4882a593Smuzhiyun 	MFP_XWAY(GPIO28, NONE,	NONE,	NONE,	NONE),
1153*4882a593Smuzhiyun 	MFP_XWAY(GPIO29, NONE,	NONE,	NONE,	NONE),
1154*4882a593Smuzhiyun 	MFP_XWAY(GPIO30, NONE,	NONE,	NONE,	NONE),
1155*4882a593Smuzhiyun 	MFP_XWAY(GPIO31, NONE,	NONE,	NONE,	NONE),
1156*4882a593Smuzhiyun 	MFP_XWAY(GPIO32, NONE,	NONE,	NONE,	NONE),
1157*4882a593Smuzhiyun 	MFP_XWAY(GPIO33, NONE,	NONE,	NONE,	NONE),
1158*4882a593Smuzhiyun 	MFP_XWAY(GPIO34, GPIO,	NONE,	SSI,	NONE),
1159*4882a593Smuzhiyun 	MFP_XWAY(GPIO35, GPIO,	NONE,	SSI,	NONE),
1160*4882a593Smuzhiyun 	MFP_XWAY(GPIO36, GPIO,	NONE,	SSI,	NONE),
1161*4882a593Smuzhiyun 	MFP_XWAY(GPIO37, NONE,	NONE,	NONE,	NONE),
1162*4882a593Smuzhiyun 	MFP_XWAY(GPIO38, NONE,	NONE,	NONE,	NONE),
1163*4882a593Smuzhiyun 	MFP_XWAY(GPIO39, NONE,	NONE,	NONE,	NONE),
1164*4882a593Smuzhiyun 	MFP_XWAY(GPIO40, NONE,	NONE,	NONE,	NONE),
1165*4882a593Smuzhiyun 	MFP_XWAY(GPIO41, NONE,	NONE,	NONE,	NONE),
1166*4882a593Smuzhiyun 	MFP_XWAY(GPIO42, GPIO,	MDIO,	NONE,	NONE),
1167*4882a593Smuzhiyun 	MFP_XWAY(GPIO43, GPIO,	MDIO,	NONE,	NONE),
1168*4882a593Smuzhiyun 	MFP_XWAY(GPIO44, NONE,	NONE,	NONE,	NONE),
1169*4882a593Smuzhiyun 	MFP_XWAY(GPIO45, NONE,	NONE,	NONE,	NONE),
1170*4882a593Smuzhiyun 	MFP_XWAY(GPIO46, NONE,	NONE,	NONE,	NONE),
1171*4882a593Smuzhiyun 	MFP_XWAY(GPIO47, NONE,	NONE,	NONE,	NONE),
1172*4882a593Smuzhiyun 	MFP_XWAY(GPIO48, GPIO,	EBU,	NONE,	NONE),
1173*4882a593Smuzhiyun 	MFP_XWAY(GPIO49, GPIO,	EBU,	NONE,	NONE),
1174*4882a593Smuzhiyun 	MFP_XWAY(GPIO50, GPIO,	EBU,	NONE,	NONE),
1175*4882a593Smuzhiyun 	MFP_XWAY(GPIO51, GPIO,	EBU,	NONE,	NONE),
1176*4882a593Smuzhiyun 	MFP_XWAY(GPIO52, GPIO,	EBU,	NONE,	NONE),
1177*4882a593Smuzhiyun 	MFP_XWAY(GPIO53, GPIO,	EBU,	NONE,	NONE),
1178*4882a593Smuzhiyun 	MFP_XWAY(GPIO54, GPIO,	EBU,	NONE,	NONE),
1179*4882a593Smuzhiyun 	MFP_XWAY(GPIO55, GPIO,	EBU,	NONE,	NONE),
1180*4882a593Smuzhiyun 	MFP_XWAY(GPIO56, GPIO,	EBU,	NONE,	NONE),
1181*4882a593Smuzhiyun 	MFP_XWAY(GPIO57, GPIO,	EBU,	NONE,	NONE),
1182*4882a593Smuzhiyun 	MFP_XWAY(GPIO58, GPIO,	EBU,	TDM,	NONE),
1183*4882a593Smuzhiyun 	MFP_XWAY(GPIO59, GPIO,	EBU,	NONE,	NONE),
1184*4882a593Smuzhiyun 	MFP_XWAY(GPIO60, GPIO,	EBU,	NONE,	NONE),
1185*4882a593Smuzhiyun 	MFP_XWAY(GPIO61, GPIO,	EBU,	NONE,	NONE),
1186*4882a593Smuzhiyun 	MFP_XWAY(GPIO62, NONE,	NONE,	NONE,	NONE),
1187*4882a593Smuzhiyun 	MFP_XWAY(GPIO63, NONE,	NONE,	NONE,	NONE),
1188*4882a593Smuzhiyun };
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun static const unsigned xrx300_exin_pin_map[] = {GPIO0, GPIO1, GPIO16, GPIO10, GPIO9};
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun static const unsigned xrx300_pins_exin0[] = {GPIO0};
1193*4882a593Smuzhiyun static const unsigned xrx300_pins_exin1[] = {GPIO1};
1194*4882a593Smuzhiyun static const unsigned xrx300_pins_exin2[] = {GPIO16};
1195*4882a593Smuzhiyun /* EXIN3 is not available on xrX300 */
1196*4882a593Smuzhiyun static const unsigned xrx300_pins_exin4[] = {GPIO10};
1197*4882a593Smuzhiyun static const unsigned xrx300_pins_exin5[] = {GPIO9};
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun static const unsigned xrx300_pins_usif_uart_rx[] = {GPIO11};
1200*4882a593Smuzhiyun static const unsigned xrx300_pins_usif_uart_tx[] = {GPIO10};
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun static const unsigned xrx300_pins_usif_spi_di[] = {GPIO11};
1203*4882a593Smuzhiyun static const unsigned xrx300_pins_usif_spi_do[] = {GPIO10};
1204*4882a593Smuzhiyun static const unsigned xrx300_pins_usif_spi_clk[] = {GPIO19};
1205*4882a593Smuzhiyun static const unsigned xrx300_pins_usif_spi_cs0[] = {GPIO14};
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun static const unsigned xrx300_pins_stp[] = {GPIO4, GPIO5, GPIO6};
1208*4882a593Smuzhiyun static const unsigned xrx300_pins_mdio[] = {GPIO42, GPIO43};
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun static const unsigned xrx300_pins_dfe_led0[] = {GPIO4};
1211*4882a593Smuzhiyun static const unsigned xrx300_pins_dfe_led1[] = {GPIO5};
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun static const unsigned xrx300_pins_ephy0_led0[] = {GPIO5};
1214*4882a593Smuzhiyun static const unsigned xrx300_pins_ephy0_led1[] = {GPIO8};
1215*4882a593Smuzhiyun static const unsigned xrx300_pins_ephy1_led0[] = {GPIO14};
1216*4882a593Smuzhiyun static const unsigned xrx300_pins_ephy1_led1[] = {GPIO19};
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun static const unsigned xrx300_pins_nand_ale[] = {GPIO13};
1219*4882a593Smuzhiyun static const unsigned xrx300_pins_nand_cs1[] = {GPIO23};
1220*4882a593Smuzhiyun static const unsigned xrx300_pins_nand_cle[] = {GPIO24};
1221*4882a593Smuzhiyun static const unsigned xrx300_pins_nand_rdy[] = {GPIO48};
1222*4882a593Smuzhiyun static const unsigned xrx300_pins_nand_rd[] = {GPIO49};
1223*4882a593Smuzhiyun static const unsigned xrx300_pins_nand_d1[] = {GPIO50};
1224*4882a593Smuzhiyun static const unsigned xrx300_pins_nand_d0[] = {GPIO51};
1225*4882a593Smuzhiyun static const unsigned xrx300_pins_nand_d2[] = {GPIO52};
1226*4882a593Smuzhiyun static const unsigned xrx300_pins_nand_d7[] = {GPIO53};
1227*4882a593Smuzhiyun static const unsigned xrx300_pins_nand_d6[] = {GPIO54};
1228*4882a593Smuzhiyun static const unsigned xrx300_pins_nand_d5[] = {GPIO55};
1229*4882a593Smuzhiyun static const unsigned xrx300_pins_nand_d4[] = {GPIO56};
1230*4882a593Smuzhiyun static const unsigned xrx300_pins_nand_d3[] = {GPIO57};
1231*4882a593Smuzhiyun static const unsigned xrx300_pins_nand_cs0[] = {GPIO58};
1232*4882a593Smuzhiyun static const unsigned xrx300_pins_nand_wr[] = {GPIO59};
1233*4882a593Smuzhiyun static const unsigned xrx300_pins_nand_wp[] = {GPIO60};
1234*4882a593Smuzhiyun static const unsigned xrx300_pins_nand_se[] = {GPIO61};
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun static const unsigned xrx300_pins_spi_di[] = {GPIO16};
1237*4882a593Smuzhiyun static const unsigned xrx300_pins_spi_do[] = {GPIO17};
1238*4882a593Smuzhiyun static const unsigned xrx300_pins_spi_clk[] = {GPIO18};
1239*4882a593Smuzhiyun static const unsigned xrx300_pins_spi_cs1[] = {GPIO15};
1240*4882a593Smuzhiyun /* SPI_CS2 is not available on xrX300 */
1241*4882a593Smuzhiyun /* SPI_CS3 is not available on xrX300 */
1242*4882a593Smuzhiyun static const unsigned xrx300_pins_spi_cs4[] = {GPIO10};
1243*4882a593Smuzhiyun /* SPI_CS5 is not available on xrX300 */
1244*4882a593Smuzhiyun static const unsigned xrx300_pins_spi_cs6[] = {GPIO11};
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun /* CLKOUT0 is not available on xrX300 */
1247*4882a593Smuzhiyun /* CLKOUT1 is not available on xrX300 */
1248*4882a593Smuzhiyun static const unsigned xrx300_pins_clkout2[] = {GPIO3};
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun static const struct ltq_pin_group xrx300_grps[] = {
1251*4882a593Smuzhiyun 	GRP_MUX("exin0", EXIN, xrx300_pins_exin0),
1252*4882a593Smuzhiyun 	GRP_MUX("exin1", EXIN, xrx300_pins_exin1),
1253*4882a593Smuzhiyun 	GRP_MUX("exin2", EXIN, xrx300_pins_exin2),
1254*4882a593Smuzhiyun 	GRP_MUX("exin4", EXIN, xrx300_pins_exin4),
1255*4882a593Smuzhiyun 	GRP_MUX("exin5", EXIN, xrx300_pins_exin5),
1256*4882a593Smuzhiyun 	GRP_MUX("nand ale", EBU, xrx300_pins_nand_ale),
1257*4882a593Smuzhiyun 	GRP_MUX("nand cs1", EBU, xrx300_pins_nand_cs1),
1258*4882a593Smuzhiyun 	GRP_MUX("nand cle", EBU, xrx300_pins_nand_cle),
1259*4882a593Smuzhiyun 	GRP_MUX("nand rdy", EBU, xrx300_pins_nand_rdy),
1260*4882a593Smuzhiyun 	GRP_MUX("nand rd", EBU, xrx300_pins_nand_rd),
1261*4882a593Smuzhiyun 	GRP_MUX("nand d1", EBU, xrx300_pins_nand_d1),
1262*4882a593Smuzhiyun 	GRP_MUX("nand d0", EBU, xrx300_pins_nand_d0),
1263*4882a593Smuzhiyun 	GRP_MUX("nand d2", EBU, xrx300_pins_nand_d2),
1264*4882a593Smuzhiyun 	GRP_MUX("nand d7", EBU, xrx300_pins_nand_d7),
1265*4882a593Smuzhiyun 	GRP_MUX("nand d6", EBU, xrx300_pins_nand_d6),
1266*4882a593Smuzhiyun 	GRP_MUX("nand d5", EBU, xrx300_pins_nand_d5),
1267*4882a593Smuzhiyun 	GRP_MUX("nand d4", EBU, xrx300_pins_nand_d4),
1268*4882a593Smuzhiyun 	GRP_MUX("nand d3", EBU, xrx300_pins_nand_d3),
1269*4882a593Smuzhiyun 	GRP_MUX("nand cs0", EBU, xrx300_pins_nand_cs0),
1270*4882a593Smuzhiyun 	GRP_MUX("nand wr", EBU, xrx300_pins_nand_wr),
1271*4882a593Smuzhiyun 	GRP_MUX("nand wp", EBU, xrx300_pins_nand_wp),
1272*4882a593Smuzhiyun 	GRP_MUX("nand se", EBU, xrx300_pins_nand_se),
1273*4882a593Smuzhiyun 	GRP_MUX("spi_di", SPI, xrx300_pins_spi_di),
1274*4882a593Smuzhiyun 	GRP_MUX("spi_do", SPI, xrx300_pins_spi_do),
1275*4882a593Smuzhiyun 	GRP_MUX("spi_clk", SPI, xrx300_pins_spi_clk),
1276*4882a593Smuzhiyun 	GRP_MUX("spi_cs1", SPI, xrx300_pins_spi_cs1),
1277*4882a593Smuzhiyun 	GRP_MUX("spi_cs4", SPI, xrx300_pins_spi_cs4),
1278*4882a593Smuzhiyun 	GRP_MUX("spi_cs6", SPI, xrx300_pins_spi_cs6),
1279*4882a593Smuzhiyun 	GRP_MUX("usif uart_rx", USIF, xrx300_pins_usif_uart_rx),
1280*4882a593Smuzhiyun 	GRP_MUX("usif uart_tx", USIF, xrx300_pins_usif_uart_tx),
1281*4882a593Smuzhiyun 	GRP_MUX("usif spi_di", USIF, xrx300_pins_usif_spi_di),
1282*4882a593Smuzhiyun 	GRP_MUX("usif spi_do", USIF, xrx300_pins_usif_spi_do),
1283*4882a593Smuzhiyun 	GRP_MUX("usif spi_clk", USIF, xrx300_pins_usif_spi_clk),
1284*4882a593Smuzhiyun 	GRP_MUX("usif spi_cs0", USIF, xrx300_pins_usif_spi_cs0),
1285*4882a593Smuzhiyun 	GRP_MUX("stp", STP, xrx300_pins_stp),
1286*4882a593Smuzhiyun 	GRP_MUX("clkout2", CGU, xrx300_pins_clkout2),
1287*4882a593Smuzhiyun 	GRP_MUX("mdio", MDIO, xrx300_pins_mdio),
1288*4882a593Smuzhiyun 	GRP_MUX("dfe led0", DFE, xrx300_pins_dfe_led0),
1289*4882a593Smuzhiyun 	GRP_MUX("dfe led1", DFE, xrx300_pins_dfe_led1),
1290*4882a593Smuzhiyun 	GRP_MUX("ephy0 led0", GPHY, xrx300_pins_ephy0_led0),
1291*4882a593Smuzhiyun 	GRP_MUX("ephy0 led1", GPHY, xrx300_pins_ephy0_led1),
1292*4882a593Smuzhiyun 	GRP_MUX("ephy1 led0", GPHY, xrx300_pins_ephy1_led0),
1293*4882a593Smuzhiyun 	GRP_MUX("ephy1 led1", GPHY, xrx300_pins_ephy1_led1),
1294*4882a593Smuzhiyun };
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun static const char * const xrx300_spi_grps[] = {"spi_di", "spi_do",
1297*4882a593Smuzhiyun 						"spi_clk", "spi_cs1",
1298*4882a593Smuzhiyun 						"spi_cs4", "spi_cs6"};
1299*4882a593Smuzhiyun static const char * const xrx300_cgu_grps[] = {"clkout2"};
1300*4882a593Smuzhiyun static const char * const xrx300_ebu_grps[] = {"nand ale", "nand cs1",
1301*4882a593Smuzhiyun 						"nand cle", "nand rdy",
1302*4882a593Smuzhiyun 						"nand rd", "nand d1",
1303*4882a593Smuzhiyun 						"nand d0", "nand d2",
1304*4882a593Smuzhiyun 						"nand d7", "nand d6",
1305*4882a593Smuzhiyun 						"nand d5", "nand d4",
1306*4882a593Smuzhiyun 						"nand d3", "nand cs0",
1307*4882a593Smuzhiyun 						"nand wr", "nand wp",
1308*4882a593Smuzhiyun 						"nand se"};
1309*4882a593Smuzhiyun static const char * const xrx300_exin_grps[] = {"exin0", "exin1", "exin2",
1310*4882a593Smuzhiyun 						"exin4", "exin5"};
1311*4882a593Smuzhiyun static const char * const xrx300_usif_grps[] = {"usif uart_rx", "usif uart_tx",
1312*4882a593Smuzhiyun 						"usif spi_di", "usif spi_do",
1313*4882a593Smuzhiyun 						"usif spi_clk", "usif spi_cs0"};
1314*4882a593Smuzhiyun static const char * const xrx300_stp_grps[] = {"stp"};
1315*4882a593Smuzhiyun static const char * const xrx300_mdio_grps[] = {"mdio"};
1316*4882a593Smuzhiyun static const char * const xrx300_dfe_grps[] = {"dfe led0", "dfe led1"};
1317*4882a593Smuzhiyun static const char * const xrx300_gphy_grps[] = {"ephy0 led0", "ephy0 led1",
1318*4882a593Smuzhiyun 						"ephy1 led0", "ephy1 led1"};
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun static const struct ltq_pmx_func xrx300_funcs[] = {
1321*4882a593Smuzhiyun 	{"spi",		ARRAY_AND_SIZE(xrx300_spi_grps)},
1322*4882a593Smuzhiyun 	{"usif",	ARRAY_AND_SIZE(xrx300_usif_grps)},
1323*4882a593Smuzhiyun 	{"cgu",		ARRAY_AND_SIZE(xrx300_cgu_grps)},
1324*4882a593Smuzhiyun 	{"exin",	ARRAY_AND_SIZE(xrx300_exin_grps)},
1325*4882a593Smuzhiyun 	{"stp",		ARRAY_AND_SIZE(xrx300_stp_grps)},
1326*4882a593Smuzhiyun 	{"ebu",		ARRAY_AND_SIZE(xrx300_ebu_grps)},
1327*4882a593Smuzhiyun 	{"mdio",	ARRAY_AND_SIZE(xrx300_mdio_grps)},
1328*4882a593Smuzhiyun 	{"dfe",		ARRAY_AND_SIZE(xrx300_dfe_grps)},
1329*4882a593Smuzhiyun 	{"ephy",	ARRAY_AND_SIZE(xrx300_gphy_grps)},
1330*4882a593Smuzhiyun };
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun /* ---------  pinconf related code --------- */
xway_pinconf_get(struct pinctrl_dev * pctldev,unsigned pin,unsigned long * config)1333*4882a593Smuzhiyun static int xway_pinconf_get(struct pinctrl_dev *pctldev,
1334*4882a593Smuzhiyun 				unsigned pin,
1335*4882a593Smuzhiyun 				unsigned long *config)
1336*4882a593Smuzhiyun {
1337*4882a593Smuzhiyun 	struct ltq_pinmux_info *info = pinctrl_dev_get_drvdata(pctldev);
1338*4882a593Smuzhiyun 	enum ltq_pinconf_param param = LTQ_PINCONF_UNPACK_PARAM(*config);
1339*4882a593Smuzhiyun 	int port = PORT(pin);
1340*4882a593Smuzhiyun 	u32 reg;
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun 	switch (param) {
1343*4882a593Smuzhiyun 	case LTQ_PINCONF_PARAM_OPEN_DRAIN:
1344*4882a593Smuzhiyun 		if (port == PORT3)
1345*4882a593Smuzhiyun 			reg = GPIO3_OD;
1346*4882a593Smuzhiyun 		else
1347*4882a593Smuzhiyun 			reg = GPIO_OD(pin);
1348*4882a593Smuzhiyun 		*config = LTQ_PINCONF_PACK(param,
1349*4882a593Smuzhiyun 			!gpio_getbit(info->membase[0], reg, PORT_PIN(pin)));
1350*4882a593Smuzhiyun 		break;
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun 	case LTQ_PINCONF_PARAM_PULL:
1353*4882a593Smuzhiyun 		if (port == PORT3)
1354*4882a593Smuzhiyun 			reg = GPIO3_PUDEN;
1355*4882a593Smuzhiyun 		else
1356*4882a593Smuzhiyun 			reg = GPIO_PUDEN(pin);
1357*4882a593Smuzhiyun 		if (!gpio_getbit(info->membase[0], reg, PORT_PIN(pin))) {
1358*4882a593Smuzhiyun 			*config = LTQ_PINCONF_PACK(param, 0);
1359*4882a593Smuzhiyun 			break;
1360*4882a593Smuzhiyun 		}
1361*4882a593Smuzhiyun 
1362*4882a593Smuzhiyun 		if (port == PORT3)
1363*4882a593Smuzhiyun 			reg = GPIO3_PUDSEL;
1364*4882a593Smuzhiyun 		else
1365*4882a593Smuzhiyun 			reg = GPIO_PUDSEL(pin);
1366*4882a593Smuzhiyun 		if (!gpio_getbit(info->membase[0], reg, PORT_PIN(pin)))
1367*4882a593Smuzhiyun 			*config = LTQ_PINCONF_PACK(param, 2);
1368*4882a593Smuzhiyun 		else
1369*4882a593Smuzhiyun 			*config = LTQ_PINCONF_PACK(param, 1);
1370*4882a593Smuzhiyun 		break;
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun 	case LTQ_PINCONF_PARAM_OUTPUT:
1373*4882a593Smuzhiyun 		reg = GPIO_DIR(pin);
1374*4882a593Smuzhiyun 		*config = LTQ_PINCONF_PACK(param,
1375*4882a593Smuzhiyun 			gpio_getbit(info->membase[0], reg, PORT_PIN(pin)));
1376*4882a593Smuzhiyun 		break;
1377*4882a593Smuzhiyun 	default:
1378*4882a593Smuzhiyun 		dev_err(pctldev->dev, "Invalid config param %04x\n", param);
1379*4882a593Smuzhiyun 		return -ENOTSUPP;
1380*4882a593Smuzhiyun 	}
1381*4882a593Smuzhiyun 	return 0;
1382*4882a593Smuzhiyun }
1383*4882a593Smuzhiyun 
xway_pinconf_set(struct pinctrl_dev * pctldev,unsigned pin,unsigned long * configs,unsigned num_configs)1384*4882a593Smuzhiyun static int xway_pinconf_set(struct pinctrl_dev *pctldev,
1385*4882a593Smuzhiyun 				unsigned pin,
1386*4882a593Smuzhiyun 				unsigned long *configs,
1387*4882a593Smuzhiyun 				unsigned num_configs)
1388*4882a593Smuzhiyun {
1389*4882a593Smuzhiyun 	struct ltq_pinmux_info *info = pinctrl_dev_get_drvdata(pctldev);
1390*4882a593Smuzhiyun 	enum ltq_pinconf_param param;
1391*4882a593Smuzhiyun 	int arg;
1392*4882a593Smuzhiyun 	int port = PORT(pin);
1393*4882a593Smuzhiyun 	u32 reg;
1394*4882a593Smuzhiyun 	int i;
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 	for (i = 0; i < num_configs; i++) {
1397*4882a593Smuzhiyun 		param = LTQ_PINCONF_UNPACK_PARAM(configs[i]);
1398*4882a593Smuzhiyun 		arg = LTQ_PINCONF_UNPACK_ARG(configs[i]);
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun 		switch (param) {
1401*4882a593Smuzhiyun 		case LTQ_PINCONF_PARAM_OPEN_DRAIN:
1402*4882a593Smuzhiyun 			if (port == PORT3)
1403*4882a593Smuzhiyun 				reg = GPIO3_OD;
1404*4882a593Smuzhiyun 			else
1405*4882a593Smuzhiyun 				reg = GPIO_OD(pin);
1406*4882a593Smuzhiyun 			if (arg == 0)
1407*4882a593Smuzhiyun 				gpio_setbit(info->membase[0],
1408*4882a593Smuzhiyun 					reg,
1409*4882a593Smuzhiyun 					PORT_PIN(pin));
1410*4882a593Smuzhiyun 			else
1411*4882a593Smuzhiyun 				gpio_clearbit(info->membase[0],
1412*4882a593Smuzhiyun 					reg,
1413*4882a593Smuzhiyun 					PORT_PIN(pin));
1414*4882a593Smuzhiyun 			break;
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 		case LTQ_PINCONF_PARAM_PULL:
1417*4882a593Smuzhiyun 			if (port == PORT3)
1418*4882a593Smuzhiyun 				reg = GPIO3_PUDEN;
1419*4882a593Smuzhiyun 			else
1420*4882a593Smuzhiyun 				reg = GPIO_PUDEN(pin);
1421*4882a593Smuzhiyun 			if (arg == 0) {
1422*4882a593Smuzhiyun 				gpio_clearbit(info->membase[0],
1423*4882a593Smuzhiyun 					reg,
1424*4882a593Smuzhiyun 					PORT_PIN(pin));
1425*4882a593Smuzhiyun 				break;
1426*4882a593Smuzhiyun 			}
1427*4882a593Smuzhiyun 			gpio_setbit(info->membase[0], reg, PORT_PIN(pin));
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun 			if (port == PORT3)
1430*4882a593Smuzhiyun 				reg = GPIO3_PUDSEL;
1431*4882a593Smuzhiyun 			else
1432*4882a593Smuzhiyun 				reg = GPIO_PUDSEL(pin);
1433*4882a593Smuzhiyun 			if (arg == 1)
1434*4882a593Smuzhiyun 				gpio_clearbit(info->membase[0],
1435*4882a593Smuzhiyun 					reg,
1436*4882a593Smuzhiyun 					PORT_PIN(pin));
1437*4882a593Smuzhiyun 			else if (arg == 2)
1438*4882a593Smuzhiyun 				gpio_setbit(info->membase[0],
1439*4882a593Smuzhiyun 					reg,
1440*4882a593Smuzhiyun 					PORT_PIN(pin));
1441*4882a593Smuzhiyun 			else
1442*4882a593Smuzhiyun 				dev_err(pctldev->dev,
1443*4882a593Smuzhiyun 					"Invalid pull value %d\n", arg);
1444*4882a593Smuzhiyun 			break;
1445*4882a593Smuzhiyun 
1446*4882a593Smuzhiyun 		case LTQ_PINCONF_PARAM_OUTPUT:
1447*4882a593Smuzhiyun 			reg = GPIO_DIR(pin);
1448*4882a593Smuzhiyun 			if (arg == 0)
1449*4882a593Smuzhiyun 				gpio_clearbit(info->membase[0],
1450*4882a593Smuzhiyun 					reg,
1451*4882a593Smuzhiyun 					PORT_PIN(pin));
1452*4882a593Smuzhiyun 			else
1453*4882a593Smuzhiyun 				gpio_setbit(info->membase[0],
1454*4882a593Smuzhiyun 					reg,
1455*4882a593Smuzhiyun 					PORT_PIN(pin));
1456*4882a593Smuzhiyun 			break;
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun 		default:
1459*4882a593Smuzhiyun 			dev_err(pctldev->dev,
1460*4882a593Smuzhiyun 				"Invalid config param %04x\n", param);
1461*4882a593Smuzhiyun 			return -ENOTSUPP;
1462*4882a593Smuzhiyun 		}
1463*4882a593Smuzhiyun 	} /* for each config */
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun 	return 0;
1466*4882a593Smuzhiyun }
1467*4882a593Smuzhiyun 
xway_pinconf_group_set(struct pinctrl_dev * pctldev,unsigned selector,unsigned long * configs,unsigned num_configs)1468*4882a593Smuzhiyun int xway_pinconf_group_set(struct pinctrl_dev *pctldev,
1469*4882a593Smuzhiyun 			unsigned selector,
1470*4882a593Smuzhiyun 			unsigned long *configs,
1471*4882a593Smuzhiyun 			unsigned num_configs)
1472*4882a593Smuzhiyun {
1473*4882a593Smuzhiyun 	struct ltq_pinmux_info *info = pinctrl_dev_get_drvdata(pctldev);
1474*4882a593Smuzhiyun 	int i, ret = 0;
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun 	for (i = 0; i < info->grps[selector].npins && !ret; i++)
1477*4882a593Smuzhiyun 		ret = xway_pinconf_set(pctldev,
1478*4882a593Smuzhiyun 				info->grps[selector].pins[i],
1479*4882a593Smuzhiyun 				configs,
1480*4882a593Smuzhiyun 				num_configs);
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun 	return ret;
1483*4882a593Smuzhiyun }
1484*4882a593Smuzhiyun 
1485*4882a593Smuzhiyun static const struct pinconf_ops xway_pinconf_ops = {
1486*4882a593Smuzhiyun 	.pin_config_get	= xway_pinconf_get,
1487*4882a593Smuzhiyun 	.pin_config_set	= xway_pinconf_set,
1488*4882a593Smuzhiyun 	.pin_config_group_set = xway_pinconf_group_set,
1489*4882a593Smuzhiyun };
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun static struct pinctrl_desc xway_pctrl_desc = {
1492*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
1493*4882a593Smuzhiyun 	.confops	= &xway_pinconf_ops,
1494*4882a593Smuzhiyun };
1495*4882a593Smuzhiyun 
xway_mux_apply(struct pinctrl_dev * pctrldev,int pin,int mux)1496*4882a593Smuzhiyun static inline int xway_mux_apply(struct pinctrl_dev *pctrldev,
1497*4882a593Smuzhiyun 				int pin, int mux)
1498*4882a593Smuzhiyun {
1499*4882a593Smuzhiyun 	struct ltq_pinmux_info *info = pinctrl_dev_get_drvdata(pctrldev);
1500*4882a593Smuzhiyun 	int port = PORT(pin);
1501*4882a593Smuzhiyun 	u32 alt1_reg = GPIO_ALT1(pin);
1502*4882a593Smuzhiyun 
1503*4882a593Smuzhiyun 	if (port == PORT3)
1504*4882a593Smuzhiyun 		alt1_reg = GPIO3_ALT1;
1505*4882a593Smuzhiyun 
1506*4882a593Smuzhiyun 	if (mux & MUX_ALT0)
1507*4882a593Smuzhiyun 		gpio_setbit(info->membase[0], GPIO_ALT0(pin), PORT_PIN(pin));
1508*4882a593Smuzhiyun 	else
1509*4882a593Smuzhiyun 		gpio_clearbit(info->membase[0], GPIO_ALT0(pin), PORT_PIN(pin));
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun 	if (mux & MUX_ALT1)
1512*4882a593Smuzhiyun 		gpio_setbit(info->membase[0], alt1_reg, PORT_PIN(pin));
1513*4882a593Smuzhiyun 	else
1514*4882a593Smuzhiyun 		gpio_clearbit(info->membase[0], alt1_reg, PORT_PIN(pin));
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun 	return 0;
1517*4882a593Smuzhiyun }
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun static const struct ltq_cfg_param xway_cfg_params[] = {
1520*4882a593Smuzhiyun 	{"lantiq,pull",		LTQ_PINCONF_PARAM_PULL},
1521*4882a593Smuzhiyun 	{"lantiq,open-drain",	LTQ_PINCONF_PARAM_OPEN_DRAIN},
1522*4882a593Smuzhiyun 	{"lantiq,output",	LTQ_PINCONF_PARAM_OUTPUT},
1523*4882a593Smuzhiyun };
1524*4882a593Smuzhiyun 
1525*4882a593Smuzhiyun static struct ltq_pinmux_info xway_info = {
1526*4882a593Smuzhiyun 	.desc		= &xway_pctrl_desc,
1527*4882a593Smuzhiyun 	.apply_mux	= xway_mux_apply,
1528*4882a593Smuzhiyun 	.params		= xway_cfg_params,
1529*4882a593Smuzhiyun 	.num_params	= ARRAY_SIZE(xway_cfg_params),
1530*4882a593Smuzhiyun };
1531*4882a593Smuzhiyun 
1532*4882a593Smuzhiyun /* ---------  gpio_chip related code --------- */
xway_gpio_set(struct gpio_chip * chip,unsigned int pin,int val)1533*4882a593Smuzhiyun static void xway_gpio_set(struct gpio_chip *chip, unsigned int pin, int val)
1534*4882a593Smuzhiyun {
1535*4882a593Smuzhiyun 	struct ltq_pinmux_info *info = dev_get_drvdata(chip->parent);
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun 	if (val)
1538*4882a593Smuzhiyun 		gpio_setbit(info->membase[0], GPIO_OUT(pin), PORT_PIN(pin));
1539*4882a593Smuzhiyun 	else
1540*4882a593Smuzhiyun 		gpio_clearbit(info->membase[0], GPIO_OUT(pin), PORT_PIN(pin));
1541*4882a593Smuzhiyun }
1542*4882a593Smuzhiyun 
xway_gpio_get(struct gpio_chip * chip,unsigned int pin)1543*4882a593Smuzhiyun static int xway_gpio_get(struct gpio_chip *chip, unsigned int pin)
1544*4882a593Smuzhiyun {
1545*4882a593Smuzhiyun 	struct ltq_pinmux_info *info = dev_get_drvdata(chip->parent);
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun 	return !!gpio_getbit(info->membase[0], GPIO_IN(pin), PORT_PIN(pin));
1548*4882a593Smuzhiyun }
1549*4882a593Smuzhiyun 
xway_gpio_dir_in(struct gpio_chip * chip,unsigned int pin)1550*4882a593Smuzhiyun static int xway_gpio_dir_in(struct gpio_chip *chip, unsigned int pin)
1551*4882a593Smuzhiyun {
1552*4882a593Smuzhiyun 	struct ltq_pinmux_info *info = dev_get_drvdata(chip->parent);
1553*4882a593Smuzhiyun 
1554*4882a593Smuzhiyun 	gpio_clearbit(info->membase[0], GPIO_DIR(pin), PORT_PIN(pin));
1555*4882a593Smuzhiyun 
1556*4882a593Smuzhiyun 	return 0;
1557*4882a593Smuzhiyun }
1558*4882a593Smuzhiyun 
xway_gpio_dir_out(struct gpio_chip * chip,unsigned int pin,int val)1559*4882a593Smuzhiyun static int xway_gpio_dir_out(struct gpio_chip *chip, unsigned int pin, int val)
1560*4882a593Smuzhiyun {
1561*4882a593Smuzhiyun 	struct ltq_pinmux_info *info = dev_get_drvdata(chip->parent);
1562*4882a593Smuzhiyun 
1563*4882a593Smuzhiyun 	if (PORT(pin) == PORT3)
1564*4882a593Smuzhiyun 		gpio_setbit(info->membase[0], GPIO3_OD, PORT_PIN(pin));
1565*4882a593Smuzhiyun 	else
1566*4882a593Smuzhiyun 		gpio_setbit(info->membase[0], GPIO_OD(pin), PORT_PIN(pin));
1567*4882a593Smuzhiyun 	gpio_setbit(info->membase[0], GPIO_DIR(pin), PORT_PIN(pin));
1568*4882a593Smuzhiyun 	xway_gpio_set(chip, pin, val);
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun 	return 0;
1571*4882a593Smuzhiyun }
1572*4882a593Smuzhiyun 
1573*4882a593Smuzhiyun /*
1574*4882a593Smuzhiyun  * gpiolib gpiod_to_irq callback function.
1575*4882a593Smuzhiyun  * Returns the mapped IRQ (external interrupt) number for a given GPIO pin.
1576*4882a593Smuzhiyun  */
xway_gpio_to_irq(struct gpio_chip * chip,unsigned offset)1577*4882a593Smuzhiyun static int xway_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
1578*4882a593Smuzhiyun {
1579*4882a593Smuzhiyun 	struct ltq_pinmux_info *info = dev_get_drvdata(chip->parent);
1580*4882a593Smuzhiyun 	int i;
1581*4882a593Smuzhiyun 
1582*4882a593Smuzhiyun 	for (i = 0; i < info->num_exin; i++)
1583*4882a593Smuzhiyun 		if (info->exin[i] == offset)
1584*4882a593Smuzhiyun 			return ltq_eiu_get_irq(i);
1585*4882a593Smuzhiyun 
1586*4882a593Smuzhiyun 	return -1;
1587*4882a593Smuzhiyun }
1588*4882a593Smuzhiyun 
1589*4882a593Smuzhiyun static struct gpio_chip xway_chip = {
1590*4882a593Smuzhiyun 	.label = "gpio-xway",
1591*4882a593Smuzhiyun 	.direction_input = xway_gpio_dir_in,
1592*4882a593Smuzhiyun 	.direction_output = xway_gpio_dir_out,
1593*4882a593Smuzhiyun 	.get = xway_gpio_get,
1594*4882a593Smuzhiyun 	.set = xway_gpio_set,
1595*4882a593Smuzhiyun 	.request = gpiochip_generic_request,
1596*4882a593Smuzhiyun 	.free = gpiochip_generic_free,
1597*4882a593Smuzhiyun 	.to_irq = xway_gpio_to_irq,
1598*4882a593Smuzhiyun 	.base = -1,
1599*4882a593Smuzhiyun };
1600*4882a593Smuzhiyun 
1601*4882a593Smuzhiyun 
1602*4882a593Smuzhiyun /* --------- register the pinctrl layer --------- */
1603*4882a593Smuzhiyun struct pinctrl_xway_soc {
1604*4882a593Smuzhiyun 	int pin_count;
1605*4882a593Smuzhiyun 	const struct ltq_mfp_pin *mfp;
1606*4882a593Smuzhiyun 	const struct ltq_pin_group *grps;
1607*4882a593Smuzhiyun 	unsigned int num_grps;
1608*4882a593Smuzhiyun 	const struct ltq_pmx_func *funcs;
1609*4882a593Smuzhiyun 	unsigned int num_funcs;
1610*4882a593Smuzhiyun 	const unsigned *exin;
1611*4882a593Smuzhiyun 	unsigned int num_exin;
1612*4882a593Smuzhiyun };
1613*4882a593Smuzhiyun 
1614*4882a593Smuzhiyun /* xway xr9 series (DEPRECATED: Use XWAY xRX100/xRX200 Family) */
1615*4882a593Smuzhiyun static struct pinctrl_xway_soc xr9_pinctrl = {
1616*4882a593Smuzhiyun 	.pin_count = XR9_MAX_PIN,
1617*4882a593Smuzhiyun 	.mfp = xway_mfp,
1618*4882a593Smuzhiyun 	.grps = xway_grps,
1619*4882a593Smuzhiyun 	.num_grps = ARRAY_SIZE(xway_grps),
1620*4882a593Smuzhiyun 	.funcs = xrx_funcs,
1621*4882a593Smuzhiyun 	.num_funcs = ARRAY_SIZE(xrx_funcs),
1622*4882a593Smuzhiyun 	.exin = xway_exin_pin_map,
1623*4882a593Smuzhiyun 	.num_exin = 6
1624*4882a593Smuzhiyun };
1625*4882a593Smuzhiyun 
1626*4882a593Smuzhiyun /* XWAY AMAZON Family */
1627*4882a593Smuzhiyun static struct pinctrl_xway_soc ase_pinctrl = {
1628*4882a593Smuzhiyun 	.pin_count = ASE_MAX_PIN,
1629*4882a593Smuzhiyun 	.mfp = ase_mfp,
1630*4882a593Smuzhiyun 	.grps = ase_grps,
1631*4882a593Smuzhiyun 	.num_grps = ARRAY_SIZE(ase_grps),
1632*4882a593Smuzhiyun 	.funcs = ase_funcs,
1633*4882a593Smuzhiyun 	.num_funcs = ARRAY_SIZE(ase_funcs),
1634*4882a593Smuzhiyun 	.exin = ase_exin_pin_map,
1635*4882a593Smuzhiyun 	.num_exin = 3
1636*4882a593Smuzhiyun };
1637*4882a593Smuzhiyun 
1638*4882a593Smuzhiyun /* XWAY DANUBE Family */
1639*4882a593Smuzhiyun static struct pinctrl_xway_soc danube_pinctrl = {
1640*4882a593Smuzhiyun 	.pin_count = DANUBE_MAX_PIN,
1641*4882a593Smuzhiyun 	.mfp = danube_mfp,
1642*4882a593Smuzhiyun 	.grps = danube_grps,
1643*4882a593Smuzhiyun 	.num_grps = ARRAY_SIZE(danube_grps),
1644*4882a593Smuzhiyun 	.funcs = danube_funcs,
1645*4882a593Smuzhiyun 	.num_funcs = ARRAY_SIZE(danube_funcs),
1646*4882a593Smuzhiyun 	.exin = danube_exin_pin_map,
1647*4882a593Smuzhiyun 	.num_exin = 3
1648*4882a593Smuzhiyun };
1649*4882a593Smuzhiyun 
1650*4882a593Smuzhiyun /* XWAY xRX100 Family */
1651*4882a593Smuzhiyun static struct pinctrl_xway_soc xrx100_pinctrl = {
1652*4882a593Smuzhiyun 	.pin_count = XRX100_MAX_PIN,
1653*4882a593Smuzhiyun 	.mfp = xrx100_mfp,
1654*4882a593Smuzhiyun 	.grps = xrx100_grps,
1655*4882a593Smuzhiyun 	.num_grps = ARRAY_SIZE(xrx100_grps),
1656*4882a593Smuzhiyun 	.funcs = xrx100_funcs,
1657*4882a593Smuzhiyun 	.num_funcs = ARRAY_SIZE(xrx100_funcs),
1658*4882a593Smuzhiyun 	.exin = xrx100_exin_pin_map,
1659*4882a593Smuzhiyun 	.num_exin = 6
1660*4882a593Smuzhiyun };
1661*4882a593Smuzhiyun 
1662*4882a593Smuzhiyun /* XWAY xRX200 Family */
1663*4882a593Smuzhiyun static struct pinctrl_xway_soc xrx200_pinctrl = {
1664*4882a593Smuzhiyun 	.pin_count = XRX200_MAX_PIN,
1665*4882a593Smuzhiyun 	.mfp = xrx200_mfp,
1666*4882a593Smuzhiyun 	.grps = xrx200_grps,
1667*4882a593Smuzhiyun 	.num_grps = ARRAY_SIZE(xrx200_grps),
1668*4882a593Smuzhiyun 	.funcs = xrx200_funcs,
1669*4882a593Smuzhiyun 	.num_funcs = ARRAY_SIZE(xrx200_funcs),
1670*4882a593Smuzhiyun 	.exin = xrx200_exin_pin_map,
1671*4882a593Smuzhiyun 	.num_exin = 6
1672*4882a593Smuzhiyun };
1673*4882a593Smuzhiyun 
1674*4882a593Smuzhiyun /* XWAY xRX300 Family */
1675*4882a593Smuzhiyun static struct pinctrl_xway_soc xrx300_pinctrl = {
1676*4882a593Smuzhiyun 	.pin_count = XRX300_MAX_PIN,
1677*4882a593Smuzhiyun 	.mfp = xrx300_mfp,
1678*4882a593Smuzhiyun 	.grps = xrx300_grps,
1679*4882a593Smuzhiyun 	.num_grps = ARRAY_SIZE(xrx300_grps),
1680*4882a593Smuzhiyun 	.funcs = xrx300_funcs,
1681*4882a593Smuzhiyun 	.num_funcs = ARRAY_SIZE(xrx300_funcs),
1682*4882a593Smuzhiyun 	.exin = xrx300_exin_pin_map,
1683*4882a593Smuzhiyun 	.num_exin = 5
1684*4882a593Smuzhiyun };
1685*4882a593Smuzhiyun 
1686*4882a593Smuzhiyun static struct pinctrl_gpio_range xway_gpio_range = {
1687*4882a593Smuzhiyun 	.name	= "XWAY GPIO",
1688*4882a593Smuzhiyun 	.gc	= &xway_chip,
1689*4882a593Smuzhiyun };
1690*4882a593Smuzhiyun 
1691*4882a593Smuzhiyun static const struct of_device_id xway_match[] = {
1692*4882a593Smuzhiyun 	{ .compatible = "lantiq,pinctrl-xway", .data = &danube_pinctrl}, /*DEPRECATED*/
1693*4882a593Smuzhiyun 	{ .compatible = "lantiq,pinctrl-xr9", .data = &xr9_pinctrl}, /*DEPRECATED*/
1694*4882a593Smuzhiyun 	{ .compatible = "lantiq,pinctrl-ase", .data = &ase_pinctrl}, /*DEPRECATED*/
1695*4882a593Smuzhiyun 	{ .compatible = "lantiq,ase-pinctrl", .data = &ase_pinctrl},
1696*4882a593Smuzhiyun 	{ .compatible = "lantiq,danube-pinctrl", .data = &danube_pinctrl},
1697*4882a593Smuzhiyun 	{ .compatible = "lantiq,xrx100-pinctrl", .data = &xrx100_pinctrl},
1698*4882a593Smuzhiyun 	{ .compatible = "lantiq,xrx200-pinctrl", .data = &xrx200_pinctrl},
1699*4882a593Smuzhiyun 	{ .compatible = "lantiq,xrx300-pinctrl", .data = &xrx300_pinctrl},
1700*4882a593Smuzhiyun 	{},
1701*4882a593Smuzhiyun };
1702*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, xway_match);
1703*4882a593Smuzhiyun 
pinmux_xway_probe(struct platform_device * pdev)1704*4882a593Smuzhiyun static int pinmux_xway_probe(struct platform_device *pdev)
1705*4882a593Smuzhiyun {
1706*4882a593Smuzhiyun 	const struct of_device_id *match;
1707*4882a593Smuzhiyun 	const struct pinctrl_xway_soc *xway_soc;
1708*4882a593Smuzhiyun 	int ret, i;
1709*4882a593Smuzhiyun 
1710*4882a593Smuzhiyun 	/* get and remap our register range */
1711*4882a593Smuzhiyun 	xway_info.membase[0] = devm_platform_ioremap_resource(pdev, 0);
1712*4882a593Smuzhiyun 	if (IS_ERR(xway_info.membase[0]))
1713*4882a593Smuzhiyun 		return PTR_ERR(xway_info.membase[0]);
1714*4882a593Smuzhiyun 
1715*4882a593Smuzhiyun 	match = of_match_device(xway_match, &pdev->dev);
1716*4882a593Smuzhiyun 	if (match)
1717*4882a593Smuzhiyun 		xway_soc = (const struct pinctrl_xway_soc *) match->data;
1718*4882a593Smuzhiyun 	else
1719*4882a593Smuzhiyun 		xway_soc = &danube_pinctrl;
1720*4882a593Smuzhiyun 
1721*4882a593Smuzhiyun 	/* find out how many pads we have */
1722*4882a593Smuzhiyun 	xway_chip.ngpio = xway_soc->pin_count;
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun 	/* load our pad descriptors */
1725*4882a593Smuzhiyun 	xway_info.pads = devm_kcalloc(&pdev->dev,
1726*4882a593Smuzhiyun 			xway_chip.ngpio, sizeof(struct pinctrl_pin_desc),
1727*4882a593Smuzhiyun 			GFP_KERNEL);
1728*4882a593Smuzhiyun 	if (!xway_info.pads)
1729*4882a593Smuzhiyun 		return -ENOMEM;
1730*4882a593Smuzhiyun 
1731*4882a593Smuzhiyun 	for (i = 0; i < xway_chip.ngpio; i++) {
1732*4882a593Smuzhiyun 		char *name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "io%d", i);
1733*4882a593Smuzhiyun 
1734*4882a593Smuzhiyun 		if (!name)
1735*4882a593Smuzhiyun 			return -ENOMEM;
1736*4882a593Smuzhiyun 
1737*4882a593Smuzhiyun 		xway_info.pads[i].number = GPIO0 + i;
1738*4882a593Smuzhiyun 		xway_info.pads[i].name = name;
1739*4882a593Smuzhiyun 	}
1740*4882a593Smuzhiyun 	xway_pctrl_desc.pins = xway_info.pads;
1741*4882a593Smuzhiyun 
1742*4882a593Smuzhiyun 	/* setup the data needed by pinctrl */
1743*4882a593Smuzhiyun 	xway_pctrl_desc.name	= dev_name(&pdev->dev);
1744*4882a593Smuzhiyun 	xway_pctrl_desc.npins	= xway_chip.ngpio;
1745*4882a593Smuzhiyun 
1746*4882a593Smuzhiyun 	xway_info.num_pads	= xway_chip.ngpio;
1747*4882a593Smuzhiyun 	xway_info.num_mfp	= xway_chip.ngpio;
1748*4882a593Smuzhiyun 	xway_info.mfp		= xway_soc->mfp;
1749*4882a593Smuzhiyun 	xway_info.grps		= xway_soc->grps;
1750*4882a593Smuzhiyun 	xway_info.num_grps	= xway_soc->num_grps;
1751*4882a593Smuzhiyun 	xway_info.funcs		= xway_soc->funcs;
1752*4882a593Smuzhiyun 	xway_info.num_funcs	= xway_soc->num_funcs;
1753*4882a593Smuzhiyun 	xway_info.exin		= xway_soc->exin;
1754*4882a593Smuzhiyun 	xway_info.num_exin	= xway_soc->num_exin;
1755*4882a593Smuzhiyun 
1756*4882a593Smuzhiyun 	/* register with the generic lantiq layer */
1757*4882a593Smuzhiyun 	ret = ltq_pinctrl_register(pdev, &xway_info);
1758*4882a593Smuzhiyun 	if (ret) {
1759*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to register pinctrl driver\n");
1760*4882a593Smuzhiyun 		return ret;
1761*4882a593Smuzhiyun 	}
1762*4882a593Smuzhiyun 
1763*4882a593Smuzhiyun 	/* register the gpio chip */
1764*4882a593Smuzhiyun 	xway_chip.parent = &pdev->dev;
1765*4882a593Smuzhiyun 	xway_chip.owner = THIS_MODULE;
1766*4882a593Smuzhiyun 	xway_chip.of_node = pdev->dev.of_node;
1767*4882a593Smuzhiyun 	ret = devm_gpiochip_add_data(&pdev->dev, &xway_chip, NULL);
1768*4882a593Smuzhiyun 	if (ret) {
1769*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to register gpio chip\n");
1770*4882a593Smuzhiyun 		return ret;
1771*4882a593Smuzhiyun 	}
1772*4882a593Smuzhiyun 
1773*4882a593Smuzhiyun 	/*
1774*4882a593Smuzhiyun 	 * For DeviceTree-supported systems, the gpio core checks the
1775*4882a593Smuzhiyun 	 * pinctrl's device node for the "gpio-ranges" property.
1776*4882a593Smuzhiyun 	 * If it is present, it takes care of adding the pin ranges
1777*4882a593Smuzhiyun 	 * for the driver. In this case the driver can skip ahead.
1778*4882a593Smuzhiyun 	 *
1779*4882a593Smuzhiyun 	 * In order to remain compatible with older, existing DeviceTree
1780*4882a593Smuzhiyun 	 * files which don't set the "gpio-ranges" property or systems that
1781*4882a593Smuzhiyun 	 * utilize ACPI the driver has to call gpiochip_add_pin_range().
1782*4882a593Smuzhiyun 	 */
1783*4882a593Smuzhiyun 	if (!of_property_read_bool(pdev->dev.of_node, "gpio-ranges")) {
1784*4882a593Smuzhiyun 		/* finish with registering the gpio range in pinctrl */
1785*4882a593Smuzhiyun 		xway_gpio_range.npins = xway_chip.ngpio;
1786*4882a593Smuzhiyun 		xway_gpio_range.base = xway_chip.base;
1787*4882a593Smuzhiyun 		pinctrl_add_gpio_range(xway_info.pctrl, &xway_gpio_range);
1788*4882a593Smuzhiyun 	}
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun 	dev_info(&pdev->dev, "Init done\n");
1791*4882a593Smuzhiyun 	return 0;
1792*4882a593Smuzhiyun }
1793*4882a593Smuzhiyun 
1794*4882a593Smuzhiyun static struct platform_driver pinmux_xway_driver = {
1795*4882a593Smuzhiyun 	.probe	= pinmux_xway_probe,
1796*4882a593Smuzhiyun 	.driver = {
1797*4882a593Smuzhiyun 		.name	= "pinctrl-xway",
1798*4882a593Smuzhiyun 		.of_match_table = xway_match,
1799*4882a593Smuzhiyun 	},
1800*4882a593Smuzhiyun };
1801*4882a593Smuzhiyun 
pinmux_xway_init(void)1802*4882a593Smuzhiyun static int __init pinmux_xway_init(void)
1803*4882a593Smuzhiyun {
1804*4882a593Smuzhiyun 	return platform_driver_register(&pinmux_xway_driver);
1805*4882a593Smuzhiyun }
1806*4882a593Smuzhiyun 
1807*4882a593Smuzhiyun core_initcall_sync(pinmux_xway_init);
1808