1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for the U300 pin controller
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Based on the original U300 padmux functions
6*4882a593Smuzhiyun * Copyright (C) 2009-2011 ST-Ericsson AB
7*4882a593Smuzhiyun * Author: Martin Persson <martin.persson@stericsson.com>
8*4882a593Smuzhiyun * Author: Linus Walleij <linus.walleij@linaro.org>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * The DB3350 design and control registers are oriented around pads rather than
11*4882a593Smuzhiyun * pins, so we enumerate the pads we can mux rather than actual pins. The pads
12*4882a593Smuzhiyun * are connected to different pins in different packaging types, so it would
13*4882a593Smuzhiyun * be confusing.
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun #include <linux/init.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/io.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <linux/err.h>
22*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
23*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
24*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
25*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
26*4882a593Smuzhiyun #include "pinctrl-coh901.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /*
29*4882a593Smuzhiyun * Register definitions for the U300 Padmux control registers in the
30*4882a593Smuzhiyun * system controller
31*4882a593Smuzhiyun */
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /* PAD MUX Control register 1 (LOW) 16bit (R/W) */
34*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR 0x007C
35*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_MASK 0xFFFF
36*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_CDI_MASK 0xC000
37*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_CDI_CDI 0x0000
38*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_CDI_EMIF 0x4000
39*4882a593Smuzhiyun /* For BS335 */
40*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_CDI_CDI2 0x8000
41*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_CDI_WCDMA_APP_GPIO 0xC000
42*4882a593Smuzhiyun /* For BS365 */
43*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_CDI_GPIO 0x8000
44*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_CDI_WCDMA 0xC000
45*4882a593Smuzhiyun /* Common defs */
46*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_PDI_MASK 0x3000
47*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_PDI_PDI 0x0000
48*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_PDI_EGG 0x1000
49*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_PDI_WCDMA 0x3000
50*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_MMCSD_MASK 0x0C00
51*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_MMCSD_MMCSD 0x0000
52*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_MMCSD_MSPRO 0x0400
53*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_MMCSD_DSP 0x0800
54*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_MMCSD_WCDMA 0x0C00
55*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_ETM_MASK 0x0300
56*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_ETM_ACC 0x0000
57*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_ETM_APP 0x0100
58*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_EMIF_1_CS2_MASK 0x00C0
59*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_EMIF_1_CS2_STATIC 0x0000
60*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_EMIF_1_CS2_NFIF 0x0040
61*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_EMIF_1_CS2_SDRAM 0x0080
62*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_EMIF_1_CS2_STATIC_2GB 0x00C0
63*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_EMIF_1_CS1_MASK 0x0030
64*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_EMIF_1_CS1_STATIC 0x0000
65*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_EMIF_1_CS1_NFIF 0x0010
66*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_EMIF_1_CS1_SDRAM 0x0020
67*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_EMIF_1_CS1_SEMI 0x0030
68*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_EMIF_1_CS0_MASK 0x000C
69*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_EMIF_1_CS0_STATIC 0x0000
70*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_EMIF_1_CS0_NFIF 0x0004
71*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_EMIF_1_CS0_SDRAM 0x0008
72*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_EMIF_1_CS0_SEMI 0x000C
73*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_EMIF_1_MASK 0x0003
74*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_EMIF_1_STATIC 0x0000
75*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_EMIF_1_SDRAM0 0x0001
76*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_EMIF_1_SDRAM1 0x0002
77*4882a593Smuzhiyun #define U300_SYSCON_PMC1LR_EMIF_1 0x0003
78*4882a593Smuzhiyun /* PAD MUX Control register 2 (HIGH) 16bit (R/W) */
79*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR 0x007E
80*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_MASK 0xFFFF
81*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_MISC_2_MASK 0xC000
82*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_MISC_2_APP_GPIO 0x0000
83*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_MISC_2_MSPRO 0x4000
84*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_MISC_2_DSP 0x8000
85*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_MISC_2_AAIF 0xC000
86*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_APP_GPIO_2_MASK 0x3000
87*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_APP_GPIO_2_APP_GPIO 0x0000
88*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_APP_GPIO_2_NFIF 0x1000
89*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_APP_GPIO_2_DSP 0x2000
90*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_APP_GPIO_2_AAIF 0x3000
91*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_APP_GPIO_1_MASK 0x0C00
92*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_APP_GPIO_1_APP_GPIO 0x0000
93*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_APP_GPIO_1_MMC 0x0400
94*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_APP_GPIO_1_DSP 0x0800
95*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_APP_GPIO_1_AAIF 0x0C00
96*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_APP_SPI_CS_2_MASK 0x0300
97*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_APP_SPI_CS_2_APP_GPIO 0x0000
98*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_APP_SPI_CS_2_SPI 0x0100
99*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_APP_SPI_CS_2_AAIF 0x0300
100*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_APP_SPI_CS_1_MASK 0x00C0
101*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_APP_SPI_CS_1_APP_GPIO 0x0000
102*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_APP_SPI_CS_1_SPI 0x0040
103*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_APP_SPI_CS_1_AAIF 0x00C0
104*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_APP_SPI_2_MASK 0x0030
105*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_APP_SPI_2_APP_GPIO 0x0000
106*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_APP_SPI_2_SPI 0x0010
107*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_APP_SPI_2_DSP 0x0020
108*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_APP_SPI_2_AAIF 0x0030
109*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_APP_UART0_2_MASK 0x000C
110*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_APP_UART0_2_APP_GPIO 0x0000
111*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_APP_UART0_2_UART0 0x0004
112*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_APP_UART0_2_NFIF_CS 0x0008
113*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_APP_UART0_2_AAIF 0x000C
114*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_APP_UART0_1_MASK 0x0003
115*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_APP_UART0_1_APP_GPIO 0x0000
116*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_APP_UART0_1_UART0 0x0001
117*4882a593Smuzhiyun #define U300_SYSCON_PMC1HR_APP_UART0_1_AAIF 0x0003
118*4882a593Smuzhiyun /* Padmux 2 control */
119*4882a593Smuzhiyun #define U300_SYSCON_PMC2R 0x100
120*4882a593Smuzhiyun #define U300_SYSCON_PMC2R_APP_MISC_0_MASK 0x00C0
121*4882a593Smuzhiyun #define U300_SYSCON_PMC2R_APP_MISC_0_APP_GPIO 0x0000
122*4882a593Smuzhiyun #define U300_SYSCON_PMC2R_APP_MISC_0_EMIF_SDRAM 0x0040
123*4882a593Smuzhiyun #define U300_SYSCON_PMC2R_APP_MISC_0_MMC 0x0080
124*4882a593Smuzhiyun #define U300_SYSCON_PMC2R_APP_MISC_0_CDI2 0x00C0
125*4882a593Smuzhiyun #define U300_SYSCON_PMC2R_APP_MISC_1_MASK 0x0300
126*4882a593Smuzhiyun #define U300_SYSCON_PMC2R_APP_MISC_1_APP_GPIO 0x0000
127*4882a593Smuzhiyun #define U300_SYSCON_PMC2R_APP_MISC_1_EMIF_SDRAM 0x0100
128*4882a593Smuzhiyun #define U300_SYSCON_PMC2R_APP_MISC_1_MMC 0x0200
129*4882a593Smuzhiyun #define U300_SYSCON_PMC2R_APP_MISC_1_CDI2 0x0300
130*4882a593Smuzhiyun #define U300_SYSCON_PMC2R_APP_MISC_2_MASK 0x0C00
131*4882a593Smuzhiyun #define U300_SYSCON_PMC2R_APP_MISC_2_APP_GPIO 0x0000
132*4882a593Smuzhiyun #define U300_SYSCON_PMC2R_APP_MISC_2_EMIF_SDRAM 0x0400
133*4882a593Smuzhiyun #define U300_SYSCON_PMC2R_APP_MISC_2_MMC 0x0800
134*4882a593Smuzhiyun #define U300_SYSCON_PMC2R_APP_MISC_2_CDI2 0x0C00
135*4882a593Smuzhiyun #define U300_SYSCON_PMC2R_APP_MISC_3_MASK 0x3000
136*4882a593Smuzhiyun #define U300_SYSCON_PMC2R_APP_MISC_3_APP_GPIO 0x0000
137*4882a593Smuzhiyun #define U300_SYSCON_PMC2R_APP_MISC_3_EMIF_SDRAM 0x1000
138*4882a593Smuzhiyun #define U300_SYSCON_PMC2R_APP_MISC_3_MMC 0x2000
139*4882a593Smuzhiyun #define U300_SYSCON_PMC2R_APP_MISC_3_CDI2 0x3000
140*4882a593Smuzhiyun #define U300_SYSCON_PMC2R_APP_MISC_4_MASK 0xC000
141*4882a593Smuzhiyun #define U300_SYSCON_PMC2R_APP_MISC_4_APP_GPIO 0x0000
142*4882a593Smuzhiyun #define U300_SYSCON_PMC2R_APP_MISC_4_EMIF_SDRAM 0x4000
143*4882a593Smuzhiyun #define U300_SYSCON_PMC2R_APP_MISC_4_MMC 0x8000
144*4882a593Smuzhiyun #define U300_SYSCON_PMC2R_APP_MISC_4_ACC_GPIO 0xC000
145*4882a593Smuzhiyun /* TODO: More SYSCON registers missing */
146*4882a593Smuzhiyun #define U300_SYSCON_PMC3R 0x10C
147*4882a593Smuzhiyun #define U300_SYSCON_PMC3R_APP_MISC_11_MASK 0xC000
148*4882a593Smuzhiyun #define U300_SYSCON_PMC3R_APP_MISC_11_SPI 0x4000
149*4882a593Smuzhiyun #define U300_SYSCON_PMC3R_APP_MISC_10_MASK 0x3000
150*4882a593Smuzhiyun #define U300_SYSCON_PMC3R_APP_MISC_10_SPI 0x1000
151*4882a593Smuzhiyun /* TODO: Missing other configs */
152*4882a593Smuzhiyun #define U300_SYSCON_PMC4R 0x168
153*4882a593Smuzhiyun #define U300_SYSCON_PMC4R_APP_MISC_12_MASK 0x0003
154*4882a593Smuzhiyun #define U300_SYSCON_PMC4R_APP_MISC_12_APP_GPIO 0x0000
155*4882a593Smuzhiyun #define U300_SYSCON_PMC4R_APP_MISC_13_MASK 0x000C
156*4882a593Smuzhiyun #define U300_SYSCON_PMC4R_APP_MISC_13_CDI 0x0000
157*4882a593Smuzhiyun #define U300_SYSCON_PMC4R_APP_MISC_13_SMIA 0x0004
158*4882a593Smuzhiyun #define U300_SYSCON_PMC4R_APP_MISC_13_SMIA2 0x0008
159*4882a593Smuzhiyun #define U300_SYSCON_PMC4R_APP_MISC_13_APP_GPIO 0x000C
160*4882a593Smuzhiyun #define U300_SYSCON_PMC4R_APP_MISC_14_MASK 0x0030
161*4882a593Smuzhiyun #define U300_SYSCON_PMC4R_APP_MISC_14_CDI 0x0000
162*4882a593Smuzhiyun #define U300_SYSCON_PMC4R_APP_MISC_14_SMIA 0x0010
163*4882a593Smuzhiyun #define U300_SYSCON_PMC4R_APP_MISC_14_CDI2 0x0020
164*4882a593Smuzhiyun #define U300_SYSCON_PMC4R_APP_MISC_14_APP_GPIO 0x0030
165*4882a593Smuzhiyun #define U300_SYSCON_PMC4R_APP_MISC_16_MASK 0x0300
166*4882a593Smuzhiyun #define U300_SYSCON_PMC4R_APP_MISC_16_APP_GPIO_13 0x0000
167*4882a593Smuzhiyun #define U300_SYSCON_PMC4R_APP_MISC_16_APP_UART1_CTS 0x0100
168*4882a593Smuzhiyun #define U300_SYSCON_PMC4R_APP_MISC_16_EMIF_1_STATIC_CS5_N 0x0200
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun #define DRIVER_NAME "pinctrl-u300"
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /*
173*4882a593Smuzhiyun * The DB3350 has 467 pads, I have enumerated the pads clockwise around the
174*4882a593Smuzhiyun * edges of the silicon, finger by finger. LTCORNER upper left is pad 0.
175*4882a593Smuzhiyun * Data taken from the PadRing chart, arranged like this:
176*4882a593Smuzhiyun *
177*4882a593Smuzhiyun * 0 ..... 104
178*4882a593Smuzhiyun * 466 105
179*4882a593Smuzhiyun * . .
180*4882a593Smuzhiyun * . .
181*4882a593Smuzhiyun * 358 224
182*4882a593Smuzhiyun * 357 .... 225
183*4882a593Smuzhiyun */
184*4882a593Smuzhiyun #define U300_NUM_PADS 467
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* Pad names for the pinmux subsystem */
187*4882a593Smuzhiyun static const struct pinctrl_pin_desc u300_pads[] = {
188*4882a593Smuzhiyun /* Pads along the top edge of the chip */
189*4882a593Smuzhiyun PINCTRL_PIN(0, "P PAD VDD 28"),
190*4882a593Smuzhiyun PINCTRL_PIN(1, "P PAD GND 28"),
191*4882a593Smuzhiyun PINCTRL_PIN(2, "PO SIM RST N"),
192*4882a593Smuzhiyun PINCTRL_PIN(3, "VSSIO 25"),
193*4882a593Smuzhiyun PINCTRL_PIN(4, "VSSA ADDA ESDSUB"),
194*4882a593Smuzhiyun PINCTRL_PIN(5, "PWR VSSCOMMON"),
195*4882a593Smuzhiyun PINCTRL_PIN(6, "PI ADC I1 POS"),
196*4882a593Smuzhiyun PINCTRL_PIN(7, "PI ADC I1 NEG"),
197*4882a593Smuzhiyun PINCTRL_PIN(8, "PWR VSSAD0"),
198*4882a593Smuzhiyun PINCTRL_PIN(9, "PWR VCCAD0"),
199*4882a593Smuzhiyun PINCTRL_PIN(10, "PI ADC Q1 NEG"),
200*4882a593Smuzhiyun PINCTRL_PIN(11, "PI ADC Q1 POS"),
201*4882a593Smuzhiyun PINCTRL_PIN(12, "PWR VDDAD"),
202*4882a593Smuzhiyun PINCTRL_PIN(13, "PWR GNDAD"),
203*4882a593Smuzhiyun PINCTRL_PIN(14, "PI ADC I2 POS"),
204*4882a593Smuzhiyun PINCTRL_PIN(15, "PI ADC I2 NEG"),
205*4882a593Smuzhiyun PINCTRL_PIN(16, "PWR VSSAD1"),
206*4882a593Smuzhiyun PINCTRL_PIN(17, "PWR VCCAD1"),
207*4882a593Smuzhiyun PINCTRL_PIN(18, "PI ADC Q2 NEG"),
208*4882a593Smuzhiyun PINCTRL_PIN(19, "PI ADC Q2 POS"),
209*4882a593Smuzhiyun PINCTRL_PIN(20, "VSSA ADDA ESDSUB"),
210*4882a593Smuzhiyun PINCTRL_PIN(21, "PWR VCCGPAD"),
211*4882a593Smuzhiyun PINCTRL_PIN(22, "PI TX POW"),
212*4882a593Smuzhiyun PINCTRL_PIN(23, "PWR VSSGPAD"),
213*4882a593Smuzhiyun PINCTRL_PIN(24, "PO DAC I POS"),
214*4882a593Smuzhiyun PINCTRL_PIN(25, "PO DAC I NEG"),
215*4882a593Smuzhiyun PINCTRL_PIN(26, "PO DAC Q POS"),
216*4882a593Smuzhiyun PINCTRL_PIN(27, "PO DAC Q NEG"),
217*4882a593Smuzhiyun PINCTRL_PIN(28, "PWR VSSDA"),
218*4882a593Smuzhiyun PINCTRL_PIN(29, "PWR VCCDA"),
219*4882a593Smuzhiyun PINCTRL_PIN(30, "VSSA ADDA ESDSUB"),
220*4882a593Smuzhiyun PINCTRL_PIN(31, "P PAD VDDIO 11"),
221*4882a593Smuzhiyun PINCTRL_PIN(32, "PI PLL 26 FILTVDD"),
222*4882a593Smuzhiyun PINCTRL_PIN(33, "PI PLL 26 VCONT"),
223*4882a593Smuzhiyun PINCTRL_PIN(34, "PWR AGNDPLL2V5 32 13"),
224*4882a593Smuzhiyun PINCTRL_PIN(35, "PWR AVDDPLL2V5 32 13"),
225*4882a593Smuzhiyun PINCTRL_PIN(36, "VDDA PLL ESD"),
226*4882a593Smuzhiyun PINCTRL_PIN(37, "VSSA PLL ESD"),
227*4882a593Smuzhiyun PINCTRL_PIN(38, "VSS PLL"),
228*4882a593Smuzhiyun PINCTRL_PIN(39, "VDDC PLL"),
229*4882a593Smuzhiyun PINCTRL_PIN(40, "PWR AGNDPLL2V5 26 60"),
230*4882a593Smuzhiyun PINCTRL_PIN(41, "PWR AVDDPLL2V5 26 60"),
231*4882a593Smuzhiyun PINCTRL_PIN(42, "PWR AVDDPLL2V5 26 208"),
232*4882a593Smuzhiyun PINCTRL_PIN(43, "PWR AGNDPLL2V5 26 208"),
233*4882a593Smuzhiyun PINCTRL_PIN(44, "PWR AVDDPLL2V5 13 208"),
234*4882a593Smuzhiyun PINCTRL_PIN(45, "PWR AGNDPLL2V5 13 208"),
235*4882a593Smuzhiyun PINCTRL_PIN(46, "P PAD VSSIO 11"),
236*4882a593Smuzhiyun PINCTRL_PIN(47, "P PAD VSSIO 12"),
237*4882a593Smuzhiyun PINCTRL_PIN(48, "PI POW RST N"),
238*4882a593Smuzhiyun PINCTRL_PIN(49, "VDDC IO"),
239*4882a593Smuzhiyun PINCTRL_PIN(50, "P PAD VDDIO 16"),
240*4882a593Smuzhiyun PINCTRL_PIN(51, "PO RF WCDMA EN 4"),
241*4882a593Smuzhiyun PINCTRL_PIN(52, "PO RF WCDMA EN 3"),
242*4882a593Smuzhiyun PINCTRL_PIN(53, "PO RF WCDMA EN 2"),
243*4882a593Smuzhiyun PINCTRL_PIN(54, "PO RF WCDMA EN 1"),
244*4882a593Smuzhiyun PINCTRL_PIN(55, "PO RF WCDMA EN 0"),
245*4882a593Smuzhiyun PINCTRL_PIN(56, "PO GSM PA ENABLE"),
246*4882a593Smuzhiyun PINCTRL_PIN(57, "PO RF DATA STRB"),
247*4882a593Smuzhiyun PINCTRL_PIN(58, "PO RF DATA2"),
248*4882a593Smuzhiyun PINCTRL_PIN(59, "PIO RF DATA1"),
249*4882a593Smuzhiyun PINCTRL_PIN(60, "PIO RF DATA0"),
250*4882a593Smuzhiyun PINCTRL_PIN(61, "P PAD VDD 11"),
251*4882a593Smuzhiyun PINCTRL_PIN(62, "P PAD GND 11"),
252*4882a593Smuzhiyun PINCTRL_PIN(63, "P PAD VSSIO 16"),
253*4882a593Smuzhiyun PINCTRL_PIN(64, "P PAD VDDIO 18"),
254*4882a593Smuzhiyun PINCTRL_PIN(65, "PO RF CTRL STRB2"),
255*4882a593Smuzhiyun PINCTRL_PIN(66, "PO RF CTRL STRB1"),
256*4882a593Smuzhiyun PINCTRL_PIN(67, "PO RF CTRL STRB0"),
257*4882a593Smuzhiyun PINCTRL_PIN(68, "PIO RF CTRL DATA"),
258*4882a593Smuzhiyun PINCTRL_PIN(69, "PO RF CTRL CLK"),
259*4882a593Smuzhiyun PINCTRL_PIN(70, "PO TX ADC STRB"),
260*4882a593Smuzhiyun PINCTRL_PIN(71, "PO ANT SW 2"),
261*4882a593Smuzhiyun PINCTRL_PIN(72, "PO ANT SW 3"),
262*4882a593Smuzhiyun PINCTRL_PIN(73, "PO ANT SW 0"),
263*4882a593Smuzhiyun PINCTRL_PIN(74, "PO ANT SW 1"),
264*4882a593Smuzhiyun PINCTRL_PIN(75, "PO M CLKRQ"),
265*4882a593Smuzhiyun PINCTRL_PIN(76, "PI M CLK"),
266*4882a593Smuzhiyun PINCTRL_PIN(77, "PI RTC CLK"),
267*4882a593Smuzhiyun PINCTRL_PIN(78, "P PAD VDD 8"),
268*4882a593Smuzhiyun PINCTRL_PIN(79, "P PAD GND 8"),
269*4882a593Smuzhiyun PINCTRL_PIN(80, "P PAD VSSIO 13"),
270*4882a593Smuzhiyun PINCTRL_PIN(81, "P PAD VDDIO 13"),
271*4882a593Smuzhiyun PINCTRL_PIN(82, "PO SYS 1 CLK"),
272*4882a593Smuzhiyun PINCTRL_PIN(83, "PO SYS 2 CLK"),
273*4882a593Smuzhiyun PINCTRL_PIN(84, "PO SYS 0 CLK"),
274*4882a593Smuzhiyun PINCTRL_PIN(85, "PI SYS 0 CLKRQ"),
275*4882a593Smuzhiyun PINCTRL_PIN(86, "PO PWR MNGT CTRL 1"),
276*4882a593Smuzhiyun PINCTRL_PIN(87, "PO PWR MNGT CTRL 0"),
277*4882a593Smuzhiyun PINCTRL_PIN(88, "PO RESOUT2 RST N"),
278*4882a593Smuzhiyun PINCTRL_PIN(89, "PO RESOUT1 RST N"),
279*4882a593Smuzhiyun PINCTRL_PIN(90, "PO RESOUT0 RST N"),
280*4882a593Smuzhiyun PINCTRL_PIN(91, "PI SERVICE N"),
281*4882a593Smuzhiyun PINCTRL_PIN(92, "P PAD VDD 29"),
282*4882a593Smuzhiyun PINCTRL_PIN(93, "P PAD GND 29"),
283*4882a593Smuzhiyun PINCTRL_PIN(94, "P PAD VSSIO 8"),
284*4882a593Smuzhiyun PINCTRL_PIN(95, "P PAD VDDIO 8"),
285*4882a593Smuzhiyun PINCTRL_PIN(96, "PI EXT IRQ1 N"),
286*4882a593Smuzhiyun PINCTRL_PIN(97, "PI EXT IRQ0 N"),
287*4882a593Smuzhiyun PINCTRL_PIN(98, "PIO DC ON"),
288*4882a593Smuzhiyun PINCTRL_PIN(99, "PIO ACC APP I2C DATA"),
289*4882a593Smuzhiyun PINCTRL_PIN(100, "PIO ACC APP I2C CLK"),
290*4882a593Smuzhiyun PINCTRL_PIN(101, "P PAD VDD 12"),
291*4882a593Smuzhiyun PINCTRL_PIN(102, "P PAD GND 12"),
292*4882a593Smuzhiyun PINCTRL_PIN(103, "P PAD VSSIO 14"),
293*4882a593Smuzhiyun PINCTRL_PIN(104, "P PAD VDDIO 14"),
294*4882a593Smuzhiyun /* Pads along the right edge of the chip */
295*4882a593Smuzhiyun PINCTRL_PIN(105, "PIO APP I2C1 DATA"),
296*4882a593Smuzhiyun PINCTRL_PIN(106, "PIO APP I2C1 CLK"),
297*4882a593Smuzhiyun PINCTRL_PIN(107, "PO KEY OUT0"),
298*4882a593Smuzhiyun PINCTRL_PIN(108, "PO KEY OUT1"),
299*4882a593Smuzhiyun PINCTRL_PIN(109, "PO KEY OUT2"),
300*4882a593Smuzhiyun PINCTRL_PIN(110, "PO KEY OUT3"),
301*4882a593Smuzhiyun PINCTRL_PIN(111, "PO KEY OUT4"),
302*4882a593Smuzhiyun PINCTRL_PIN(112, "PI KEY IN0"),
303*4882a593Smuzhiyun PINCTRL_PIN(113, "PI KEY IN1"),
304*4882a593Smuzhiyun PINCTRL_PIN(114, "PI KEY IN2"),
305*4882a593Smuzhiyun PINCTRL_PIN(115, "P PAD VDDIO 15"),
306*4882a593Smuzhiyun PINCTRL_PIN(116, "P PAD VSSIO 15"),
307*4882a593Smuzhiyun PINCTRL_PIN(117, "P PAD GND 13"),
308*4882a593Smuzhiyun PINCTRL_PIN(118, "P PAD VDD 13"),
309*4882a593Smuzhiyun PINCTRL_PIN(119, "PI KEY IN3"),
310*4882a593Smuzhiyun PINCTRL_PIN(120, "PI KEY IN4"),
311*4882a593Smuzhiyun PINCTRL_PIN(121, "PI KEY IN5"),
312*4882a593Smuzhiyun PINCTRL_PIN(122, "PIO APP PCM I2S1 DATA B"),
313*4882a593Smuzhiyun PINCTRL_PIN(123, "PIO APP PCM I2S1 DATA A"),
314*4882a593Smuzhiyun PINCTRL_PIN(124, "PIO APP PCM I2S1 WS"),
315*4882a593Smuzhiyun PINCTRL_PIN(125, "PIO APP PCM I2S1 CLK"),
316*4882a593Smuzhiyun PINCTRL_PIN(126, "PIO APP PCM I2S0 DATA B"),
317*4882a593Smuzhiyun PINCTRL_PIN(127, "PIO APP PCM I2S0 DATA A"),
318*4882a593Smuzhiyun PINCTRL_PIN(128, "PIO APP PCM I2S0 WS"),
319*4882a593Smuzhiyun PINCTRL_PIN(129, "PIO APP PCM I2S0 CLK"),
320*4882a593Smuzhiyun PINCTRL_PIN(130, "P PAD VDD 17"),
321*4882a593Smuzhiyun PINCTRL_PIN(131, "P PAD GND 17"),
322*4882a593Smuzhiyun PINCTRL_PIN(132, "P PAD VSSIO 19"),
323*4882a593Smuzhiyun PINCTRL_PIN(133, "P PAD VDDIO 19"),
324*4882a593Smuzhiyun PINCTRL_PIN(134, "UART0 RTS"),
325*4882a593Smuzhiyun PINCTRL_PIN(135, "UART0 CTS"),
326*4882a593Smuzhiyun PINCTRL_PIN(136, "UART0 TX"),
327*4882a593Smuzhiyun PINCTRL_PIN(137, "UART0 RX"),
328*4882a593Smuzhiyun PINCTRL_PIN(138, "PIO ACC SPI DO"),
329*4882a593Smuzhiyun PINCTRL_PIN(139, "PIO ACC SPI DI"),
330*4882a593Smuzhiyun PINCTRL_PIN(140, "PIO ACC SPI CS0 N"),
331*4882a593Smuzhiyun PINCTRL_PIN(141, "PIO ACC SPI CS1 N"),
332*4882a593Smuzhiyun PINCTRL_PIN(142, "PIO ACC SPI CS2 N"),
333*4882a593Smuzhiyun PINCTRL_PIN(143, "PIO ACC SPI CLK"),
334*4882a593Smuzhiyun PINCTRL_PIN(144, "PO PDI EXT RST N"),
335*4882a593Smuzhiyun PINCTRL_PIN(145, "P PAD VDDIO 22"),
336*4882a593Smuzhiyun PINCTRL_PIN(146, "P PAD VSSIO 22"),
337*4882a593Smuzhiyun PINCTRL_PIN(147, "P PAD GND 18"),
338*4882a593Smuzhiyun PINCTRL_PIN(148, "P PAD VDD 18"),
339*4882a593Smuzhiyun PINCTRL_PIN(149, "PIO PDI C0"),
340*4882a593Smuzhiyun PINCTRL_PIN(150, "PIO PDI C1"),
341*4882a593Smuzhiyun PINCTRL_PIN(151, "PIO PDI C2"),
342*4882a593Smuzhiyun PINCTRL_PIN(152, "PIO PDI C3"),
343*4882a593Smuzhiyun PINCTRL_PIN(153, "PIO PDI C4"),
344*4882a593Smuzhiyun PINCTRL_PIN(154, "PIO PDI C5"),
345*4882a593Smuzhiyun PINCTRL_PIN(155, "PIO PDI D0"),
346*4882a593Smuzhiyun PINCTRL_PIN(156, "PIO PDI D1"),
347*4882a593Smuzhiyun PINCTRL_PIN(157, "PIO PDI D2"),
348*4882a593Smuzhiyun PINCTRL_PIN(158, "PIO PDI D3"),
349*4882a593Smuzhiyun PINCTRL_PIN(159, "P PAD VDDIO 21"),
350*4882a593Smuzhiyun PINCTRL_PIN(160, "P PAD VSSIO 21"),
351*4882a593Smuzhiyun PINCTRL_PIN(161, "PIO PDI D4"),
352*4882a593Smuzhiyun PINCTRL_PIN(162, "PIO PDI D5"),
353*4882a593Smuzhiyun PINCTRL_PIN(163, "PIO PDI D6"),
354*4882a593Smuzhiyun PINCTRL_PIN(164, "PIO PDI D7"),
355*4882a593Smuzhiyun PINCTRL_PIN(165, "PIO MS INS"),
356*4882a593Smuzhiyun PINCTRL_PIN(166, "MMC DATA DIR LS"),
357*4882a593Smuzhiyun PINCTRL_PIN(167, "MMC DATA 3"),
358*4882a593Smuzhiyun PINCTRL_PIN(168, "MMC DATA 2"),
359*4882a593Smuzhiyun PINCTRL_PIN(169, "MMC DATA 1"),
360*4882a593Smuzhiyun PINCTRL_PIN(170, "MMC DATA 0"),
361*4882a593Smuzhiyun PINCTRL_PIN(171, "MMC CMD DIR LS"),
362*4882a593Smuzhiyun PINCTRL_PIN(172, "P PAD VDD 27"),
363*4882a593Smuzhiyun PINCTRL_PIN(173, "P PAD GND 27"),
364*4882a593Smuzhiyun PINCTRL_PIN(174, "P PAD VSSIO 20"),
365*4882a593Smuzhiyun PINCTRL_PIN(175, "P PAD VDDIO 20"),
366*4882a593Smuzhiyun PINCTRL_PIN(176, "MMC CMD"),
367*4882a593Smuzhiyun PINCTRL_PIN(177, "MMC CLK"),
368*4882a593Smuzhiyun PINCTRL_PIN(178, "PIO APP GPIO 14"),
369*4882a593Smuzhiyun PINCTRL_PIN(179, "PIO APP GPIO 13"),
370*4882a593Smuzhiyun PINCTRL_PIN(180, "PIO APP GPIO 11"),
371*4882a593Smuzhiyun PINCTRL_PIN(181, "PIO APP GPIO 25"),
372*4882a593Smuzhiyun PINCTRL_PIN(182, "PIO APP GPIO 24"),
373*4882a593Smuzhiyun PINCTRL_PIN(183, "PIO APP GPIO 23"),
374*4882a593Smuzhiyun PINCTRL_PIN(184, "PIO APP GPIO 22"),
375*4882a593Smuzhiyun PINCTRL_PIN(185, "PIO APP GPIO 21"),
376*4882a593Smuzhiyun PINCTRL_PIN(186, "PIO APP GPIO 20"),
377*4882a593Smuzhiyun PINCTRL_PIN(187, "P PAD VDD 19"),
378*4882a593Smuzhiyun PINCTRL_PIN(188, "P PAD GND 19"),
379*4882a593Smuzhiyun PINCTRL_PIN(189, "P PAD VSSIO 23"),
380*4882a593Smuzhiyun PINCTRL_PIN(190, "P PAD VDDIO 23"),
381*4882a593Smuzhiyun PINCTRL_PIN(191, "PIO APP GPIO 19"),
382*4882a593Smuzhiyun PINCTRL_PIN(192, "PIO APP GPIO 18"),
383*4882a593Smuzhiyun PINCTRL_PIN(193, "PIO APP GPIO 17"),
384*4882a593Smuzhiyun PINCTRL_PIN(194, "PIO APP GPIO 16"),
385*4882a593Smuzhiyun PINCTRL_PIN(195, "PI CI D1"),
386*4882a593Smuzhiyun PINCTRL_PIN(196, "PI CI D0"),
387*4882a593Smuzhiyun PINCTRL_PIN(197, "PI CI HSYNC"),
388*4882a593Smuzhiyun PINCTRL_PIN(198, "PI CI VSYNC"),
389*4882a593Smuzhiyun PINCTRL_PIN(199, "PI CI EXT CLK"),
390*4882a593Smuzhiyun PINCTRL_PIN(200, "PO CI EXT RST N"),
391*4882a593Smuzhiyun PINCTRL_PIN(201, "P PAD VSSIO 43"),
392*4882a593Smuzhiyun PINCTRL_PIN(202, "P PAD VDDIO 43"),
393*4882a593Smuzhiyun PINCTRL_PIN(203, "PI CI D6"),
394*4882a593Smuzhiyun PINCTRL_PIN(204, "PI CI D7"),
395*4882a593Smuzhiyun PINCTRL_PIN(205, "PI CI D2"),
396*4882a593Smuzhiyun PINCTRL_PIN(206, "PI CI D3"),
397*4882a593Smuzhiyun PINCTRL_PIN(207, "PI CI D4"),
398*4882a593Smuzhiyun PINCTRL_PIN(208, "PI CI D5"),
399*4882a593Smuzhiyun PINCTRL_PIN(209, "PI CI D8"),
400*4882a593Smuzhiyun PINCTRL_PIN(210, "PI CI D9"),
401*4882a593Smuzhiyun PINCTRL_PIN(211, "P PAD VDD 20"),
402*4882a593Smuzhiyun PINCTRL_PIN(212, "P PAD GND 20"),
403*4882a593Smuzhiyun PINCTRL_PIN(213, "P PAD VSSIO 24"),
404*4882a593Smuzhiyun PINCTRL_PIN(214, "P PAD VDDIO 24"),
405*4882a593Smuzhiyun PINCTRL_PIN(215, "P PAD VDDIO 26"),
406*4882a593Smuzhiyun PINCTRL_PIN(216, "PO EMIF 1 A26"),
407*4882a593Smuzhiyun PINCTRL_PIN(217, "PO EMIF 1 A25"),
408*4882a593Smuzhiyun PINCTRL_PIN(218, "P PAD VSSIO 26"),
409*4882a593Smuzhiyun PINCTRL_PIN(219, "PO EMIF 1 A24"),
410*4882a593Smuzhiyun PINCTRL_PIN(220, "PO EMIF 1 A23"),
411*4882a593Smuzhiyun /* Pads along the bottom edge of the chip */
412*4882a593Smuzhiyun PINCTRL_PIN(221, "PO EMIF 1 A22"),
413*4882a593Smuzhiyun PINCTRL_PIN(222, "PO EMIF 1 A21"),
414*4882a593Smuzhiyun PINCTRL_PIN(223, "P PAD VDD 21"),
415*4882a593Smuzhiyun PINCTRL_PIN(224, "P PAD GND 21"),
416*4882a593Smuzhiyun PINCTRL_PIN(225, "P PAD VSSIO 27"),
417*4882a593Smuzhiyun PINCTRL_PIN(226, "P PAD VDDIO 27"),
418*4882a593Smuzhiyun PINCTRL_PIN(227, "PO EMIF 1 A20"),
419*4882a593Smuzhiyun PINCTRL_PIN(228, "PO EMIF 1 A19"),
420*4882a593Smuzhiyun PINCTRL_PIN(229, "PO EMIF 1 A18"),
421*4882a593Smuzhiyun PINCTRL_PIN(230, "PO EMIF 1 A17"),
422*4882a593Smuzhiyun PINCTRL_PIN(231, "P PAD VDDIO 28"),
423*4882a593Smuzhiyun PINCTRL_PIN(232, "P PAD VSSIO 28"),
424*4882a593Smuzhiyun PINCTRL_PIN(233, "PO EMIF 1 A16"),
425*4882a593Smuzhiyun PINCTRL_PIN(234, "PIO EMIF 1 D15"),
426*4882a593Smuzhiyun PINCTRL_PIN(235, "PO EMIF 1 A15"),
427*4882a593Smuzhiyun PINCTRL_PIN(236, "PIO EMIF 1 D14"),
428*4882a593Smuzhiyun PINCTRL_PIN(237, "P PAD VDD 22"),
429*4882a593Smuzhiyun PINCTRL_PIN(238, "P PAD GND 22"),
430*4882a593Smuzhiyun PINCTRL_PIN(239, "P PAD VSSIO 29"),
431*4882a593Smuzhiyun PINCTRL_PIN(240, "P PAD VDDIO 29"),
432*4882a593Smuzhiyun PINCTRL_PIN(241, "PO EMIF 1 A14"),
433*4882a593Smuzhiyun PINCTRL_PIN(242, "PIO EMIF 1 D13"),
434*4882a593Smuzhiyun PINCTRL_PIN(243, "PO EMIF 1 A13"),
435*4882a593Smuzhiyun PINCTRL_PIN(244, "PIO EMIF 1 D12"),
436*4882a593Smuzhiyun PINCTRL_PIN(245, "P PAD VSSIO 30"),
437*4882a593Smuzhiyun PINCTRL_PIN(246, "P PAD VDDIO 30"),
438*4882a593Smuzhiyun PINCTRL_PIN(247, "PO EMIF 1 A12"),
439*4882a593Smuzhiyun PINCTRL_PIN(248, "PIO EMIF 1 D11"),
440*4882a593Smuzhiyun PINCTRL_PIN(249, "PO EMIF 1 A11"),
441*4882a593Smuzhiyun PINCTRL_PIN(250, "PIO EMIF 1 D10"),
442*4882a593Smuzhiyun PINCTRL_PIN(251, "P PAD VSSIO 31"),
443*4882a593Smuzhiyun PINCTRL_PIN(252, "P PAD VDDIO 31"),
444*4882a593Smuzhiyun PINCTRL_PIN(253, "PO EMIF 1 A10"),
445*4882a593Smuzhiyun PINCTRL_PIN(254, "PIO EMIF 1 D09"),
446*4882a593Smuzhiyun PINCTRL_PIN(255, "PO EMIF 1 A09"),
447*4882a593Smuzhiyun PINCTRL_PIN(256, "P PAD VDDIO 32"),
448*4882a593Smuzhiyun PINCTRL_PIN(257, "P PAD VSSIO 32"),
449*4882a593Smuzhiyun PINCTRL_PIN(258, "P PAD GND 24"),
450*4882a593Smuzhiyun PINCTRL_PIN(259, "P PAD VDD 24"),
451*4882a593Smuzhiyun PINCTRL_PIN(260, "PIO EMIF 1 D08"),
452*4882a593Smuzhiyun PINCTRL_PIN(261, "PO EMIF 1 A08"),
453*4882a593Smuzhiyun PINCTRL_PIN(262, "PIO EMIF 1 D07"),
454*4882a593Smuzhiyun PINCTRL_PIN(263, "PO EMIF 1 A07"),
455*4882a593Smuzhiyun PINCTRL_PIN(264, "P PAD VDDIO 33"),
456*4882a593Smuzhiyun PINCTRL_PIN(265, "P PAD VSSIO 33"),
457*4882a593Smuzhiyun PINCTRL_PIN(266, "PIO EMIF 1 D06"),
458*4882a593Smuzhiyun PINCTRL_PIN(267, "PO EMIF 1 A06"),
459*4882a593Smuzhiyun PINCTRL_PIN(268, "PIO EMIF 1 D05"),
460*4882a593Smuzhiyun PINCTRL_PIN(269, "PO EMIF 1 A05"),
461*4882a593Smuzhiyun PINCTRL_PIN(270, "P PAD VDDIO 34"),
462*4882a593Smuzhiyun PINCTRL_PIN(271, "P PAD VSSIO 34"),
463*4882a593Smuzhiyun PINCTRL_PIN(272, "PIO EMIF 1 D04"),
464*4882a593Smuzhiyun PINCTRL_PIN(273, "PO EMIF 1 A04"),
465*4882a593Smuzhiyun PINCTRL_PIN(274, "PIO EMIF 1 D03"),
466*4882a593Smuzhiyun PINCTRL_PIN(275, "PO EMIF 1 A03"),
467*4882a593Smuzhiyun PINCTRL_PIN(276, "P PAD VDDIO 35"),
468*4882a593Smuzhiyun PINCTRL_PIN(277, "P PAD VSSIO 35"),
469*4882a593Smuzhiyun PINCTRL_PIN(278, "P PAD GND 23"),
470*4882a593Smuzhiyun PINCTRL_PIN(279, "P PAD VDD 23"),
471*4882a593Smuzhiyun PINCTRL_PIN(280, "PIO EMIF 1 D02"),
472*4882a593Smuzhiyun PINCTRL_PIN(281, "PO EMIF 1 A02"),
473*4882a593Smuzhiyun PINCTRL_PIN(282, "PIO EMIF 1 D01"),
474*4882a593Smuzhiyun PINCTRL_PIN(283, "PO EMIF 1 A01"),
475*4882a593Smuzhiyun PINCTRL_PIN(284, "P PAD VDDIO 36"),
476*4882a593Smuzhiyun PINCTRL_PIN(285, "P PAD VSSIO 36"),
477*4882a593Smuzhiyun PINCTRL_PIN(286, "PIO EMIF 1 D00"),
478*4882a593Smuzhiyun PINCTRL_PIN(287, "PO EMIF 1 BE1 N"),
479*4882a593Smuzhiyun PINCTRL_PIN(288, "PO EMIF 1 BE0 N"),
480*4882a593Smuzhiyun PINCTRL_PIN(289, "PO EMIF 1 ADV N"),
481*4882a593Smuzhiyun PINCTRL_PIN(290, "P PAD VDDIO 37"),
482*4882a593Smuzhiyun PINCTRL_PIN(291, "P PAD VSSIO 37"),
483*4882a593Smuzhiyun PINCTRL_PIN(292, "PO EMIF 1 SD CKE0"),
484*4882a593Smuzhiyun PINCTRL_PIN(293, "PO EMIF 1 OE N"),
485*4882a593Smuzhiyun PINCTRL_PIN(294, "PO EMIF 1 WE N"),
486*4882a593Smuzhiyun PINCTRL_PIN(295, "P PAD VDDIO 38"),
487*4882a593Smuzhiyun PINCTRL_PIN(296, "P PAD VSSIO 38"),
488*4882a593Smuzhiyun PINCTRL_PIN(297, "PO EMIF 1 CLK"),
489*4882a593Smuzhiyun PINCTRL_PIN(298, "PIO EMIF 1 SD CLK"),
490*4882a593Smuzhiyun PINCTRL_PIN(299, "P PAD VSSIO 45 (not bonded)"),
491*4882a593Smuzhiyun PINCTRL_PIN(300, "P PAD VDDIO 42"),
492*4882a593Smuzhiyun PINCTRL_PIN(301, "P PAD VSSIO 42"),
493*4882a593Smuzhiyun PINCTRL_PIN(302, "P PAD GND 31"),
494*4882a593Smuzhiyun PINCTRL_PIN(303, "P PAD VDD 31"),
495*4882a593Smuzhiyun PINCTRL_PIN(304, "PI EMIF 1 RET CLK"),
496*4882a593Smuzhiyun PINCTRL_PIN(305, "PI EMIF 1 WAIT N"),
497*4882a593Smuzhiyun PINCTRL_PIN(306, "PI EMIF 1 NFIF READY"),
498*4882a593Smuzhiyun PINCTRL_PIN(307, "PO EMIF 1 SD CKE1"),
499*4882a593Smuzhiyun PINCTRL_PIN(308, "PO EMIF 1 CS3 N"),
500*4882a593Smuzhiyun PINCTRL_PIN(309, "P PAD VDD 25"),
501*4882a593Smuzhiyun PINCTRL_PIN(310, "P PAD GND 25"),
502*4882a593Smuzhiyun PINCTRL_PIN(311, "P PAD VSSIO 39"),
503*4882a593Smuzhiyun PINCTRL_PIN(312, "P PAD VDDIO 39"),
504*4882a593Smuzhiyun PINCTRL_PIN(313, "PO EMIF 1 CS2 N"),
505*4882a593Smuzhiyun PINCTRL_PIN(314, "PO EMIF 1 CS1 N"),
506*4882a593Smuzhiyun PINCTRL_PIN(315, "PO EMIF 1 CS0 N"),
507*4882a593Smuzhiyun PINCTRL_PIN(316, "PO ETM TRACE PKT0"),
508*4882a593Smuzhiyun PINCTRL_PIN(317, "PO ETM TRACE PKT1"),
509*4882a593Smuzhiyun PINCTRL_PIN(318, "PO ETM TRACE PKT2"),
510*4882a593Smuzhiyun PINCTRL_PIN(319, "P PAD VDD 30"),
511*4882a593Smuzhiyun PINCTRL_PIN(320, "P PAD GND 30"),
512*4882a593Smuzhiyun PINCTRL_PIN(321, "P PAD VSSIO 44"),
513*4882a593Smuzhiyun PINCTRL_PIN(322, "P PAD VDDIO 44"),
514*4882a593Smuzhiyun PINCTRL_PIN(323, "PO ETM TRACE PKT3"),
515*4882a593Smuzhiyun PINCTRL_PIN(324, "PO ETM TRACE PKT4"),
516*4882a593Smuzhiyun PINCTRL_PIN(325, "PO ETM TRACE PKT5"),
517*4882a593Smuzhiyun PINCTRL_PIN(326, "PO ETM TRACE PKT6"),
518*4882a593Smuzhiyun PINCTRL_PIN(327, "PO ETM TRACE PKT7"),
519*4882a593Smuzhiyun PINCTRL_PIN(328, "PO ETM PIPE STAT0"),
520*4882a593Smuzhiyun PINCTRL_PIN(329, "P PAD VDD 26"),
521*4882a593Smuzhiyun PINCTRL_PIN(330, "P PAD GND 26"),
522*4882a593Smuzhiyun PINCTRL_PIN(331, "P PAD VSSIO 40"),
523*4882a593Smuzhiyun PINCTRL_PIN(332, "P PAD VDDIO 40"),
524*4882a593Smuzhiyun PINCTRL_PIN(333, "PO ETM PIPE STAT1"),
525*4882a593Smuzhiyun PINCTRL_PIN(334, "PO ETM PIPE STAT2"),
526*4882a593Smuzhiyun PINCTRL_PIN(335, "PO ETM TRACE CLK"),
527*4882a593Smuzhiyun PINCTRL_PIN(336, "PO ETM TRACE SYNC"),
528*4882a593Smuzhiyun PINCTRL_PIN(337, "PIO ACC GPIO 33"),
529*4882a593Smuzhiyun PINCTRL_PIN(338, "PIO ACC GPIO 32"),
530*4882a593Smuzhiyun PINCTRL_PIN(339, "PIO ACC GPIO 30"),
531*4882a593Smuzhiyun PINCTRL_PIN(340, "PIO ACC GPIO 29"),
532*4882a593Smuzhiyun PINCTRL_PIN(341, "P PAD VDDIO 17"),
533*4882a593Smuzhiyun PINCTRL_PIN(342, "P PAD VSSIO 17"),
534*4882a593Smuzhiyun PINCTRL_PIN(343, "P PAD GND 15"),
535*4882a593Smuzhiyun PINCTRL_PIN(344, "P PAD VDD 15"),
536*4882a593Smuzhiyun PINCTRL_PIN(345, "PIO ACC GPIO 28"),
537*4882a593Smuzhiyun PINCTRL_PIN(346, "PIO ACC GPIO 27"),
538*4882a593Smuzhiyun PINCTRL_PIN(347, "PIO ACC GPIO 16"),
539*4882a593Smuzhiyun PINCTRL_PIN(348, "PI TAP TMS"),
540*4882a593Smuzhiyun PINCTRL_PIN(349, "PI TAP TDI"),
541*4882a593Smuzhiyun PINCTRL_PIN(350, "PO TAP TDO"),
542*4882a593Smuzhiyun PINCTRL_PIN(351, "PI TAP RST N"),
543*4882a593Smuzhiyun /* Pads along the left edge of the chip */
544*4882a593Smuzhiyun PINCTRL_PIN(352, "PI EMU MODE 0"),
545*4882a593Smuzhiyun PINCTRL_PIN(353, "PO TAP RET CLK"),
546*4882a593Smuzhiyun PINCTRL_PIN(354, "PI TAP CLK"),
547*4882a593Smuzhiyun PINCTRL_PIN(355, "PO EMIF 0 SD CS N"),
548*4882a593Smuzhiyun PINCTRL_PIN(356, "PO EMIF 0 SD CAS N"),
549*4882a593Smuzhiyun PINCTRL_PIN(357, "PO EMIF 0 SD WE N"),
550*4882a593Smuzhiyun PINCTRL_PIN(358, "P PAD VDDIO 1"),
551*4882a593Smuzhiyun PINCTRL_PIN(359, "P PAD VSSIO 1"),
552*4882a593Smuzhiyun PINCTRL_PIN(360, "P PAD GND 1"),
553*4882a593Smuzhiyun PINCTRL_PIN(361, "P PAD VDD 1"),
554*4882a593Smuzhiyun PINCTRL_PIN(362, "PO EMIF 0 SD CKE"),
555*4882a593Smuzhiyun PINCTRL_PIN(363, "PO EMIF 0 SD DQML"),
556*4882a593Smuzhiyun PINCTRL_PIN(364, "PO EMIF 0 SD DQMU"),
557*4882a593Smuzhiyun PINCTRL_PIN(365, "PO EMIF 0 SD RAS N"),
558*4882a593Smuzhiyun PINCTRL_PIN(366, "PIO EMIF 0 D15"),
559*4882a593Smuzhiyun PINCTRL_PIN(367, "PO EMIF 0 A15"),
560*4882a593Smuzhiyun PINCTRL_PIN(368, "PIO EMIF 0 D14"),
561*4882a593Smuzhiyun PINCTRL_PIN(369, "PO EMIF 0 A14"),
562*4882a593Smuzhiyun PINCTRL_PIN(370, "PIO EMIF 0 D13"),
563*4882a593Smuzhiyun PINCTRL_PIN(371, "PO EMIF 0 A13"),
564*4882a593Smuzhiyun PINCTRL_PIN(372, "P PAD VDDIO 2"),
565*4882a593Smuzhiyun PINCTRL_PIN(373, "P PAD VSSIO 2"),
566*4882a593Smuzhiyun PINCTRL_PIN(374, "P PAD GND 2"),
567*4882a593Smuzhiyun PINCTRL_PIN(375, "P PAD VDD 2"),
568*4882a593Smuzhiyun PINCTRL_PIN(376, "PIO EMIF 0 D12"),
569*4882a593Smuzhiyun PINCTRL_PIN(377, "PO EMIF 0 A12"),
570*4882a593Smuzhiyun PINCTRL_PIN(378, "PIO EMIF 0 D11"),
571*4882a593Smuzhiyun PINCTRL_PIN(379, "PO EMIF 0 A11"),
572*4882a593Smuzhiyun PINCTRL_PIN(380, "PIO EMIF 0 D10"),
573*4882a593Smuzhiyun PINCTRL_PIN(381, "PO EMIF 0 A10"),
574*4882a593Smuzhiyun PINCTRL_PIN(382, "PIO EMIF 0 D09"),
575*4882a593Smuzhiyun PINCTRL_PIN(383, "PO EMIF 0 A09"),
576*4882a593Smuzhiyun PINCTRL_PIN(384, "PIO EMIF 0 D08"),
577*4882a593Smuzhiyun PINCTRL_PIN(385, "PO EMIF 0 A08"),
578*4882a593Smuzhiyun PINCTRL_PIN(386, "PIO EMIF 0 D07"),
579*4882a593Smuzhiyun PINCTRL_PIN(387, "PO EMIF 0 A07"),
580*4882a593Smuzhiyun PINCTRL_PIN(388, "P PAD VDDIO 3"),
581*4882a593Smuzhiyun PINCTRL_PIN(389, "P PAD VSSIO 3"),
582*4882a593Smuzhiyun PINCTRL_PIN(390, "P PAD GND 3"),
583*4882a593Smuzhiyun PINCTRL_PIN(391, "P PAD VDD 3"),
584*4882a593Smuzhiyun PINCTRL_PIN(392, "PO EFUSE RDOUT1"),
585*4882a593Smuzhiyun PINCTRL_PIN(393, "PIO EMIF 0 D06"),
586*4882a593Smuzhiyun PINCTRL_PIN(394, "PO EMIF 0 A06"),
587*4882a593Smuzhiyun PINCTRL_PIN(395, "PIO EMIF 0 D05"),
588*4882a593Smuzhiyun PINCTRL_PIN(396, "PO EMIF 0 A05"),
589*4882a593Smuzhiyun PINCTRL_PIN(397, "PIO EMIF 0 D04"),
590*4882a593Smuzhiyun PINCTRL_PIN(398, "PO EMIF 0 A04"),
591*4882a593Smuzhiyun PINCTRL_PIN(399, "A PADS/A VDDCO1v82v5 GND 80U SF LIN VDDCO AF"),
592*4882a593Smuzhiyun PINCTRL_PIN(400, "PWR VDDCO AF"),
593*4882a593Smuzhiyun PINCTRL_PIN(401, "PWR EFUSE HV1"),
594*4882a593Smuzhiyun PINCTRL_PIN(402, "P PAD VSSIO 4"),
595*4882a593Smuzhiyun PINCTRL_PIN(403, "P PAD VDDIO 4"),
596*4882a593Smuzhiyun PINCTRL_PIN(404, "P PAD GND 4"),
597*4882a593Smuzhiyun PINCTRL_PIN(405, "P PAD VDD 4"),
598*4882a593Smuzhiyun PINCTRL_PIN(406, "PIO EMIF 0 D03"),
599*4882a593Smuzhiyun PINCTRL_PIN(407, "PO EMIF 0 A03"),
600*4882a593Smuzhiyun PINCTRL_PIN(408, "PWR EFUSE HV2"),
601*4882a593Smuzhiyun PINCTRL_PIN(409, "PWR EFUSE HV3"),
602*4882a593Smuzhiyun PINCTRL_PIN(410, "PIO EMIF 0 D02"),
603*4882a593Smuzhiyun PINCTRL_PIN(411, "PO EMIF 0 A02"),
604*4882a593Smuzhiyun PINCTRL_PIN(412, "PIO EMIF 0 D01"),
605*4882a593Smuzhiyun PINCTRL_PIN(413, "P PAD VDDIO 5"),
606*4882a593Smuzhiyun PINCTRL_PIN(414, "P PAD VSSIO 5"),
607*4882a593Smuzhiyun PINCTRL_PIN(415, "P PAD GND 5"),
608*4882a593Smuzhiyun PINCTRL_PIN(416, "P PAD VDD 5"),
609*4882a593Smuzhiyun PINCTRL_PIN(417, "PO EMIF 0 A01"),
610*4882a593Smuzhiyun PINCTRL_PIN(418, "PIO EMIF 0 D00"),
611*4882a593Smuzhiyun PINCTRL_PIN(419, "IF 0 SD CLK"),
612*4882a593Smuzhiyun PINCTRL_PIN(420, "APP SPI CLK"),
613*4882a593Smuzhiyun PINCTRL_PIN(421, "APP SPI DO"),
614*4882a593Smuzhiyun PINCTRL_PIN(422, "APP SPI DI"),
615*4882a593Smuzhiyun PINCTRL_PIN(423, "APP SPI CS0"),
616*4882a593Smuzhiyun PINCTRL_PIN(424, "APP SPI CS1"),
617*4882a593Smuzhiyun PINCTRL_PIN(425, "APP SPI CS2"),
618*4882a593Smuzhiyun PINCTRL_PIN(426, "PIO APP GPIO 10"),
619*4882a593Smuzhiyun PINCTRL_PIN(427, "P PAD VDDIO 41"),
620*4882a593Smuzhiyun PINCTRL_PIN(428, "P PAD VSSIO 41"),
621*4882a593Smuzhiyun PINCTRL_PIN(429, "P PAD GND 6"),
622*4882a593Smuzhiyun PINCTRL_PIN(430, "P PAD VDD 6"),
623*4882a593Smuzhiyun PINCTRL_PIN(431, "PIO ACC SDIO0 CMD"),
624*4882a593Smuzhiyun PINCTRL_PIN(432, "PIO ACC SDIO0 CK"),
625*4882a593Smuzhiyun PINCTRL_PIN(433, "PIO ACC SDIO0 D3"),
626*4882a593Smuzhiyun PINCTRL_PIN(434, "PIO ACC SDIO0 D2"),
627*4882a593Smuzhiyun PINCTRL_PIN(435, "PIO ACC SDIO0 D1"),
628*4882a593Smuzhiyun PINCTRL_PIN(436, "PIO ACC SDIO0 D0"),
629*4882a593Smuzhiyun PINCTRL_PIN(437, "PIO USB PU"),
630*4882a593Smuzhiyun PINCTRL_PIN(438, "PIO USB SP"),
631*4882a593Smuzhiyun PINCTRL_PIN(439, "PIO USB DAT VP"),
632*4882a593Smuzhiyun PINCTRL_PIN(440, "PIO USB SE0 VM"),
633*4882a593Smuzhiyun PINCTRL_PIN(441, "PIO USB OE"),
634*4882a593Smuzhiyun PINCTRL_PIN(442, "PIO USB SUSP"),
635*4882a593Smuzhiyun PINCTRL_PIN(443, "P PAD VSSIO 6"),
636*4882a593Smuzhiyun PINCTRL_PIN(444, "P PAD VDDIO 6"),
637*4882a593Smuzhiyun PINCTRL_PIN(445, "PIO USB PUEN"),
638*4882a593Smuzhiyun PINCTRL_PIN(446, "PIO ACC UART0 RX"),
639*4882a593Smuzhiyun PINCTRL_PIN(447, "PIO ACC UART0 TX"),
640*4882a593Smuzhiyun PINCTRL_PIN(448, "PIO ACC UART0 CTS"),
641*4882a593Smuzhiyun PINCTRL_PIN(449, "PIO ACC UART0 RTS"),
642*4882a593Smuzhiyun PINCTRL_PIN(450, "PIO ACC UART3 RX"),
643*4882a593Smuzhiyun PINCTRL_PIN(451, "PIO ACC UART3 TX"),
644*4882a593Smuzhiyun PINCTRL_PIN(452, "PIO ACC UART3 CTS"),
645*4882a593Smuzhiyun PINCTRL_PIN(453, "PIO ACC UART3 RTS"),
646*4882a593Smuzhiyun PINCTRL_PIN(454, "PIO ACC IRDA TX"),
647*4882a593Smuzhiyun PINCTRL_PIN(455, "P PAD VDDIO 7"),
648*4882a593Smuzhiyun PINCTRL_PIN(456, "P PAD VSSIO 7"),
649*4882a593Smuzhiyun PINCTRL_PIN(457, "P PAD GND 7"),
650*4882a593Smuzhiyun PINCTRL_PIN(458, "P PAD VDD 7"),
651*4882a593Smuzhiyun PINCTRL_PIN(459, "PIO ACC IRDA RX"),
652*4882a593Smuzhiyun PINCTRL_PIN(460, "PIO ACC PCM I2S CLK"),
653*4882a593Smuzhiyun PINCTRL_PIN(461, "PIO ACC PCM I2S WS"),
654*4882a593Smuzhiyun PINCTRL_PIN(462, "PIO ACC PCM I2S DATA A"),
655*4882a593Smuzhiyun PINCTRL_PIN(463, "PIO ACC PCM I2S DATA B"),
656*4882a593Smuzhiyun PINCTRL_PIN(464, "PO SIM CLK"),
657*4882a593Smuzhiyun PINCTRL_PIN(465, "PIO ACC IRDA SD"),
658*4882a593Smuzhiyun PINCTRL_PIN(466, "PIO SIM DATA"),
659*4882a593Smuzhiyun };
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun /**
662*4882a593Smuzhiyun * @dev: a pointer back to containing device
663*4882a593Smuzhiyun * @virtbase: the offset to the controller in virtual memory
664*4882a593Smuzhiyun */
665*4882a593Smuzhiyun struct u300_pmx {
666*4882a593Smuzhiyun struct device *dev;
667*4882a593Smuzhiyun struct pinctrl_dev *pctl;
668*4882a593Smuzhiyun void __iomem *virtbase;
669*4882a593Smuzhiyun };
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun /**
672*4882a593Smuzhiyun * u300_pmx_registers - the array of registers read/written for each pinmux
673*4882a593Smuzhiyun * shunt setting
674*4882a593Smuzhiyun */
675*4882a593Smuzhiyun static const u32 u300_pmx_registers[] = {
676*4882a593Smuzhiyun U300_SYSCON_PMC1LR,
677*4882a593Smuzhiyun U300_SYSCON_PMC1HR,
678*4882a593Smuzhiyun U300_SYSCON_PMC2R,
679*4882a593Smuzhiyun U300_SYSCON_PMC3R,
680*4882a593Smuzhiyun U300_SYSCON_PMC4R,
681*4882a593Smuzhiyun };
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun /**
684*4882a593Smuzhiyun * struct u300_pin_group - describes a U300 pin group
685*4882a593Smuzhiyun * @name: the name of this specific pin group
686*4882a593Smuzhiyun * @pins: an array of discrete physical pins used in this group, taken
687*4882a593Smuzhiyun * from the driver-local pin enumeration space
688*4882a593Smuzhiyun * @num_pins: the number of pins in this group array, i.e. the number of
689*4882a593Smuzhiyun * elements in .pins so we can iterate over that array
690*4882a593Smuzhiyun */
691*4882a593Smuzhiyun struct u300_pin_group {
692*4882a593Smuzhiyun const char *name;
693*4882a593Smuzhiyun const unsigned int *pins;
694*4882a593Smuzhiyun const unsigned num_pins;
695*4882a593Smuzhiyun };
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun /**
698*4882a593Smuzhiyun * struct pmx_onmask - mask bits to enable/disable padmux
699*4882a593Smuzhiyun * @mask: mask bits to disable
700*4882a593Smuzhiyun * @val: mask bits to enable
701*4882a593Smuzhiyun *
702*4882a593Smuzhiyun * onmask lazy dog:
703*4882a593Smuzhiyun * onmask = {
704*4882a593Smuzhiyun * {"PMC1LR" mask, "PMC1LR" value},
705*4882a593Smuzhiyun * {"PMC1HR" mask, "PMC1HR" value},
706*4882a593Smuzhiyun * {"PMC2R" mask, "PMC2R" value},
707*4882a593Smuzhiyun * {"PMC3R" mask, "PMC3R" value},
708*4882a593Smuzhiyun * {"PMC4R" mask, "PMC4R" value}
709*4882a593Smuzhiyun * }
710*4882a593Smuzhiyun */
711*4882a593Smuzhiyun struct u300_pmx_mask {
712*4882a593Smuzhiyun u16 mask;
713*4882a593Smuzhiyun u16 bits;
714*4882a593Smuzhiyun };
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun /* The chip power pins are VDD, GND, VDDIO and VSSIO */
717*4882a593Smuzhiyun static const unsigned power_pins[] = { 0, 1, 3, 31, 46, 47, 49, 50, 61, 62, 63,
718*4882a593Smuzhiyun 64, 78, 79, 80, 81, 92, 93, 94, 95, 101, 102, 103, 104, 115, 116, 117,
719*4882a593Smuzhiyun 118, 130, 131, 132, 133, 145, 146, 147, 148, 159, 160, 172, 173, 174,
720*4882a593Smuzhiyun 175, 187, 188, 189, 190, 201, 202, 211, 212, 213, 214, 215, 218, 223,
721*4882a593Smuzhiyun 224, 225, 226, 231, 232, 237, 238, 239, 240, 245, 246, 251, 252, 256,
722*4882a593Smuzhiyun 257, 258, 259, 264, 265, 270, 271, 276, 277, 278, 279, 284, 285, 290,
723*4882a593Smuzhiyun 291, 295, 296, 299, 300, 301, 302, 303, 309, 310, 311, 312, 319, 320,
724*4882a593Smuzhiyun 321, 322, 329, 330, 331, 332, 341, 342, 343, 344, 358, 359, 360, 361,
725*4882a593Smuzhiyun 372, 373, 374, 375, 388, 389, 390, 391, 402, 403, 404, 405, 413, 414,
726*4882a593Smuzhiyun 415, 416, 427, 428, 429, 430, 443, 444, 455, 456, 457, 458 };
727*4882a593Smuzhiyun static const unsigned emif0_pins[] = { 355, 356, 357, 362, 363, 364, 365, 366,
728*4882a593Smuzhiyun 367, 368, 369, 370, 371, 376, 377, 378, 379, 380, 381, 382, 383, 384,
729*4882a593Smuzhiyun 385, 386, 387, 393, 394, 395, 396, 397, 398, 406, 407, 410, 411, 412,
730*4882a593Smuzhiyun 417, 418 };
731*4882a593Smuzhiyun static const unsigned emif1_pins[] = { 216, 217, 219, 220, 221, 222, 227, 228,
732*4882a593Smuzhiyun 229, 230, 233, 234, 235, 236, 241, 242, 243, 244, 247, 248, 249, 250,
733*4882a593Smuzhiyun 253, 254, 255, 260, 261, 262, 263, 266, 267, 268, 269, 272, 273, 274,
734*4882a593Smuzhiyun 275, 280, 281, 282, 283, 286, 287, 288, 289, 292, 293, 294, 297, 298,
735*4882a593Smuzhiyun 304, 305, 306, 307, 308, 313, 314, 315 };
736*4882a593Smuzhiyun static const unsigned uart0_pins[] = { 134, 135, 136, 137 };
737*4882a593Smuzhiyun static const unsigned mmc0_pins[] = { 166, 167, 168, 169, 170, 171, 176, 177 };
738*4882a593Smuzhiyun static const unsigned spi0_pins[] = { 420, 421, 422, 423, 424, 425 };
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun static const struct u300_pmx_mask emif0_mask[] = {
741*4882a593Smuzhiyun {0, 0},
742*4882a593Smuzhiyun {0, 0},
743*4882a593Smuzhiyun {0, 0},
744*4882a593Smuzhiyun {0, 0},
745*4882a593Smuzhiyun {0, 0},
746*4882a593Smuzhiyun };
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun static const struct u300_pmx_mask emif1_mask[] = {
749*4882a593Smuzhiyun /*
750*4882a593Smuzhiyun * This connects the SDRAM to CS2 and a NAND flash to
751*4882a593Smuzhiyun * CS0 on the EMIF.
752*4882a593Smuzhiyun */
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun U300_SYSCON_PMC1LR_EMIF_1_CS2_MASK |
755*4882a593Smuzhiyun U300_SYSCON_PMC1LR_EMIF_1_CS1_MASK |
756*4882a593Smuzhiyun U300_SYSCON_PMC1LR_EMIF_1_CS0_MASK |
757*4882a593Smuzhiyun U300_SYSCON_PMC1LR_EMIF_1_MASK,
758*4882a593Smuzhiyun U300_SYSCON_PMC1LR_EMIF_1_CS2_SDRAM |
759*4882a593Smuzhiyun U300_SYSCON_PMC1LR_EMIF_1_CS1_STATIC |
760*4882a593Smuzhiyun U300_SYSCON_PMC1LR_EMIF_1_CS0_NFIF |
761*4882a593Smuzhiyun U300_SYSCON_PMC1LR_EMIF_1_SDRAM0
762*4882a593Smuzhiyun },
763*4882a593Smuzhiyun {0, 0},
764*4882a593Smuzhiyun {0, 0},
765*4882a593Smuzhiyun {0, 0},
766*4882a593Smuzhiyun {0, 0},
767*4882a593Smuzhiyun };
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun static const struct u300_pmx_mask uart0_mask[] = {
770*4882a593Smuzhiyun {0, 0},
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun U300_SYSCON_PMC1HR_APP_UART0_1_MASK |
773*4882a593Smuzhiyun U300_SYSCON_PMC1HR_APP_UART0_2_MASK,
774*4882a593Smuzhiyun U300_SYSCON_PMC1HR_APP_UART0_1_UART0 |
775*4882a593Smuzhiyun U300_SYSCON_PMC1HR_APP_UART0_2_UART0
776*4882a593Smuzhiyun },
777*4882a593Smuzhiyun {0, 0},
778*4882a593Smuzhiyun {0, 0},
779*4882a593Smuzhiyun {0, 0},
780*4882a593Smuzhiyun };
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun static const struct u300_pmx_mask mmc0_mask[] = {
783*4882a593Smuzhiyun { U300_SYSCON_PMC1LR_MMCSD_MASK, U300_SYSCON_PMC1LR_MMCSD_MMCSD},
784*4882a593Smuzhiyun {0, 0},
785*4882a593Smuzhiyun {0, 0},
786*4882a593Smuzhiyun {0, 0},
787*4882a593Smuzhiyun { U300_SYSCON_PMC4R_APP_MISC_12_MASK,
788*4882a593Smuzhiyun U300_SYSCON_PMC4R_APP_MISC_12_APP_GPIO }
789*4882a593Smuzhiyun };
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun static const struct u300_pmx_mask spi0_mask[] = {
792*4882a593Smuzhiyun {0, 0},
793*4882a593Smuzhiyun {
794*4882a593Smuzhiyun U300_SYSCON_PMC1HR_APP_SPI_2_MASK |
795*4882a593Smuzhiyun U300_SYSCON_PMC1HR_APP_SPI_CS_1_MASK |
796*4882a593Smuzhiyun U300_SYSCON_PMC1HR_APP_SPI_CS_2_MASK,
797*4882a593Smuzhiyun U300_SYSCON_PMC1HR_APP_SPI_2_SPI |
798*4882a593Smuzhiyun U300_SYSCON_PMC1HR_APP_SPI_CS_1_SPI |
799*4882a593Smuzhiyun U300_SYSCON_PMC1HR_APP_SPI_CS_2_SPI
800*4882a593Smuzhiyun },
801*4882a593Smuzhiyun {0, 0},
802*4882a593Smuzhiyun {0, 0},
803*4882a593Smuzhiyun {0, 0}
804*4882a593Smuzhiyun };
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun static const struct u300_pin_group u300_pin_groups[] = {
807*4882a593Smuzhiyun {
808*4882a593Smuzhiyun .name = "powergrp",
809*4882a593Smuzhiyun .pins = power_pins,
810*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(power_pins),
811*4882a593Smuzhiyun },
812*4882a593Smuzhiyun {
813*4882a593Smuzhiyun .name = "emif0grp",
814*4882a593Smuzhiyun .pins = emif0_pins,
815*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(emif0_pins),
816*4882a593Smuzhiyun },
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun .name = "emif1grp",
819*4882a593Smuzhiyun .pins = emif1_pins,
820*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(emif1_pins),
821*4882a593Smuzhiyun },
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun .name = "uart0grp",
824*4882a593Smuzhiyun .pins = uart0_pins,
825*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(uart0_pins),
826*4882a593Smuzhiyun },
827*4882a593Smuzhiyun {
828*4882a593Smuzhiyun .name = "mmc0grp",
829*4882a593Smuzhiyun .pins = mmc0_pins,
830*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(mmc0_pins),
831*4882a593Smuzhiyun },
832*4882a593Smuzhiyun {
833*4882a593Smuzhiyun .name = "spi0grp",
834*4882a593Smuzhiyun .pins = spi0_pins,
835*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(spi0_pins),
836*4882a593Smuzhiyun },
837*4882a593Smuzhiyun };
838*4882a593Smuzhiyun
u300_get_groups_count(struct pinctrl_dev * pctldev)839*4882a593Smuzhiyun static int u300_get_groups_count(struct pinctrl_dev *pctldev)
840*4882a593Smuzhiyun {
841*4882a593Smuzhiyun return ARRAY_SIZE(u300_pin_groups);
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun
u300_get_group_name(struct pinctrl_dev * pctldev,unsigned selector)844*4882a593Smuzhiyun static const char *u300_get_group_name(struct pinctrl_dev *pctldev,
845*4882a593Smuzhiyun unsigned selector)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun return u300_pin_groups[selector].name;
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun
u300_get_group_pins(struct pinctrl_dev * pctldev,unsigned selector,const unsigned ** pins,unsigned * num_pins)850*4882a593Smuzhiyun static int u300_get_group_pins(struct pinctrl_dev *pctldev, unsigned selector,
851*4882a593Smuzhiyun const unsigned **pins,
852*4882a593Smuzhiyun unsigned *num_pins)
853*4882a593Smuzhiyun {
854*4882a593Smuzhiyun *pins = u300_pin_groups[selector].pins;
855*4882a593Smuzhiyun *num_pins = u300_pin_groups[selector].num_pins;
856*4882a593Smuzhiyun return 0;
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun
u300_pin_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned offset)859*4882a593Smuzhiyun static void u300_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
860*4882a593Smuzhiyun unsigned offset)
861*4882a593Smuzhiyun {
862*4882a593Smuzhiyun seq_printf(s, " " DRIVER_NAME);
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun static const struct pinctrl_ops u300_pctrl_ops = {
866*4882a593Smuzhiyun .get_groups_count = u300_get_groups_count,
867*4882a593Smuzhiyun .get_group_name = u300_get_group_name,
868*4882a593Smuzhiyun .get_group_pins = u300_get_group_pins,
869*4882a593Smuzhiyun .pin_dbg_show = u300_pin_dbg_show,
870*4882a593Smuzhiyun };
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun /*
873*4882a593Smuzhiyun * Here we define the available functions and their corresponding pin groups
874*4882a593Smuzhiyun */
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun /**
877*4882a593Smuzhiyun * struct u300_pmx_func - describes U300 pinmux functions
878*4882a593Smuzhiyun * @name: the name of this specific function
879*4882a593Smuzhiyun * @groups: corresponding pin groups
880*4882a593Smuzhiyun * @onmask: bits to set to enable this when doing pin muxing
881*4882a593Smuzhiyun */
882*4882a593Smuzhiyun struct u300_pmx_func {
883*4882a593Smuzhiyun const char *name;
884*4882a593Smuzhiyun const char * const *groups;
885*4882a593Smuzhiyun const unsigned num_groups;
886*4882a593Smuzhiyun const struct u300_pmx_mask *mask;
887*4882a593Smuzhiyun };
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun static const char * const powergrps[] = { "powergrp" };
890*4882a593Smuzhiyun static const char * const emif0grps[] = { "emif0grp" };
891*4882a593Smuzhiyun static const char * const emif1grps[] = { "emif1grp" };
892*4882a593Smuzhiyun static const char * const uart0grps[] = { "uart0grp" };
893*4882a593Smuzhiyun static const char * const mmc0grps[] = { "mmc0grp" };
894*4882a593Smuzhiyun static const char * const spi0grps[] = { "spi0grp" };
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun static const struct u300_pmx_func u300_pmx_functions[] = {
897*4882a593Smuzhiyun {
898*4882a593Smuzhiyun .name = "power",
899*4882a593Smuzhiyun .groups = powergrps,
900*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(powergrps),
901*4882a593Smuzhiyun /* Mask is N/A */
902*4882a593Smuzhiyun },
903*4882a593Smuzhiyun {
904*4882a593Smuzhiyun .name = "emif0",
905*4882a593Smuzhiyun .groups = emif0grps,
906*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(emif0grps),
907*4882a593Smuzhiyun .mask = emif0_mask,
908*4882a593Smuzhiyun },
909*4882a593Smuzhiyun {
910*4882a593Smuzhiyun .name = "emif1",
911*4882a593Smuzhiyun .groups = emif1grps,
912*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(emif1grps),
913*4882a593Smuzhiyun .mask = emif1_mask,
914*4882a593Smuzhiyun },
915*4882a593Smuzhiyun {
916*4882a593Smuzhiyun .name = "uart0",
917*4882a593Smuzhiyun .groups = uart0grps,
918*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(uart0grps),
919*4882a593Smuzhiyun .mask = uart0_mask,
920*4882a593Smuzhiyun },
921*4882a593Smuzhiyun {
922*4882a593Smuzhiyun .name = "mmc0",
923*4882a593Smuzhiyun .groups = mmc0grps,
924*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(mmc0grps),
925*4882a593Smuzhiyun .mask = mmc0_mask,
926*4882a593Smuzhiyun },
927*4882a593Smuzhiyun {
928*4882a593Smuzhiyun .name = "spi0",
929*4882a593Smuzhiyun .groups = spi0grps,
930*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(spi0grps),
931*4882a593Smuzhiyun .mask = spi0_mask,
932*4882a593Smuzhiyun },
933*4882a593Smuzhiyun };
934*4882a593Smuzhiyun
u300_pmx_endisable(struct u300_pmx * upmx,unsigned selector,bool enable)935*4882a593Smuzhiyun static void u300_pmx_endisable(struct u300_pmx *upmx, unsigned selector,
936*4882a593Smuzhiyun bool enable)
937*4882a593Smuzhiyun {
938*4882a593Smuzhiyun u16 regval, val, mask;
939*4882a593Smuzhiyun int i;
940*4882a593Smuzhiyun const struct u300_pmx_mask *upmx_mask;
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun upmx_mask = u300_pmx_functions[selector].mask;
943*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(u300_pmx_registers); i++) {
944*4882a593Smuzhiyun if (enable)
945*4882a593Smuzhiyun val = upmx_mask->bits;
946*4882a593Smuzhiyun else
947*4882a593Smuzhiyun val = 0;
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun mask = upmx_mask->mask;
950*4882a593Smuzhiyun if (mask != 0) {
951*4882a593Smuzhiyun regval = readw(upmx->virtbase + u300_pmx_registers[i]);
952*4882a593Smuzhiyun regval &= ~mask;
953*4882a593Smuzhiyun regval |= val;
954*4882a593Smuzhiyun writew(regval, upmx->virtbase + u300_pmx_registers[i]);
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun upmx_mask++;
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun
u300_pmx_set_mux(struct pinctrl_dev * pctldev,unsigned selector,unsigned group)960*4882a593Smuzhiyun static int u300_pmx_set_mux(struct pinctrl_dev *pctldev, unsigned selector,
961*4882a593Smuzhiyun unsigned group)
962*4882a593Smuzhiyun {
963*4882a593Smuzhiyun struct u300_pmx *upmx;
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun /* There is nothing to do with the power pins */
966*4882a593Smuzhiyun if (selector == 0)
967*4882a593Smuzhiyun return 0;
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun upmx = pinctrl_dev_get_drvdata(pctldev);
970*4882a593Smuzhiyun u300_pmx_endisable(upmx, selector, true);
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun return 0;
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun
u300_pmx_get_funcs_count(struct pinctrl_dev * pctldev)975*4882a593Smuzhiyun static int u300_pmx_get_funcs_count(struct pinctrl_dev *pctldev)
976*4882a593Smuzhiyun {
977*4882a593Smuzhiyun return ARRAY_SIZE(u300_pmx_functions);
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun
u300_pmx_get_func_name(struct pinctrl_dev * pctldev,unsigned selector)980*4882a593Smuzhiyun static const char *u300_pmx_get_func_name(struct pinctrl_dev *pctldev,
981*4882a593Smuzhiyun unsigned selector)
982*4882a593Smuzhiyun {
983*4882a593Smuzhiyun return u300_pmx_functions[selector].name;
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun
u300_pmx_get_groups(struct pinctrl_dev * pctldev,unsigned selector,const char * const ** groups,unsigned * const num_groups)986*4882a593Smuzhiyun static int u300_pmx_get_groups(struct pinctrl_dev *pctldev, unsigned selector,
987*4882a593Smuzhiyun const char * const **groups,
988*4882a593Smuzhiyun unsigned * const num_groups)
989*4882a593Smuzhiyun {
990*4882a593Smuzhiyun *groups = u300_pmx_functions[selector].groups;
991*4882a593Smuzhiyun *num_groups = u300_pmx_functions[selector].num_groups;
992*4882a593Smuzhiyun return 0;
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun static const struct pinmux_ops u300_pmx_ops = {
996*4882a593Smuzhiyun .get_functions_count = u300_pmx_get_funcs_count,
997*4882a593Smuzhiyun .get_function_name = u300_pmx_get_func_name,
998*4882a593Smuzhiyun .get_function_groups = u300_pmx_get_groups,
999*4882a593Smuzhiyun .set_mux = u300_pmx_set_mux,
1000*4882a593Smuzhiyun };
1001*4882a593Smuzhiyun
u300_pin_config_get(struct pinctrl_dev * pctldev,unsigned pin,unsigned long * config)1002*4882a593Smuzhiyun static int u300_pin_config_get(struct pinctrl_dev *pctldev, unsigned pin,
1003*4882a593Smuzhiyun unsigned long *config)
1004*4882a593Smuzhiyun {
1005*4882a593Smuzhiyun struct pinctrl_gpio_range *range =
1006*4882a593Smuzhiyun pinctrl_find_gpio_range_from_pin(pctldev, pin);
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun /* We get config for those pins we CAN get it for and that's it */
1009*4882a593Smuzhiyun if (!range)
1010*4882a593Smuzhiyun return -ENOTSUPP;
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun return u300_gpio_config_get(range->gc,
1013*4882a593Smuzhiyun (pin - range->pin_base + range->base),
1014*4882a593Smuzhiyun config);
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun
u300_pin_config_set(struct pinctrl_dev * pctldev,unsigned pin,unsigned long * configs,unsigned num_configs)1017*4882a593Smuzhiyun static int u300_pin_config_set(struct pinctrl_dev *pctldev, unsigned pin,
1018*4882a593Smuzhiyun unsigned long *configs, unsigned num_configs)
1019*4882a593Smuzhiyun {
1020*4882a593Smuzhiyun struct pinctrl_gpio_range *range =
1021*4882a593Smuzhiyun pinctrl_find_gpio_range_from_pin(pctldev, pin);
1022*4882a593Smuzhiyun int ret, i;
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun if (!range)
1025*4882a593Smuzhiyun return -EINVAL;
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun for (i = 0; i < num_configs; i++) {
1028*4882a593Smuzhiyun /* Note: none of these configurations take any argument */
1029*4882a593Smuzhiyun ret = u300_gpio_config_set(range->gc,
1030*4882a593Smuzhiyun (pin - range->pin_base + range->base),
1031*4882a593Smuzhiyun pinconf_to_config_param(configs[i]));
1032*4882a593Smuzhiyun if (ret)
1033*4882a593Smuzhiyun return ret;
1034*4882a593Smuzhiyun } /* for each config */
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun return 0;
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun static const struct pinconf_ops u300_pconf_ops = {
1040*4882a593Smuzhiyun .is_generic = true,
1041*4882a593Smuzhiyun .pin_config_get = u300_pin_config_get,
1042*4882a593Smuzhiyun .pin_config_set = u300_pin_config_set,
1043*4882a593Smuzhiyun };
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun static struct pinctrl_desc u300_pmx_desc = {
1046*4882a593Smuzhiyun .name = DRIVER_NAME,
1047*4882a593Smuzhiyun .pins = u300_pads,
1048*4882a593Smuzhiyun .npins = ARRAY_SIZE(u300_pads),
1049*4882a593Smuzhiyun .pctlops = &u300_pctrl_ops,
1050*4882a593Smuzhiyun .pmxops = &u300_pmx_ops,
1051*4882a593Smuzhiyun .confops = &u300_pconf_ops,
1052*4882a593Smuzhiyun .owner = THIS_MODULE,
1053*4882a593Smuzhiyun };
1054*4882a593Smuzhiyun
u300_pmx_probe(struct platform_device * pdev)1055*4882a593Smuzhiyun static int u300_pmx_probe(struct platform_device *pdev)
1056*4882a593Smuzhiyun {
1057*4882a593Smuzhiyun struct u300_pmx *upmx;
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun /* Create state holders etc for this driver */
1060*4882a593Smuzhiyun upmx = devm_kzalloc(&pdev->dev, sizeof(*upmx), GFP_KERNEL);
1061*4882a593Smuzhiyun if (!upmx)
1062*4882a593Smuzhiyun return -ENOMEM;
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun upmx->dev = &pdev->dev;
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun upmx->virtbase = devm_platform_ioremap_resource(pdev, 0);
1067*4882a593Smuzhiyun if (IS_ERR(upmx->virtbase))
1068*4882a593Smuzhiyun return PTR_ERR(upmx->virtbase);
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun upmx->pctl = devm_pinctrl_register(&pdev->dev, &u300_pmx_desc, upmx);
1071*4882a593Smuzhiyun if (IS_ERR(upmx->pctl)) {
1072*4882a593Smuzhiyun dev_err(&pdev->dev, "could not register U300 pinmux driver\n");
1073*4882a593Smuzhiyun return PTR_ERR(upmx->pctl);
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun platform_set_drvdata(pdev, upmx);
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun dev_info(&pdev->dev, "initialized U300 pin control driver\n");
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun return 0;
1081*4882a593Smuzhiyun }
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun static const struct of_device_id u300_pinctrl_match[] = {
1084*4882a593Smuzhiyun { .compatible = "stericsson,pinctrl-u300" },
1085*4882a593Smuzhiyun {},
1086*4882a593Smuzhiyun };
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun static struct platform_driver u300_pmx_driver = {
1090*4882a593Smuzhiyun .driver = {
1091*4882a593Smuzhiyun .name = DRIVER_NAME,
1092*4882a593Smuzhiyun .of_match_table = u300_pinctrl_match,
1093*4882a593Smuzhiyun },
1094*4882a593Smuzhiyun .probe = u300_pmx_probe,
1095*4882a593Smuzhiyun };
1096*4882a593Smuzhiyun
u300_pmx_init(void)1097*4882a593Smuzhiyun static int __init u300_pmx_init(void)
1098*4882a593Smuzhiyun {
1099*4882a593Smuzhiyun return platform_driver_register(&u300_pmx_driver);
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun arch_initcall(u300_pmx_init);
1102*4882a593Smuzhiyun
u300_pmx_exit(void)1103*4882a593Smuzhiyun static void __exit u300_pmx_exit(void)
1104*4882a593Smuzhiyun {
1105*4882a593Smuzhiyun platform_driver_unregister(&u300_pmx_driver);
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun module_exit(u300_pmx_exit);
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun MODULE_AUTHOR("Linus Walleij <linus.walleij@linaro.org>");
1110*4882a593Smuzhiyun MODULE_DESCRIPTION("U300 pin control driver");
1111*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1112