xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/pinctrl-stmfx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Driver for STMicroelectronics Multi-Function eXpander (STMFX) GPIO expander
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2019 STMicroelectronics
6*4882a593Smuzhiyun  * Author(s): Amelie Delaunay <amelie.delaunay@st.com>.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun #include <linux/gpio/driver.h>
9*4882a593Smuzhiyun #include <linux/interrupt.h>
10*4882a593Smuzhiyun #include <linux/mfd/stmfx.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
14*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include "core.h"
17*4882a593Smuzhiyun #include "pinctrl-utils.h"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /* GPIOs expander */
20*4882a593Smuzhiyun /* GPIO_STATE1 0x10, GPIO_STATE2 0x11, GPIO_STATE3 0x12 */
21*4882a593Smuzhiyun #define STMFX_REG_GPIO_STATE		STMFX_REG_GPIO_STATE1 /* R */
22*4882a593Smuzhiyun /* GPIO_DIR1 0x60, GPIO_DIR2 0x61, GPIO_DIR3 0x63 */
23*4882a593Smuzhiyun #define STMFX_REG_GPIO_DIR		STMFX_REG_GPIO_DIR1 /* RW */
24*4882a593Smuzhiyun /* GPIO_TYPE1 0x64, GPIO_TYPE2 0x65, GPIO_TYPE3 0x66 */
25*4882a593Smuzhiyun #define STMFX_REG_GPIO_TYPE		STMFX_REG_GPIO_TYPE1 /* RW */
26*4882a593Smuzhiyun /* GPIO_PUPD1 0x68, GPIO_PUPD2 0x69, GPIO_PUPD3 0x6A */
27*4882a593Smuzhiyun #define STMFX_REG_GPIO_PUPD		STMFX_REG_GPIO_PUPD1 /* RW */
28*4882a593Smuzhiyun /* GPO_SET1 0x6C, GPO_SET2 0x6D, GPO_SET3 0x6E */
29*4882a593Smuzhiyun #define STMFX_REG_GPO_SET		STMFX_REG_GPO_SET1 /* RW */
30*4882a593Smuzhiyun /* GPO_CLR1 0x70, GPO_CLR2 0x71, GPO_CLR3 0x72 */
31*4882a593Smuzhiyun #define STMFX_REG_GPO_CLR		STMFX_REG_GPO_CLR1 /* RW */
32*4882a593Smuzhiyun /* IRQ_GPI_SRC1 0x48, IRQ_GPI_SRC2 0x49, IRQ_GPI_SRC3 0x4A */
33*4882a593Smuzhiyun #define STMFX_REG_IRQ_GPI_SRC		STMFX_REG_IRQ_GPI_SRC1 /* RW */
34*4882a593Smuzhiyun /* IRQ_GPI_EVT1 0x4C, IRQ_GPI_EVT2 0x4D, IRQ_GPI_EVT3 0x4E */
35*4882a593Smuzhiyun #define STMFX_REG_IRQ_GPI_EVT		STMFX_REG_IRQ_GPI_EVT1 /* RW */
36*4882a593Smuzhiyun /* IRQ_GPI_TYPE1 0x50, IRQ_GPI_TYPE2 0x51, IRQ_GPI_TYPE3 0x52 */
37*4882a593Smuzhiyun #define STMFX_REG_IRQ_GPI_TYPE		STMFX_REG_IRQ_GPI_TYPE1 /* RW */
38*4882a593Smuzhiyun /* IRQ_GPI_PENDING1 0x0C, IRQ_GPI_PENDING2 0x0D, IRQ_GPI_PENDING3 0x0E*/
39*4882a593Smuzhiyun #define STMFX_REG_IRQ_GPI_PENDING	STMFX_REG_IRQ_GPI_PENDING1 /* R */
40*4882a593Smuzhiyun /* IRQ_GPI_ACK1 0x54, IRQ_GPI_ACK2 0x55, IRQ_GPI_ACK3 0x56 */
41*4882a593Smuzhiyun #define STMFX_REG_IRQ_GPI_ACK		STMFX_REG_IRQ_GPI_ACK1 /* RW */
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define NR_GPIO_REGS			3
44*4882a593Smuzhiyun #define NR_GPIOS_PER_REG		8
45*4882a593Smuzhiyun #define get_reg(offset)			((offset) / NR_GPIOS_PER_REG)
46*4882a593Smuzhiyun #define get_shift(offset)		((offset) % NR_GPIOS_PER_REG)
47*4882a593Smuzhiyun #define get_mask(offset)		(BIT(get_shift(offset)))
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /*
50*4882a593Smuzhiyun  * STMFX pinctrl can have up to 24 pins if STMFX other functions are not used.
51*4882a593Smuzhiyun  * Pins availability is managed thanks to gpio-ranges property.
52*4882a593Smuzhiyun  */
53*4882a593Smuzhiyun static const struct pinctrl_pin_desc stmfx_pins[] = {
54*4882a593Smuzhiyun 	PINCTRL_PIN(0, "gpio0"),
55*4882a593Smuzhiyun 	PINCTRL_PIN(1, "gpio1"),
56*4882a593Smuzhiyun 	PINCTRL_PIN(2, "gpio2"),
57*4882a593Smuzhiyun 	PINCTRL_PIN(3, "gpio3"),
58*4882a593Smuzhiyun 	PINCTRL_PIN(4, "gpio4"),
59*4882a593Smuzhiyun 	PINCTRL_PIN(5, "gpio5"),
60*4882a593Smuzhiyun 	PINCTRL_PIN(6, "gpio6"),
61*4882a593Smuzhiyun 	PINCTRL_PIN(7, "gpio7"),
62*4882a593Smuzhiyun 	PINCTRL_PIN(8, "gpio8"),
63*4882a593Smuzhiyun 	PINCTRL_PIN(9, "gpio9"),
64*4882a593Smuzhiyun 	PINCTRL_PIN(10, "gpio10"),
65*4882a593Smuzhiyun 	PINCTRL_PIN(11, "gpio11"),
66*4882a593Smuzhiyun 	PINCTRL_PIN(12, "gpio12"),
67*4882a593Smuzhiyun 	PINCTRL_PIN(13, "gpio13"),
68*4882a593Smuzhiyun 	PINCTRL_PIN(14, "gpio14"),
69*4882a593Smuzhiyun 	PINCTRL_PIN(15, "gpio15"),
70*4882a593Smuzhiyun 	PINCTRL_PIN(16, "agpio0"),
71*4882a593Smuzhiyun 	PINCTRL_PIN(17, "agpio1"),
72*4882a593Smuzhiyun 	PINCTRL_PIN(18, "agpio2"),
73*4882a593Smuzhiyun 	PINCTRL_PIN(19, "agpio3"),
74*4882a593Smuzhiyun 	PINCTRL_PIN(20, "agpio4"),
75*4882a593Smuzhiyun 	PINCTRL_PIN(21, "agpio5"),
76*4882a593Smuzhiyun 	PINCTRL_PIN(22, "agpio6"),
77*4882a593Smuzhiyun 	PINCTRL_PIN(23, "agpio7"),
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun struct stmfx_pinctrl {
81*4882a593Smuzhiyun 	struct device *dev;
82*4882a593Smuzhiyun 	struct stmfx *stmfx;
83*4882a593Smuzhiyun 	struct pinctrl_dev *pctl_dev;
84*4882a593Smuzhiyun 	struct pinctrl_desc pctl_desc;
85*4882a593Smuzhiyun 	struct gpio_chip gpio_chip;
86*4882a593Smuzhiyun 	struct irq_chip irq_chip;
87*4882a593Smuzhiyun 	struct mutex lock; /* IRQ bus lock */
88*4882a593Smuzhiyun 	unsigned long gpio_valid_mask;
89*4882a593Smuzhiyun 	/* Cache of IRQ_GPI_* registers for bus_lock */
90*4882a593Smuzhiyun 	u8 irq_gpi_src[NR_GPIO_REGS];
91*4882a593Smuzhiyun 	u8 irq_gpi_type[NR_GPIO_REGS];
92*4882a593Smuzhiyun 	u8 irq_gpi_evt[NR_GPIO_REGS];
93*4882a593Smuzhiyun 	u8 irq_toggle_edge[NR_GPIO_REGS];
94*4882a593Smuzhiyun #ifdef CONFIG_PM
95*4882a593Smuzhiyun 	/* Backup of GPIO_* registers for suspend/resume */
96*4882a593Smuzhiyun 	u8 bkp_gpio_state[NR_GPIO_REGS];
97*4882a593Smuzhiyun 	u8 bkp_gpio_dir[NR_GPIO_REGS];
98*4882a593Smuzhiyun 	u8 bkp_gpio_type[NR_GPIO_REGS];
99*4882a593Smuzhiyun 	u8 bkp_gpio_pupd[NR_GPIO_REGS];
100*4882a593Smuzhiyun #endif
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun 
stmfx_gpio_get(struct gpio_chip * gc,unsigned int offset)103*4882a593Smuzhiyun static int stmfx_gpio_get(struct gpio_chip *gc, unsigned int offset)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	struct stmfx_pinctrl *pctl = gpiochip_get_data(gc);
106*4882a593Smuzhiyun 	u32 reg = STMFX_REG_GPIO_STATE + get_reg(offset);
107*4882a593Smuzhiyun 	u32 mask = get_mask(offset);
108*4882a593Smuzhiyun 	u32 value;
109*4882a593Smuzhiyun 	int ret;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	ret = regmap_read(pctl->stmfx->map, reg, &value);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	return ret ? ret : !!(value & mask);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
stmfx_gpio_set(struct gpio_chip * gc,unsigned int offset,int value)116*4882a593Smuzhiyun static void stmfx_gpio_set(struct gpio_chip *gc, unsigned int offset, int value)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	struct stmfx_pinctrl *pctl = gpiochip_get_data(gc);
119*4882a593Smuzhiyun 	u32 reg = value ? STMFX_REG_GPO_SET : STMFX_REG_GPO_CLR;
120*4882a593Smuzhiyun 	u32 mask = get_mask(offset);
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	regmap_write_bits(pctl->stmfx->map, reg + get_reg(offset),
123*4882a593Smuzhiyun 			  mask, mask);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun 
stmfx_gpio_get_direction(struct gpio_chip * gc,unsigned int offset)126*4882a593Smuzhiyun static int stmfx_gpio_get_direction(struct gpio_chip *gc, unsigned int offset)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	struct stmfx_pinctrl *pctl = gpiochip_get_data(gc);
129*4882a593Smuzhiyun 	u32 reg = STMFX_REG_GPIO_DIR + get_reg(offset);
130*4882a593Smuzhiyun 	u32 mask = get_mask(offset);
131*4882a593Smuzhiyun 	u32 val;
132*4882a593Smuzhiyun 	int ret;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	ret = regmap_read(pctl->stmfx->map, reg, &val);
135*4882a593Smuzhiyun 	/*
136*4882a593Smuzhiyun 	 * On stmfx, gpio pins direction is (0)input, (1)output.
137*4882a593Smuzhiyun 	 */
138*4882a593Smuzhiyun 	if (ret)
139*4882a593Smuzhiyun 		return ret;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	if (val & mask)
142*4882a593Smuzhiyun 		return GPIO_LINE_DIRECTION_OUT;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	return GPIO_LINE_DIRECTION_IN;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun 
stmfx_gpio_direction_input(struct gpio_chip * gc,unsigned int offset)147*4882a593Smuzhiyun static int stmfx_gpio_direction_input(struct gpio_chip *gc, unsigned int offset)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	struct stmfx_pinctrl *pctl = gpiochip_get_data(gc);
150*4882a593Smuzhiyun 	u32 reg = STMFX_REG_GPIO_DIR + get_reg(offset);
151*4882a593Smuzhiyun 	u32 mask = get_mask(offset);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	return regmap_write_bits(pctl->stmfx->map, reg, mask, 0);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun 
stmfx_gpio_direction_output(struct gpio_chip * gc,unsigned int offset,int value)156*4882a593Smuzhiyun static int stmfx_gpio_direction_output(struct gpio_chip *gc,
157*4882a593Smuzhiyun 				       unsigned int offset, int value)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	struct stmfx_pinctrl *pctl = gpiochip_get_data(gc);
160*4882a593Smuzhiyun 	u32 reg = STMFX_REG_GPIO_DIR + get_reg(offset);
161*4882a593Smuzhiyun 	u32 mask = get_mask(offset);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	stmfx_gpio_set(gc, offset, value);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	return regmap_write_bits(pctl->stmfx->map, reg, mask, mask);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
stmfx_pinconf_get_pupd(struct stmfx_pinctrl * pctl,unsigned int offset)168*4882a593Smuzhiyun static int stmfx_pinconf_get_pupd(struct stmfx_pinctrl *pctl,
169*4882a593Smuzhiyun 				  unsigned int offset)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	u32 reg = STMFX_REG_GPIO_PUPD + get_reg(offset);
172*4882a593Smuzhiyun 	u32 pupd, mask = get_mask(offset);
173*4882a593Smuzhiyun 	int ret;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	ret = regmap_read(pctl->stmfx->map, reg, &pupd);
176*4882a593Smuzhiyun 	if (ret)
177*4882a593Smuzhiyun 		return ret;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	return !!(pupd & mask);
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun 
stmfx_pinconf_set_pupd(struct stmfx_pinctrl * pctl,unsigned int offset,u32 pupd)182*4882a593Smuzhiyun static int stmfx_pinconf_set_pupd(struct stmfx_pinctrl *pctl,
183*4882a593Smuzhiyun 				  unsigned int offset, u32 pupd)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	u32 reg = STMFX_REG_GPIO_PUPD + get_reg(offset);
186*4882a593Smuzhiyun 	u32 mask = get_mask(offset);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	return regmap_write_bits(pctl->stmfx->map, reg, mask, pupd ? mask : 0);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
stmfx_pinconf_get_type(struct stmfx_pinctrl * pctl,unsigned int offset)191*4882a593Smuzhiyun static int stmfx_pinconf_get_type(struct stmfx_pinctrl *pctl,
192*4882a593Smuzhiyun 				  unsigned int offset)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	u32 reg = STMFX_REG_GPIO_TYPE + get_reg(offset);
195*4882a593Smuzhiyun 	u32 type, mask = get_mask(offset);
196*4882a593Smuzhiyun 	int ret;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	ret = regmap_read(pctl->stmfx->map, reg, &type);
199*4882a593Smuzhiyun 	if (ret)
200*4882a593Smuzhiyun 		return ret;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	return !!(type & mask);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
stmfx_pinconf_set_type(struct stmfx_pinctrl * pctl,unsigned int offset,u32 type)205*4882a593Smuzhiyun static int stmfx_pinconf_set_type(struct stmfx_pinctrl *pctl,
206*4882a593Smuzhiyun 				  unsigned int offset, u32 type)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	u32 reg = STMFX_REG_GPIO_TYPE + get_reg(offset);
209*4882a593Smuzhiyun 	u32 mask = get_mask(offset);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	return regmap_write_bits(pctl->stmfx->map, reg, mask, type ? mask : 0);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun 
stmfx_pinconf_get(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * config)214*4882a593Smuzhiyun static int stmfx_pinconf_get(struct pinctrl_dev *pctldev,
215*4882a593Smuzhiyun 			     unsigned int pin, unsigned long *config)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun 	struct stmfx_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
218*4882a593Smuzhiyun 	u32 param = pinconf_to_config_param(*config);
219*4882a593Smuzhiyun 	struct pinctrl_gpio_range *range;
220*4882a593Smuzhiyun 	u32 arg = 0;
221*4882a593Smuzhiyun 	int ret, dir, type, pupd;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	range = pinctrl_find_gpio_range_from_pin_nolock(pctldev, pin);
224*4882a593Smuzhiyun 	if (!range)
225*4882a593Smuzhiyun 		return -EINVAL;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	dir = stmfx_gpio_get_direction(&pctl->gpio_chip, pin);
228*4882a593Smuzhiyun 	if (dir < 0)
229*4882a593Smuzhiyun 		return dir;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	/*
232*4882a593Smuzhiyun 	 * Currently the gpiolib IN is 1 and OUT is 0 but let's not count
233*4882a593Smuzhiyun 	 * on it just to be on the safe side also in the future :)
234*4882a593Smuzhiyun 	 */
235*4882a593Smuzhiyun 	dir = (dir == GPIO_LINE_DIRECTION_IN) ? 1 : 0;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	type = stmfx_pinconf_get_type(pctl, pin);
238*4882a593Smuzhiyun 	if (type < 0)
239*4882a593Smuzhiyun 		return type;
240*4882a593Smuzhiyun 	pupd = stmfx_pinconf_get_pupd(pctl, pin);
241*4882a593Smuzhiyun 	if (pupd < 0)
242*4882a593Smuzhiyun 		return pupd;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	switch (param) {
245*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_DISABLE:
246*4882a593Smuzhiyun 		if ((!dir && (!type || !pupd)) || (dir && !type))
247*4882a593Smuzhiyun 			arg = 1;
248*4882a593Smuzhiyun 		break;
249*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_DOWN:
250*4882a593Smuzhiyun 		if (dir && type && !pupd)
251*4882a593Smuzhiyun 			arg = 1;
252*4882a593Smuzhiyun 		break;
253*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_UP:
254*4882a593Smuzhiyun 		if (type && pupd)
255*4882a593Smuzhiyun 			arg = 1;
256*4882a593Smuzhiyun 		break;
257*4882a593Smuzhiyun 	case PIN_CONFIG_DRIVE_OPEN_DRAIN:
258*4882a593Smuzhiyun 		if ((!dir && type) || (dir && !type))
259*4882a593Smuzhiyun 			arg = 1;
260*4882a593Smuzhiyun 		break;
261*4882a593Smuzhiyun 	case PIN_CONFIG_DRIVE_PUSH_PULL:
262*4882a593Smuzhiyun 		if ((!dir && !type) || (dir && type))
263*4882a593Smuzhiyun 			arg = 1;
264*4882a593Smuzhiyun 		break;
265*4882a593Smuzhiyun 	case PIN_CONFIG_OUTPUT:
266*4882a593Smuzhiyun 		if (dir)
267*4882a593Smuzhiyun 			return -EINVAL;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 		ret = stmfx_gpio_get(&pctl->gpio_chip, pin);
270*4882a593Smuzhiyun 		if (ret < 0)
271*4882a593Smuzhiyun 			return ret;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 		arg = ret;
274*4882a593Smuzhiyun 		break;
275*4882a593Smuzhiyun 	default:
276*4882a593Smuzhiyun 		return -ENOTSUPP;
277*4882a593Smuzhiyun 	}
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	*config = pinconf_to_config_packed(param, arg);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	return 0;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun 
stmfx_pinconf_set(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * configs,unsigned int num_configs)284*4882a593Smuzhiyun static int stmfx_pinconf_set(struct pinctrl_dev *pctldev, unsigned int pin,
285*4882a593Smuzhiyun 			     unsigned long *configs, unsigned int num_configs)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun 	struct stmfx_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
288*4882a593Smuzhiyun 	struct pinctrl_gpio_range *range;
289*4882a593Smuzhiyun 	enum pin_config_param param;
290*4882a593Smuzhiyun 	u32 arg;
291*4882a593Smuzhiyun 	int i, ret;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	range = pinctrl_find_gpio_range_from_pin_nolock(pctldev, pin);
294*4882a593Smuzhiyun 	if (!range) {
295*4882a593Smuzhiyun 		dev_err(pctldev->dev, "pin %d is not available\n", pin);
296*4882a593Smuzhiyun 		return -EINVAL;
297*4882a593Smuzhiyun 	}
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	for (i = 0; i < num_configs; i++) {
300*4882a593Smuzhiyun 		param = pinconf_to_config_param(configs[i]);
301*4882a593Smuzhiyun 		arg = pinconf_to_config_argument(configs[i]);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 		switch (param) {
304*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_PULL_PIN_DEFAULT:
305*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_DISABLE:
306*4882a593Smuzhiyun 		case PIN_CONFIG_DRIVE_PUSH_PULL:
307*4882a593Smuzhiyun 			ret = stmfx_pinconf_set_type(pctl, pin, 0);
308*4882a593Smuzhiyun 			if (ret)
309*4882a593Smuzhiyun 				return ret;
310*4882a593Smuzhiyun 			break;
311*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_PULL_DOWN:
312*4882a593Smuzhiyun 			ret = stmfx_pinconf_set_type(pctl, pin, 1);
313*4882a593Smuzhiyun 			if (ret)
314*4882a593Smuzhiyun 				return ret;
315*4882a593Smuzhiyun 			ret = stmfx_pinconf_set_pupd(pctl, pin, 0);
316*4882a593Smuzhiyun 			if (ret)
317*4882a593Smuzhiyun 				return ret;
318*4882a593Smuzhiyun 			break;
319*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_PULL_UP:
320*4882a593Smuzhiyun 			ret = stmfx_pinconf_set_type(pctl, pin, 1);
321*4882a593Smuzhiyun 			if (ret)
322*4882a593Smuzhiyun 				return ret;
323*4882a593Smuzhiyun 			ret = stmfx_pinconf_set_pupd(pctl, pin, 1);
324*4882a593Smuzhiyun 			if (ret)
325*4882a593Smuzhiyun 				return ret;
326*4882a593Smuzhiyun 			break;
327*4882a593Smuzhiyun 		case PIN_CONFIG_DRIVE_OPEN_DRAIN:
328*4882a593Smuzhiyun 			ret = stmfx_pinconf_set_type(pctl, pin, 1);
329*4882a593Smuzhiyun 			if (ret)
330*4882a593Smuzhiyun 				return ret;
331*4882a593Smuzhiyun 			break;
332*4882a593Smuzhiyun 		case PIN_CONFIG_OUTPUT:
333*4882a593Smuzhiyun 			ret = stmfx_gpio_direction_output(&pctl->gpio_chip,
334*4882a593Smuzhiyun 							  pin, arg);
335*4882a593Smuzhiyun 			if (ret)
336*4882a593Smuzhiyun 				return ret;
337*4882a593Smuzhiyun 			break;
338*4882a593Smuzhiyun 		default:
339*4882a593Smuzhiyun 			return -ENOTSUPP;
340*4882a593Smuzhiyun 		}
341*4882a593Smuzhiyun 	}
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	return 0;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun 
stmfx_pinconf_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned int offset)346*4882a593Smuzhiyun static void stmfx_pinconf_dbg_show(struct pinctrl_dev *pctldev,
347*4882a593Smuzhiyun 				   struct seq_file *s, unsigned int offset)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun 	struct stmfx_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
350*4882a593Smuzhiyun 	struct pinctrl_gpio_range *range;
351*4882a593Smuzhiyun 	int dir, type, pupd, val;
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	range = pinctrl_find_gpio_range_from_pin_nolock(pctldev, offset);
354*4882a593Smuzhiyun 	if (!range)
355*4882a593Smuzhiyun 		return;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	dir = stmfx_gpio_get_direction(&pctl->gpio_chip, offset);
358*4882a593Smuzhiyun 	if (dir < 0)
359*4882a593Smuzhiyun 		return;
360*4882a593Smuzhiyun 	type = stmfx_pinconf_get_type(pctl, offset);
361*4882a593Smuzhiyun 	if (type < 0)
362*4882a593Smuzhiyun 		return;
363*4882a593Smuzhiyun 	pupd = stmfx_pinconf_get_pupd(pctl, offset);
364*4882a593Smuzhiyun 	if (pupd < 0)
365*4882a593Smuzhiyun 		return;
366*4882a593Smuzhiyun 	val = stmfx_gpio_get(&pctl->gpio_chip, offset);
367*4882a593Smuzhiyun 	if (val < 0)
368*4882a593Smuzhiyun 		return;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	if (dir == GPIO_LINE_DIRECTION_OUT) {
371*4882a593Smuzhiyun 		seq_printf(s, "output %s ", val ? "high" : "low");
372*4882a593Smuzhiyun 		if (type)
373*4882a593Smuzhiyun 			seq_printf(s, "open drain %s internal pull-up ",
374*4882a593Smuzhiyun 				   pupd ? "with" : "without");
375*4882a593Smuzhiyun 		else
376*4882a593Smuzhiyun 			seq_puts(s, "push pull no pull ");
377*4882a593Smuzhiyun 	} else {
378*4882a593Smuzhiyun 		seq_printf(s, "input %s ", val ? "high" : "low");
379*4882a593Smuzhiyun 		if (type)
380*4882a593Smuzhiyun 			seq_printf(s, "with internal pull-%s ",
381*4882a593Smuzhiyun 				   pupd ? "up" : "down");
382*4882a593Smuzhiyun 		else
383*4882a593Smuzhiyun 			seq_printf(s, "%s ", pupd ? "floating" : "analog");
384*4882a593Smuzhiyun 	}
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun static const struct pinconf_ops stmfx_pinconf_ops = {
388*4882a593Smuzhiyun 	.pin_config_get		= stmfx_pinconf_get,
389*4882a593Smuzhiyun 	.pin_config_set		= stmfx_pinconf_set,
390*4882a593Smuzhiyun 	.pin_config_dbg_show	= stmfx_pinconf_dbg_show,
391*4882a593Smuzhiyun };
392*4882a593Smuzhiyun 
stmfx_pinctrl_get_groups_count(struct pinctrl_dev * pctldev)393*4882a593Smuzhiyun static int stmfx_pinctrl_get_groups_count(struct pinctrl_dev *pctldev)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun 	return 0;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun 
stmfx_pinctrl_get_group_name(struct pinctrl_dev * pctldev,unsigned int selector)398*4882a593Smuzhiyun static const char *stmfx_pinctrl_get_group_name(struct pinctrl_dev *pctldev,
399*4882a593Smuzhiyun 						unsigned int selector)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun 	return NULL;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun 
stmfx_pinctrl_get_group_pins(struct pinctrl_dev * pctldev,unsigned int selector,const unsigned int ** pins,unsigned int * num_pins)404*4882a593Smuzhiyun static int stmfx_pinctrl_get_group_pins(struct pinctrl_dev *pctldev,
405*4882a593Smuzhiyun 					unsigned int selector,
406*4882a593Smuzhiyun 					const unsigned int **pins,
407*4882a593Smuzhiyun 					unsigned int *num_pins)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun 	return -ENOTSUPP;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun static const struct pinctrl_ops stmfx_pinctrl_ops = {
413*4882a593Smuzhiyun 	.get_groups_count = stmfx_pinctrl_get_groups_count,
414*4882a593Smuzhiyun 	.get_group_name = stmfx_pinctrl_get_group_name,
415*4882a593Smuzhiyun 	.get_group_pins = stmfx_pinctrl_get_group_pins,
416*4882a593Smuzhiyun 	.dt_node_to_map = pinconf_generic_dt_node_to_map_pin,
417*4882a593Smuzhiyun 	.dt_free_map = pinctrl_utils_free_map,
418*4882a593Smuzhiyun };
419*4882a593Smuzhiyun 
stmfx_pinctrl_irq_mask(struct irq_data * data)420*4882a593Smuzhiyun static void stmfx_pinctrl_irq_mask(struct irq_data *data)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun 	struct gpio_chip *gpio_chip = irq_data_get_irq_chip_data(data);
423*4882a593Smuzhiyun 	struct stmfx_pinctrl *pctl = gpiochip_get_data(gpio_chip);
424*4882a593Smuzhiyun 	u32 reg = get_reg(data->hwirq);
425*4882a593Smuzhiyun 	u32 mask = get_mask(data->hwirq);
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	pctl->irq_gpi_src[reg] &= ~mask;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun 
stmfx_pinctrl_irq_unmask(struct irq_data * data)430*4882a593Smuzhiyun static void stmfx_pinctrl_irq_unmask(struct irq_data *data)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun 	struct gpio_chip *gpio_chip = irq_data_get_irq_chip_data(data);
433*4882a593Smuzhiyun 	struct stmfx_pinctrl *pctl = gpiochip_get_data(gpio_chip);
434*4882a593Smuzhiyun 	u32 reg = get_reg(data->hwirq);
435*4882a593Smuzhiyun 	u32 mask = get_mask(data->hwirq);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	pctl->irq_gpi_src[reg] |= mask;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun 
stmfx_pinctrl_irq_set_type(struct irq_data * data,unsigned int type)440*4882a593Smuzhiyun static int stmfx_pinctrl_irq_set_type(struct irq_data *data, unsigned int type)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun 	struct gpio_chip *gpio_chip = irq_data_get_irq_chip_data(data);
443*4882a593Smuzhiyun 	struct stmfx_pinctrl *pctl = gpiochip_get_data(gpio_chip);
444*4882a593Smuzhiyun 	u32 reg = get_reg(data->hwirq);
445*4882a593Smuzhiyun 	u32 mask = get_mask(data->hwirq);
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	if (type == IRQ_TYPE_NONE)
448*4882a593Smuzhiyun 		return -EINVAL;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	if (type & IRQ_TYPE_EDGE_BOTH) {
451*4882a593Smuzhiyun 		pctl->irq_gpi_evt[reg] |= mask;
452*4882a593Smuzhiyun 		irq_set_handler_locked(data, handle_edge_irq);
453*4882a593Smuzhiyun 	} else {
454*4882a593Smuzhiyun 		pctl->irq_gpi_evt[reg] &= ~mask;
455*4882a593Smuzhiyun 		irq_set_handler_locked(data, handle_level_irq);
456*4882a593Smuzhiyun 	}
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	if ((type & IRQ_TYPE_EDGE_RISING) || (type & IRQ_TYPE_LEVEL_HIGH))
459*4882a593Smuzhiyun 		pctl->irq_gpi_type[reg] |= mask;
460*4882a593Smuzhiyun 	else
461*4882a593Smuzhiyun 		pctl->irq_gpi_type[reg] &= ~mask;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	/*
464*4882a593Smuzhiyun 	 * In case of (type & IRQ_TYPE_EDGE_BOTH), we need to know current
465*4882a593Smuzhiyun 	 * GPIO value to set the right edge trigger. But in atomic context
466*4882a593Smuzhiyun 	 * here we can't access registers over I2C. That's why (type &
467*4882a593Smuzhiyun 	 * IRQ_TYPE_EDGE_BOTH) will be managed in .irq_sync_unlock.
468*4882a593Smuzhiyun 	 */
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	if ((type & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH)
471*4882a593Smuzhiyun 		pctl->irq_toggle_edge[reg] |= mask;
472*4882a593Smuzhiyun 	else
473*4882a593Smuzhiyun 		pctl->irq_toggle_edge[reg] &= mask;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	return 0;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun 
stmfx_pinctrl_irq_bus_lock(struct irq_data * data)478*4882a593Smuzhiyun static void stmfx_pinctrl_irq_bus_lock(struct irq_data *data)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun 	struct gpio_chip *gpio_chip = irq_data_get_irq_chip_data(data);
481*4882a593Smuzhiyun 	struct stmfx_pinctrl *pctl = gpiochip_get_data(gpio_chip);
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	mutex_lock(&pctl->lock);
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun 
stmfx_pinctrl_irq_bus_sync_unlock(struct irq_data * data)486*4882a593Smuzhiyun static void stmfx_pinctrl_irq_bus_sync_unlock(struct irq_data *data)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun 	struct gpio_chip *gpio_chip = irq_data_get_irq_chip_data(data);
489*4882a593Smuzhiyun 	struct stmfx_pinctrl *pctl = gpiochip_get_data(gpio_chip);
490*4882a593Smuzhiyun 	u32 reg = get_reg(data->hwirq);
491*4882a593Smuzhiyun 	u32 mask = get_mask(data->hwirq);
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	/*
494*4882a593Smuzhiyun 	 * In case of IRQ_TYPE_EDGE_BOTH), read the current GPIO value
495*4882a593Smuzhiyun 	 * (this couldn't be done in .irq_set_type because of atomic context)
496*4882a593Smuzhiyun 	 * to set the right irq trigger type.
497*4882a593Smuzhiyun 	 */
498*4882a593Smuzhiyun 	if (pctl->irq_toggle_edge[reg] & mask) {
499*4882a593Smuzhiyun 		if (stmfx_gpio_get(gpio_chip, data->hwirq))
500*4882a593Smuzhiyun 			pctl->irq_gpi_type[reg] &= ~mask;
501*4882a593Smuzhiyun 		else
502*4882a593Smuzhiyun 			pctl->irq_gpi_type[reg] |= mask;
503*4882a593Smuzhiyun 	}
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	regmap_bulk_write(pctl->stmfx->map, STMFX_REG_IRQ_GPI_EVT,
506*4882a593Smuzhiyun 			  pctl->irq_gpi_evt, NR_GPIO_REGS);
507*4882a593Smuzhiyun 	regmap_bulk_write(pctl->stmfx->map, STMFX_REG_IRQ_GPI_TYPE,
508*4882a593Smuzhiyun 			  pctl->irq_gpi_type, NR_GPIO_REGS);
509*4882a593Smuzhiyun 	regmap_bulk_write(pctl->stmfx->map, STMFX_REG_IRQ_GPI_SRC,
510*4882a593Smuzhiyun 			  pctl->irq_gpi_src, NR_GPIO_REGS);
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	mutex_unlock(&pctl->lock);
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun 
stmfx_gpio_irq_request_resources(struct irq_data * data)515*4882a593Smuzhiyun static int stmfx_gpio_irq_request_resources(struct irq_data *data)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun 	struct gpio_chip *gpio_chip = irq_data_get_irq_chip_data(data);
518*4882a593Smuzhiyun 	int ret;
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	ret = stmfx_gpio_direction_input(gpio_chip, data->hwirq);
521*4882a593Smuzhiyun 	if (ret)
522*4882a593Smuzhiyun 		return ret;
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	return gpiochip_reqres_irq(gpio_chip, data->hwirq);
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun 
stmfx_gpio_irq_release_resources(struct irq_data * data)527*4882a593Smuzhiyun static void stmfx_gpio_irq_release_resources(struct irq_data *data)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun 	struct gpio_chip *gpio_chip = irq_data_get_irq_chip_data(data);
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	return gpiochip_relres_irq(gpio_chip, data->hwirq);
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun 
stmfx_pinctrl_irq_toggle_trigger(struct stmfx_pinctrl * pctl,unsigned int offset)534*4882a593Smuzhiyun static void stmfx_pinctrl_irq_toggle_trigger(struct stmfx_pinctrl *pctl,
535*4882a593Smuzhiyun 					     unsigned int offset)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun 	u32 reg = get_reg(offset);
538*4882a593Smuzhiyun 	u32 mask = get_mask(offset);
539*4882a593Smuzhiyun 	int val;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	if (!(pctl->irq_toggle_edge[reg] & mask))
542*4882a593Smuzhiyun 		return;
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	val = stmfx_gpio_get(&pctl->gpio_chip, offset);
545*4882a593Smuzhiyun 	if (val < 0)
546*4882a593Smuzhiyun 		return;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	if (val) {
549*4882a593Smuzhiyun 		pctl->irq_gpi_type[reg] &= mask;
550*4882a593Smuzhiyun 		regmap_write_bits(pctl->stmfx->map,
551*4882a593Smuzhiyun 				  STMFX_REG_IRQ_GPI_TYPE + reg,
552*4882a593Smuzhiyun 				  mask, 0);
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	} else {
555*4882a593Smuzhiyun 		pctl->irq_gpi_type[reg] |= mask;
556*4882a593Smuzhiyun 		regmap_write_bits(pctl->stmfx->map,
557*4882a593Smuzhiyun 				  STMFX_REG_IRQ_GPI_TYPE + reg,
558*4882a593Smuzhiyun 				  mask, mask);
559*4882a593Smuzhiyun 	}
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun 
stmfx_pinctrl_irq_thread_fn(int irq,void * dev_id)562*4882a593Smuzhiyun static irqreturn_t stmfx_pinctrl_irq_thread_fn(int irq, void *dev_id)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun 	struct stmfx_pinctrl *pctl = (struct stmfx_pinctrl *)dev_id;
565*4882a593Smuzhiyun 	struct gpio_chip *gc = &pctl->gpio_chip;
566*4882a593Smuzhiyun 	u8 pending[NR_GPIO_REGS];
567*4882a593Smuzhiyun 	u8 src[NR_GPIO_REGS] = {0, 0, 0};
568*4882a593Smuzhiyun 	unsigned long n, status;
569*4882a593Smuzhiyun 	int i, ret;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	ret = regmap_bulk_read(pctl->stmfx->map, STMFX_REG_IRQ_GPI_PENDING,
572*4882a593Smuzhiyun 			       &pending, NR_GPIO_REGS);
573*4882a593Smuzhiyun 	if (ret)
574*4882a593Smuzhiyun 		return IRQ_NONE;
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	regmap_bulk_write(pctl->stmfx->map, STMFX_REG_IRQ_GPI_SRC,
577*4882a593Smuzhiyun 			  src, NR_GPIO_REGS);
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	BUILD_BUG_ON(NR_GPIO_REGS > sizeof(status));
580*4882a593Smuzhiyun 	for (i = 0, status = 0; i < NR_GPIO_REGS; i++)
581*4882a593Smuzhiyun 		status |= (unsigned long)pending[i] << (i * 8);
582*4882a593Smuzhiyun 	for_each_set_bit(n, &status, gc->ngpio) {
583*4882a593Smuzhiyun 		handle_nested_irq(irq_find_mapping(gc->irq.domain, n));
584*4882a593Smuzhiyun 		stmfx_pinctrl_irq_toggle_trigger(pctl, n);
585*4882a593Smuzhiyun 	}
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	regmap_bulk_write(pctl->stmfx->map, STMFX_REG_IRQ_GPI_SRC,
588*4882a593Smuzhiyun 			  pctl->irq_gpi_src, NR_GPIO_REGS);
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	return IRQ_HANDLED;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun 
stmfx_pinctrl_gpio_function_enable(struct stmfx_pinctrl * pctl)593*4882a593Smuzhiyun static int stmfx_pinctrl_gpio_function_enable(struct stmfx_pinctrl *pctl)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun 	struct pinctrl_gpio_range *gpio_range;
596*4882a593Smuzhiyun 	struct pinctrl_dev *pctl_dev = pctl->pctl_dev;
597*4882a593Smuzhiyun 	u32 func = STMFX_FUNC_GPIO;
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	pctl->gpio_valid_mask = GENMASK(15, 0);
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	gpio_range = pinctrl_find_gpio_range_from_pin(pctl_dev, 16);
602*4882a593Smuzhiyun 	if (gpio_range) {
603*4882a593Smuzhiyun 		func |= STMFX_FUNC_ALTGPIO_LOW;
604*4882a593Smuzhiyun 		pctl->gpio_valid_mask |= GENMASK(19, 16);
605*4882a593Smuzhiyun 	}
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	gpio_range = pinctrl_find_gpio_range_from_pin(pctl_dev, 20);
608*4882a593Smuzhiyun 	if (gpio_range) {
609*4882a593Smuzhiyun 		func |= STMFX_FUNC_ALTGPIO_HIGH;
610*4882a593Smuzhiyun 		pctl->gpio_valid_mask |= GENMASK(23, 20);
611*4882a593Smuzhiyun 	}
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	return stmfx_function_enable(pctl->stmfx, func);
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun 
stmfx_pinctrl_probe(struct platform_device * pdev)616*4882a593Smuzhiyun static int stmfx_pinctrl_probe(struct platform_device *pdev)
617*4882a593Smuzhiyun {
618*4882a593Smuzhiyun 	struct stmfx *stmfx = dev_get_drvdata(pdev->dev.parent);
619*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
620*4882a593Smuzhiyun 	struct stmfx_pinctrl *pctl;
621*4882a593Smuzhiyun 	struct gpio_irq_chip *girq;
622*4882a593Smuzhiyun 	int irq, ret;
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	pctl = devm_kzalloc(stmfx->dev, sizeof(*pctl), GFP_KERNEL);
625*4882a593Smuzhiyun 	if (!pctl)
626*4882a593Smuzhiyun 		return -ENOMEM;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	platform_set_drvdata(pdev, pctl);
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	pctl->dev = &pdev->dev;
631*4882a593Smuzhiyun 	pctl->stmfx = stmfx;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	if (!of_find_property(np, "gpio-ranges", NULL)) {
634*4882a593Smuzhiyun 		dev_err(pctl->dev, "missing required gpio-ranges property\n");
635*4882a593Smuzhiyun 		return -EINVAL;
636*4882a593Smuzhiyun 	}
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
639*4882a593Smuzhiyun 	if (irq <= 0)
640*4882a593Smuzhiyun 		return -ENXIO;
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	mutex_init(&pctl->lock);
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	/* Register pin controller */
645*4882a593Smuzhiyun 	pctl->pctl_desc.name = "stmfx-pinctrl";
646*4882a593Smuzhiyun 	pctl->pctl_desc.pctlops = &stmfx_pinctrl_ops;
647*4882a593Smuzhiyun 	pctl->pctl_desc.confops = &stmfx_pinconf_ops;
648*4882a593Smuzhiyun 	pctl->pctl_desc.pins = stmfx_pins;
649*4882a593Smuzhiyun 	pctl->pctl_desc.npins = ARRAY_SIZE(stmfx_pins);
650*4882a593Smuzhiyun 	pctl->pctl_desc.owner = THIS_MODULE;
651*4882a593Smuzhiyun 	pctl->pctl_desc.link_consumers = true;
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	ret = devm_pinctrl_register_and_init(pctl->dev, &pctl->pctl_desc,
654*4882a593Smuzhiyun 					     pctl, &pctl->pctl_dev);
655*4882a593Smuzhiyun 	if (ret) {
656*4882a593Smuzhiyun 		dev_err(pctl->dev, "pinctrl registration failed\n");
657*4882a593Smuzhiyun 		return ret;
658*4882a593Smuzhiyun 	}
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	ret = pinctrl_enable(pctl->pctl_dev);
661*4882a593Smuzhiyun 	if (ret) {
662*4882a593Smuzhiyun 		dev_err(pctl->dev, "pinctrl enable failed\n");
663*4882a593Smuzhiyun 		return ret;
664*4882a593Smuzhiyun 	}
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	/* Register gpio controller */
667*4882a593Smuzhiyun 	pctl->gpio_chip.label = "stmfx-gpio";
668*4882a593Smuzhiyun 	pctl->gpio_chip.parent = pctl->dev;
669*4882a593Smuzhiyun 	pctl->gpio_chip.get_direction = stmfx_gpio_get_direction;
670*4882a593Smuzhiyun 	pctl->gpio_chip.direction_input = stmfx_gpio_direction_input;
671*4882a593Smuzhiyun 	pctl->gpio_chip.direction_output = stmfx_gpio_direction_output;
672*4882a593Smuzhiyun 	pctl->gpio_chip.get = stmfx_gpio_get;
673*4882a593Smuzhiyun 	pctl->gpio_chip.set = stmfx_gpio_set;
674*4882a593Smuzhiyun 	pctl->gpio_chip.set_config = gpiochip_generic_config;
675*4882a593Smuzhiyun 	pctl->gpio_chip.base = -1;
676*4882a593Smuzhiyun 	pctl->gpio_chip.ngpio = pctl->pctl_desc.npins;
677*4882a593Smuzhiyun 	pctl->gpio_chip.can_sleep = true;
678*4882a593Smuzhiyun 	pctl->gpio_chip.of_node = np;
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	pctl->irq_chip.name = dev_name(pctl->dev);
681*4882a593Smuzhiyun 	pctl->irq_chip.irq_mask = stmfx_pinctrl_irq_mask;
682*4882a593Smuzhiyun 	pctl->irq_chip.irq_unmask = stmfx_pinctrl_irq_unmask;
683*4882a593Smuzhiyun 	pctl->irq_chip.irq_set_type = stmfx_pinctrl_irq_set_type;
684*4882a593Smuzhiyun 	pctl->irq_chip.irq_bus_lock = stmfx_pinctrl_irq_bus_lock;
685*4882a593Smuzhiyun 	pctl->irq_chip.irq_bus_sync_unlock = stmfx_pinctrl_irq_bus_sync_unlock;
686*4882a593Smuzhiyun 	pctl->irq_chip.irq_request_resources = stmfx_gpio_irq_request_resources;
687*4882a593Smuzhiyun 	pctl->irq_chip.irq_release_resources = stmfx_gpio_irq_release_resources;
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	girq = &pctl->gpio_chip.irq;
690*4882a593Smuzhiyun 	girq->chip = &pctl->irq_chip;
691*4882a593Smuzhiyun 	/* This will let us handle the parent IRQ in the driver */
692*4882a593Smuzhiyun 	girq->parent_handler = NULL;
693*4882a593Smuzhiyun 	girq->num_parents = 0;
694*4882a593Smuzhiyun 	girq->parents = NULL;
695*4882a593Smuzhiyun 	girq->default_type = IRQ_TYPE_NONE;
696*4882a593Smuzhiyun 	girq->handler = handle_bad_irq;
697*4882a593Smuzhiyun 	girq->threaded = true;
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	ret = devm_gpiochip_add_data(pctl->dev, &pctl->gpio_chip, pctl);
700*4882a593Smuzhiyun 	if (ret) {
701*4882a593Smuzhiyun 		dev_err(pctl->dev, "gpio_chip registration failed\n");
702*4882a593Smuzhiyun 		return ret;
703*4882a593Smuzhiyun 	}
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	ret = stmfx_pinctrl_gpio_function_enable(pctl);
706*4882a593Smuzhiyun 	if (ret)
707*4882a593Smuzhiyun 		return ret;
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	ret = devm_request_threaded_irq(pctl->dev, irq, NULL,
710*4882a593Smuzhiyun 					stmfx_pinctrl_irq_thread_fn,
711*4882a593Smuzhiyun 					IRQF_ONESHOT,
712*4882a593Smuzhiyun 					pctl->irq_chip.name, pctl);
713*4882a593Smuzhiyun 	if (ret) {
714*4882a593Smuzhiyun 		dev_err(pctl->dev, "cannot request irq%d\n", irq);
715*4882a593Smuzhiyun 		return ret;
716*4882a593Smuzhiyun 	}
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	dev_info(pctl->dev,
719*4882a593Smuzhiyun 		 "%ld GPIOs available\n", hweight_long(pctl->gpio_valid_mask));
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	return 0;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun 
stmfx_pinctrl_remove(struct platform_device * pdev)724*4882a593Smuzhiyun static int stmfx_pinctrl_remove(struct platform_device *pdev)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun 	struct stmfx *stmfx = dev_get_drvdata(pdev->dev.parent);
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	return stmfx_function_disable(stmfx,
729*4882a593Smuzhiyun 				      STMFX_FUNC_GPIO |
730*4882a593Smuzhiyun 				      STMFX_FUNC_ALTGPIO_LOW |
731*4882a593Smuzhiyun 				      STMFX_FUNC_ALTGPIO_HIGH);
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
stmfx_pinctrl_backup_regs(struct stmfx_pinctrl * pctl)735*4882a593Smuzhiyun static int stmfx_pinctrl_backup_regs(struct stmfx_pinctrl *pctl)
736*4882a593Smuzhiyun {
737*4882a593Smuzhiyun 	int ret;
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	ret = regmap_bulk_read(pctl->stmfx->map, STMFX_REG_GPIO_STATE,
740*4882a593Smuzhiyun 			       &pctl->bkp_gpio_state, NR_GPIO_REGS);
741*4882a593Smuzhiyun 	if (ret)
742*4882a593Smuzhiyun 		return ret;
743*4882a593Smuzhiyun 	ret = regmap_bulk_read(pctl->stmfx->map, STMFX_REG_GPIO_DIR,
744*4882a593Smuzhiyun 			       &pctl->bkp_gpio_dir, NR_GPIO_REGS);
745*4882a593Smuzhiyun 	if (ret)
746*4882a593Smuzhiyun 		return ret;
747*4882a593Smuzhiyun 	ret = regmap_bulk_read(pctl->stmfx->map, STMFX_REG_GPIO_TYPE,
748*4882a593Smuzhiyun 			       &pctl->bkp_gpio_type, NR_GPIO_REGS);
749*4882a593Smuzhiyun 	if (ret)
750*4882a593Smuzhiyun 		return ret;
751*4882a593Smuzhiyun 	ret = regmap_bulk_read(pctl->stmfx->map, STMFX_REG_GPIO_PUPD,
752*4882a593Smuzhiyun 			       &pctl->bkp_gpio_pupd, NR_GPIO_REGS);
753*4882a593Smuzhiyun 	if (ret)
754*4882a593Smuzhiyun 		return ret;
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	return 0;
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun 
stmfx_pinctrl_restore_regs(struct stmfx_pinctrl * pctl)759*4882a593Smuzhiyun static int stmfx_pinctrl_restore_regs(struct stmfx_pinctrl *pctl)
760*4882a593Smuzhiyun {
761*4882a593Smuzhiyun 	int ret;
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	ret = regmap_bulk_write(pctl->stmfx->map, STMFX_REG_GPIO_DIR,
764*4882a593Smuzhiyun 				pctl->bkp_gpio_dir, NR_GPIO_REGS);
765*4882a593Smuzhiyun 	if (ret)
766*4882a593Smuzhiyun 		return ret;
767*4882a593Smuzhiyun 	ret = regmap_bulk_write(pctl->stmfx->map, STMFX_REG_GPIO_TYPE,
768*4882a593Smuzhiyun 				pctl->bkp_gpio_type, NR_GPIO_REGS);
769*4882a593Smuzhiyun 	if (ret)
770*4882a593Smuzhiyun 		return ret;
771*4882a593Smuzhiyun 	ret = regmap_bulk_write(pctl->stmfx->map, STMFX_REG_GPIO_PUPD,
772*4882a593Smuzhiyun 				pctl->bkp_gpio_pupd, NR_GPIO_REGS);
773*4882a593Smuzhiyun 	if (ret)
774*4882a593Smuzhiyun 		return ret;
775*4882a593Smuzhiyun 	ret = regmap_bulk_write(pctl->stmfx->map, STMFX_REG_GPO_SET,
776*4882a593Smuzhiyun 				pctl->bkp_gpio_state, NR_GPIO_REGS);
777*4882a593Smuzhiyun 	if (ret)
778*4882a593Smuzhiyun 		return ret;
779*4882a593Smuzhiyun 	ret = regmap_bulk_write(pctl->stmfx->map, STMFX_REG_IRQ_GPI_EVT,
780*4882a593Smuzhiyun 				pctl->irq_gpi_evt, NR_GPIO_REGS);
781*4882a593Smuzhiyun 	if (ret)
782*4882a593Smuzhiyun 		return ret;
783*4882a593Smuzhiyun 	ret = regmap_bulk_write(pctl->stmfx->map, STMFX_REG_IRQ_GPI_TYPE,
784*4882a593Smuzhiyun 				pctl->irq_gpi_type, NR_GPIO_REGS);
785*4882a593Smuzhiyun 	if (ret)
786*4882a593Smuzhiyun 		return ret;
787*4882a593Smuzhiyun 	ret = regmap_bulk_write(pctl->stmfx->map, STMFX_REG_IRQ_GPI_SRC,
788*4882a593Smuzhiyun 				pctl->irq_gpi_src, NR_GPIO_REGS);
789*4882a593Smuzhiyun 	if (ret)
790*4882a593Smuzhiyun 		return ret;
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	return 0;
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun 
stmfx_pinctrl_suspend(struct device * dev)795*4882a593Smuzhiyun static int stmfx_pinctrl_suspend(struct device *dev)
796*4882a593Smuzhiyun {
797*4882a593Smuzhiyun 	struct stmfx_pinctrl *pctl = dev_get_drvdata(dev);
798*4882a593Smuzhiyun 	int ret;
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	ret = stmfx_pinctrl_backup_regs(pctl);
801*4882a593Smuzhiyun 	if (ret) {
802*4882a593Smuzhiyun 		dev_err(pctl->dev, "registers backup failure\n");
803*4882a593Smuzhiyun 		return ret;
804*4882a593Smuzhiyun 	}
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	return 0;
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun 
stmfx_pinctrl_resume(struct device * dev)809*4882a593Smuzhiyun static int stmfx_pinctrl_resume(struct device *dev)
810*4882a593Smuzhiyun {
811*4882a593Smuzhiyun 	struct stmfx_pinctrl *pctl = dev_get_drvdata(dev);
812*4882a593Smuzhiyun 	int ret;
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	ret = stmfx_pinctrl_restore_regs(pctl);
815*4882a593Smuzhiyun 	if (ret) {
816*4882a593Smuzhiyun 		dev_err(pctl->dev, "registers restoration failure\n");
817*4882a593Smuzhiyun 		return ret;
818*4882a593Smuzhiyun 	}
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	return 0;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun #endif
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(stmfx_pinctrl_dev_pm_ops,
825*4882a593Smuzhiyun 			 stmfx_pinctrl_suspend, stmfx_pinctrl_resume);
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun static const struct of_device_id stmfx_pinctrl_of_match[] = {
828*4882a593Smuzhiyun 	{ .compatible = "st,stmfx-0300-pinctrl", },
829*4882a593Smuzhiyun 	{},
830*4882a593Smuzhiyun };
831*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, stmfx_pinctrl_of_match);
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun static struct platform_driver stmfx_pinctrl_driver = {
834*4882a593Smuzhiyun 	.driver = {
835*4882a593Smuzhiyun 		.name = "stmfx-pinctrl",
836*4882a593Smuzhiyun 		.of_match_table = stmfx_pinctrl_of_match,
837*4882a593Smuzhiyun 		.pm = &stmfx_pinctrl_dev_pm_ops,
838*4882a593Smuzhiyun 	},
839*4882a593Smuzhiyun 	.probe = stmfx_pinctrl_probe,
840*4882a593Smuzhiyun 	.remove = stmfx_pinctrl_remove,
841*4882a593Smuzhiyun };
842*4882a593Smuzhiyun module_platform_driver(stmfx_pinctrl_driver);
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun MODULE_DESCRIPTION("STMFX pinctrl/GPIO driver");
845*4882a593Smuzhiyun MODULE_AUTHOR("Amelie Delaunay <amelie.delaunay@st.com>");
846*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
847