1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2013 STMicroelectronics (R&D) Limited.
4*4882a593Smuzhiyun * Authors:
5*4882a593Smuzhiyun * Srinivas Kandagatla <srinivas.kandagatla@st.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/slab.h>
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/of_irq.h>
15*4882a593Smuzhiyun #include <linux/of_gpio.h> /* of_get_named_gpio() */
16*4882a593Smuzhiyun #include <linux/of_address.h>
17*4882a593Smuzhiyun #include <linux/gpio/driver.h>
18*4882a593Smuzhiyun #include <linux/regmap.h>
19*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
20*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
21*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
22*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
23*4882a593Smuzhiyun #include <linux/platform_device.h>
24*4882a593Smuzhiyun #include "core.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* PIO Block registers */
27*4882a593Smuzhiyun /* PIO output */
28*4882a593Smuzhiyun #define REG_PIO_POUT 0x00
29*4882a593Smuzhiyun /* Set bits of POUT */
30*4882a593Smuzhiyun #define REG_PIO_SET_POUT 0x04
31*4882a593Smuzhiyun /* Clear bits of POUT */
32*4882a593Smuzhiyun #define REG_PIO_CLR_POUT 0x08
33*4882a593Smuzhiyun /* PIO input */
34*4882a593Smuzhiyun #define REG_PIO_PIN 0x10
35*4882a593Smuzhiyun /* PIO configuration */
36*4882a593Smuzhiyun #define REG_PIO_PC(n) (0x20 + (n) * 0x10)
37*4882a593Smuzhiyun /* Set bits of PC[2:0] */
38*4882a593Smuzhiyun #define REG_PIO_SET_PC(n) (0x24 + (n) * 0x10)
39*4882a593Smuzhiyun /* Clear bits of PC[2:0] */
40*4882a593Smuzhiyun #define REG_PIO_CLR_PC(n) (0x28 + (n) * 0x10)
41*4882a593Smuzhiyun /* PIO input comparison */
42*4882a593Smuzhiyun #define REG_PIO_PCOMP 0x50
43*4882a593Smuzhiyun /* Set bits of PCOMP */
44*4882a593Smuzhiyun #define REG_PIO_SET_PCOMP 0x54
45*4882a593Smuzhiyun /* Clear bits of PCOMP */
46*4882a593Smuzhiyun #define REG_PIO_CLR_PCOMP 0x58
47*4882a593Smuzhiyun /* PIO input comparison mask */
48*4882a593Smuzhiyun #define REG_PIO_PMASK 0x60
49*4882a593Smuzhiyun /* Set bits of PMASK */
50*4882a593Smuzhiyun #define REG_PIO_SET_PMASK 0x64
51*4882a593Smuzhiyun /* Clear bits of PMASK */
52*4882a593Smuzhiyun #define REG_PIO_CLR_PMASK 0x68
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define ST_GPIO_DIRECTION_BIDIR 0x1
55*4882a593Smuzhiyun #define ST_GPIO_DIRECTION_OUT 0x2
56*4882a593Smuzhiyun #define ST_GPIO_DIRECTION_IN 0x4
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /**
59*4882a593Smuzhiyun * Packed style retime configuration.
60*4882a593Smuzhiyun * There are two registers cfg0 and cfg1 in this style for each bank.
61*4882a593Smuzhiyun * Each field in this register is 8 bit corresponding to 8 pins in the bank.
62*4882a593Smuzhiyun */
63*4882a593Smuzhiyun #define RT_P_CFGS_PER_BANK 2
64*4882a593Smuzhiyun #define RT_P_CFG0_CLK1NOTCLK0_FIELD(reg) REG_FIELD(reg, 0, 7)
65*4882a593Smuzhiyun #define RT_P_CFG0_DELAY_0_FIELD(reg) REG_FIELD(reg, 16, 23)
66*4882a593Smuzhiyun #define RT_P_CFG0_DELAY_1_FIELD(reg) REG_FIELD(reg, 24, 31)
67*4882a593Smuzhiyun #define RT_P_CFG1_INVERTCLK_FIELD(reg) REG_FIELD(reg, 0, 7)
68*4882a593Smuzhiyun #define RT_P_CFG1_RETIME_FIELD(reg) REG_FIELD(reg, 8, 15)
69*4882a593Smuzhiyun #define RT_P_CFG1_CLKNOTDATA_FIELD(reg) REG_FIELD(reg, 16, 23)
70*4882a593Smuzhiyun #define RT_P_CFG1_DOUBLE_EDGE_FIELD(reg) REG_FIELD(reg, 24, 31)
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /**
73*4882a593Smuzhiyun * Dedicated style retime Configuration register
74*4882a593Smuzhiyun * each register is dedicated per pin.
75*4882a593Smuzhiyun */
76*4882a593Smuzhiyun #define RT_D_CFGS_PER_BANK 8
77*4882a593Smuzhiyun #define RT_D_CFG_CLK_SHIFT 0
78*4882a593Smuzhiyun #define RT_D_CFG_CLK_MASK (0x3 << 0)
79*4882a593Smuzhiyun #define RT_D_CFG_CLKNOTDATA_SHIFT 2
80*4882a593Smuzhiyun #define RT_D_CFG_CLKNOTDATA_MASK BIT(2)
81*4882a593Smuzhiyun #define RT_D_CFG_DELAY_SHIFT 3
82*4882a593Smuzhiyun #define RT_D_CFG_DELAY_MASK (0xf << 3)
83*4882a593Smuzhiyun #define RT_D_CFG_DELAY_INNOTOUT_SHIFT 7
84*4882a593Smuzhiyun #define RT_D_CFG_DELAY_INNOTOUT_MASK BIT(7)
85*4882a593Smuzhiyun #define RT_D_CFG_DOUBLE_EDGE_SHIFT 8
86*4882a593Smuzhiyun #define RT_D_CFG_DOUBLE_EDGE_MASK BIT(8)
87*4882a593Smuzhiyun #define RT_D_CFG_INVERTCLK_SHIFT 9
88*4882a593Smuzhiyun #define RT_D_CFG_INVERTCLK_MASK BIT(9)
89*4882a593Smuzhiyun #define RT_D_CFG_RETIME_SHIFT 10
90*4882a593Smuzhiyun #define RT_D_CFG_RETIME_MASK BIT(10)
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /*
93*4882a593Smuzhiyun * Pinconf is represented in an opaque unsigned long variable.
94*4882a593Smuzhiyun * Below is the bit allocation details for each possible configuration.
95*4882a593Smuzhiyun * All the bit fields can be encapsulated into four variables
96*4882a593Smuzhiyun * (direction, retime-type, retime-clk, retime-delay)
97*4882a593Smuzhiyun *
98*4882a593Smuzhiyun * +----------------+
99*4882a593Smuzhiyun *[31:28]| reserved-3 |
100*4882a593Smuzhiyun * +----------------+-------------
101*4882a593Smuzhiyun *[27] | oe | |
102*4882a593Smuzhiyun * +----------------+ v
103*4882a593Smuzhiyun *[26] | pu | [Direction ]
104*4882a593Smuzhiyun * +----------------+ ^
105*4882a593Smuzhiyun *[25] | od | |
106*4882a593Smuzhiyun * +----------------+-------------
107*4882a593Smuzhiyun *[24] | reserved-2 |
108*4882a593Smuzhiyun * +----------------+-------------
109*4882a593Smuzhiyun *[23] | retime | |
110*4882a593Smuzhiyun * +----------------+ |
111*4882a593Smuzhiyun *[22] | retime-invclk | |
112*4882a593Smuzhiyun * +----------------+ v
113*4882a593Smuzhiyun *[21] |retime-clknotdat| [Retime-type ]
114*4882a593Smuzhiyun * +----------------+ ^
115*4882a593Smuzhiyun *[20] | retime-de | |
116*4882a593Smuzhiyun * +----------------+-------------
117*4882a593Smuzhiyun *[19:18]| retime-clk |------>[Retime-Clk ]
118*4882a593Smuzhiyun * +----------------+
119*4882a593Smuzhiyun *[17:16]| reserved-1 |
120*4882a593Smuzhiyun * +----------------+
121*4882a593Smuzhiyun *[15..0]| retime-delay |------>[Retime Delay]
122*4882a593Smuzhiyun * +----------------+
123*4882a593Smuzhiyun */
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun #define ST_PINCONF_UNPACK(conf, param)\
126*4882a593Smuzhiyun ((conf >> ST_PINCONF_ ##param ##_SHIFT) \
127*4882a593Smuzhiyun & ST_PINCONF_ ##param ##_MASK)
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun #define ST_PINCONF_PACK(conf, val, param) (conf |=\
130*4882a593Smuzhiyun ((val & ST_PINCONF_ ##param ##_MASK) << \
131*4882a593Smuzhiyun ST_PINCONF_ ##param ##_SHIFT))
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* Output enable */
134*4882a593Smuzhiyun #define ST_PINCONF_OE_MASK 0x1
135*4882a593Smuzhiyun #define ST_PINCONF_OE_SHIFT 27
136*4882a593Smuzhiyun #define ST_PINCONF_OE BIT(27)
137*4882a593Smuzhiyun #define ST_PINCONF_UNPACK_OE(conf) ST_PINCONF_UNPACK(conf, OE)
138*4882a593Smuzhiyun #define ST_PINCONF_PACK_OE(conf) ST_PINCONF_PACK(conf, 1, OE)
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* Pull Up */
141*4882a593Smuzhiyun #define ST_PINCONF_PU_MASK 0x1
142*4882a593Smuzhiyun #define ST_PINCONF_PU_SHIFT 26
143*4882a593Smuzhiyun #define ST_PINCONF_PU BIT(26)
144*4882a593Smuzhiyun #define ST_PINCONF_UNPACK_PU(conf) ST_PINCONF_UNPACK(conf, PU)
145*4882a593Smuzhiyun #define ST_PINCONF_PACK_PU(conf) ST_PINCONF_PACK(conf, 1, PU)
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* Open Drain */
148*4882a593Smuzhiyun #define ST_PINCONF_OD_MASK 0x1
149*4882a593Smuzhiyun #define ST_PINCONF_OD_SHIFT 25
150*4882a593Smuzhiyun #define ST_PINCONF_OD BIT(25)
151*4882a593Smuzhiyun #define ST_PINCONF_UNPACK_OD(conf) ST_PINCONF_UNPACK(conf, OD)
152*4882a593Smuzhiyun #define ST_PINCONF_PACK_OD(conf) ST_PINCONF_PACK(conf, 1, OD)
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun #define ST_PINCONF_RT_MASK 0x1
155*4882a593Smuzhiyun #define ST_PINCONF_RT_SHIFT 23
156*4882a593Smuzhiyun #define ST_PINCONF_RT BIT(23)
157*4882a593Smuzhiyun #define ST_PINCONF_UNPACK_RT(conf) ST_PINCONF_UNPACK(conf, RT)
158*4882a593Smuzhiyun #define ST_PINCONF_PACK_RT(conf) ST_PINCONF_PACK(conf, 1, RT)
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun #define ST_PINCONF_RT_INVERTCLK_MASK 0x1
161*4882a593Smuzhiyun #define ST_PINCONF_RT_INVERTCLK_SHIFT 22
162*4882a593Smuzhiyun #define ST_PINCONF_RT_INVERTCLK BIT(22)
163*4882a593Smuzhiyun #define ST_PINCONF_UNPACK_RT_INVERTCLK(conf) \
164*4882a593Smuzhiyun ST_PINCONF_UNPACK(conf, RT_INVERTCLK)
165*4882a593Smuzhiyun #define ST_PINCONF_PACK_RT_INVERTCLK(conf) \
166*4882a593Smuzhiyun ST_PINCONF_PACK(conf, 1, RT_INVERTCLK)
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun #define ST_PINCONF_RT_CLKNOTDATA_MASK 0x1
169*4882a593Smuzhiyun #define ST_PINCONF_RT_CLKNOTDATA_SHIFT 21
170*4882a593Smuzhiyun #define ST_PINCONF_RT_CLKNOTDATA BIT(21)
171*4882a593Smuzhiyun #define ST_PINCONF_UNPACK_RT_CLKNOTDATA(conf) \
172*4882a593Smuzhiyun ST_PINCONF_UNPACK(conf, RT_CLKNOTDATA)
173*4882a593Smuzhiyun #define ST_PINCONF_PACK_RT_CLKNOTDATA(conf) \
174*4882a593Smuzhiyun ST_PINCONF_PACK(conf, 1, RT_CLKNOTDATA)
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun #define ST_PINCONF_RT_DOUBLE_EDGE_MASK 0x1
177*4882a593Smuzhiyun #define ST_PINCONF_RT_DOUBLE_EDGE_SHIFT 20
178*4882a593Smuzhiyun #define ST_PINCONF_RT_DOUBLE_EDGE BIT(20)
179*4882a593Smuzhiyun #define ST_PINCONF_UNPACK_RT_DOUBLE_EDGE(conf) \
180*4882a593Smuzhiyun ST_PINCONF_UNPACK(conf, RT_DOUBLE_EDGE)
181*4882a593Smuzhiyun #define ST_PINCONF_PACK_RT_DOUBLE_EDGE(conf) \
182*4882a593Smuzhiyun ST_PINCONF_PACK(conf, 1, RT_DOUBLE_EDGE)
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun #define ST_PINCONF_RT_CLK_MASK 0x3
185*4882a593Smuzhiyun #define ST_PINCONF_RT_CLK_SHIFT 18
186*4882a593Smuzhiyun #define ST_PINCONF_RT_CLK BIT(18)
187*4882a593Smuzhiyun #define ST_PINCONF_UNPACK_RT_CLK(conf) ST_PINCONF_UNPACK(conf, RT_CLK)
188*4882a593Smuzhiyun #define ST_PINCONF_PACK_RT_CLK(conf, val) ST_PINCONF_PACK(conf, val, RT_CLK)
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /* RETIME_DELAY in Pico Secs */
191*4882a593Smuzhiyun #define ST_PINCONF_RT_DELAY_MASK 0xffff
192*4882a593Smuzhiyun #define ST_PINCONF_RT_DELAY_SHIFT 0
193*4882a593Smuzhiyun #define ST_PINCONF_UNPACK_RT_DELAY(conf) ST_PINCONF_UNPACK(conf, RT_DELAY)
194*4882a593Smuzhiyun #define ST_PINCONF_PACK_RT_DELAY(conf, val) \
195*4882a593Smuzhiyun ST_PINCONF_PACK(conf, val, RT_DELAY)
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun #define ST_GPIO_PINS_PER_BANK (8)
198*4882a593Smuzhiyun #define OF_GPIO_ARGS_MIN (4)
199*4882a593Smuzhiyun #define OF_RT_ARGS_MIN (2)
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun #define gpio_range_to_bank(chip) \
202*4882a593Smuzhiyun container_of(chip, struct st_gpio_bank, range)
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun #define pc_to_bank(pc) \
205*4882a593Smuzhiyun container_of(pc, struct st_gpio_bank, pc)
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun enum st_retime_style {
208*4882a593Smuzhiyun st_retime_style_none,
209*4882a593Smuzhiyun st_retime_style_packed,
210*4882a593Smuzhiyun st_retime_style_dedicated,
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun struct st_retime_dedicated {
214*4882a593Smuzhiyun struct regmap_field *rt[ST_GPIO_PINS_PER_BANK];
215*4882a593Smuzhiyun };
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun struct st_retime_packed {
218*4882a593Smuzhiyun struct regmap_field *clk1notclk0;
219*4882a593Smuzhiyun struct regmap_field *delay_0;
220*4882a593Smuzhiyun struct regmap_field *delay_1;
221*4882a593Smuzhiyun struct regmap_field *invertclk;
222*4882a593Smuzhiyun struct regmap_field *retime;
223*4882a593Smuzhiyun struct regmap_field *clknotdata;
224*4882a593Smuzhiyun struct regmap_field *double_edge;
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun struct st_pio_control {
228*4882a593Smuzhiyun u32 rt_pin_mask;
229*4882a593Smuzhiyun struct regmap_field *alt, *oe, *pu, *od;
230*4882a593Smuzhiyun /* retiming */
231*4882a593Smuzhiyun union {
232*4882a593Smuzhiyun struct st_retime_packed rt_p;
233*4882a593Smuzhiyun struct st_retime_dedicated rt_d;
234*4882a593Smuzhiyun } rt;
235*4882a593Smuzhiyun };
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun struct st_pctl_data {
238*4882a593Smuzhiyun const enum st_retime_style rt_style;
239*4882a593Smuzhiyun const unsigned int *input_delays;
240*4882a593Smuzhiyun const int ninput_delays;
241*4882a593Smuzhiyun const unsigned int *output_delays;
242*4882a593Smuzhiyun const int noutput_delays;
243*4882a593Smuzhiyun /* register offset information */
244*4882a593Smuzhiyun const int alt, oe, pu, od, rt;
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun struct st_pinconf {
248*4882a593Smuzhiyun int pin;
249*4882a593Smuzhiyun const char *name;
250*4882a593Smuzhiyun unsigned long config;
251*4882a593Smuzhiyun int altfunc;
252*4882a593Smuzhiyun };
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun struct st_pmx_func {
255*4882a593Smuzhiyun const char *name;
256*4882a593Smuzhiyun const char **groups;
257*4882a593Smuzhiyun unsigned ngroups;
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun struct st_pctl_group {
261*4882a593Smuzhiyun const char *name;
262*4882a593Smuzhiyun unsigned int *pins;
263*4882a593Smuzhiyun unsigned npins;
264*4882a593Smuzhiyun struct st_pinconf *pin_conf;
265*4882a593Smuzhiyun };
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /*
268*4882a593Smuzhiyun * Edge triggers are not supported at hardware level, it is supported by
269*4882a593Smuzhiyun * software by exploiting the level trigger support in hardware.
270*4882a593Smuzhiyun * Software uses a virtual register (EDGE_CONF) for edge trigger configuration
271*4882a593Smuzhiyun * of each gpio pin in a GPIO bank.
272*4882a593Smuzhiyun *
273*4882a593Smuzhiyun * Each bank has a 32 bit EDGE_CONF register which is divided in to 8 parts of
274*4882a593Smuzhiyun * 4-bits. Each 4-bit space is allocated for each pin in a gpio bank.
275*4882a593Smuzhiyun *
276*4882a593Smuzhiyun * bit allocation per pin is:
277*4882a593Smuzhiyun * Bits: [0 - 3] | [4 - 7] [8 - 11] ... ... ... ... [ 28 - 31]
278*4882a593Smuzhiyun * --------------------------------------------------------
279*4882a593Smuzhiyun * | pin-0 | pin-2 | pin-3 | ... ... ... ... | pin -7 |
280*4882a593Smuzhiyun * --------------------------------------------------------
281*4882a593Smuzhiyun *
282*4882a593Smuzhiyun * A pin can have one of following the values in its edge configuration field.
283*4882a593Smuzhiyun *
284*4882a593Smuzhiyun * ------- ----------------------------
285*4882a593Smuzhiyun * [0-3] - Description
286*4882a593Smuzhiyun * ------- ----------------------------
287*4882a593Smuzhiyun * 0000 - No edge IRQ.
288*4882a593Smuzhiyun * 0001 - Falling edge IRQ.
289*4882a593Smuzhiyun * 0010 - Rising edge IRQ.
290*4882a593Smuzhiyun * 0011 - Rising and Falling edge IRQ.
291*4882a593Smuzhiyun * ------- ----------------------------
292*4882a593Smuzhiyun */
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun #define ST_IRQ_EDGE_CONF_BITS_PER_PIN 4
295*4882a593Smuzhiyun #define ST_IRQ_EDGE_MASK 0xf
296*4882a593Smuzhiyun #define ST_IRQ_EDGE_FALLING BIT(0)
297*4882a593Smuzhiyun #define ST_IRQ_EDGE_RISING BIT(1)
298*4882a593Smuzhiyun #define ST_IRQ_EDGE_BOTH (BIT(0) | BIT(1))
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun #define ST_IRQ_RISING_EDGE_CONF(pin) \
301*4882a593Smuzhiyun (ST_IRQ_EDGE_RISING << (pin * ST_IRQ_EDGE_CONF_BITS_PER_PIN))
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun #define ST_IRQ_FALLING_EDGE_CONF(pin) \
304*4882a593Smuzhiyun (ST_IRQ_EDGE_FALLING << (pin * ST_IRQ_EDGE_CONF_BITS_PER_PIN))
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun #define ST_IRQ_BOTH_EDGE_CONF(pin) \
307*4882a593Smuzhiyun (ST_IRQ_EDGE_BOTH << (pin * ST_IRQ_EDGE_CONF_BITS_PER_PIN))
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun #define ST_IRQ_EDGE_CONF(conf, pin) \
310*4882a593Smuzhiyun (conf >> (pin * ST_IRQ_EDGE_CONF_BITS_PER_PIN) & ST_IRQ_EDGE_MASK)
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun struct st_gpio_bank {
313*4882a593Smuzhiyun struct gpio_chip gpio_chip;
314*4882a593Smuzhiyun struct pinctrl_gpio_range range;
315*4882a593Smuzhiyun void __iomem *base;
316*4882a593Smuzhiyun struct st_pio_control pc;
317*4882a593Smuzhiyun unsigned long irq_edge_conf;
318*4882a593Smuzhiyun spinlock_t lock;
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun struct st_pinctrl {
322*4882a593Smuzhiyun struct device *dev;
323*4882a593Smuzhiyun struct pinctrl_dev *pctl;
324*4882a593Smuzhiyun struct st_gpio_bank *banks;
325*4882a593Smuzhiyun int nbanks;
326*4882a593Smuzhiyun struct st_pmx_func *functions;
327*4882a593Smuzhiyun int nfunctions;
328*4882a593Smuzhiyun struct st_pctl_group *groups;
329*4882a593Smuzhiyun int ngroups;
330*4882a593Smuzhiyun struct regmap *regmap;
331*4882a593Smuzhiyun const struct st_pctl_data *data;
332*4882a593Smuzhiyun void __iomem *irqmux_base;
333*4882a593Smuzhiyun };
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun /* SOC specific data */
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun static const unsigned int stih407_delays[] = {0, 300, 500, 750, 1000, 1250,
338*4882a593Smuzhiyun 1500, 1750, 2000, 2250, 2500, 2750, 3000, 3250 };
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun static const struct st_pctl_data stih407_data = {
341*4882a593Smuzhiyun .rt_style = st_retime_style_dedicated,
342*4882a593Smuzhiyun .input_delays = stih407_delays,
343*4882a593Smuzhiyun .ninput_delays = ARRAY_SIZE(stih407_delays),
344*4882a593Smuzhiyun .output_delays = stih407_delays,
345*4882a593Smuzhiyun .noutput_delays = ARRAY_SIZE(stih407_delays),
346*4882a593Smuzhiyun .alt = 0, .oe = 40, .pu = 50, .od = 60, .rt = 100,
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun static const struct st_pctl_data stih407_flashdata = {
350*4882a593Smuzhiyun .rt_style = st_retime_style_none,
351*4882a593Smuzhiyun .input_delays = stih407_delays,
352*4882a593Smuzhiyun .ninput_delays = ARRAY_SIZE(stih407_delays),
353*4882a593Smuzhiyun .output_delays = stih407_delays,
354*4882a593Smuzhiyun .noutput_delays = ARRAY_SIZE(stih407_delays),
355*4882a593Smuzhiyun .alt = 0,
356*4882a593Smuzhiyun .oe = -1, /* Not Available */
357*4882a593Smuzhiyun .pu = -1, /* Not Available */
358*4882a593Smuzhiyun .od = 60,
359*4882a593Smuzhiyun .rt = 100,
360*4882a593Smuzhiyun };
361*4882a593Smuzhiyun
st_get_pio_control(struct pinctrl_dev * pctldev,int pin)362*4882a593Smuzhiyun static struct st_pio_control *st_get_pio_control(
363*4882a593Smuzhiyun struct pinctrl_dev *pctldev, int pin)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun struct pinctrl_gpio_range *range =
366*4882a593Smuzhiyun pinctrl_find_gpio_range_from_pin(pctldev, pin);
367*4882a593Smuzhiyun struct st_gpio_bank *bank = gpio_range_to_bank(range);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun return &bank->pc;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun /* Low level functions.. */
st_gpio_bank(int gpio)373*4882a593Smuzhiyun static inline int st_gpio_bank(int gpio)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun return gpio/ST_GPIO_PINS_PER_BANK;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
st_gpio_pin(int gpio)378*4882a593Smuzhiyun static inline int st_gpio_pin(int gpio)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun return gpio%ST_GPIO_PINS_PER_BANK;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
st_pinconf_set_config(struct st_pio_control * pc,int pin,unsigned long config)383*4882a593Smuzhiyun static void st_pinconf_set_config(struct st_pio_control *pc,
384*4882a593Smuzhiyun int pin, unsigned long config)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun struct regmap_field *output_enable = pc->oe;
387*4882a593Smuzhiyun struct regmap_field *pull_up = pc->pu;
388*4882a593Smuzhiyun struct regmap_field *open_drain = pc->od;
389*4882a593Smuzhiyun unsigned int oe_value, pu_value, od_value;
390*4882a593Smuzhiyun unsigned long mask = BIT(pin);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun if (output_enable) {
393*4882a593Smuzhiyun regmap_field_read(output_enable, &oe_value);
394*4882a593Smuzhiyun oe_value &= ~mask;
395*4882a593Smuzhiyun if (config & ST_PINCONF_OE)
396*4882a593Smuzhiyun oe_value |= mask;
397*4882a593Smuzhiyun regmap_field_write(output_enable, oe_value);
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun if (pull_up) {
401*4882a593Smuzhiyun regmap_field_read(pull_up, &pu_value);
402*4882a593Smuzhiyun pu_value &= ~mask;
403*4882a593Smuzhiyun if (config & ST_PINCONF_PU)
404*4882a593Smuzhiyun pu_value |= mask;
405*4882a593Smuzhiyun regmap_field_write(pull_up, pu_value);
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun if (open_drain) {
409*4882a593Smuzhiyun regmap_field_read(open_drain, &od_value);
410*4882a593Smuzhiyun od_value &= ~mask;
411*4882a593Smuzhiyun if (config & ST_PINCONF_OD)
412*4882a593Smuzhiyun od_value |= mask;
413*4882a593Smuzhiyun regmap_field_write(open_drain, od_value);
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun
st_pctl_set_function(struct st_pio_control * pc,int pin_id,int function)417*4882a593Smuzhiyun static void st_pctl_set_function(struct st_pio_control *pc,
418*4882a593Smuzhiyun int pin_id, int function)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun struct regmap_field *alt = pc->alt;
421*4882a593Smuzhiyun unsigned int val;
422*4882a593Smuzhiyun int pin = st_gpio_pin(pin_id);
423*4882a593Smuzhiyun int offset = pin * 4;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun if (!alt)
426*4882a593Smuzhiyun return;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun regmap_field_read(alt, &val);
429*4882a593Smuzhiyun val &= ~(0xf << offset);
430*4882a593Smuzhiyun val |= function << offset;
431*4882a593Smuzhiyun regmap_field_write(alt, val);
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
st_pctl_get_pin_function(struct st_pio_control * pc,int pin)434*4882a593Smuzhiyun static unsigned int st_pctl_get_pin_function(struct st_pio_control *pc, int pin)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun struct regmap_field *alt = pc->alt;
437*4882a593Smuzhiyun unsigned int val;
438*4882a593Smuzhiyun int offset = pin * 4;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun if (!alt)
441*4882a593Smuzhiyun return 0;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun regmap_field_read(alt, &val);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun return (val >> offset) & 0xf;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
st_pinconf_delay_to_bit(unsigned int delay,const struct st_pctl_data * data,unsigned long config)448*4882a593Smuzhiyun static unsigned long st_pinconf_delay_to_bit(unsigned int delay,
449*4882a593Smuzhiyun const struct st_pctl_data *data, unsigned long config)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun const unsigned int *delay_times;
452*4882a593Smuzhiyun int num_delay_times, i, closest_index = -1;
453*4882a593Smuzhiyun unsigned int closest_divergence = UINT_MAX;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun if (ST_PINCONF_UNPACK_OE(config)) {
456*4882a593Smuzhiyun delay_times = data->output_delays;
457*4882a593Smuzhiyun num_delay_times = data->noutput_delays;
458*4882a593Smuzhiyun } else {
459*4882a593Smuzhiyun delay_times = data->input_delays;
460*4882a593Smuzhiyun num_delay_times = data->ninput_delays;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun for (i = 0; i < num_delay_times; i++) {
464*4882a593Smuzhiyun unsigned int divergence = abs(delay - delay_times[i]);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun if (divergence == 0)
467*4882a593Smuzhiyun return i;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun if (divergence < closest_divergence) {
470*4882a593Smuzhiyun closest_divergence = divergence;
471*4882a593Smuzhiyun closest_index = i;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun pr_warn("Attempt to set delay %d, closest available %d\n",
476*4882a593Smuzhiyun delay, delay_times[closest_index]);
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun return closest_index;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
st_pinconf_bit_to_delay(unsigned int index,const struct st_pctl_data * data,unsigned long output)481*4882a593Smuzhiyun static unsigned long st_pinconf_bit_to_delay(unsigned int index,
482*4882a593Smuzhiyun const struct st_pctl_data *data, unsigned long output)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun const unsigned int *delay_times;
485*4882a593Smuzhiyun int num_delay_times;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun if (output) {
488*4882a593Smuzhiyun delay_times = data->output_delays;
489*4882a593Smuzhiyun num_delay_times = data->noutput_delays;
490*4882a593Smuzhiyun } else {
491*4882a593Smuzhiyun delay_times = data->input_delays;
492*4882a593Smuzhiyun num_delay_times = data->ninput_delays;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun if (index < num_delay_times) {
496*4882a593Smuzhiyun return delay_times[index];
497*4882a593Smuzhiyun } else {
498*4882a593Smuzhiyun pr_warn("Delay not found in/out delay list\n");
499*4882a593Smuzhiyun return 0;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
st_regmap_field_bit_set_clear_pin(struct regmap_field * field,int enable,int pin)503*4882a593Smuzhiyun static void st_regmap_field_bit_set_clear_pin(struct regmap_field *field,
504*4882a593Smuzhiyun int enable, int pin)
505*4882a593Smuzhiyun {
506*4882a593Smuzhiyun unsigned int val = 0;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun regmap_field_read(field, &val);
509*4882a593Smuzhiyun if (enable)
510*4882a593Smuzhiyun val |= BIT(pin);
511*4882a593Smuzhiyun else
512*4882a593Smuzhiyun val &= ~BIT(pin);
513*4882a593Smuzhiyun regmap_field_write(field, val);
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
st_pinconf_set_retime_packed(struct st_pinctrl * info,struct st_pio_control * pc,unsigned long config,int pin)516*4882a593Smuzhiyun static void st_pinconf_set_retime_packed(struct st_pinctrl *info,
517*4882a593Smuzhiyun struct st_pio_control *pc, unsigned long config, int pin)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun const struct st_pctl_data *data = info->data;
520*4882a593Smuzhiyun struct st_retime_packed *rt_p = &pc->rt.rt_p;
521*4882a593Smuzhiyun unsigned int delay;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun st_regmap_field_bit_set_clear_pin(rt_p->clk1notclk0,
524*4882a593Smuzhiyun ST_PINCONF_UNPACK_RT_CLK(config), pin);
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun st_regmap_field_bit_set_clear_pin(rt_p->clknotdata,
527*4882a593Smuzhiyun ST_PINCONF_UNPACK_RT_CLKNOTDATA(config), pin);
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun st_regmap_field_bit_set_clear_pin(rt_p->double_edge,
530*4882a593Smuzhiyun ST_PINCONF_UNPACK_RT_DOUBLE_EDGE(config), pin);
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun st_regmap_field_bit_set_clear_pin(rt_p->invertclk,
533*4882a593Smuzhiyun ST_PINCONF_UNPACK_RT_INVERTCLK(config), pin);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun st_regmap_field_bit_set_clear_pin(rt_p->retime,
536*4882a593Smuzhiyun ST_PINCONF_UNPACK_RT(config), pin);
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun delay = st_pinconf_delay_to_bit(ST_PINCONF_UNPACK_RT_DELAY(config),
539*4882a593Smuzhiyun data, config);
540*4882a593Smuzhiyun /* 2 bit delay, lsb */
541*4882a593Smuzhiyun st_regmap_field_bit_set_clear_pin(rt_p->delay_0, delay & 0x1, pin);
542*4882a593Smuzhiyun /* 2 bit delay, msb */
543*4882a593Smuzhiyun st_regmap_field_bit_set_clear_pin(rt_p->delay_1, delay & 0x2, pin);
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun
st_pinconf_set_retime_dedicated(struct st_pinctrl * info,struct st_pio_control * pc,unsigned long config,int pin)546*4882a593Smuzhiyun static void st_pinconf_set_retime_dedicated(struct st_pinctrl *info,
547*4882a593Smuzhiyun struct st_pio_control *pc, unsigned long config, int pin)
548*4882a593Smuzhiyun {
549*4882a593Smuzhiyun int input = ST_PINCONF_UNPACK_OE(config) ? 0 : 1;
550*4882a593Smuzhiyun int clk = ST_PINCONF_UNPACK_RT_CLK(config);
551*4882a593Smuzhiyun int clknotdata = ST_PINCONF_UNPACK_RT_CLKNOTDATA(config);
552*4882a593Smuzhiyun int double_edge = ST_PINCONF_UNPACK_RT_DOUBLE_EDGE(config);
553*4882a593Smuzhiyun int invertclk = ST_PINCONF_UNPACK_RT_INVERTCLK(config);
554*4882a593Smuzhiyun int retime = ST_PINCONF_UNPACK_RT(config);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun unsigned long delay = st_pinconf_delay_to_bit(
557*4882a593Smuzhiyun ST_PINCONF_UNPACK_RT_DELAY(config),
558*4882a593Smuzhiyun info->data, config);
559*4882a593Smuzhiyun struct st_retime_dedicated *rt_d = &pc->rt.rt_d;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun unsigned long retime_config =
562*4882a593Smuzhiyun ((clk) << RT_D_CFG_CLK_SHIFT) |
563*4882a593Smuzhiyun ((delay) << RT_D_CFG_DELAY_SHIFT) |
564*4882a593Smuzhiyun ((input) << RT_D_CFG_DELAY_INNOTOUT_SHIFT) |
565*4882a593Smuzhiyun ((retime) << RT_D_CFG_RETIME_SHIFT) |
566*4882a593Smuzhiyun ((clknotdata) << RT_D_CFG_CLKNOTDATA_SHIFT) |
567*4882a593Smuzhiyun ((invertclk) << RT_D_CFG_INVERTCLK_SHIFT) |
568*4882a593Smuzhiyun ((double_edge) << RT_D_CFG_DOUBLE_EDGE_SHIFT);
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun regmap_field_write(rt_d->rt[pin], retime_config);
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun
st_pinconf_get_direction(struct st_pio_control * pc,int pin,unsigned long * config)573*4882a593Smuzhiyun static void st_pinconf_get_direction(struct st_pio_control *pc,
574*4882a593Smuzhiyun int pin, unsigned long *config)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun unsigned int oe_value, pu_value, od_value;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun if (pc->oe) {
579*4882a593Smuzhiyun regmap_field_read(pc->oe, &oe_value);
580*4882a593Smuzhiyun if (oe_value & BIT(pin))
581*4882a593Smuzhiyun ST_PINCONF_PACK_OE(*config);
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun if (pc->pu) {
585*4882a593Smuzhiyun regmap_field_read(pc->pu, &pu_value);
586*4882a593Smuzhiyun if (pu_value & BIT(pin))
587*4882a593Smuzhiyun ST_PINCONF_PACK_PU(*config);
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun if (pc->od) {
591*4882a593Smuzhiyun regmap_field_read(pc->od, &od_value);
592*4882a593Smuzhiyun if (od_value & BIT(pin))
593*4882a593Smuzhiyun ST_PINCONF_PACK_OD(*config);
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
st_pinconf_get_retime_packed(struct st_pinctrl * info,struct st_pio_control * pc,int pin,unsigned long * config)597*4882a593Smuzhiyun static int st_pinconf_get_retime_packed(struct st_pinctrl *info,
598*4882a593Smuzhiyun struct st_pio_control *pc, int pin, unsigned long *config)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun const struct st_pctl_data *data = info->data;
601*4882a593Smuzhiyun struct st_retime_packed *rt_p = &pc->rt.rt_p;
602*4882a593Smuzhiyun unsigned int delay_bits, delay, delay0, delay1, val;
603*4882a593Smuzhiyun int output = ST_PINCONF_UNPACK_OE(*config);
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun if (!regmap_field_read(rt_p->retime, &val) && (val & BIT(pin)))
606*4882a593Smuzhiyun ST_PINCONF_PACK_RT(*config);
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun if (!regmap_field_read(rt_p->clk1notclk0, &val) && (val & BIT(pin)))
609*4882a593Smuzhiyun ST_PINCONF_PACK_RT_CLK(*config, 1);
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun if (!regmap_field_read(rt_p->clknotdata, &val) && (val & BIT(pin)))
612*4882a593Smuzhiyun ST_PINCONF_PACK_RT_CLKNOTDATA(*config);
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun if (!regmap_field_read(rt_p->double_edge, &val) && (val & BIT(pin)))
615*4882a593Smuzhiyun ST_PINCONF_PACK_RT_DOUBLE_EDGE(*config);
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun if (!regmap_field_read(rt_p->invertclk, &val) && (val & BIT(pin)))
618*4882a593Smuzhiyun ST_PINCONF_PACK_RT_INVERTCLK(*config);
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun regmap_field_read(rt_p->delay_0, &delay0);
621*4882a593Smuzhiyun regmap_field_read(rt_p->delay_1, &delay1);
622*4882a593Smuzhiyun delay_bits = (((delay1 & BIT(pin)) ? 1 : 0) << 1) |
623*4882a593Smuzhiyun (((delay0 & BIT(pin)) ? 1 : 0));
624*4882a593Smuzhiyun delay = st_pinconf_bit_to_delay(delay_bits, data, output);
625*4882a593Smuzhiyun ST_PINCONF_PACK_RT_DELAY(*config, delay);
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun return 0;
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
st_pinconf_get_retime_dedicated(struct st_pinctrl * info,struct st_pio_control * pc,int pin,unsigned long * config)630*4882a593Smuzhiyun static int st_pinconf_get_retime_dedicated(struct st_pinctrl *info,
631*4882a593Smuzhiyun struct st_pio_control *pc, int pin, unsigned long *config)
632*4882a593Smuzhiyun {
633*4882a593Smuzhiyun unsigned int value;
634*4882a593Smuzhiyun unsigned long delay_bits, delay, rt_clk;
635*4882a593Smuzhiyun int output = ST_PINCONF_UNPACK_OE(*config);
636*4882a593Smuzhiyun struct st_retime_dedicated *rt_d = &pc->rt.rt_d;
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun regmap_field_read(rt_d->rt[pin], &value);
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun rt_clk = (value & RT_D_CFG_CLK_MASK) >> RT_D_CFG_CLK_SHIFT;
641*4882a593Smuzhiyun ST_PINCONF_PACK_RT_CLK(*config, rt_clk);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun delay_bits = (value & RT_D_CFG_DELAY_MASK) >> RT_D_CFG_DELAY_SHIFT;
644*4882a593Smuzhiyun delay = st_pinconf_bit_to_delay(delay_bits, info->data, output);
645*4882a593Smuzhiyun ST_PINCONF_PACK_RT_DELAY(*config, delay);
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun if (value & RT_D_CFG_CLKNOTDATA_MASK)
648*4882a593Smuzhiyun ST_PINCONF_PACK_RT_CLKNOTDATA(*config);
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun if (value & RT_D_CFG_DOUBLE_EDGE_MASK)
651*4882a593Smuzhiyun ST_PINCONF_PACK_RT_DOUBLE_EDGE(*config);
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun if (value & RT_D_CFG_INVERTCLK_MASK)
654*4882a593Smuzhiyun ST_PINCONF_PACK_RT_INVERTCLK(*config);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun if (value & RT_D_CFG_RETIME_MASK)
657*4882a593Smuzhiyun ST_PINCONF_PACK_RT(*config);
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun return 0;
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun /* GPIO related functions */
663*4882a593Smuzhiyun
__st_gpio_set(struct st_gpio_bank * bank,unsigned offset,int value)664*4882a593Smuzhiyun static inline void __st_gpio_set(struct st_gpio_bank *bank,
665*4882a593Smuzhiyun unsigned offset, int value)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun if (value)
668*4882a593Smuzhiyun writel(BIT(offset), bank->base + REG_PIO_SET_POUT);
669*4882a593Smuzhiyun else
670*4882a593Smuzhiyun writel(BIT(offset), bank->base + REG_PIO_CLR_POUT);
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
st_gpio_direction(struct st_gpio_bank * bank,unsigned int gpio,unsigned int direction)673*4882a593Smuzhiyun static void st_gpio_direction(struct st_gpio_bank *bank,
674*4882a593Smuzhiyun unsigned int gpio, unsigned int direction)
675*4882a593Smuzhiyun {
676*4882a593Smuzhiyun int offset = st_gpio_pin(gpio);
677*4882a593Smuzhiyun int i = 0;
678*4882a593Smuzhiyun /**
679*4882a593Smuzhiyun * There are three configuration registers (PIOn_PC0, PIOn_PC1
680*4882a593Smuzhiyun * and PIOn_PC2) for each port. These are used to configure the
681*4882a593Smuzhiyun * PIO port pins. Each pin can be configured as an input, output,
682*4882a593Smuzhiyun * bidirectional, or alternative function pin. Three bits, one bit
683*4882a593Smuzhiyun * from each of the three registers, configure the corresponding bit of
684*4882a593Smuzhiyun * the port. Valid bit settings is:
685*4882a593Smuzhiyun *
686*4882a593Smuzhiyun * PC2 PC1 PC0 Direction.
687*4882a593Smuzhiyun * 0 0 0 [Input Weak pull-up]
688*4882a593Smuzhiyun * 0 0 or 1 1 [Bidirection]
689*4882a593Smuzhiyun * 0 1 0 [Output]
690*4882a593Smuzhiyun * 1 0 0 [Input]
691*4882a593Smuzhiyun *
692*4882a593Smuzhiyun * PIOn_SET_PC and PIOn_CLR_PC registers are used to set and clear bits
693*4882a593Smuzhiyun * individually.
694*4882a593Smuzhiyun */
695*4882a593Smuzhiyun for (i = 0; i <= 2; i++) {
696*4882a593Smuzhiyun if (direction & BIT(i))
697*4882a593Smuzhiyun writel(BIT(offset), bank->base + REG_PIO_SET_PC(i));
698*4882a593Smuzhiyun else
699*4882a593Smuzhiyun writel(BIT(offset), bank->base + REG_PIO_CLR_PC(i));
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun
st_gpio_get(struct gpio_chip * chip,unsigned offset)703*4882a593Smuzhiyun static int st_gpio_get(struct gpio_chip *chip, unsigned offset)
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun struct st_gpio_bank *bank = gpiochip_get_data(chip);
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun return !!(readl(bank->base + REG_PIO_PIN) & BIT(offset));
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun
st_gpio_set(struct gpio_chip * chip,unsigned offset,int value)710*4882a593Smuzhiyun static void st_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
711*4882a593Smuzhiyun {
712*4882a593Smuzhiyun struct st_gpio_bank *bank = gpiochip_get_data(chip);
713*4882a593Smuzhiyun __st_gpio_set(bank, offset, value);
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun
st_gpio_direction_input(struct gpio_chip * chip,unsigned offset)716*4882a593Smuzhiyun static int st_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun pinctrl_gpio_direction_input(chip->base + offset);
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun return 0;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
st_gpio_direction_output(struct gpio_chip * chip,unsigned offset,int value)723*4882a593Smuzhiyun static int st_gpio_direction_output(struct gpio_chip *chip,
724*4882a593Smuzhiyun unsigned offset, int value)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun struct st_gpio_bank *bank = gpiochip_get_data(chip);
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun __st_gpio_set(bank, offset, value);
729*4882a593Smuzhiyun pinctrl_gpio_direction_output(chip->base + offset);
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun return 0;
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun
st_gpio_get_direction(struct gpio_chip * chip,unsigned offset)734*4882a593Smuzhiyun static int st_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
735*4882a593Smuzhiyun {
736*4882a593Smuzhiyun struct st_gpio_bank *bank = gpiochip_get_data(chip);
737*4882a593Smuzhiyun struct st_pio_control pc = bank->pc;
738*4882a593Smuzhiyun unsigned long config;
739*4882a593Smuzhiyun unsigned int direction = 0;
740*4882a593Smuzhiyun unsigned int function;
741*4882a593Smuzhiyun unsigned int value;
742*4882a593Smuzhiyun int i = 0;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun /* Alternate function direction is handled by Pinctrl */
745*4882a593Smuzhiyun function = st_pctl_get_pin_function(&pc, offset);
746*4882a593Smuzhiyun if (function) {
747*4882a593Smuzhiyun st_pinconf_get_direction(&pc, offset, &config);
748*4882a593Smuzhiyun if (ST_PINCONF_UNPACK_OE(config))
749*4882a593Smuzhiyun return GPIO_LINE_DIRECTION_OUT;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun return GPIO_LINE_DIRECTION_IN;
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun /*
755*4882a593Smuzhiyun * GPIO direction is handled differently
756*4882a593Smuzhiyun * - See st_gpio_direction() above for an explanation
757*4882a593Smuzhiyun */
758*4882a593Smuzhiyun for (i = 0; i <= 2; i++) {
759*4882a593Smuzhiyun value = readl(bank->base + REG_PIO_PC(i));
760*4882a593Smuzhiyun direction |= ((value >> offset) & 0x1) << i;
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun if (direction == ST_GPIO_DIRECTION_IN)
764*4882a593Smuzhiyun return GPIO_LINE_DIRECTION_IN;
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun return GPIO_LINE_DIRECTION_OUT;
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun /* Pinctrl Groups */
st_pctl_get_groups_count(struct pinctrl_dev * pctldev)770*4882a593Smuzhiyun static int st_pctl_get_groups_count(struct pinctrl_dev *pctldev)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun struct st_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun return info->ngroups;
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun
st_pctl_get_group_name(struct pinctrl_dev * pctldev,unsigned selector)777*4882a593Smuzhiyun static const char *st_pctl_get_group_name(struct pinctrl_dev *pctldev,
778*4882a593Smuzhiyun unsigned selector)
779*4882a593Smuzhiyun {
780*4882a593Smuzhiyun struct st_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun return info->groups[selector].name;
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun
st_pctl_get_group_pins(struct pinctrl_dev * pctldev,unsigned selector,const unsigned ** pins,unsigned * npins)785*4882a593Smuzhiyun static int st_pctl_get_group_pins(struct pinctrl_dev *pctldev,
786*4882a593Smuzhiyun unsigned selector, const unsigned **pins, unsigned *npins)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun struct st_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun if (selector >= info->ngroups)
791*4882a593Smuzhiyun return -EINVAL;
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun *pins = info->groups[selector].pins;
794*4882a593Smuzhiyun *npins = info->groups[selector].npins;
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun return 0;
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun
st_pctl_find_group_by_name(const struct st_pinctrl * info,const char * name)799*4882a593Smuzhiyun static inline const struct st_pctl_group *st_pctl_find_group_by_name(
800*4882a593Smuzhiyun const struct st_pinctrl *info, const char *name)
801*4882a593Smuzhiyun {
802*4882a593Smuzhiyun int i;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun for (i = 0; i < info->ngroups; i++) {
805*4882a593Smuzhiyun if (!strcmp(info->groups[i].name, name))
806*4882a593Smuzhiyun return &info->groups[i];
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun return NULL;
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun
st_pctl_dt_node_to_map(struct pinctrl_dev * pctldev,struct device_node * np,struct pinctrl_map ** map,unsigned * num_maps)812*4882a593Smuzhiyun static int st_pctl_dt_node_to_map(struct pinctrl_dev *pctldev,
813*4882a593Smuzhiyun struct device_node *np, struct pinctrl_map **map, unsigned *num_maps)
814*4882a593Smuzhiyun {
815*4882a593Smuzhiyun struct st_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
816*4882a593Smuzhiyun const struct st_pctl_group *grp;
817*4882a593Smuzhiyun struct pinctrl_map *new_map;
818*4882a593Smuzhiyun struct device_node *parent;
819*4882a593Smuzhiyun int map_num, i;
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun grp = st_pctl_find_group_by_name(info, np->name);
822*4882a593Smuzhiyun if (!grp) {
823*4882a593Smuzhiyun dev_err(info->dev, "unable to find group for node %pOFn\n",
824*4882a593Smuzhiyun np);
825*4882a593Smuzhiyun return -EINVAL;
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun map_num = grp->npins + 1;
829*4882a593Smuzhiyun new_map = devm_kcalloc(pctldev->dev,
830*4882a593Smuzhiyun map_num, sizeof(*new_map), GFP_KERNEL);
831*4882a593Smuzhiyun if (!new_map)
832*4882a593Smuzhiyun return -ENOMEM;
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun parent = of_get_parent(np);
835*4882a593Smuzhiyun if (!parent) {
836*4882a593Smuzhiyun devm_kfree(pctldev->dev, new_map);
837*4882a593Smuzhiyun return -EINVAL;
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun *map = new_map;
841*4882a593Smuzhiyun *num_maps = map_num;
842*4882a593Smuzhiyun new_map[0].type = PIN_MAP_TYPE_MUX_GROUP;
843*4882a593Smuzhiyun new_map[0].data.mux.function = parent->name;
844*4882a593Smuzhiyun new_map[0].data.mux.group = np->name;
845*4882a593Smuzhiyun of_node_put(parent);
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun /* create config map per pin */
848*4882a593Smuzhiyun new_map++;
849*4882a593Smuzhiyun for (i = 0; i < grp->npins; i++) {
850*4882a593Smuzhiyun new_map[i].type = PIN_MAP_TYPE_CONFIGS_PIN;
851*4882a593Smuzhiyun new_map[i].data.configs.group_or_pin =
852*4882a593Smuzhiyun pin_get_name(pctldev, grp->pins[i]);
853*4882a593Smuzhiyun new_map[i].data.configs.configs = &grp->pin_conf[i].config;
854*4882a593Smuzhiyun new_map[i].data.configs.num_configs = 1;
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun dev_info(pctldev->dev, "maps: function %s group %s num %d\n",
857*4882a593Smuzhiyun (*map)->data.mux.function, grp->name, map_num);
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun return 0;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun
st_pctl_dt_free_map(struct pinctrl_dev * pctldev,struct pinctrl_map * map,unsigned num_maps)862*4882a593Smuzhiyun static void st_pctl_dt_free_map(struct pinctrl_dev *pctldev,
863*4882a593Smuzhiyun struct pinctrl_map *map, unsigned num_maps)
864*4882a593Smuzhiyun {
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun static const struct pinctrl_ops st_pctlops = {
868*4882a593Smuzhiyun .get_groups_count = st_pctl_get_groups_count,
869*4882a593Smuzhiyun .get_group_pins = st_pctl_get_group_pins,
870*4882a593Smuzhiyun .get_group_name = st_pctl_get_group_name,
871*4882a593Smuzhiyun .dt_node_to_map = st_pctl_dt_node_to_map,
872*4882a593Smuzhiyun .dt_free_map = st_pctl_dt_free_map,
873*4882a593Smuzhiyun };
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun /* Pinmux */
st_pmx_get_funcs_count(struct pinctrl_dev * pctldev)876*4882a593Smuzhiyun static int st_pmx_get_funcs_count(struct pinctrl_dev *pctldev)
877*4882a593Smuzhiyun {
878*4882a593Smuzhiyun struct st_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun return info->nfunctions;
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun
st_pmx_get_fname(struct pinctrl_dev * pctldev,unsigned selector)883*4882a593Smuzhiyun static const char *st_pmx_get_fname(struct pinctrl_dev *pctldev,
884*4882a593Smuzhiyun unsigned selector)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun struct st_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun return info->functions[selector].name;
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun
st_pmx_get_groups(struct pinctrl_dev * pctldev,unsigned selector,const char * const ** grps,unsigned * const ngrps)891*4882a593Smuzhiyun static int st_pmx_get_groups(struct pinctrl_dev *pctldev,
892*4882a593Smuzhiyun unsigned selector, const char * const **grps, unsigned * const ngrps)
893*4882a593Smuzhiyun {
894*4882a593Smuzhiyun struct st_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
895*4882a593Smuzhiyun *grps = info->functions[selector].groups;
896*4882a593Smuzhiyun *ngrps = info->functions[selector].ngroups;
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun return 0;
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun
st_pmx_set_mux(struct pinctrl_dev * pctldev,unsigned fselector,unsigned group)901*4882a593Smuzhiyun static int st_pmx_set_mux(struct pinctrl_dev *pctldev, unsigned fselector,
902*4882a593Smuzhiyun unsigned group)
903*4882a593Smuzhiyun {
904*4882a593Smuzhiyun struct st_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
905*4882a593Smuzhiyun struct st_pinconf *conf = info->groups[group].pin_conf;
906*4882a593Smuzhiyun struct st_pio_control *pc;
907*4882a593Smuzhiyun int i;
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun for (i = 0; i < info->groups[group].npins; i++) {
910*4882a593Smuzhiyun pc = st_get_pio_control(pctldev, conf[i].pin);
911*4882a593Smuzhiyun st_pctl_set_function(pc, conf[i].pin, conf[i].altfunc);
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun return 0;
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun
st_pmx_set_gpio_direction(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned gpio,bool input)917*4882a593Smuzhiyun static int st_pmx_set_gpio_direction(struct pinctrl_dev *pctldev,
918*4882a593Smuzhiyun struct pinctrl_gpio_range *range, unsigned gpio,
919*4882a593Smuzhiyun bool input)
920*4882a593Smuzhiyun {
921*4882a593Smuzhiyun struct st_gpio_bank *bank = gpio_range_to_bank(range);
922*4882a593Smuzhiyun /*
923*4882a593Smuzhiyun * When a PIO bank is used in its primary function mode (altfunc = 0)
924*4882a593Smuzhiyun * Output Enable (OE), Open Drain(OD), and Pull Up (PU)
925*4882a593Smuzhiyun * for the primary PIO functions are driven by the related PIO block
926*4882a593Smuzhiyun */
927*4882a593Smuzhiyun st_pctl_set_function(&bank->pc, gpio, 0);
928*4882a593Smuzhiyun st_gpio_direction(bank, gpio, input ?
929*4882a593Smuzhiyun ST_GPIO_DIRECTION_IN : ST_GPIO_DIRECTION_OUT);
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun return 0;
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun static const struct pinmux_ops st_pmxops = {
935*4882a593Smuzhiyun .get_functions_count = st_pmx_get_funcs_count,
936*4882a593Smuzhiyun .get_function_name = st_pmx_get_fname,
937*4882a593Smuzhiyun .get_function_groups = st_pmx_get_groups,
938*4882a593Smuzhiyun .set_mux = st_pmx_set_mux,
939*4882a593Smuzhiyun .gpio_set_direction = st_pmx_set_gpio_direction,
940*4882a593Smuzhiyun .strict = true,
941*4882a593Smuzhiyun };
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun /* Pinconf */
st_pinconf_get_retime(struct st_pinctrl * info,struct st_pio_control * pc,int pin,unsigned long * config)944*4882a593Smuzhiyun static void st_pinconf_get_retime(struct st_pinctrl *info,
945*4882a593Smuzhiyun struct st_pio_control *pc, int pin, unsigned long *config)
946*4882a593Smuzhiyun {
947*4882a593Smuzhiyun if (info->data->rt_style == st_retime_style_packed)
948*4882a593Smuzhiyun st_pinconf_get_retime_packed(info, pc, pin, config);
949*4882a593Smuzhiyun else if (info->data->rt_style == st_retime_style_dedicated)
950*4882a593Smuzhiyun if ((BIT(pin) & pc->rt_pin_mask))
951*4882a593Smuzhiyun st_pinconf_get_retime_dedicated(info, pc,
952*4882a593Smuzhiyun pin, config);
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun
st_pinconf_set_retime(struct st_pinctrl * info,struct st_pio_control * pc,int pin,unsigned long config)955*4882a593Smuzhiyun static void st_pinconf_set_retime(struct st_pinctrl *info,
956*4882a593Smuzhiyun struct st_pio_control *pc, int pin, unsigned long config)
957*4882a593Smuzhiyun {
958*4882a593Smuzhiyun if (info->data->rt_style == st_retime_style_packed)
959*4882a593Smuzhiyun st_pinconf_set_retime_packed(info, pc, config, pin);
960*4882a593Smuzhiyun else if (info->data->rt_style == st_retime_style_dedicated)
961*4882a593Smuzhiyun if ((BIT(pin) & pc->rt_pin_mask))
962*4882a593Smuzhiyun st_pinconf_set_retime_dedicated(info, pc,
963*4882a593Smuzhiyun config, pin);
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun
st_pinconf_set(struct pinctrl_dev * pctldev,unsigned pin_id,unsigned long * configs,unsigned num_configs)966*4882a593Smuzhiyun static int st_pinconf_set(struct pinctrl_dev *pctldev, unsigned pin_id,
967*4882a593Smuzhiyun unsigned long *configs, unsigned num_configs)
968*4882a593Smuzhiyun {
969*4882a593Smuzhiyun int pin = st_gpio_pin(pin_id);
970*4882a593Smuzhiyun struct st_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
971*4882a593Smuzhiyun struct st_pio_control *pc = st_get_pio_control(pctldev, pin_id);
972*4882a593Smuzhiyun int i;
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun for (i = 0; i < num_configs; i++) {
975*4882a593Smuzhiyun st_pinconf_set_config(pc, pin, configs[i]);
976*4882a593Smuzhiyun st_pinconf_set_retime(info, pc, pin, configs[i]);
977*4882a593Smuzhiyun } /* for each config */
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun return 0;
980*4882a593Smuzhiyun }
981*4882a593Smuzhiyun
st_pinconf_get(struct pinctrl_dev * pctldev,unsigned pin_id,unsigned long * config)982*4882a593Smuzhiyun static int st_pinconf_get(struct pinctrl_dev *pctldev,
983*4882a593Smuzhiyun unsigned pin_id, unsigned long *config)
984*4882a593Smuzhiyun {
985*4882a593Smuzhiyun int pin = st_gpio_pin(pin_id);
986*4882a593Smuzhiyun struct st_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
987*4882a593Smuzhiyun struct st_pio_control *pc = st_get_pio_control(pctldev, pin_id);
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun *config = 0;
990*4882a593Smuzhiyun st_pinconf_get_direction(pc, pin, config);
991*4882a593Smuzhiyun st_pinconf_get_retime(info, pc, pin, config);
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun return 0;
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun
st_pinconf_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned pin_id)996*4882a593Smuzhiyun static void st_pinconf_dbg_show(struct pinctrl_dev *pctldev,
997*4882a593Smuzhiyun struct seq_file *s, unsigned pin_id)
998*4882a593Smuzhiyun {
999*4882a593Smuzhiyun struct st_pio_control *pc;
1000*4882a593Smuzhiyun unsigned long config;
1001*4882a593Smuzhiyun unsigned int function;
1002*4882a593Smuzhiyun int offset = st_gpio_pin(pin_id);
1003*4882a593Smuzhiyun char f[16];
1004*4882a593Smuzhiyun int oe;
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun mutex_unlock(&pctldev->mutex);
1007*4882a593Smuzhiyun pc = st_get_pio_control(pctldev, pin_id);
1008*4882a593Smuzhiyun st_pinconf_get(pctldev, pin_id, &config);
1009*4882a593Smuzhiyun mutex_lock(&pctldev->mutex);
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun function = st_pctl_get_pin_function(pc, offset);
1012*4882a593Smuzhiyun if (function)
1013*4882a593Smuzhiyun snprintf(f, 10, "Alt Fn %u", function);
1014*4882a593Smuzhiyun else
1015*4882a593Smuzhiyun snprintf(f, 5, "GPIO");
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun oe = st_gpio_get_direction(&pc_to_bank(pc)->gpio_chip, offset);
1018*4882a593Smuzhiyun seq_printf(s, "[OE:%d,PU:%ld,OD:%ld]\t%s\n"
1019*4882a593Smuzhiyun "\t\t[retime:%ld,invclk:%ld,clknotdat:%ld,"
1020*4882a593Smuzhiyun "de:%ld,rt-clk:%ld,rt-delay:%ld]",
1021*4882a593Smuzhiyun (oe == GPIO_LINE_DIRECTION_OUT),
1022*4882a593Smuzhiyun ST_PINCONF_UNPACK_PU(config),
1023*4882a593Smuzhiyun ST_PINCONF_UNPACK_OD(config),
1024*4882a593Smuzhiyun f,
1025*4882a593Smuzhiyun ST_PINCONF_UNPACK_RT(config),
1026*4882a593Smuzhiyun ST_PINCONF_UNPACK_RT_INVERTCLK(config),
1027*4882a593Smuzhiyun ST_PINCONF_UNPACK_RT_CLKNOTDATA(config),
1028*4882a593Smuzhiyun ST_PINCONF_UNPACK_RT_DOUBLE_EDGE(config),
1029*4882a593Smuzhiyun ST_PINCONF_UNPACK_RT_CLK(config),
1030*4882a593Smuzhiyun ST_PINCONF_UNPACK_RT_DELAY(config));
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun static const struct pinconf_ops st_confops = {
1034*4882a593Smuzhiyun .pin_config_get = st_pinconf_get,
1035*4882a593Smuzhiyun .pin_config_set = st_pinconf_set,
1036*4882a593Smuzhiyun .pin_config_dbg_show = st_pinconf_dbg_show,
1037*4882a593Smuzhiyun };
1038*4882a593Smuzhiyun
st_pctl_dt_child_count(struct st_pinctrl * info,struct device_node * np)1039*4882a593Smuzhiyun static void st_pctl_dt_child_count(struct st_pinctrl *info,
1040*4882a593Smuzhiyun struct device_node *np)
1041*4882a593Smuzhiyun {
1042*4882a593Smuzhiyun struct device_node *child;
1043*4882a593Smuzhiyun for_each_child_of_node(np, child) {
1044*4882a593Smuzhiyun if (of_property_read_bool(child, "gpio-controller")) {
1045*4882a593Smuzhiyun info->nbanks++;
1046*4882a593Smuzhiyun } else {
1047*4882a593Smuzhiyun info->nfunctions++;
1048*4882a593Smuzhiyun info->ngroups += of_get_child_count(child);
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun }
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun
st_pctl_dt_setup_retime_packed(struct st_pinctrl * info,int bank,struct st_pio_control * pc)1053*4882a593Smuzhiyun static int st_pctl_dt_setup_retime_packed(struct st_pinctrl *info,
1054*4882a593Smuzhiyun int bank, struct st_pio_control *pc)
1055*4882a593Smuzhiyun {
1056*4882a593Smuzhiyun struct device *dev = info->dev;
1057*4882a593Smuzhiyun struct regmap *rm = info->regmap;
1058*4882a593Smuzhiyun const struct st_pctl_data *data = info->data;
1059*4882a593Smuzhiyun /* 2 registers per bank */
1060*4882a593Smuzhiyun int reg = (data->rt + bank * RT_P_CFGS_PER_BANK) * 4;
1061*4882a593Smuzhiyun struct st_retime_packed *rt_p = &pc->rt.rt_p;
1062*4882a593Smuzhiyun /* cfg0 */
1063*4882a593Smuzhiyun struct reg_field clk1notclk0 = RT_P_CFG0_CLK1NOTCLK0_FIELD(reg);
1064*4882a593Smuzhiyun struct reg_field delay_0 = RT_P_CFG0_DELAY_0_FIELD(reg);
1065*4882a593Smuzhiyun struct reg_field delay_1 = RT_P_CFG0_DELAY_1_FIELD(reg);
1066*4882a593Smuzhiyun /* cfg1 */
1067*4882a593Smuzhiyun struct reg_field invertclk = RT_P_CFG1_INVERTCLK_FIELD(reg + 4);
1068*4882a593Smuzhiyun struct reg_field retime = RT_P_CFG1_RETIME_FIELD(reg + 4);
1069*4882a593Smuzhiyun struct reg_field clknotdata = RT_P_CFG1_CLKNOTDATA_FIELD(reg + 4);
1070*4882a593Smuzhiyun struct reg_field double_edge = RT_P_CFG1_DOUBLE_EDGE_FIELD(reg + 4);
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun rt_p->clk1notclk0 = devm_regmap_field_alloc(dev, rm, clk1notclk0);
1073*4882a593Smuzhiyun rt_p->delay_0 = devm_regmap_field_alloc(dev, rm, delay_0);
1074*4882a593Smuzhiyun rt_p->delay_1 = devm_regmap_field_alloc(dev, rm, delay_1);
1075*4882a593Smuzhiyun rt_p->invertclk = devm_regmap_field_alloc(dev, rm, invertclk);
1076*4882a593Smuzhiyun rt_p->retime = devm_regmap_field_alloc(dev, rm, retime);
1077*4882a593Smuzhiyun rt_p->clknotdata = devm_regmap_field_alloc(dev, rm, clknotdata);
1078*4882a593Smuzhiyun rt_p->double_edge = devm_regmap_field_alloc(dev, rm, double_edge);
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun if (IS_ERR(rt_p->clk1notclk0) || IS_ERR(rt_p->delay_0) ||
1081*4882a593Smuzhiyun IS_ERR(rt_p->delay_1) || IS_ERR(rt_p->invertclk) ||
1082*4882a593Smuzhiyun IS_ERR(rt_p->retime) || IS_ERR(rt_p->clknotdata) ||
1083*4882a593Smuzhiyun IS_ERR(rt_p->double_edge))
1084*4882a593Smuzhiyun return -EINVAL;
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun return 0;
1087*4882a593Smuzhiyun }
1088*4882a593Smuzhiyun
st_pctl_dt_setup_retime_dedicated(struct st_pinctrl * info,int bank,struct st_pio_control * pc)1089*4882a593Smuzhiyun static int st_pctl_dt_setup_retime_dedicated(struct st_pinctrl *info,
1090*4882a593Smuzhiyun int bank, struct st_pio_control *pc)
1091*4882a593Smuzhiyun {
1092*4882a593Smuzhiyun struct device *dev = info->dev;
1093*4882a593Smuzhiyun struct regmap *rm = info->regmap;
1094*4882a593Smuzhiyun const struct st_pctl_data *data = info->data;
1095*4882a593Smuzhiyun /* 8 registers per bank */
1096*4882a593Smuzhiyun int reg_offset = (data->rt + bank * RT_D_CFGS_PER_BANK) * 4;
1097*4882a593Smuzhiyun struct st_retime_dedicated *rt_d = &pc->rt.rt_d;
1098*4882a593Smuzhiyun unsigned int j;
1099*4882a593Smuzhiyun u32 pin_mask = pc->rt_pin_mask;
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun for (j = 0; j < RT_D_CFGS_PER_BANK; j++) {
1102*4882a593Smuzhiyun if (BIT(j) & pin_mask) {
1103*4882a593Smuzhiyun struct reg_field reg = REG_FIELD(reg_offset, 0, 31);
1104*4882a593Smuzhiyun rt_d->rt[j] = devm_regmap_field_alloc(dev, rm, reg);
1105*4882a593Smuzhiyun if (IS_ERR(rt_d->rt[j]))
1106*4882a593Smuzhiyun return -EINVAL;
1107*4882a593Smuzhiyun reg_offset += 4;
1108*4882a593Smuzhiyun }
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun return 0;
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun
st_pctl_dt_setup_retime(struct st_pinctrl * info,int bank,struct st_pio_control * pc)1113*4882a593Smuzhiyun static int st_pctl_dt_setup_retime(struct st_pinctrl *info,
1114*4882a593Smuzhiyun int bank, struct st_pio_control *pc)
1115*4882a593Smuzhiyun {
1116*4882a593Smuzhiyun const struct st_pctl_data *data = info->data;
1117*4882a593Smuzhiyun if (data->rt_style == st_retime_style_packed)
1118*4882a593Smuzhiyun return st_pctl_dt_setup_retime_packed(info, bank, pc);
1119*4882a593Smuzhiyun else if (data->rt_style == st_retime_style_dedicated)
1120*4882a593Smuzhiyun return st_pctl_dt_setup_retime_dedicated(info, bank, pc);
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun return -EINVAL;
1123*4882a593Smuzhiyun }
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun
st_pc_get_value(struct device * dev,struct regmap * regmap,int bank,int data,int lsb,int msb)1126*4882a593Smuzhiyun static struct regmap_field *st_pc_get_value(struct device *dev,
1127*4882a593Smuzhiyun struct regmap *regmap, int bank,
1128*4882a593Smuzhiyun int data, int lsb, int msb)
1129*4882a593Smuzhiyun {
1130*4882a593Smuzhiyun struct reg_field reg = REG_FIELD((data + bank) * 4, lsb, msb);
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun if (data < 0)
1133*4882a593Smuzhiyun return NULL;
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun return devm_regmap_field_alloc(dev, regmap, reg);
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun
st_parse_syscfgs(struct st_pinctrl * info,int bank,struct device_node * np)1138*4882a593Smuzhiyun static void st_parse_syscfgs(struct st_pinctrl *info, int bank,
1139*4882a593Smuzhiyun struct device_node *np)
1140*4882a593Smuzhiyun {
1141*4882a593Smuzhiyun const struct st_pctl_data *data = info->data;
1142*4882a593Smuzhiyun /**
1143*4882a593Smuzhiyun * For a given shared register like OE/PU/OD, there are 8 bits per bank
1144*4882a593Smuzhiyun * 0:7 belongs to bank0, 8:15 belongs to bank1 ...
1145*4882a593Smuzhiyun * So each register is shared across 4 banks.
1146*4882a593Smuzhiyun */
1147*4882a593Smuzhiyun int lsb = (bank%4) * ST_GPIO_PINS_PER_BANK;
1148*4882a593Smuzhiyun int msb = lsb + ST_GPIO_PINS_PER_BANK - 1;
1149*4882a593Smuzhiyun struct st_pio_control *pc = &info->banks[bank].pc;
1150*4882a593Smuzhiyun struct device *dev = info->dev;
1151*4882a593Smuzhiyun struct regmap *regmap = info->regmap;
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun pc->alt = st_pc_get_value(dev, regmap, bank, data->alt, 0, 31);
1154*4882a593Smuzhiyun pc->oe = st_pc_get_value(dev, regmap, bank/4, data->oe, lsb, msb);
1155*4882a593Smuzhiyun pc->pu = st_pc_get_value(dev, regmap, bank/4, data->pu, lsb, msb);
1156*4882a593Smuzhiyun pc->od = st_pc_get_value(dev, regmap, bank/4, data->od, lsb, msb);
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun /* retime avaiable for all pins by default */
1159*4882a593Smuzhiyun pc->rt_pin_mask = 0xff;
1160*4882a593Smuzhiyun of_property_read_u32(np, "st,retime-pin-mask", &pc->rt_pin_mask);
1161*4882a593Smuzhiyun st_pctl_dt_setup_retime(info, bank, pc);
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun return;
1164*4882a593Smuzhiyun }
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun /*
1167*4882a593Smuzhiyun * Each pin is represented in of the below forms.
1168*4882a593Smuzhiyun * <bank offset mux direction rt_type rt_delay rt_clk>
1169*4882a593Smuzhiyun */
st_pctl_dt_parse_groups(struct device_node * np,struct st_pctl_group * grp,struct st_pinctrl * info,int idx)1170*4882a593Smuzhiyun static int st_pctl_dt_parse_groups(struct device_node *np,
1171*4882a593Smuzhiyun struct st_pctl_group *grp, struct st_pinctrl *info, int idx)
1172*4882a593Smuzhiyun {
1173*4882a593Smuzhiyun /* bank pad direction val altfunction */
1174*4882a593Smuzhiyun const __be32 *list;
1175*4882a593Smuzhiyun struct property *pp;
1176*4882a593Smuzhiyun struct st_pinconf *conf;
1177*4882a593Smuzhiyun struct device_node *pins;
1178*4882a593Smuzhiyun int i = 0, npins = 0, nr_props, ret = 0;
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun pins = of_get_child_by_name(np, "st,pins");
1181*4882a593Smuzhiyun if (!pins)
1182*4882a593Smuzhiyun return -ENODATA;
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun for_each_property_of_node(pins, pp) {
1185*4882a593Smuzhiyun /* Skip those we do not want to proceed */
1186*4882a593Smuzhiyun if (!strcmp(pp->name, "name"))
1187*4882a593Smuzhiyun continue;
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun if (pp->length / sizeof(__be32) >= OF_GPIO_ARGS_MIN) {
1190*4882a593Smuzhiyun npins++;
1191*4882a593Smuzhiyun } else {
1192*4882a593Smuzhiyun pr_warn("Invalid st,pins in %pOFn node\n", np);
1193*4882a593Smuzhiyun ret = -EINVAL;
1194*4882a593Smuzhiyun goto out_put_node;
1195*4882a593Smuzhiyun }
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun grp->npins = npins;
1199*4882a593Smuzhiyun grp->name = np->name;
1200*4882a593Smuzhiyun grp->pins = devm_kcalloc(info->dev, npins, sizeof(u32), GFP_KERNEL);
1201*4882a593Smuzhiyun grp->pin_conf = devm_kcalloc(info->dev,
1202*4882a593Smuzhiyun npins, sizeof(*conf), GFP_KERNEL);
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun if (!grp->pins || !grp->pin_conf) {
1205*4882a593Smuzhiyun ret = -ENOMEM;
1206*4882a593Smuzhiyun goto out_put_node;
1207*4882a593Smuzhiyun }
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun /* <bank offset mux direction rt_type rt_delay rt_clk> */
1210*4882a593Smuzhiyun for_each_property_of_node(pins, pp) {
1211*4882a593Smuzhiyun if (!strcmp(pp->name, "name"))
1212*4882a593Smuzhiyun continue;
1213*4882a593Smuzhiyun nr_props = pp->length/sizeof(u32);
1214*4882a593Smuzhiyun list = pp->value;
1215*4882a593Smuzhiyun conf = &grp->pin_conf[i];
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun /* bank & offset */
1218*4882a593Smuzhiyun be32_to_cpup(list++);
1219*4882a593Smuzhiyun be32_to_cpup(list++);
1220*4882a593Smuzhiyun conf->pin = of_get_named_gpio(pins, pp->name, 0);
1221*4882a593Smuzhiyun conf->name = pp->name;
1222*4882a593Smuzhiyun grp->pins[i] = conf->pin;
1223*4882a593Smuzhiyun /* mux */
1224*4882a593Smuzhiyun conf->altfunc = be32_to_cpup(list++);
1225*4882a593Smuzhiyun conf->config = 0;
1226*4882a593Smuzhiyun /* direction */
1227*4882a593Smuzhiyun conf->config |= be32_to_cpup(list++);
1228*4882a593Smuzhiyun /* rt_type rt_delay rt_clk */
1229*4882a593Smuzhiyun if (nr_props >= OF_GPIO_ARGS_MIN + OF_RT_ARGS_MIN) {
1230*4882a593Smuzhiyun /* rt_type */
1231*4882a593Smuzhiyun conf->config |= be32_to_cpup(list++);
1232*4882a593Smuzhiyun /* rt_delay */
1233*4882a593Smuzhiyun conf->config |= be32_to_cpup(list++);
1234*4882a593Smuzhiyun /* rt_clk */
1235*4882a593Smuzhiyun if (nr_props > OF_GPIO_ARGS_MIN + OF_RT_ARGS_MIN)
1236*4882a593Smuzhiyun conf->config |= be32_to_cpup(list++);
1237*4882a593Smuzhiyun }
1238*4882a593Smuzhiyun i++;
1239*4882a593Smuzhiyun }
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun out_put_node:
1242*4882a593Smuzhiyun of_node_put(pins);
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun return ret;
1245*4882a593Smuzhiyun }
1246*4882a593Smuzhiyun
st_pctl_parse_functions(struct device_node * np,struct st_pinctrl * info,u32 index,int * grp_index)1247*4882a593Smuzhiyun static int st_pctl_parse_functions(struct device_node *np,
1248*4882a593Smuzhiyun struct st_pinctrl *info, u32 index, int *grp_index)
1249*4882a593Smuzhiyun {
1250*4882a593Smuzhiyun struct device_node *child;
1251*4882a593Smuzhiyun struct st_pmx_func *func;
1252*4882a593Smuzhiyun struct st_pctl_group *grp;
1253*4882a593Smuzhiyun int ret, i;
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun func = &info->functions[index];
1256*4882a593Smuzhiyun func->name = np->name;
1257*4882a593Smuzhiyun func->ngroups = of_get_child_count(np);
1258*4882a593Smuzhiyun if (func->ngroups == 0) {
1259*4882a593Smuzhiyun dev_err(info->dev, "No groups defined\n");
1260*4882a593Smuzhiyun return -EINVAL;
1261*4882a593Smuzhiyun }
1262*4882a593Smuzhiyun func->groups = devm_kcalloc(info->dev,
1263*4882a593Smuzhiyun func->ngroups, sizeof(char *), GFP_KERNEL);
1264*4882a593Smuzhiyun if (!func->groups)
1265*4882a593Smuzhiyun return -ENOMEM;
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun i = 0;
1268*4882a593Smuzhiyun for_each_child_of_node(np, child) {
1269*4882a593Smuzhiyun func->groups[i] = child->name;
1270*4882a593Smuzhiyun grp = &info->groups[*grp_index];
1271*4882a593Smuzhiyun *grp_index += 1;
1272*4882a593Smuzhiyun ret = st_pctl_dt_parse_groups(child, grp, info, i++);
1273*4882a593Smuzhiyun if (ret) {
1274*4882a593Smuzhiyun of_node_put(child);
1275*4882a593Smuzhiyun return ret;
1276*4882a593Smuzhiyun }
1277*4882a593Smuzhiyun }
1278*4882a593Smuzhiyun dev_info(info->dev, "Function[%d\t name:%s,\tgroups:%d]\n",
1279*4882a593Smuzhiyun index, func->name, func->ngroups);
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun return 0;
1282*4882a593Smuzhiyun }
1283*4882a593Smuzhiyun
st_gpio_irq_mask(struct irq_data * d)1284*4882a593Smuzhiyun static void st_gpio_irq_mask(struct irq_data *d)
1285*4882a593Smuzhiyun {
1286*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1287*4882a593Smuzhiyun struct st_gpio_bank *bank = gpiochip_get_data(gc);
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun writel(BIT(d->hwirq), bank->base + REG_PIO_CLR_PMASK);
1290*4882a593Smuzhiyun }
1291*4882a593Smuzhiyun
st_gpio_irq_unmask(struct irq_data * d)1292*4882a593Smuzhiyun static void st_gpio_irq_unmask(struct irq_data *d)
1293*4882a593Smuzhiyun {
1294*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1295*4882a593Smuzhiyun struct st_gpio_bank *bank = gpiochip_get_data(gc);
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun writel(BIT(d->hwirq), bank->base + REG_PIO_SET_PMASK);
1298*4882a593Smuzhiyun }
1299*4882a593Smuzhiyun
st_gpio_irq_request_resources(struct irq_data * d)1300*4882a593Smuzhiyun static int st_gpio_irq_request_resources(struct irq_data *d)
1301*4882a593Smuzhiyun {
1302*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun st_gpio_direction_input(gc, d->hwirq);
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun return gpiochip_lock_as_irq(gc, d->hwirq);
1307*4882a593Smuzhiyun }
1308*4882a593Smuzhiyun
st_gpio_irq_release_resources(struct irq_data * d)1309*4882a593Smuzhiyun static void st_gpio_irq_release_resources(struct irq_data *d)
1310*4882a593Smuzhiyun {
1311*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun gpiochip_unlock_as_irq(gc, d->hwirq);
1314*4882a593Smuzhiyun }
1315*4882a593Smuzhiyun
st_gpio_irq_set_type(struct irq_data * d,unsigned type)1316*4882a593Smuzhiyun static int st_gpio_irq_set_type(struct irq_data *d, unsigned type)
1317*4882a593Smuzhiyun {
1318*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1319*4882a593Smuzhiyun struct st_gpio_bank *bank = gpiochip_get_data(gc);
1320*4882a593Smuzhiyun unsigned long flags;
1321*4882a593Smuzhiyun int comp, pin = d->hwirq;
1322*4882a593Smuzhiyun u32 val;
1323*4882a593Smuzhiyun u32 pin_edge_conf = 0;
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun switch (type) {
1326*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_HIGH:
1327*4882a593Smuzhiyun comp = 0;
1328*4882a593Smuzhiyun break;
1329*4882a593Smuzhiyun case IRQ_TYPE_EDGE_FALLING:
1330*4882a593Smuzhiyun comp = 0;
1331*4882a593Smuzhiyun pin_edge_conf = ST_IRQ_FALLING_EDGE_CONF(pin);
1332*4882a593Smuzhiyun break;
1333*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_LOW:
1334*4882a593Smuzhiyun comp = 1;
1335*4882a593Smuzhiyun break;
1336*4882a593Smuzhiyun case IRQ_TYPE_EDGE_RISING:
1337*4882a593Smuzhiyun comp = 1;
1338*4882a593Smuzhiyun pin_edge_conf = ST_IRQ_RISING_EDGE_CONF(pin);
1339*4882a593Smuzhiyun break;
1340*4882a593Smuzhiyun case IRQ_TYPE_EDGE_BOTH:
1341*4882a593Smuzhiyun comp = st_gpio_get(&bank->gpio_chip, pin);
1342*4882a593Smuzhiyun pin_edge_conf = ST_IRQ_BOTH_EDGE_CONF(pin);
1343*4882a593Smuzhiyun break;
1344*4882a593Smuzhiyun default:
1345*4882a593Smuzhiyun return -EINVAL;
1346*4882a593Smuzhiyun }
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun spin_lock_irqsave(&bank->lock, flags);
1349*4882a593Smuzhiyun bank->irq_edge_conf &= ~(ST_IRQ_EDGE_MASK << (
1350*4882a593Smuzhiyun pin * ST_IRQ_EDGE_CONF_BITS_PER_PIN));
1351*4882a593Smuzhiyun bank->irq_edge_conf |= pin_edge_conf;
1352*4882a593Smuzhiyun spin_unlock_irqrestore(&bank->lock, flags);
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun val = readl(bank->base + REG_PIO_PCOMP);
1355*4882a593Smuzhiyun val &= ~BIT(pin);
1356*4882a593Smuzhiyun val |= (comp << pin);
1357*4882a593Smuzhiyun writel(val, bank->base + REG_PIO_PCOMP);
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun return 0;
1360*4882a593Smuzhiyun }
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun /*
1363*4882a593Smuzhiyun * As edge triggers are not supported at hardware level, it is supported by
1364*4882a593Smuzhiyun * software by exploiting the level trigger support in hardware.
1365*4882a593Smuzhiyun *
1366*4882a593Smuzhiyun * Steps for detection raising edge interrupt in software.
1367*4882a593Smuzhiyun *
1368*4882a593Smuzhiyun * Step 1: CONFIGURE pin to detect level LOW interrupts.
1369*4882a593Smuzhiyun *
1370*4882a593Smuzhiyun * Step 2: DETECT level LOW interrupt and in irqmux/gpio bank interrupt handler,
1371*4882a593Smuzhiyun * if the value of pin is low, then CONFIGURE pin for level HIGH interrupt.
1372*4882a593Smuzhiyun * IGNORE calling the actual interrupt handler for the pin at this stage.
1373*4882a593Smuzhiyun *
1374*4882a593Smuzhiyun * Step 3: DETECT level HIGH interrupt and in irqmux/gpio-bank interrupt handler
1375*4882a593Smuzhiyun * if the value of pin is HIGH, CONFIGURE pin for level LOW interrupt and then
1376*4882a593Smuzhiyun * DISPATCH the interrupt to the interrupt handler of the pin.
1377*4882a593Smuzhiyun *
1378*4882a593Smuzhiyun * step-1 ________ __________
1379*4882a593Smuzhiyun * | | step - 3
1380*4882a593Smuzhiyun * | |
1381*4882a593Smuzhiyun * step -2 |_____|
1382*4882a593Smuzhiyun *
1383*4882a593Smuzhiyun * falling edge is also detected int the same way.
1384*4882a593Smuzhiyun *
1385*4882a593Smuzhiyun */
__gpio_irq_handler(struct st_gpio_bank * bank)1386*4882a593Smuzhiyun static void __gpio_irq_handler(struct st_gpio_bank *bank)
1387*4882a593Smuzhiyun {
1388*4882a593Smuzhiyun unsigned long port_in, port_mask, port_comp, active_irqs;
1389*4882a593Smuzhiyun unsigned long bank_edge_mask, flags;
1390*4882a593Smuzhiyun int n, val, ecfg;
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun spin_lock_irqsave(&bank->lock, flags);
1393*4882a593Smuzhiyun bank_edge_mask = bank->irq_edge_conf;
1394*4882a593Smuzhiyun spin_unlock_irqrestore(&bank->lock, flags);
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun for (;;) {
1397*4882a593Smuzhiyun port_in = readl(bank->base + REG_PIO_PIN);
1398*4882a593Smuzhiyun port_comp = readl(bank->base + REG_PIO_PCOMP);
1399*4882a593Smuzhiyun port_mask = readl(bank->base + REG_PIO_PMASK);
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun active_irqs = (port_in ^ port_comp) & port_mask;
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun if (active_irqs == 0)
1404*4882a593Smuzhiyun break;
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun for_each_set_bit(n, &active_irqs, BITS_PER_LONG) {
1407*4882a593Smuzhiyun /* check if we are detecting fake edges ... */
1408*4882a593Smuzhiyun ecfg = ST_IRQ_EDGE_CONF(bank_edge_mask, n);
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun if (ecfg) {
1411*4882a593Smuzhiyun /* edge detection. */
1412*4882a593Smuzhiyun val = st_gpio_get(&bank->gpio_chip, n);
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun writel(BIT(n),
1415*4882a593Smuzhiyun val ? bank->base + REG_PIO_SET_PCOMP :
1416*4882a593Smuzhiyun bank->base + REG_PIO_CLR_PCOMP);
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun if (ecfg != ST_IRQ_EDGE_BOTH &&
1419*4882a593Smuzhiyun !((ecfg & ST_IRQ_EDGE_FALLING) ^ val))
1420*4882a593Smuzhiyun continue;
1421*4882a593Smuzhiyun }
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun generic_handle_irq(irq_find_mapping(bank->gpio_chip.irq.domain, n));
1424*4882a593Smuzhiyun }
1425*4882a593Smuzhiyun }
1426*4882a593Smuzhiyun }
1427*4882a593Smuzhiyun
st_gpio_irq_handler(struct irq_desc * desc)1428*4882a593Smuzhiyun static void st_gpio_irq_handler(struct irq_desc *desc)
1429*4882a593Smuzhiyun {
1430*4882a593Smuzhiyun /* interrupt dedicated per bank */
1431*4882a593Smuzhiyun struct irq_chip *chip = irq_desc_get_chip(desc);
1432*4882a593Smuzhiyun struct gpio_chip *gc = irq_desc_get_handler_data(desc);
1433*4882a593Smuzhiyun struct st_gpio_bank *bank = gpiochip_get_data(gc);
1434*4882a593Smuzhiyun
1435*4882a593Smuzhiyun chained_irq_enter(chip, desc);
1436*4882a593Smuzhiyun __gpio_irq_handler(bank);
1437*4882a593Smuzhiyun chained_irq_exit(chip, desc);
1438*4882a593Smuzhiyun }
1439*4882a593Smuzhiyun
st_gpio_irqmux_handler(struct irq_desc * desc)1440*4882a593Smuzhiyun static void st_gpio_irqmux_handler(struct irq_desc *desc)
1441*4882a593Smuzhiyun {
1442*4882a593Smuzhiyun struct irq_chip *chip = irq_desc_get_chip(desc);
1443*4882a593Smuzhiyun struct st_pinctrl *info = irq_desc_get_handler_data(desc);
1444*4882a593Smuzhiyun unsigned long status;
1445*4882a593Smuzhiyun int n;
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun chained_irq_enter(chip, desc);
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun status = readl(info->irqmux_base);
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun for_each_set_bit(n, &status, info->nbanks)
1452*4882a593Smuzhiyun __gpio_irq_handler(&info->banks[n]);
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun chained_irq_exit(chip, desc);
1455*4882a593Smuzhiyun }
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun static const struct gpio_chip st_gpio_template = {
1458*4882a593Smuzhiyun .request = gpiochip_generic_request,
1459*4882a593Smuzhiyun .free = gpiochip_generic_free,
1460*4882a593Smuzhiyun .get = st_gpio_get,
1461*4882a593Smuzhiyun .set = st_gpio_set,
1462*4882a593Smuzhiyun .direction_input = st_gpio_direction_input,
1463*4882a593Smuzhiyun .direction_output = st_gpio_direction_output,
1464*4882a593Smuzhiyun .get_direction = st_gpio_get_direction,
1465*4882a593Smuzhiyun .ngpio = ST_GPIO_PINS_PER_BANK,
1466*4882a593Smuzhiyun };
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun static struct irq_chip st_gpio_irqchip = {
1469*4882a593Smuzhiyun .name = "GPIO",
1470*4882a593Smuzhiyun .irq_request_resources = st_gpio_irq_request_resources,
1471*4882a593Smuzhiyun .irq_release_resources = st_gpio_irq_release_resources,
1472*4882a593Smuzhiyun .irq_disable = st_gpio_irq_mask,
1473*4882a593Smuzhiyun .irq_mask = st_gpio_irq_mask,
1474*4882a593Smuzhiyun .irq_unmask = st_gpio_irq_unmask,
1475*4882a593Smuzhiyun .irq_set_type = st_gpio_irq_set_type,
1476*4882a593Smuzhiyun .flags = IRQCHIP_SKIP_SET_WAKE,
1477*4882a593Smuzhiyun };
1478*4882a593Smuzhiyun
st_gpiolib_register_bank(struct st_pinctrl * info,int bank_nr,struct device_node * np)1479*4882a593Smuzhiyun static int st_gpiolib_register_bank(struct st_pinctrl *info,
1480*4882a593Smuzhiyun int bank_nr, struct device_node *np)
1481*4882a593Smuzhiyun {
1482*4882a593Smuzhiyun struct st_gpio_bank *bank = &info->banks[bank_nr];
1483*4882a593Smuzhiyun struct pinctrl_gpio_range *range = &bank->range;
1484*4882a593Smuzhiyun struct device *dev = info->dev;
1485*4882a593Smuzhiyun int bank_num = of_alias_get_id(np, "gpio");
1486*4882a593Smuzhiyun struct resource res, irq_res;
1487*4882a593Smuzhiyun int err;
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun if (of_address_to_resource(np, 0, &res))
1490*4882a593Smuzhiyun return -ENODEV;
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun bank->base = devm_ioremap_resource(dev, &res);
1493*4882a593Smuzhiyun if (IS_ERR(bank->base))
1494*4882a593Smuzhiyun return PTR_ERR(bank->base);
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun bank->gpio_chip = st_gpio_template;
1497*4882a593Smuzhiyun bank->gpio_chip.base = bank_num * ST_GPIO_PINS_PER_BANK;
1498*4882a593Smuzhiyun bank->gpio_chip.ngpio = ST_GPIO_PINS_PER_BANK;
1499*4882a593Smuzhiyun bank->gpio_chip.of_node = np;
1500*4882a593Smuzhiyun bank->gpio_chip.parent = dev;
1501*4882a593Smuzhiyun spin_lock_init(&bank->lock);
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun of_property_read_string(np, "st,bank-name", &range->name);
1504*4882a593Smuzhiyun bank->gpio_chip.label = range->name;
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun range->id = bank_num;
1507*4882a593Smuzhiyun range->pin_base = range->base = range->id * ST_GPIO_PINS_PER_BANK;
1508*4882a593Smuzhiyun range->npins = bank->gpio_chip.ngpio;
1509*4882a593Smuzhiyun range->gc = &bank->gpio_chip;
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun /**
1512*4882a593Smuzhiyun * GPIO bank can have one of the two possible types of
1513*4882a593Smuzhiyun * interrupt-wirings.
1514*4882a593Smuzhiyun *
1515*4882a593Smuzhiyun * First type is via irqmux, single interrupt is used by multiple
1516*4882a593Smuzhiyun * gpio banks. This reduces number of overall interrupts numbers
1517*4882a593Smuzhiyun * required. All these banks belong to a single pincontroller.
1518*4882a593Smuzhiyun * _________
1519*4882a593Smuzhiyun * | |----> [gpio-bank (n) ]
1520*4882a593Smuzhiyun * | |----> [gpio-bank (n + 1)]
1521*4882a593Smuzhiyun * [irqN]-- | irq-mux |----> [gpio-bank (n + 2)]
1522*4882a593Smuzhiyun * | |----> [gpio-bank (... )]
1523*4882a593Smuzhiyun * |_________|----> [gpio-bank (n + 7)]
1524*4882a593Smuzhiyun *
1525*4882a593Smuzhiyun * Second type has a dedicated interrupt per each gpio bank.
1526*4882a593Smuzhiyun *
1527*4882a593Smuzhiyun * [irqN]----> [gpio-bank (n)]
1528*4882a593Smuzhiyun */
1529*4882a593Smuzhiyun
1530*4882a593Smuzhiyun if (of_irq_to_resource(np, 0, &irq_res) > 0) {
1531*4882a593Smuzhiyun struct gpio_irq_chip *girq;
1532*4882a593Smuzhiyun int gpio_irq = irq_res.start;
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun /* This is not a valid IRQ */
1535*4882a593Smuzhiyun if (gpio_irq <= 0) {
1536*4882a593Smuzhiyun dev_err(dev, "invalid IRQ for %pOF bank\n", np);
1537*4882a593Smuzhiyun goto skip_irq;
1538*4882a593Smuzhiyun }
1539*4882a593Smuzhiyun /* We need to have a mux as well */
1540*4882a593Smuzhiyun if (!info->irqmux_base) {
1541*4882a593Smuzhiyun dev_err(dev, "no irqmux for %pOF bank\n", np);
1542*4882a593Smuzhiyun goto skip_irq;
1543*4882a593Smuzhiyun }
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun girq = &bank->gpio_chip.irq;
1546*4882a593Smuzhiyun girq->chip = &st_gpio_irqchip;
1547*4882a593Smuzhiyun girq->parent_handler = st_gpio_irq_handler;
1548*4882a593Smuzhiyun girq->num_parents = 1;
1549*4882a593Smuzhiyun girq->parents = devm_kcalloc(dev, 1, sizeof(*girq->parents),
1550*4882a593Smuzhiyun GFP_KERNEL);
1551*4882a593Smuzhiyun if (!girq->parents)
1552*4882a593Smuzhiyun return -ENOMEM;
1553*4882a593Smuzhiyun girq->parents[0] = gpio_irq;
1554*4882a593Smuzhiyun girq->default_type = IRQ_TYPE_NONE;
1555*4882a593Smuzhiyun girq->handler = handle_simple_irq;
1556*4882a593Smuzhiyun }
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun skip_irq:
1559*4882a593Smuzhiyun err = gpiochip_add_data(&bank->gpio_chip, bank);
1560*4882a593Smuzhiyun if (err) {
1561*4882a593Smuzhiyun dev_err(dev, "Failed to add gpiochip(%d)!\n", bank_num);
1562*4882a593Smuzhiyun return err;
1563*4882a593Smuzhiyun }
1564*4882a593Smuzhiyun dev_info(dev, "%s bank added.\n", range->name);
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun return 0;
1567*4882a593Smuzhiyun }
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun static const struct of_device_id st_pctl_of_match[] = {
1570*4882a593Smuzhiyun { .compatible = "st,stih407-sbc-pinctrl", .data = &stih407_data},
1571*4882a593Smuzhiyun { .compatible = "st,stih407-front-pinctrl", .data = &stih407_data},
1572*4882a593Smuzhiyun { .compatible = "st,stih407-rear-pinctrl", .data = &stih407_data},
1573*4882a593Smuzhiyun { .compatible = "st,stih407-flash-pinctrl", .data = &stih407_flashdata},
1574*4882a593Smuzhiyun { /* sentinel */ }
1575*4882a593Smuzhiyun };
1576*4882a593Smuzhiyun
st_pctl_probe_dt(struct platform_device * pdev,struct pinctrl_desc * pctl_desc,struct st_pinctrl * info)1577*4882a593Smuzhiyun static int st_pctl_probe_dt(struct platform_device *pdev,
1578*4882a593Smuzhiyun struct pinctrl_desc *pctl_desc, struct st_pinctrl *info)
1579*4882a593Smuzhiyun {
1580*4882a593Smuzhiyun int ret = 0;
1581*4882a593Smuzhiyun int i = 0, j = 0, k = 0, bank;
1582*4882a593Smuzhiyun struct pinctrl_pin_desc *pdesc;
1583*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
1584*4882a593Smuzhiyun struct device_node *child;
1585*4882a593Smuzhiyun int grp_index = 0;
1586*4882a593Smuzhiyun int irq = 0;
1587*4882a593Smuzhiyun struct resource *res;
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun st_pctl_dt_child_count(info, np);
1590*4882a593Smuzhiyun if (!info->nbanks) {
1591*4882a593Smuzhiyun dev_err(&pdev->dev, "you need atleast one gpio bank\n");
1592*4882a593Smuzhiyun return -EINVAL;
1593*4882a593Smuzhiyun }
1594*4882a593Smuzhiyun
1595*4882a593Smuzhiyun dev_info(&pdev->dev, "nbanks = %d\n", info->nbanks);
1596*4882a593Smuzhiyun dev_info(&pdev->dev, "nfunctions = %d\n", info->nfunctions);
1597*4882a593Smuzhiyun dev_info(&pdev->dev, "ngroups = %d\n", info->ngroups);
1598*4882a593Smuzhiyun
1599*4882a593Smuzhiyun info->functions = devm_kcalloc(&pdev->dev,
1600*4882a593Smuzhiyun info->nfunctions, sizeof(*info->functions), GFP_KERNEL);
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun info->groups = devm_kcalloc(&pdev->dev,
1603*4882a593Smuzhiyun info->ngroups, sizeof(*info->groups),
1604*4882a593Smuzhiyun GFP_KERNEL);
1605*4882a593Smuzhiyun
1606*4882a593Smuzhiyun info->banks = devm_kcalloc(&pdev->dev,
1607*4882a593Smuzhiyun info->nbanks, sizeof(*info->banks), GFP_KERNEL);
1608*4882a593Smuzhiyun
1609*4882a593Smuzhiyun if (!info->functions || !info->groups || !info->banks)
1610*4882a593Smuzhiyun return -ENOMEM;
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun info->regmap = syscon_regmap_lookup_by_phandle(np, "st,syscfg");
1613*4882a593Smuzhiyun if (IS_ERR(info->regmap)) {
1614*4882a593Smuzhiyun dev_err(info->dev, "No syscfg phandle specified\n");
1615*4882a593Smuzhiyun return PTR_ERR(info->regmap);
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun info->data = of_match_node(st_pctl_of_match, np)->data;
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun if (irq > 0) {
1622*4882a593Smuzhiyun res = platform_get_resource_byname(pdev,
1623*4882a593Smuzhiyun IORESOURCE_MEM, "irqmux");
1624*4882a593Smuzhiyun info->irqmux_base = devm_ioremap_resource(&pdev->dev, res);
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun if (IS_ERR(info->irqmux_base))
1627*4882a593Smuzhiyun return PTR_ERR(info->irqmux_base);
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun irq_set_chained_handler_and_data(irq, st_gpio_irqmux_handler,
1630*4882a593Smuzhiyun info);
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun }
1633*4882a593Smuzhiyun
1634*4882a593Smuzhiyun pctl_desc->npins = info->nbanks * ST_GPIO_PINS_PER_BANK;
1635*4882a593Smuzhiyun pdesc = devm_kcalloc(&pdev->dev,
1636*4882a593Smuzhiyun pctl_desc->npins, sizeof(*pdesc), GFP_KERNEL);
1637*4882a593Smuzhiyun if (!pdesc)
1638*4882a593Smuzhiyun return -ENOMEM;
1639*4882a593Smuzhiyun
1640*4882a593Smuzhiyun pctl_desc->pins = pdesc;
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun bank = 0;
1643*4882a593Smuzhiyun for_each_child_of_node(np, child) {
1644*4882a593Smuzhiyun if (of_property_read_bool(child, "gpio-controller")) {
1645*4882a593Smuzhiyun const char *bank_name = NULL;
1646*4882a593Smuzhiyun ret = st_gpiolib_register_bank(info, bank, child);
1647*4882a593Smuzhiyun if (ret) {
1648*4882a593Smuzhiyun of_node_put(child);
1649*4882a593Smuzhiyun return ret;
1650*4882a593Smuzhiyun }
1651*4882a593Smuzhiyun
1652*4882a593Smuzhiyun k = info->banks[bank].range.pin_base;
1653*4882a593Smuzhiyun bank_name = info->banks[bank].range.name;
1654*4882a593Smuzhiyun for (j = 0; j < ST_GPIO_PINS_PER_BANK; j++, k++) {
1655*4882a593Smuzhiyun pdesc->number = k;
1656*4882a593Smuzhiyun pdesc->name = kasprintf(GFP_KERNEL, "%s[%d]",
1657*4882a593Smuzhiyun bank_name, j);
1658*4882a593Smuzhiyun pdesc++;
1659*4882a593Smuzhiyun }
1660*4882a593Smuzhiyun st_parse_syscfgs(info, bank, child);
1661*4882a593Smuzhiyun bank++;
1662*4882a593Smuzhiyun } else {
1663*4882a593Smuzhiyun ret = st_pctl_parse_functions(child, info,
1664*4882a593Smuzhiyun i++, &grp_index);
1665*4882a593Smuzhiyun if (ret) {
1666*4882a593Smuzhiyun dev_err(&pdev->dev, "No functions found.\n");
1667*4882a593Smuzhiyun of_node_put(child);
1668*4882a593Smuzhiyun return ret;
1669*4882a593Smuzhiyun }
1670*4882a593Smuzhiyun }
1671*4882a593Smuzhiyun }
1672*4882a593Smuzhiyun
1673*4882a593Smuzhiyun return 0;
1674*4882a593Smuzhiyun }
1675*4882a593Smuzhiyun
st_pctl_probe(struct platform_device * pdev)1676*4882a593Smuzhiyun static int st_pctl_probe(struct platform_device *pdev)
1677*4882a593Smuzhiyun {
1678*4882a593Smuzhiyun struct st_pinctrl *info;
1679*4882a593Smuzhiyun struct pinctrl_desc *pctl_desc;
1680*4882a593Smuzhiyun int ret, i;
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun if (!pdev->dev.of_node) {
1683*4882a593Smuzhiyun dev_err(&pdev->dev, "device node not found.\n");
1684*4882a593Smuzhiyun return -EINVAL;
1685*4882a593Smuzhiyun }
1686*4882a593Smuzhiyun
1687*4882a593Smuzhiyun pctl_desc = devm_kzalloc(&pdev->dev, sizeof(*pctl_desc), GFP_KERNEL);
1688*4882a593Smuzhiyun if (!pctl_desc)
1689*4882a593Smuzhiyun return -ENOMEM;
1690*4882a593Smuzhiyun
1691*4882a593Smuzhiyun info = devm_kzalloc(&pdev->dev, sizeof(*info), GFP_KERNEL);
1692*4882a593Smuzhiyun if (!info)
1693*4882a593Smuzhiyun return -ENOMEM;
1694*4882a593Smuzhiyun
1695*4882a593Smuzhiyun info->dev = &pdev->dev;
1696*4882a593Smuzhiyun platform_set_drvdata(pdev, info);
1697*4882a593Smuzhiyun ret = st_pctl_probe_dt(pdev, pctl_desc, info);
1698*4882a593Smuzhiyun if (ret)
1699*4882a593Smuzhiyun return ret;
1700*4882a593Smuzhiyun
1701*4882a593Smuzhiyun pctl_desc->owner = THIS_MODULE;
1702*4882a593Smuzhiyun pctl_desc->pctlops = &st_pctlops;
1703*4882a593Smuzhiyun pctl_desc->pmxops = &st_pmxops;
1704*4882a593Smuzhiyun pctl_desc->confops = &st_confops;
1705*4882a593Smuzhiyun pctl_desc->name = dev_name(&pdev->dev);
1706*4882a593Smuzhiyun
1707*4882a593Smuzhiyun info->pctl = devm_pinctrl_register(&pdev->dev, pctl_desc, info);
1708*4882a593Smuzhiyun if (IS_ERR(info->pctl)) {
1709*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed pinctrl registration\n");
1710*4882a593Smuzhiyun return PTR_ERR(info->pctl);
1711*4882a593Smuzhiyun }
1712*4882a593Smuzhiyun
1713*4882a593Smuzhiyun for (i = 0; i < info->nbanks; i++)
1714*4882a593Smuzhiyun pinctrl_add_gpio_range(info->pctl, &info->banks[i].range);
1715*4882a593Smuzhiyun
1716*4882a593Smuzhiyun return 0;
1717*4882a593Smuzhiyun }
1718*4882a593Smuzhiyun
1719*4882a593Smuzhiyun static struct platform_driver st_pctl_driver = {
1720*4882a593Smuzhiyun .driver = {
1721*4882a593Smuzhiyun .name = "st-pinctrl",
1722*4882a593Smuzhiyun .of_match_table = st_pctl_of_match,
1723*4882a593Smuzhiyun },
1724*4882a593Smuzhiyun .probe = st_pctl_probe,
1725*4882a593Smuzhiyun };
1726*4882a593Smuzhiyun
st_pctl_init(void)1727*4882a593Smuzhiyun static int __init st_pctl_init(void)
1728*4882a593Smuzhiyun {
1729*4882a593Smuzhiyun return platform_driver_register(&st_pctl_driver);
1730*4882a593Smuzhiyun }
1731*4882a593Smuzhiyun arch_initcall(st_pctl_init);
1732