xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/pinctrl-single.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Generic device tree based pinctrl driver for one register per pin
3*4882a593Smuzhiyun  * type pinmux controllers
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2012 Texas Instruments, Inc.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This file is licensed under the terms of the GNU General Public
8*4882a593Smuzhiyun  * License version 2. This program is licensed "as is" without any
9*4882a593Smuzhiyun  * warranty of any kind, whether express or implied.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/err.h>
17*4882a593Smuzhiyun #include <linux/list.h>
18*4882a593Smuzhiyun #include <linux/interrupt.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include <linux/of.h>
23*4882a593Smuzhiyun #include <linux/of_device.h>
24*4882a593Smuzhiyun #include <linux/of_address.h>
25*4882a593Smuzhiyun #include <linux/of_irq.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
28*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
29*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #include <linux/platform_data/pinctrl-single.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #include "core.h"
34*4882a593Smuzhiyun #include "devicetree.h"
35*4882a593Smuzhiyun #include "pinconf.h"
36*4882a593Smuzhiyun #include "pinmux.h"
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define DRIVER_NAME			"pinctrl-single"
39*4882a593Smuzhiyun #define PCS_OFF_DISABLED		~0U
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /**
42*4882a593Smuzhiyun  * struct pcs_func_vals - mux function register offset and value pair
43*4882a593Smuzhiyun  * @reg:	register virtual address
44*4882a593Smuzhiyun  * @val:	register value
45*4882a593Smuzhiyun  * @mask:	mask
46*4882a593Smuzhiyun  */
47*4882a593Smuzhiyun struct pcs_func_vals {
48*4882a593Smuzhiyun 	void __iomem *reg;
49*4882a593Smuzhiyun 	unsigned val;
50*4882a593Smuzhiyun 	unsigned mask;
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /**
54*4882a593Smuzhiyun  * struct pcs_conf_vals - pinconf parameter, pinconf register offset
55*4882a593Smuzhiyun  * and value, enable, disable, mask
56*4882a593Smuzhiyun  * @param:	config parameter
57*4882a593Smuzhiyun  * @val:	user input bits in the pinconf register
58*4882a593Smuzhiyun  * @enable:	enable bits in the pinconf register
59*4882a593Smuzhiyun  * @disable:	disable bits in the pinconf register
60*4882a593Smuzhiyun  * @mask:	mask bits in the register value
61*4882a593Smuzhiyun  */
62*4882a593Smuzhiyun struct pcs_conf_vals {
63*4882a593Smuzhiyun 	enum pin_config_param param;
64*4882a593Smuzhiyun 	unsigned val;
65*4882a593Smuzhiyun 	unsigned enable;
66*4882a593Smuzhiyun 	unsigned disable;
67*4882a593Smuzhiyun 	unsigned mask;
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun /**
71*4882a593Smuzhiyun  * struct pcs_conf_type - pinconf property name, pinconf param pair
72*4882a593Smuzhiyun  * @name:	property name in DTS file
73*4882a593Smuzhiyun  * @param:	config parameter
74*4882a593Smuzhiyun  */
75*4882a593Smuzhiyun struct pcs_conf_type {
76*4882a593Smuzhiyun 	const char *name;
77*4882a593Smuzhiyun 	enum pin_config_param param;
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /**
81*4882a593Smuzhiyun  * struct pcs_function - pinctrl function
82*4882a593Smuzhiyun  * @name:	pinctrl function name
83*4882a593Smuzhiyun  * @vals:	register and vals array
84*4882a593Smuzhiyun  * @nvals:	number of entries in vals array
85*4882a593Smuzhiyun  * @pgnames:	array of pingroup names the function uses
86*4882a593Smuzhiyun  * @npgnames:	number of pingroup names the function uses
87*4882a593Smuzhiyun  * @conf:	array of pin configurations
88*4882a593Smuzhiyun  * @nconfs:	number of pin configurations available
89*4882a593Smuzhiyun  * @node:	list node
90*4882a593Smuzhiyun  */
91*4882a593Smuzhiyun struct pcs_function {
92*4882a593Smuzhiyun 	const char *name;
93*4882a593Smuzhiyun 	struct pcs_func_vals *vals;
94*4882a593Smuzhiyun 	unsigned nvals;
95*4882a593Smuzhiyun 	const char **pgnames;
96*4882a593Smuzhiyun 	int npgnames;
97*4882a593Smuzhiyun 	struct pcs_conf_vals *conf;
98*4882a593Smuzhiyun 	int nconfs;
99*4882a593Smuzhiyun 	struct list_head node;
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun /**
103*4882a593Smuzhiyun  * struct pcs_gpiofunc_range - pin ranges with same mux value of gpio function
104*4882a593Smuzhiyun  * @offset:	offset base of pins
105*4882a593Smuzhiyun  * @npins:	number pins with the same mux value of gpio function
106*4882a593Smuzhiyun  * @gpiofunc:	mux value of gpio function
107*4882a593Smuzhiyun  * @node:	list node
108*4882a593Smuzhiyun  */
109*4882a593Smuzhiyun struct pcs_gpiofunc_range {
110*4882a593Smuzhiyun 	unsigned offset;
111*4882a593Smuzhiyun 	unsigned npins;
112*4882a593Smuzhiyun 	unsigned gpiofunc;
113*4882a593Smuzhiyun 	struct list_head node;
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun /**
117*4882a593Smuzhiyun  * struct pcs_data - wrapper for data needed by pinctrl framework
118*4882a593Smuzhiyun  * @pa:		pindesc array
119*4882a593Smuzhiyun  * @cur:	index to current element
120*4882a593Smuzhiyun  *
121*4882a593Smuzhiyun  * REVISIT: We should be able to drop this eventually by adding
122*4882a593Smuzhiyun  * support for registering pins individually in the pinctrl
123*4882a593Smuzhiyun  * framework for those drivers that don't need a static array.
124*4882a593Smuzhiyun  */
125*4882a593Smuzhiyun struct pcs_data {
126*4882a593Smuzhiyun 	struct pinctrl_pin_desc *pa;
127*4882a593Smuzhiyun 	int cur;
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun /**
131*4882a593Smuzhiyun  * struct pcs_soc_data - SoC specific settings
132*4882a593Smuzhiyun  * @flags:	initial SoC specific PCS_FEAT_xxx values
133*4882a593Smuzhiyun  * @irq:	optional interrupt for the controller
134*4882a593Smuzhiyun  * @irq_enable_mask:	optional SoC specific interrupt enable mask
135*4882a593Smuzhiyun  * @irq_status_mask:	optional SoC specific interrupt status mask
136*4882a593Smuzhiyun  * @rearm:	optional SoC specific wake-up rearm function
137*4882a593Smuzhiyun  */
138*4882a593Smuzhiyun struct pcs_soc_data {
139*4882a593Smuzhiyun 	unsigned flags;
140*4882a593Smuzhiyun 	int irq;
141*4882a593Smuzhiyun 	unsigned irq_enable_mask;
142*4882a593Smuzhiyun 	unsigned irq_status_mask;
143*4882a593Smuzhiyun 	void (*rearm)(void);
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun /**
147*4882a593Smuzhiyun  * struct pcs_device - pinctrl device instance
148*4882a593Smuzhiyun  * @res:	resources
149*4882a593Smuzhiyun  * @base:	virtual address of the controller
150*4882a593Smuzhiyun  * @saved_vals: saved values for the controller
151*4882a593Smuzhiyun  * @size:	size of the ioremapped area
152*4882a593Smuzhiyun  * @dev:	device entry
153*4882a593Smuzhiyun  * @np:		device tree node
154*4882a593Smuzhiyun  * @pctl:	pin controller device
155*4882a593Smuzhiyun  * @flags:	mask of PCS_FEAT_xxx values
156*4882a593Smuzhiyun  * @missing_nr_pinctrl_cells: for legacy binding, may go away
157*4882a593Smuzhiyun  * @socdata:	soc specific data
158*4882a593Smuzhiyun  * @lock:	spinlock for register access
159*4882a593Smuzhiyun  * @mutex:	mutex protecting the lists
160*4882a593Smuzhiyun  * @width:	bits per mux register
161*4882a593Smuzhiyun  * @fmask:	function register mask
162*4882a593Smuzhiyun  * @fshift:	function register shift
163*4882a593Smuzhiyun  * @foff:	value to turn mux off
164*4882a593Smuzhiyun  * @fmax:	max number of functions in fmask
165*4882a593Smuzhiyun  * @bits_per_mux: number of bits per mux
166*4882a593Smuzhiyun  * @bits_per_pin: number of bits per pin
167*4882a593Smuzhiyun  * @pins:	physical pins on the SoC
168*4882a593Smuzhiyun  * @gpiofuncs:	list of gpio functions
169*4882a593Smuzhiyun  * @irqs:	list of interrupt registers
170*4882a593Smuzhiyun  * @chip:	chip container for this instance
171*4882a593Smuzhiyun  * @domain:	IRQ domain for this instance
172*4882a593Smuzhiyun  * @desc:	pin controller descriptor
173*4882a593Smuzhiyun  * @read:	register read function to use
174*4882a593Smuzhiyun  * @write:	register write function to use
175*4882a593Smuzhiyun  */
176*4882a593Smuzhiyun struct pcs_device {
177*4882a593Smuzhiyun 	struct resource *res;
178*4882a593Smuzhiyun 	void __iomem *base;
179*4882a593Smuzhiyun 	void *saved_vals;
180*4882a593Smuzhiyun 	unsigned size;
181*4882a593Smuzhiyun 	struct device *dev;
182*4882a593Smuzhiyun 	struct device_node *np;
183*4882a593Smuzhiyun 	struct pinctrl_dev *pctl;
184*4882a593Smuzhiyun 	unsigned flags;
185*4882a593Smuzhiyun #define PCS_CONTEXT_LOSS_OFF	(1 << 3)
186*4882a593Smuzhiyun #define PCS_QUIRK_SHARED_IRQ	(1 << 2)
187*4882a593Smuzhiyun #define PCS_FEAT_IRQ		(1 << 1)
188*4882a593Smuzhiyun #define PCS_FEAT_PINCONF	(1 << 0)
189*4882a593Smuzhiyun 	struct property *missing_nr_pinctrl_cells;
190*4882a593Smuzhiyun 	struct pcs_soc_data socdata;
191*4882a593Smuzhiyun 	raw_spinlock_t lock;
192*4882a593Smuzhiyun 	struct mutex mutex;
193*4882a593Smuzhiyun 	unsigned width;
194*4882a593Smuzhiyun 	unsigned fmask;
195*4882a593Smuzhiyun 	unsigned fshift;
196*4882a593Smuzhiyun 	unsigned foff;
197*4882a593Smuzhiyun 	unsigned fmax;
198*4882a593Smuzhiyun 	bool bits_per_mux;
199*4882a593Smuzhiyun 	unsigned bits_per_pin;
200*4882a593Smuzhiyun 	struct pcs_data pins;
201*4882a593Smuzhiyun 	struct list_head gpiofuncs;
202*4882a593Smuzhiyun 	struct list_head irqs;
203*4882a593Smuzhiyun 	struct irq_chip chip;
204*4882a593Smuzhiyun 	struct irq_domain *domain;
205*4882a593Smuzhiyun 	struct pinctrl_desc desc;
206*4882a593Smuzhiyun 	unsigned (*read)(void __iomem *reg);
207*4882a593Smuzhiyun 	void (*write)(unsigned val, void __iomem *reg);
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun #define PCS_QUIRK_HAS_SHARED_IRQ	(pcs->flags & PCS_QUIRK_SHARED_IRQ)
211*4882a593Smuzhiyun #define PCS_HAS_IRQ		(pcs->flags & PCS_FEAT_IRQ)
212*4882a593Smuzhiyun #define PCS_HAS_PINCONF		(pcs->flags & PCS_FEAT_PINCONF)
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun static int pcs_pinconf_get(struct pinctrl_dev *pctldev, unsigned pin,
215*4882a593Smuzhiyun 			   unsigned long *config);
216*4882a593Smuzhiyun static int pcs_pinconf_set(struct pinctrl_dev *pctldev, unsigned pin,
217*4882a593Smuzhiyun 			   unsigned long *configs, unsigned num_configs);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun static enum pin_config_param pcs_bias[] = {
220*4882a593Smuzhiyun 	PIN_CONFIG_BIAS_PULL_DOWN,
221*4882a593Smuzhiyun 	PIN_CONFIG_BIAS_PULL_UP,
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun /*
225*4882a593Smuzhiyun  * This lock class tells lockdep that irqchip core that this single
226*4882a593Smuzhiyun  * pinctrl can be in a different category than its parents, so it won't
227*4882a593Smuzhiyun  * report false recursion.
228*4882a593Smuzhiyun  */
229*4882a593Smuzhiyun static struct lock_class_key pcs_lock_class;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun /* Class for the IRQ request mutex */
232*4882a593Smuzhiyun static struct lock_class_key pcs_request_class;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun /*
235*4882a593Smuzhiyun  * REVISIT: Reads and writes could eventually use regmap or something
236*4882a593Smuzhiyun  * generic. But at least on omaps, some mux registers are performance
237*4882a593Smuzhiyun  * critical as they may need to be remuxed every time before and after
238*4882a593Smuzhiyun  * idle. Adding tests for register access width for every read and
239*4882a593Smuzhiyun  * write like regmap is doing is not desired, and caching the registers
240*4882a593Smuzhiyun  * does not help in this case.
241*4882a593Smuzhiyun  */
242*4882a593Smuzhiyun 
pcs_readb(void __iomem * reg)243*4882a593Smuzhiyun static unsigned __maybe_unused pcs_readb(void __iomem *reg)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	return readb(reg);
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun 
pcs_readw(void __iomem * reg)248*4882a593Smuzhiyun static unsigned __maybe_unused pcs_readw(void __iomem *reg)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	return readw(reg);
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun 
pcs_readl(void __iomem * reg)253*4882a593Smuzhiyun static unsigned __maybe_unused pcs_readl(void __iomem *reg)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun 	return readl(reg);
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
pcs_writeb(unsigned val,void __iomem * reg)258*4882a593Smuzhiyun static void __maybe_unused pcs_writeb(unsigned val, void __iomem *reg)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	writeb(val, reg);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun 
pcs_writew(unsigned val,void __iomem * reg)263*4882a593Smuzhiyun static void __maybe_unused pcs_writew(unsigned val, void __iomem *reg)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun 	writew(val, reg);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
pcs_writel(unsigned val,void __iomem * reg)268*4882a593Smuzhiyun static void __maybe_unused pcs_writel(unsigned val, void __iomem *reg)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun 	writel(val, reg);
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun 
pcs_pin_reg_offset_get(struct pcs_device * pcs,unsigned int pin)273*4882a593Smuzhiyun static unsigned int pcs_pin_reg_offset_get(struct pcs_device *pcs,
274*4882a593Smuzhiyun 					   unsigned int pin)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	unsigned int mux_bytes = pcs->width / BITS_PER_BYTE;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	if (pcs->bits_per_mux) {
279*4882a593Smuzhiyun 		unsigned int pin_offset_bytes;
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 		pin_offset_bytes = (pcs->bits_per_pin * pin) / BITS_PER_BYTE;
282*4882a593Smuzhiyun 		return (pin_offset_bytes / mux_bytes) * mux_bytes;
283*4882a593Smuzhiyun 	}
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	return pin * mux_bytes;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
pcs_pin_shift_reg_get(struct pcs_device * pcs,unsigned int pin)288*4882a593Smuzhiyun static unsigned int pcs_pin_shift_reg_get(struct pcs_device *pcs,
289*4882a593Smuzhiyun 					  unsigned int pin)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	return (pin % (pcs->width / pcs->bits_per_pin)) * pcs->bits_per_pin;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun 
pcs_pin_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned pin)294*4882a593Smuzhiyun static void pcs_pin_dbg_show(struct pinctrl_dev *pctldev,
295*4882a593Smuzhiyun 					struct seq_file *s,
296*4882a593Smuzhiyun 					unsigned pin)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun 	struct pcs_device *pcs;
299*4882a593Smuzhiyun 	unsigned int val;
300*4882a593Smuzhiyun 	unsigned long offset;
301*4882a593Smuzhiyun 	size_t pa;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	pcs = pinctrl_dev_get_drvdata(pctldev);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	offset = pcs_pin_reg_offset_get(pcs, pin);
306*4882a593Smuzhiyun 	val = pcs->read(pcs->base + offset);
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	if (pcs->bits_per_mux)
309*4882a593Smuzhiyun 		val &= pcs->fmask << pcs_pin_shift_reg_get(pcs, pin);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	pa = pcs->res->start + offset;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	seq_printf(s, "%zx %08x %s ", pa, val, DRIVER_NAME);
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun 
pcs_dt_free_map(struct pinctrl_dev * pctldev,struct pinctrl_map * map,unsigned num_maps)316*4882a593Smuzhiyun static void pcs_dt_free_map(struct pinctrl_dev *pctldev,
317*4882a593Smuzhiyun 				struct pinctrl_map *map, unsigned num_maps)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun 	struct pcs_device *pcs;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	pcs = pinctrl_dev_get_drvdata(pctldev);
322*4882a593Smuzhiyun 	devm_kfree(pcs->dev, map);
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun static int pcs_dt_node_to_map(struct pinctrl_dev *pctldev,
326*4882a593Smuzhiyun 				struct device_node *np_config,
327*4882a593Smuzhiyun 				struct pinctrl_map **map, unsigned *num_maps);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun static const struct pinctrl_ops pcs_pinctrl_ops = {
330*4882a593Smuzhiyun 	.get_groups_count = pinctrl_generic_get_group_count,
331*4882a593Smuzhiyun 	.get_group_name = pinctrl_generic_get_group_name,
332*4882a593Smuzhiyun 	.get_group_pins = pinctrl_generic_get_group_pins,
333*4882a593Smuzhiyun 	.pin_dbg_show = pcs_pin_dbg_show,
334*4882a593Smuzhiyun 	.dt_node_to_map = pcs_dt_node_to_map,
335*4882a593Smuzhiyun 	.dt_free_map = pcs_dt_free_map,
336*4882a593Smuzhiyun };
337*4882a593Smuzhiyun 
pcs_get_function(struct pinctrl_dev * pctldev,unsigned pin,struct pcs_function ** func)338*4882a593Smuzhiyun static int pcs_get_function(struct pinctrl_dev *pctldev, unsigned pin,
339*4882a593Smuzhiyun 			    struct pcs_function **func)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun 	struct pcs_device *pcs = pinctrl_dev_get_drvdata(pctldev);
342*4882a593Smuzhiyun 	struct pin_desc *pdesc = pin_desc_get(pctldev, pin);
343*4882a593Smuzhiyun 	const struct pinctrl_setting_mux *setting;
344*4882a593Smuzhiyun 	struct function_desc *function;
345*4882a593Smuzhiyun 	unsigned fselector;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	/* If pin is not described in DTS & enabled, mux_setting is NULL. */
348*4882a593Smuzhiyun 	setting = pdesc->mux_setting;
349*4882a593Smuzhiyun 	if (!setting)
350*4882a593Smuzhiyun 		return -ENOTSUPP;
351*4882a593Smuzhiyun 	fselector = setting->func;
352*4882a593Smuzhiyun 	function = pinmux_generic_get_function(pctldev, fselector);
353*4882a593Smuzhiyun 	*func = function->data;
354*4882a593Smuzhiyun 	if (!(*func)) {
355*4882a593Smuzhiyun 		dev_err(pcs->dev, "%s could not find function%i\n",
356*4882a593Smuzhiyun 			__func__, fselector);
357*4882a593Smuzhiyun 		return -ENOTSUPP;
358*4882a593Smuzhiyun 	}
359*4882a593Smuzhiyun 	return 0;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun 
pcs_set_mux(struct pinctrl_dev * pctldev,unsigned fselector,unsigned group)362*4882a593Smuzhiyun static int pcs_set_mux(struct pinctrl_dev *pctldev, unsigned fselector,
363*4882a593Smuzhiyun 	unsigned group)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun 	struct pcs_device *pcs;
366*4882a593Smuzhiyun 	struct function_desc *function;
367*4882a593Smuzhiyun 	struct pcs_function *func;
368*4882a593Smuzhiyun 	int i;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	pcs = pinctrl_dev_get_drvdata(pctldev);
371*4882a593Smuzhiyun 	/* If function mask is null, needn't enable it. */
372*4882a593Smuzhiyun 	if (!pcs->fmask)
373*4882a593Smuzhiyun 		return 0;
374*4882a593Smuzhiyun 	function = pinmux_generic_get_function(pctldev, fselector);
375*4882a593Smuzhiyun 	func = function->data;
376*4882a593Smuzhiyun 	if (!func)
377*4882a593Smuzhiyun 		return -EINVAL;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	dev_dbg(pcs->dev, "enabling %s function%i\n",
380*4882a593Smuzhiyun 		func->name, fselector);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	for (i = 0; i < func->nvals; i++) {
383*4882a593Smuzhiyun 		struct pcs_func_vals *vals;
384*4882a593Smuzhiyun 		unsigned long flags;
385*4882a593Smuzhiyun 		unsigned val, mask;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 		vals = &func->vals[i];
388*4882a593Smuzhiyun 		raw_spin_lock_irqsave(&pcs->lock, flags);
389*4882a593Smuzhiyun 		val = pcs->read(vals->reg);
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 		if (pcs->bits_per_mux)
392*4882a593Smuzhiyun 			mask = vals->mask;
393*4882a593Smuzhiyun 		else
394*4882a593Smuzhiyun 			mask = pcs->fmask;
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 		val &= ~mask;
397*4882a593Smuzhiyun 		val |= (vals->val & mask);
398*4882a593Smuzhiyun 		pcs->write(val, vals->reg);
399*4882a593Smuzhiyun 		raw_spin_unlock_irqrestore(&pcs->lock, flags);
400*4882a593Smuzhiyun 	}
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	return 0;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun 
pcs_request_gpio(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned pin)405*4882a593Smuzhiyun static int pcs_request_gpio(struct pinctrl_dev *pctldev,
406*4882a593Smuzhiyun 			    struct pinctrl_gpio_range *range, unsigned pin)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun 	struct pcs_device *pcs = pinctrl_dev_get_drvdata(pctldev);
409*4882a593Smuzhiyun 	struct pcs_gpiofunc_range *frange = NULL;
410*4882a593Smuzhiyun 	struct list_head *pos, *tmp;
411*4882a593Smuzhiyun 	unsigned data;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	/* If function mask is null, return directly. */
414*4882a593Smuzhiyun 	if (!pcs->fmask)
415*4882a593Smuzhiyun 		return -ENOTSUPP;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	list_for_each_safe(pos, tmp, &pcs->gpiofuncs) {
418*4882a593Smuzhiyun 		u32 offset;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 		frange = list_entry(pos, struct pcs_gpiofunc_range, node);
421*4882a593Smuzhiyun 		if (pin >= frange->offset + frange->npins
422*4882a593Smuzhiyun 			|| pin < frange->offset)
423*4882a593Smuzhiyun 			continue;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 		offset = pcs_pin_reg_offset_get(pcs, pin);
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 		if (pcs->bits_per_mux) {
428*4882a593Smuzhiyun 			int pin_shift = pcs_pin_shift_reg_get(pcs, pin);
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 			data = pcs->read(pcs->base + offset);
431*4882a593Smuzhiyun 			data &= ~(pcs->fmask << pin_shift);
432*4882a593Smuzhiyun 			data |= frange->gpiofunc << pin_shift;
433*4882a593Smuzhiyun 			pcs->write(data, pcs->base + offset);
434*4882a593Smuzhiyun 		} else {
435*4882a593Smuzhiyun 			data = pcs->read(pcs->base + offset);
436*4882a593Smuzhiyun 			data &= ~pcs->fmask;
437*4882a593Smuzhiyun 			data |= frange->gpiofunc;
438*4882a593Smuzhiyun 			pcs->write(data, pcs->base + offset);
439*4882a593Smuzhiyun 		}
440*4882a593Smuzhiyun 		break;
441*4882a593Smuzhiyun 	}
442*4882a593Smuzhiyun 	return 0;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun static const struct pinmux_ops pcs_pinmux_ops = {
446*4882a593Smuzhiyun 	.get_functions_count = pinmux_generic_get_function_count,
447*4882a593Smuzhiyun 	.get_function_name = pinmux_generic_get_function_name,
448*4882a593Smuzhiyun 	.get_function_groups = pinmux_generic_get_function_groups,
449*4882a593Smuzhiyun 	.set_mux = pcs_set_mux,
450*4882a593Smuzhiyun 	.gpio_request_enable = pcs_request_gpio,
451*4882a593Smuzhiyun };
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun /* Clear BIAS value */
pcs_pinconf_clear_bias(struct pinctrl_dev * pctldev,unsigned pin)454*4882a593Smuzhiyun static void pcs_pinconf_clear_bias(struct pinctrl_dev *pctldev, unsigned pin)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun 	unsigned long config;
457*4882a593Smuzhiyun 	int i;
458*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(pcs_bias); i++) {
459*4882a593Smuzhiyun 		config = pinconf_to_config_packed(pcs_bias[i], 0);
460*4882a593Smuzhiyun 		pcs_pinconf_set(pctldev, pin, &config, 1);
461*4882a593Smuzhiyun 	}
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun /*
465*4882a593Smuzhiyun  * Check whether PIN_CONFIG_BIAS_DISABLE is valid.
466*4882a593Smuzhiyun  * It's depend on that PULL_DOWN & PULL_UP configs are all invalid.
467*4882a593Smuzhiyun  */
pcs_pinconf_bias_disable(struct pinctrl_dev * pctldev,unsigned pin)468*4882a593Smuzhiyun static bool pcs_pinconf_bias_disable(struct pinctrl_dev *pctldev, unsigned pin)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun 	unsigned long config;
471*4882a593Smuzhiyun 	int i;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(pcs_bias); i++) {
474*4882a593Smuzhiyun 		config = pinconf_to_config_packed(pcs_bias[i], 0);
475*4882a593Smuzhiyun 		if (!pcs_pinconf_get(pctldev, pin, &config))
476*4882a593Smuzhiyun 			goto out;
477*4882a593Smuzhiyun 	}
478*4882a593Smuzhiyun 	return true;
479*4882a593Smuzhiyun out:
480*4882a593Smuzhiyun 	return false;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun 
pcs_pinconf_get(struct pinctrl_dev * pctldev,unsigned pin,unsigned long * config)483*4882a593Smuzhiyun static int pcs_pinconf_get(struct pinctrl_dev *pctldev,
484*4882a593Smuzhiyun 				unsigned pin, unsigned long *config)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun 	struct pcs_device *pcs = pinctrl_dev_get_drvdata(pctldev);
487*4882a593Smuzhiyun 	struct pcs_function *func;
488*4882a593Smuzhiyun 	enum pin_config_param param;
489*4882a593Smuzhiyun 	unsigned offset = 0, data = 0, i, j, ret;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	ret = pcs_get_function(pctldev, pin, &func);
492*4882a593Smuzhiyun 	if (ret)
493*4882a593Smuzhiyun 		return ret;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	for (i = 0; i < func->nconfs; i++) {
496*4882a593Smuzhiyun 		param = pinconf_to_config_param(*config);
497*4882a593Smuzhiyun 		if (param == PIN_CONFIG_BIAS_DISABLE) {
498*4882a593Smuzhiyun 			if (pcs_pinconf_bias_disable(pctldev, pin)) {
499*4882a593Smuzhiyun 				*config = 0;
500*4882a593Smuzhiyun 				return 0;
501*4882a593Smuzhiyun 			} else {
502*4882a593Smuzhiyun 				return -ENOTSUPP;
503*4882a593Smuzhiyun 			}
504*4882a593Smuzhiyun 		} else if (param != func->conf[i].param) {
505*4882a593Smuzhiyun 			continue;
506*4882a593Smuzhiyun 		}
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 		offset = pin * (pcs->width / BITS_PER_BYTE);
509*4882a593Smuzhiyun 		data = pcs->read(pcs->base + offset) & func->conf[i].mask;
510*4882a593Smuzhiyun 		switch (func->conf[i].param) {
511*4882a593Smuzhiyun 		/* 4 parameters */
512*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_PULL_DOWN:
513*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_PULL_UP:
514*4882a593Smuzhiyun 		case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
515*4882a593Smuzhiyun 			if ((data != func->conf[i].enable) ||
516*4882a593Smuzhiyun 			    (data == func->conf[i].disable))
517*4882a593Smuzhiyun 				return -ENOTSUPP;
518*4882a593Smuzhiyun 			*config = 0;
519*4882a593Smuzhiyun 			break;
520*4882a593Smuzhiyun 		/* 2 parameters */
521*4882a593Smuzhiyun 		case PIN_CONFIG_INPUT_SCHMITT:
522*4882a593Smuzhiyun 			for (j = 0; j < func->nconfs; j++) {
523*4882a593Smuzhiyun 				switch (func->conf[j].param) {
524*4882a593Smuzhiyun 				case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
525*4882a593Smuzhiyun 					if (data != func->conf[j].enable)
526*4882a593Smuzhiyun 						return -ENOTSUPP;
527*4882a593Smuzhiyun 					break;
528*4882a593Smuzhiyun 				default:
529*4882a593Smuzhiyun 					break;
530*4882a593Smuzhiyun 				}
531*4882a593Smuzhiyun 			}
532*4882a593Smuzhiyun 			*config = data;
533*4882a593Smuzhiyun 			break;
534*4882a593Smuzhiyun 		case PIN_CONFIG_DRIVE_STRENGTH:
535*4882a593Smuzhiyun 		case PIN_CONFIG_SLEW_RATE:
536*4882a593Smuzhiyun 		case PIN_CONFIG_LOW_POWER_MODE:
537*4882a593Smuzhiyun 		default:
538*4882a593Smuzhiyun 			*config = data;
539*4882a593Smuzhiyun 			break;
540*4882a593Smuzhiyun 		}
541*4882a593Smuzhiyun 		return 0;
542*4882a593Smuzhiyun 	}
543*4882a593Smuzhiyun 	return -ENOTSUPP;
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun 
pcs_pinconf_set(struct pinctrl_dev * pctldev,unsigned pin,unsigned long * configs,unsigned num_configs)546*4882a593Smuzhiyun static int pcs_pinconf_set(struct pinctrl_dev *pctldev,
547*4882a593Smuzhiyun 				unsigned pin, unsigned long *configs,
548*4882a593Smuzhiyun 				unsigned num_configs)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun 	struct pcs_device *pcs = pinctrl_dev_get_drvdata(pctldev);
551*4882a593Smuzhiyun 	struct pcs_function *func;
552*4882a593Smuzhiyun 	unsigned offset = 0, shift = 0, i, data, ret;
553*4882a593Smuzhiyun 	u32 arg;
554*4882a593Smuzhiyun 	int j;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	ret = pcs_get_function(pctldev, pin, &func);
557*4882a593Smuzhiyun 	if (ret)
558*4882a593Smuzhiyun 		return ret;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	for (j = 0; j < num_configs; j++) {
561*4882a593Smuzhiyun 		for (i = 0; i < func->nconfs; i++) {
562*4882a593Smuzhiyun 			if (pinconf_to_config_param(configs[j])
563*4882a593Smuzhiyun 				!= func->conf[i].param)
564*4882a593Smuzhiyun 				continue;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 			offset = pin * (pcs->width / BITS_PER_BYTE);
567*4882a593Smuzhiyun 			data = pcs->read(pcs->base + offset);
568*4882a593Smuzhiyun 			arg = pinconf_to_config_argument(configs[j]);
569*4882a593Smuzhiyun 			switch (func->conf[i].param) {
570*4882a593Smuzhiyun 			/* 2 parameters */
571*4882a593Smuzhiyun 			case PIN_CONFIG_INPUT_SCHMITT:
572*4882a593Smuzhiyun 			case PIN_CONFIG_DRIVE_STRENGTH:
573*4882a593Smuzhiyun 			case PIN_CONFIG_SLEW_RATE:
574*4882a593Smuzhiyun 			case PIN_CONFIG_LOW_POWER_MODE:
575*4882a593Smuzhiyun 				shift = ffs(func->conf[i].mask) - 1;
576*4882a593Smuzhiyun 				data &= ~func->conf[i].mask;
577*4882a593Smuzhiyun 				data |= (arg << shift) & func->conf[i].mask;
578*4882a593Smuzhiyun 				break;
579*4882a593Smuzhiyun 			/* 4 parameters */
580*4882a593Smuzhiyun 			case PIN_CONFIG_BIAS_DISABLE:
581*4882a593Smuzhiyun 				pcs_pinconf_clear_bias(pctldev, pin);
582*4882a593Smuzhiyun 				break;
583*4882a593Smuzhiyun 			case PIN_CONFIG_BIAS_PULL_DOWN:
584*4882a593Smuzhiyun 			case PIN_CONFIG_BIAS_PULL_UP:
585*4882a593Smuzhiyun 				if (arg)
586*4882a593Smuzhiyun 					pcs_pinconf_clear_bias(pctldev, pin);
587*4882a593Smuzhiyun 				fallthrough;
588*4882a593Smuzhiyun 			case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
589*4882a593Smuzhiyun 				data &= ~func->conf[i].mask;
590*4882a593Smuzhiyun 				if (arg)
591*4882a593Smuzhiyun 					data |= func->conf[i].enable;
592*4882a593Smuzhiyun 				else
593*4882a593Smuzhiyun 					data |= func->conf[i].disable;
594*4882a593Smuzhiyun 				break;
595*4882a593Smuzhiyun 			default:
596*4882a593Smuzhiyun 				return -ENOTSUPP;
597*4882a593Smuzhiyun 			}
598*4882a593Smuzhiyun 			pcs->write(data, pcs->base + offset);
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 			break;
601*4882a593Smuzhiyun 		}
602*4882a593Smuzhiyun 		if (i >= func->nconfs)
603*4882a593Smuzhiyun 			return -ENOTSUPP;
604*4882a593Smuzhiyun 	} /* for each config */
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	return 0;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun 
pcs_pinconf_group_get(struct pinctrl_dev * pctldev,unsigned group,unsigned long * config)609*4882a593Smuzhiyun static int pcs_pinconf_group_get(struct pinctrl_dev *pctldev,
610*4882a593Smuzhiyun 				unsigned group, unsigned long *config)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun 	const unsigned *pins;
613*4882a593Smuzhiyun 	unsigned npins, old = 0;
614*4882a593Smuzhiyun 	int i, ret;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	ret = pinctrl_generic_get_group_pins(pctldev, group, &pins, &npins);
617*4882a593Smuzhiyun 	if (ret)
618*4882a593Smuzhiyun 		return ret;
619*4882a593Smuzhiyun 	for (i = 0; i < npins; i++) {
620*4882a593Smuzhiyun 		if (pcs_pinconf_get(pctldev, pins[i], config))
621*4882a593Smuzhiyun 			return -ENOTSUPP;
622*4882a593Smuzhiyun 		/* configs do not match between two pins */
623*4882a593Smuzhiyun 		if (i && (old != *config))
624*4882a593Smuzhiyun 			return -ENOTSUPP;
625*4882a593Smuzhiyun 		old = *config;
626*4882a593Smuzhiyun 	}
627*4882a593Smuzhiyun 	return 0;
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun 
pcs_pinconf_group_set(struct pinctrl_dev * pctldev,unsigned group,unsigned long * configs,unsigned num_configs)630*4882a593Smuzhiyun static int pcs_pinconf_group_set(struct pinctrl_dev *pctldev,
631*4882a593Smuzhiyun 				unsigned group, unsigned long *configs,
632*4882a593Smuzhiyun 				unsigned num_configs)
633*4882a593Smuzhiyun {
634*4882a593Smuzhiyun 	const unsigned *pins;
635*4882a593Smuzhiyun 	unsigned npins;
636*4882a593Smuzhiyun 	int i, ret;
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	ret = pinctrl_generic_get_group_pins(pctldev, group, &pins, &npins);
639*4882a593Smuzhiyun 	if (ret)
640*4882a593Smuzhiyun 		return ret;
641*4882a593Smuzhiyun 	for (i = 0; i < npins; i++) {
642*4882a593Smuzhiyun 		if (pcs_pinconf_set(pctldev, pins[i], configs, num_configs))
643*4882a593Smuzhiyun 			return -ENOTSUPP;
644*4882a593Smuzhiyun 	}
645*4882a593Smuzhiyun 	return 0;
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun 
pcs_pinconf_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned pin)648*4882a593Smuzhiyun static void pcs_pinconf_dbg_show(struct pinctrl_dev *pctldev,
649*4882a593Smuzhiyun 				struct seq_file *s, unsigned pin)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun 
pcs_pinconf_group_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned selector)653*4882a593Smuzhiyun static void pcs_pinconf_group_dbg_show(struct pinctrl_dev *pctldev,
654*4882a593Smuzhiyun 				struct seq_file *s, unsigned selector)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun 
pcs_pinconf_config_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned long config)658*4882a593Smuzhiyun static void pcs_pinconf_config_dbg_show(struct pinctrl_dev *pctldev,
659*4882a593Smuzhiyun 					struct seq_file *s,
660*4882a593Smuzhiyun 					unsigned long config)
661*4882a593Smuzhiyun {
662*4882a593Smuzhiyun 	pinconf_generic_dump_config(pctldev, s, config);
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun static const struct pinconf_ops pcs_pinconf_ops = {
666*4882a593Smuzhiyun 	.pin_config_get = pcs_pinconf_get,
667*4882a593Smuzhiyun 	.pin_config_set = pcs_pinconf_set,
668*4882a593Smuzhiyun 	.pin_config_group_get = pcs_pinconf_group_get,
669*4882a593Smuzhiyun 	.pin_config_group_set = pcs_pinconf_group_set,
670*4882a593Smuzhiyun 	.pin_config_dbg_show = pcs_pinconf_dbg_show,
671*4882a593Smuzhiyun 	.pin_config_group_dbg_show = pcs_pinconf_group_dbg_show,
672*4882a593Smuzhiyun 	.pin_config_config_dbg_show = pcs_pinconf_config_dbg_show,
673*4882a593Smuzhiyun 	.is_generic = true,
674*4882a593Smuzhiyun };
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun /**
677*4882a593Smuzhiyun  * pcs_add_pin() - add a pin to the static per controller pin array
678*4882a593Smuzhiyun  * @pcs: pcs driver instance
679*4882a593Smuzhiyun  * @offset: register offset from base
680*4882a593Smuzhiyun  */
pcs_add_pin(struct pcs_device * pcs,unsigned int offset)681*4882a593Smuzhiyun static int pcs_add_pin(struct pcs_device *pcs, unsigned int offset)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun 	struct pcs_soc_data *pcs_soc = &pcs->socdata;
684*4882a593Smuzhiyun 	struct pinctrl_pin_desc *pin;
685*4882a593Smuzhiyun 	int i;
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	i = pcs->pins.cur;
688*4882a593Smuzhiyun 	if (i >= pcs->desc.npins) {
689*4882a593Smuzhiyun 		dev_err(pcs->dev, "too many pins, max %i\n",
690*4882a593Smuzhiyun 			pcs->desc.npins);
691*4882a593Smuzhiyun 		return -ENOMEM;
692*4882a593Smuzhiyun 	}
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	if (pcs_soc->irq_enable_mask) {
695*4882a593Smuzhiyun 		unsigned val;
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 		val = pcs->read(pcs->base + offset);
698*4882a593Smuzhiyun 		if (val & pcs_soc->irq_enable_mask) {
699*4882a593Smuzhiyun 			dev_dbg(pcs->dev, "irq enabled at boot for pin at %lx (%x), clearing\n",
700*4882a593Smuzhiyun 				(unsigned long)pcs->res->start + offset, val);
701*4882a593Smuzhiyun 			val &= ~pcs_soc->irq_enable_mask;
702*4882a593Smuzhiyun 			pcs->write(val, pcs->base + offset);
703*4882a593Smuzhiyun 		}
704*4882a593Smuzhiyun 	}
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	pin = &pcs->pins.pa[i];
707*4882a593Smuzhiyun 	pin->number = i;
708*4882a593Smuzhiyun 	pcs->pins.cur++;
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	return i;
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun /**
714*4882a593Smuzhiyun  * pcs_allocate_pin_table() - adds all the pins for the pinctrl driver
715*4882a593Smuzhiyun  * @pcs: pcs driver instance
716*4882a593Smuzhiyun  *
717*4882a593Smuzhiyun  * In case of errors, resources are freed in pcs_free_resources.
718*4882a593Smuzhiyun  *
719*4882a593Smuzhiyun  * If your hardware needs holes in the address space, then just set
720*4882a593Smuzhiyun  * up multiple driver instances.
721*4882a593Smuzhiyun  */
pcs_allocate_pin_table(struct pcs_device * pcs)722*4882a593Smuzhiyun static int pcs_allocate_pin_table(struct pcs_device *pcs)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun 	int mux_bytes, nr_pins, i;
725*4882a593Smuzhiyun 	int num_pins_in_register = 0;
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	mux_bytes = pcs->width / BITS_PER_BYTE;
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	if (pcs->bits_per_mux && pcs->fmask) {
730*4882a593Smuzhiyun 		pcs->bits_per_pin = fls(pcs->fmask);
731*4882a593Smuzhiyun 		nr_pins = (pcs->size * BITS_PER_BYTE) / pcs->bits_per_pin;
732*4882a593Smuzhiyun 		num_pins_in_register = pcs->width / pcs->bits_per_pin;
733*4882a593Smuzhiyun 	} else {
734*4882a593Smuzhiyun 		nr_pins = pcs->size / mux_bytes;
735*4882a593Smuzhiyun 	}
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	dev_dbg(pcs->dev, "allocating %i pins\n", nr_pins);
738*4882a593Smuzhiyun 	pcs->pins.pa = devm_kcalloc(pcs->dev,
739*4882a593Smuzhiyun 				nr_pins, sizeof(*pcs->pins.pa),
740*4882a593Smuzhiyun 				GFP_KERNEL);
741*4882a593Smuzhiyun 	if (!pcs->pins.pa)
742*4882a593Smuzhiyun 		return -ENOMEM;
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	pcs->desc.pins = pcs->pins.pa;
745*4882a593Smuzhiyun 	pcs->desc.npins = nr_pins;
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	for (i = 0; i < pcs->desc.npins; i++) {
748*4882a593Smuzhiyun 		unsigned offset;
749*4882a593Smuzhiyun 		int res;
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 		offset = pcs_pin_reg_offset_get(pcs, i);
752*4882a593Smuzhiyun 		res = pcs_add_pin(pcs, offset);
753*4882a593Smuzhiyun 		if (res < 0) {
754*4882a593Smuzhiyun 			dev_err(pcs->dev, "error adding pins: %i\n", res);
755*4882a593Smuzhiyun 			return res;
756*4882a593Smuzhiyun 		}
757*4882a593Smuzhiyun 	}
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	return 0;
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun /**
763*4882a593Smuzhiyun  * pcs_add_function() - adds a new function to the function list
764*4882a593Smuzhiyun  * @pcs: pcs driver instance
765*4882a593Smuzhiyun  * @fcn: new function allocated
766*4882a593Smuzhiyun  * @name: name of the function
767*4882a593Smuzhiyun  * @vals: array of mux register value pairs used by the function
768*4882a593Smuzhiyun  * @nvals: number of mux register value pairs
769*4882a593Smuzhiyun  * @pgnames: array of pingroup names for the function
770*4882a593Smuzhiyun  * @npgnames: number of pingroup names
771*4882a593Smuzhiyun  *
772*4882a593Smuzhiyun  * Caller must take care of locking.
773*4882a593Smuzhiyun  */
pcs_add_function(struct pcs_device * pcs,struct pcs_function ** fcn,const char * name,struct pcs_func_vals * vals,unsigned int nvals,const char ** pgnames,unsigned int npgnames)774*4882a593Smuzhiyun static int pcs_add_function(struct pcs_device *pcs,
775*4882a593Smuzhiyun 			    struct pcs_function **fcn,
776*4882a593Smuzhiyun 			    const char *name,
777*4882a593Smuzhiyun 			    struct pcs_func_vals *vals,
778*4882a593Smuzhiyun 			    unsigned int nvals,
779*4882a593Smuzhiyun 			    const char **pgnames,
780*4882a593Smuzhiyun 			    unsigned int npgnames)
781*4882a593Smuzhiyun {
782*4882a593Smuzhiyun 	struct pcs_function *function;
783*4882a593Smuzhiyun 	int selector;
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	function = devm_kzalloc(pcs->dev, sizeof(*function), GFP_KERNEL);
786*4882a593Smuzhiyun 	if (!function)
787*4882a593Smuzhiyun 		return -ENOMEM;
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	function->vals = vals;
790*4882a593Smuzhiyun 	function->nvals = nvals;
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	selector = pinmux_generic_add_function(pcs->pctl, name,
793*4882a593Smuzhiyun 					       pgnames, npgnames,
794*4882a593Smuzhiyun 					       function);
795*4882a593Smuzhiyun 	if (selector < 0) {
796*4882a593Smuzhiyun 		devm_kfree(pcs->dev, function);
797*4882a593Smuzhiyun 		*fcn = NULL;
798*4882a593Smuzhiyun 	} else {
799*4882a593Smuzhiyun 		*fcn = function;
800*4882a593Smuzhiyun 	}
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	return selector;
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun /**
806*4882a593Smuzhiyun  * pcs_get_pin_by_offset() - get a pin index based on the register offset
807*4882a593Smuzhiyun  * @pcs: pcs driver instance
808*4882a593Smuzhiyun  * @offset: register offset from the base
809*4882a593Smuzhiyun  *
810*4882a593Smuzhiyun  * Note that this is OK as long as the pins are in a static array.
811*4882a593Smuzhiyun  */
pcs_get_pin_by_offset(struct pcs_device * pcs,unsigned offset)812*4882a593Smuzhiyun static int pcs_get_pin_by_offset(struct pcs_device *pcs, unsigned offset)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun 	unsigned index;
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	if (offset >= pcs->size) {
817*4882a593Smuzhiyun 		dev_err(pcs->dev, "mux offset out of range: 0x%x (0x%x)\n",
818*4882a593Smuzhiyun 			offset, pcs->size);
819*4882a593Smuzhiyun 		return -EINVAL;
820*4882a593Smuzhiyun 	}
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	if (pcs->bits_per_mux)
823*4882a593Smuzhiyun 		index = (offset * BITS_PER_BYTE) / pcs->bits_per_pin;
824*4882a593Smuzhiyun 	else
825*4882a593Smuzhiyun 		index = offset / (pcs->width / BITS_PER_BYTE);
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 	return index;
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun /*
831*4882a593Smuzhiyun  * check whether data matches enable bits or disable bits
832*4882a593Smuzhiyun  * Return value: 1 for matching enable bits, 0 for matching disable bits,
833*4882a593Smuzhiyun  *               and negative value for matching failure.
834*4882a593Smuzhiyun  */
pcs_config_match(unsigned data,unsigned enable,unsigned disable)835*4882a593Smuzhiyun static int pcs_config_match(unsigned data, unsigned enable, unsigned disable)
836*4882a593Smuzhiyun {
837*4882a593Smuzhiyun 	int ret = -EINVAL;
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	if (data == enable)
840*4882a593Smuzhiyun 		ret = 1;
841*4882a593Smuzhiyun 	else if (data == disable)
842*4882a593Smuzhiyun 		ret = 0;
843*4882a593Smuzhiyun 	return ret;
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun 
add_config(struct pcs_conf_vals ** conf,enum pin_config_param param,unsigned value,unsigned enable,unsigned disable,unsigned mask)846*4882a593Smuzhiyun static void add_config(struct pcs_conf_vals **conf, enum pin_config_param param,
847*4882a593Smuzhiyun 		       unsigned value, unsigned enable, unsigned disable,
848*4882a593Smuzhiyun 		       unsigned mask)
849*4882a593Smuzhiyun {
850*4882a593Smuzhiyun 	(*conf)->param = param;
851*4882a593Smuzhiyun 	(*conf)->val = value;
852*4882a593Smuzhiyun 	(*conf)->enable = enable;
853*4882a593Smuzhiyun 	(*conf)->disable = disable;
854*4882a593Smuzhiyun 	(*conf)->mask = mask;
855*4882a593Smuzhiyun 	(*conf)++;
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun 
add_setting(unsigned long ** setting,enum pin_config_param param,unsigned arg)858*4882a593Smuzhiyun static void add_setting(unsigned long **setting, enum pin_config_param param,
859*4882a593Smuzhiyun 			unsigned arg)
860*4882a593Smuzhiyun {
861*4882a593Smuzhiyun 	**setting = pinconf_to_config_packed(param, arg);
862*4882a593Smuzhiyun 	(*setting)++;
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun /* add pinconf setting with 2 parameters */
pcs_add_conf2(struct pcs_device * pcs,struct device_node * np,const char * name,enum pin_config_param param,struct pcs_conf_vals ** conf,unsigned long ** settings)866*4882a593Smuzhiyun static void pcs_add_conf2(struct pcs_device *pcs, struct device_node *np,
867*4882a593Smuzhiyun 			  const char *name, enum pin_config_param param,
868*4882a593Smuzhiyun 			  struct pcs_conf_vals **conf, unsigned long **settings)
869*4882a593Smuzhiyun {
870*4882a593Smuzhiyun 	unsigned value[2], shift;
871*4882a593Smuzhiyun 	int ret;
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	ret = of_property_read_u32_array(np, name, value, 2);
874*4882a593Smuzhiyun 	if (ret)
875*4882a593Smuzhiyun 		return;
876*4882a593Smuzhiyun 	/* set value & mask */
877*4882a593Smuzhiyun 	value[0] &= value[1];
878*4882a593Smuzhiyun 	shift = ffs(value[1]) - 1;
879*4882a593Smuzhiyun 	/* skip enable & disable */
880*4882a593Smuzhiyun 	add_config(conf, param, value[0], 0, 0, value[1]);
881*4882a593Smuzhiyun 	add_setting(settings, param, value[0] >> shift);
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun /* add pinconf setting with 4 parameters */
pcs_add_conf4(struct pcs_device * pcs,struct device_node * np,const char * name,enum pin_config_param param,struct pcs_conf_vals ** conf,unsigned long ** settings)885*4882a593Smuzhiyun static void pcs_add_conf4(struct pcs_device *pcs, struct device_node *np,
886*4882a593Smuzhiyun 			  const char *name, enum pin_config_param param,
887*4882a593Smuzhiyun 			  struct pcs_conf_vals **conf, unsigned long **settings)
888*4882a593Smuzhiyun {
889*4882a593Smuzhiyun 	unsigned value[4];
890*4882a593Smuzhiyun 	int ret;
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	/* value to set, enable, disable, mask */
893*4882a593Smuzhiyun 	ret = of_property_read_u32_array(np, name, value, 4);
894*4882a593Smuzhiyun 	if (ret)
895*4882a593Smuzhiyun 		return;
896*4882a593Smuzhiyun 	if (!value[3]) {
897*4882a593Smuzhiyun 		dev_err(pcs->dev, "mask field of the property can't be 0\n");
898*4882a593Smuzhiyun 		return;
899*4882a593Smuzhiyun 	}
900*4882a593Smuzhiyun 	value[0] &= value[3];
901*4882a593Smuzhiyun 	value[1] &= value[3];
902*4882a593Smuzhiyun 	value[2] &= value[3];
903*4882a593Smuzhiyun 	ret = pcs_config_match(value[0], value[1], value[2]);
904*4882a593Smuzhiyun 	if (ret < 0)
905*4882a593Smuzhiyun 		dev_dbg(pcs->dev, "failed to match enable or disable bits\n");
906*4882a593Smuzhiyun 	add_config(conf, param, value[0], value[1], value[2], value[3]);
907*4882a593Smuzhiyun 	add_setting(settings, param, ret);
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun 
pcs_parse_pinconf(struct pcs_device * pcs,struct device_node * np,struct pcs_function * func,struct pinctrl_map ** map)910*4882a593Smuzhiyun static int pcs_parse_pinconf(struct pcs_device *pcs, struct device_node *np,
911*4882a593Smuzhiyun 			     struct pcs_function *func,
912*4882a593Smuzhiyun 			     struct pinctrl_map **map)
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun {
915*4882a593Smuzhiyun 	struct pinctrl_map *m = *map;
916*4882a593Smuzhiyun 	int i = 0, nconfs = 0;
917*4882a593Smuzhiyun 	unsigned long *settings = NULL, *s = NULL;
918*4882a593Smuzhiyun 	struct pcs_conf_vals *conf = NULL;
919*4882a593Smuzhiyun 	static const struct pcs_conf_type prop2[] = {
920*4882a593Smuzhiyun 		{ "pinctrl-single,drive-strength", PIN_CONFIG_DRIVE_STRENGTH, },
921*4882a593Smuzhiyun 		{ "pinctrl-single,slew-rate", PIN_CONFIG_SLEW_RATE, },
922*4882a593Smuzhiyun 		{ "pinctrl-single,input-schmitt", PIN_CONFIG_INPUT_SCHMITT, },
923*4882a593Smuzhiyun 		{ "pinctrl-single,low-power-mode", PIN_CONFIG_LOW_POWER_MODE, },
924*4882a593Smuzhiyun 	};
925*4882a593Smuzhiyun 	static const struct pcs_conf_type prop4[] = {
926*4882a593Smuzhiyun 		{ "pinctrl-single,bias-pullup", PIN_CONFIG_BIAS_PULL_UP, },
927*4882a593Smuzhiyun 		{ "pinctrl-single,bias-pulldown", PIN_CONFIG_BIAS_PULL_DOWN, },
928*4882a593Smuzhiyun 		{ "pinctrl-single,input-schmitt-enable",
929*4882a593Smuzhiyun 			PIN_CONFIG_INPUT_SCHMITT_ENABLE, },
930*4882a593Smuzhiyun 	};
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	/* If pinconf isn't supported, don't parse properties in below. */
933*4882a593Smuzhiyun 	if (!PCS_HAS_PINCONF)
934*4882a593Smuzhiyun 		return -ENOTSUPP;
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	/* cacluate how much properties are supported in current node */
937*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(prop2); i++) {
938*4882a593Smuzhiyun 		if (of_find_property(np, prop2[i].name, NULL))
939*4882a593Smuzhiyun 			nconfs++;
940*4882a593Smuzhiyun 	}
941*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(prop4); i++) {
942*4882a593Smuzhiyun 		if (of_find_property(np, prop4[i].name, NULL))
943*4882a593Smuzhiyun 			nconfs++;
944*4882a593Smuzhiyun 	}
945*4882a593Smuzhiyun 	if (!nconfs)
946*4882a593Smuzhiyun 		return -ENOTSUPP;
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	func->conf = devm_kcalloc(pcs->dev,
949*4882a593Smuzhiyun 				  nconfs, sizeof(struct pcs_conf_vals),
950*4882a593Smuzhiyun 				  GFP_KERNEL);
951*4882a593Smuzhiyun 	if (!func->conf)
952*4882a593Smuzhiyun 		return -ENOMEM;
953*4882a593Smuzhiyun 	func->nconfs = nconfs;
954*4882a593Smuzhiyun 	conf = &(func->conf[0]);
955*4882a593Smuzhiyun 	m++;
956*4882a593Smuzhiyun 	settings = devm_kcalloc(pcs->dev, nconfs, sizeof(unsigned long),
957*4882a593Smuzhiyun 				GFP_KERNEL);
958*4882a593Smuzhiyun 	if (!settings)
959*4882a593Smuzhiyun 		return -ENOMEM;
960*4882a593Smuzhiyun 	s = &settings[0];
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(prop2); i++)
963*4882a593Smuzhiyun 		pcs_add_conf2(pcs, np, prop2[i].name, prop2[i].param,
964*4882a593Smuzhiyun 			      &conf, &s);
965*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(prop4); i++)
966*4882a593Smuzhiyun 		pcs_add_conf4(pcs, np, prop4[i].name, prop4[i].param,
967*4882a593Smuzhiyun 			      &conf, &s);
968*4882a593Smuzhiyun 	m->type = PIN_MAP_TYPE_CONFIGS_GROUP;
969*4882a593Smuzhiyun 	m->data.configs.group_or_pin = np->name;
970*4882a593Smuzhiyun 	m->data.configs.configs = settings;
971*4882a593Smuzhiyun 	m->data.configs.num_configs = nconfs;
972*4882a593Smuzhiyun 	return 0;
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun /**
976*4882a593Smuzhiyun  * pcs_parse_one_pinctrl_entry() - parses a device tree mux entry
977*4882a593Smuzhiyun  * @pcs: pinctrl driver instance
978*4882a593Smuzhiyun  * @np: device node of the mux entry
979*4882a593Smuzhiyun  * @map: map entry
980*4882a593Smuzhiyun  * @num_maps: number of map
981*4882a593Smuzhiyun  * @pgnames: pingroup names
982*4882a593Smuzhiyun  *
983*4882a593Smuzhiyun  * Note that this binding currently supports only sets of one register + value.
984*4882a593Smuzhiyun  *
985*4882a593Smuzhiyun  * Also note that this driver tries to avoid understanding pin and function
986*4882a593Smuzhiyun  * names because of the extra bloat they would cause especially in the case of
987*4882a593Smuzhiyun  * a large number of pins. This driver just sets what is specified for the board
988*4882a593Smuzhiyun  * in the .dts file. Further user space debugging tools can be developed to
989*4882a593Smuzhiyun  * decipher the pin and function names using debugfs.
990*4882a593Smuzhiyun  *
991*4882a593Smuzhiyun  * If you are concerned about the boot time, set up the static pins in
992*4882a593Smuzhiyun  * the bootloader, and only set up selected pins as device tree entries.
993*4882a593Smuzhiyun  */
pcs_parse_one_pinctrl_entry(struct pcs_device * pcs,struct device_node * np,struct pinctrl_map ** map,unsigned * num_maps,const char ** pgnames)994*4882a593Smuzhiyun static int pcs_parse_one_pinctrl_entry(struct pcs_device *pcs,
995*4882a593Smuzhiyun 						struct device_node *np,
996*4882a593Smuzhiyun 						struct pinctrl_map **map,
997*4882a593Smuzhiyun 						unsigned *num_maps,
998*4882a593Smuzhiyun 						const char **pgnames)
999*4882a593Smuzhiyun {
1000*4882a593Smuzhiyun 	const char *name = "pinctrl-single,pins";
1001*4882a593Smuzhiyun 	struct pcs_func_vals *vals;
1002*4882a593Smuzhiyun 	int rows, *pins, found = 0, res = -ENOMEM, i, fsel, gsel;
1003*4882a593Smuzhiyun 	struct pcs_function *function = NULL;
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	rows = pinctrl_count_index_with_args(np, name);
1006*4882a593Smuzhiyun 	if (rows <= 0) {
1007*4882a593Smuzhiyun 		dev_err(pcs->dev, "Invalid number of rows: %d\n", rows);
1008*4882a593Smuzhiyun 		return -EINVAL;
1009*4882a593Smuzhiyun 	}
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 	vals = devm_kcalloc(pcs->dev, rows, sizeof(*vals), GFP_KERNEL);
1012*4882a593Smuzhiyun 	if (!vals)
1013*4882a593Smuzhiyun 		return -ENOMEM;
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	pins = devm_kcalloc(pcs->dev, rows, sizeof(*pins), GFP_KERNEL);
1016*4882a593Smuzhiyun 	if (!pins)
1017*4882a593Smuzhiyun 		goto free_vals;
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 	for (i = 0; i < rows; i++) {
1020*4882a593Smuzhiyun 		struct of_phandle_args pinctrl_spec;
1021*4882a593Smuzhiyun 		unsigned int offset;
1022*4882a593Smuzhiyun 		int pin;
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 		res = pinctrl_parse_index_with_args(np, name, i, &pinctrl_spec);
1025*4882a593Smuzhiyun 		if (res)
1026*4882a593Smuzhiyun 			return res;
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 		if (pinctrl_spec.args_count < 2 || pinctrl_spec.args_count > 3) {
1029*4882a593Smuzhiyun 			dev_err(pcs->dev, "invalid args_count for spec: %i\n",
1030*4882a593Smuzhiyun 				pinctrl_spec.args_count);
1031*4882a593Smuzhiyun 			break;
1032*4882a593Smuzhiyun 		}
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 		offset = pinctrl_spec.args[0];
1035*4882a593Smuzhiyun 		vals[found].reg = pcs->base + offset;
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 		switch (pinctrl_spec.args_count) {
1038*4882a593Smuzhiyun 		case 2:
1039*4882a593Smuzhiyun 			vals[found].val = pinctrl_spec.args[1];
1040*4882a593Smuzhiyun 			break;
1041*4882a593Smuzhiyun 		case 3:
1042*4882a593Smuzhiyun 			vals[found].val = (pinctrl_spec.args[1] | pinctrl_spec.args[2]);
1043*4882a593Smuzhiyun 			break;
1044*4882a593Smuzhiyun 		}
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 		dev_dbg(pcs->dev, "%pOFn index: 0x%x value: 0x%x\n",
1047*4882a593Smuzhiyun 			pinctrl_spec.np, offset, vals[found].val);
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 		pin = pcs_get_pin_by_offset(pcs, offset);
1050*4882a593Smuzhiyun 		if (pin < 0) {
1051*4882a593Smuzhiyun 			dev_err(pcs->dev,
1052*4882a593Smuzhiyun 				"could not add functions for %pOFn %ux\n",
1053*4882a593Smuzhiyun 				np, offset);
1054*4882a593Smuzhiyun 			break;
1055*4882a593Smuzhiyun 		}
1056*4882a593Smuzhiyun 		pins[found++] = pin;
1057*4882a593Smuzhiyun 	}
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 	pgnames[0] = np->name;
1060*4882a593Smuzhiyun 	mutex_lock(&pcs->mutex);
1061*4882a593Smuzhiyun 	fsel = pcs_add_function(pcs, &function, np->name, vals, found,
1062*4882a593Smuzhiyun 				pgnames, 1);
1063*4882a593Smuzhiyun 	if (fsel < 0) {
1064*4882a593Smuzhiyun 		res = fsel;
1065*4882a593Smuzhiyun 		goto free_pins;
1066*4882a593Smuzhiyun 	}
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun 	gsel = pinctrl_generic_add_group(pcs->pctl, np->name, pins, found, pcs);
1069*4882a593Smuzhiyun 	if (gsel < 0) {
1070*4882a593Smuzhiyun 		res = gsel;
1071*4882a593Smuzhiyun 		goto free_function;
1072*4882a593Smuzhiyun 	}
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	(*map)->type = PIN_MAP_TYPE_MUX_GROUP;
1075*4882a593Smuzhiyun 	(*map)->data.mux.group = np->name;
1076*4882a593Smuzhiyun 	(*map)->data.mux.function = np->name;
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	if (PCS_HAS_PINCONF && function) {
1079*4882a593Smuzhiyun 		res = pcs_parse_pinconf(pcs, np, function, map);
1080*4882a593Smuzhiyun 		if (res == 0)
1081*4882a593Smuzhiyun 			*num_maps = 2;
1082*4882a593Smuzhiyun 		else if (res == -ENOTSUPP)
1083*4882a593Smuzhiyun 			*num_maps = 1;
1084*4882a593Smuzhiyun 		else
1085*4882a593Smuzhiyun 			goto free_pingroups;
1086*4882a593Smuzhiyun 	} else {
1087*4882a593Smuzhiyun 		*num_maps = 1;
1088*4882a593Smuzhiyun 	}
1089*4882a593Smuzhiyun 	mutex_unlock(&pcs->mutex);
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 	return 0;
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun free_pingroups:
1094*4882a593Smuzhiyun 	pinctrl_generic_remove_group(pcs->pctl, gsel);
1095*4882a593Smuzhiyun 	*num_maps = 1;
1096*4882a593Smuzhiyun free_function:
1097*4882a593Smuzhiyun 	pinmux_generic_remove_function(pcs->pctl, fsel);
1098*4882a593Smuzhiyun free_pins:
1099*4882a593Smuzhiyun 	mutex_unlock(&pcs->mutex);
1100*4882a593Smuzhiyun 	devm_kfree(pcs->dev, pins);
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun free_vals:
1103*4882a593Smuzhiyun 	devm_kfree(pcs->dev, vals);
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	return res;
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun 
pcs_parse_bits_in_pinctrl_entry(struct pcs_device * pcs,struct device_node * np,struct pinctrl_map ** map,unsigned * num_maps,const char ** pgnames)1108*4882a593Smuzhiyun static int pcs_parse_bits_in_pinctrl_entry(struct pcs_device *pcs,
1109*4882a593Smuzhiyun 						struct device_node *np,
1110*4882a593Smuzhiyun 						struct pinctrl_map **map,
1111*4882a593Smuzhiyun 						unsigned *num_maps,
1112*4882a593Smuzhiyun 						const char **pgnames)
1113*4882a593Smuzhiyun {
1114*4882a593Smuzhiyun 	const char *name = "pinctrl-single,bits";
1115*4882a593Smuzhiyun 	struct pcs_func_vals *vals;
1116*4882a593Smuzhiyun 	int rows, *pins, found = 0, res = -ENOMEM, i, fsel, gsel;
1117*4882a593Smuzhiyun 	int npins_in_row;
1118*4882a593Smuzhiyun 	struct pcs_function *function = NULL;
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun 	rows = pinctrl_count_index_with_args(np, name);
1121*4882a593Smuzhiyun 	if (rows <= 0) {
1122*4882a593Smuzhiyun 		dev_err(pcs->dev, "Invalid number of rows: %d\n", rows);
1123*4882a593Smuzhiyun 		return -EINVAL;
1124*4882a593Smuzhiyun 	}
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	npins_in_row = pcs->width / pcs->bits_per_pin;
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	vals = devm_kzalloc(pcs->dev,
1129*4882a593Smuzhiyun 			    array3_size(rows, npins_in_row, sizeof(*vals)),
1130*4882a593Smuzhiyun 			    GFP_KERNEL);
1131*4882a593Smuzhiyun 	if (!vals)
1132*4882a593Smuzhiyun 		return -ENOMEM;
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	pins = devm_kzalloc(pcs->dev,
1135*4882a593Smuzhiyun 			    array3_size(rows, npins_in_row, sizeof(*pins)),
1136*4882a593Smuzhiyun 			    GFP_KERNEL);
1137*4882a593Smuzhiyun 	if (!pins)
1138*4882a593Smuzhiyun 		goto free_vals;
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun 	for (i = 0; i < rows; i++) {
1141*4882a593Smuzhiyun 		struct of_phandle_args pinctrl_spec;
1142*4882a593Smuzhiyun 		unsigned offset, val;
1143*4882a593Smuzhiyun 		unsigned mask, bit_pos, val_pos, mask_pos, submask;
1144*4882a593Smuzhiyun 		unsigned pin_num_from_lsb;
1145*4882a593Smuzhiyun 		int pin;
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 		res = pinctrl_parse_index_with_args(np, name, i, &pinctrl_spec);
1148*4882a593Smuzhiyun 		if (res)
1149*4882a593Smuzhiyun 			return res;
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 		if (pinctrl_spec.args_count < 3) {
1152*4882a593Smuzhiyun 			dev_err(pcs->dev, "invalid args_count for spec: %i\n",
1153*4882a593Smuzhiyun 				pinctrl_spec.args_count);
1154*4882a593Smuzhiyun 			break;
1155*4882a593Smuzhiyun 		}
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 		/* Index plus two value cells */
1158*4882a593Smuzhiyun 		offset = pinctrl_spec.args[0];
1159*4882a593Smuzhiyun 		val = pinctrl_spec.args[1];
1160*4882a593Smuzhiyun 		mask = pinctrl_spec.args[2];
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 		dev_dbg(pcs->dev, "%pOFn index: 0x%x value: 0x%x mask: 0x%x\n",
1163*4882a593Smuzhiyun 			pinctrl_spec.np, offset, val, mask);
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 		/* Parse pins in each row from LSB */
1166*4882a593Smuzhiyun 		while (mask) {
1167*4882a593Smuzhiyun 			bit_pos = __ffs(mask);
1168*4882a593Smuzhiyun 			pin_num_from_lsb = bit_pos / pcs->bits_per_pin;
1169*4882a593Smuzhiyun 			mask_pos = ((pcs->fmask) << bit_pos);
1170*4882a593Smuzhiyun 			val_pos = val & mask_pos;
1171*4882a593Smuzhiyun 			submask = mask & mask_pos;
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun 			if ((mask & mask_pos) == 0) {
1174*4882a593Smuzhiyun 				dev_err(pcs->dev,
1175*4882a593Smuzhiyun 					"Invalid mask for %pOFn at 0x%x\n",
1176*4882a593Smuzhiyun 					np, offset);
1177*4882a593Smuzhiyun 				break;
1178*4882a593Smuzhiyun 			}
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 			mask &= ~mask_pos;
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 			if (submask != mask_pos) {
1183*4882a593Smuzhiyun 				dev_warn(pcs->dev,
1184*4882a593Smuzhiyun 						"Invalid submask 0x%x for %pOFn at 0x%x\n",
1185*4882a593Smuzhiyun 						submask, np, offset);
1186*4882a593Smuzhiyun 				continue;
1187*4882a593Smuzhiyun 			}
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 			vals[found].mask = submask;
1190*4882a593Smuzhiyun 			vals[found].reg = pcs->base + offset;
1191*4882a593Smuzhiyun 			vals[found].val = val_pos;
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 			pin = pcs_get_pin_by_offset(pcs, offset);
1194*4882a593Smuzhiyun 			if (pin < 0) {
1195*4882a593Smuzhiyun 				dev_err(pcs->dev,
1196*4882a593Smuzhiyun 					"could not add functions for %pOFn %ux\n",
1197*4882a593Smuzhiyun 					np, offset);
1198*4882a593Smuzhiyun 				break;
1199*4882a593Smuzhiyun 			}
1200*4882a593Smuzhiyun 			pins[found++] = pin + pin_num_from_lsb;
1201*4882a593Smuzhiyun 		}
1202*4882a593Smuzhiyun 	}
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 	pgnames[0] = np->name;
1205*4882a593Smuzhiyun 	mutex_lock(&pcs->mutex);
1206*4882a593Smuzhiyun 	fsel = pcs_add_function(pcs, &function, np->name, vals, found,
1207*4882a593Smuzhiyun 				pgnames, 1);
1208*4882a593Smuzhiyun 	if (fsel < 0) {
1209*4882a593Smuzhiyun 		res = fsel;
1210*4882a593Smuzhiyun 		goto free_pins;
1211*4882a593Smuzhiyun 	}
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	gsel = pinctrl_generic_add_group(pcs->pctl, np->name, pins, found, pcs);
1214*4882a593Smuzhiyun 	if (gsel < 0) {
1215*4882a593Smuzhiyun 		res = gsel;
1216*4882a593Smuzhiyun 		goto free_function;
1217*4882a593Smuzhiyun 	}
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun 	(*map)->type = PIN_MAP_TYPE_MUX_GROUP;
1220*4882a593Smuzhiyun 	(*map)->data.mux.group = np->name;
1221*4882a593Smuzhiyun 	(*map)->data.mux.function = np->name;
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 	if (PCS_HAS_PINCONF) {
1224*4882a593Smuzhiyun 		dev_err(pcs->dev, "pinconf not supported\n");
1225*4882a593Smuzhiyun 		res = -ENOTSUPP;
1226*4882a593Smuzhiyun 		goto free_pingroups;
1227*4882a593Smuzhiyun 	}
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	*num_maps = 1;
1230*4882a593Smuzhiyun 	mutex_unlock(&pcs->mutex);
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun 	return 0;
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun free_pingroups:
1235*4882a593Smuzhiyun 	pinctrl_generic_remove_group(pcs->pctl, gsel);
1236*4882a593Smuzhiyun 	*num_maps = 1;
1237*4882a593Smuzhiyun free_function:
1238*4882a593Smuzhiyun 	pinmux_generic_remove_function(pcs->pctl, fsel);
1239*4882a593Smuzhiyun free_pins:
1240*4882a593Smuzhiyun 	mutex_unlock(&pcs->mutex);
1241*4882a593Smuzhiyun 	devm_kfree(pcs->dev, pins);
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun free_vals:
1244*4882a593Smuzhiyun 	devm_kfree(pcs->dev, vals);
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 	return res;
1247*4882a593Smuzhiyun }
1248*4882a593Smuzhiyun /**
1249*4882a593Smuzhiyun  * pcs_dt_node_to_map() - allocates and parses pinctrl maps
1250*4882a593Smuzhiyun  * @pctldev: pinctrl instance
1251*4882a593Smuzhiyun  * @np_config: device tree pinmux entry
1252*4882a593Smuzhiyun  * @map: array of map entries
1253*4882a593Smuzhiyun  * @num_maps: number of maps
1254*4882a593Smuzhiyun  */
pcs_dt_node_to_map(struct pinctrl_dev * pctldev,struct device_node * np_config,struct pinctrl_map ** map,unsigned * num_maps)1255*4882a593Smuzhiyun static int pcs_dt_node_to_map(struct pinctrl_dev *pctldev,
1256*4882a593Smuzhiyun 				struct device_node *np_config,
1257*4882a593Smuzhiyun 				struct pinctrl_map **map, unsigned *num_maps)
1258*4882a593Smuzhiyun {
1259*4882a593Smuzhiyun 	struct pcs_device *pcs;
1260*4882a593Smuzhiyun 	const char **pgnames;
1261*4882a593Smuzhiyun 	int ret;
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun 	pcs = pinctrl_dev_get_drvdata(pctldev);
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun 	/* create 2 maps. One is for pinmux, and the other is for pinconf. */
1266*4882a593Smuzhiyun 	*map = devm_kcalloc(pcs->dev, 2, sizeof(**map), GFP_KERNEL);
1267*4882a593Smuzhiyun 	if (!*map)
1268*4882a593Smuzhiyun 		return -ENOMEM;
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun 	*num_maps = 0;
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun 	pgnames = devm_kzalloc(pcs->dev, sizeof(*pgnames), GFP_KERNEL);
1273*4882a593Smuzhiyun 	if (!pgnames) {
1274*4882a593Smuzhiyun 		ret = -ENOMEM;
1275*4882a593Smuzhiyun 		goto free_map;
1276*4882a593Smuzhiyun 	}
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun 	if (pcs->bits_per_mux) {
1279*4882a593Smuzhiyun 		ret = pcs_parse_bits_in_pinctrl_entry(pcs, np_config, map,
1280*4882a593Smuzhiyun 				num_maps, pgnames);
1281*4882a593Smuzhiyun 		if (ret < 0) {
1282*4882a593Smuzhiyun 			dev_err(pcs->dev, "no pins entries for %pOFn\n",
1283*4882a593Smuzhiyun 				np_config);
1284*4882a593Smuzhiyun 			goto free_pgnames;
1285*4882a593Smuzhiyun 		}
1286*4882a593Smuzhiyun 	} else {
1287*4882a593Smuzhiyun 		ret = pcs_parse_one_pinctrl_entry(pcs, np_config, map,
1288*4882a593Smuzhiyun 				num_maps, pgnames);
1289*4882a593Smuzhiyun 		if (ret < 0) {
1290*4882a593Smuzhiyun 			dev_err(pcs->dev, "no pins entries for %pOFn\n",
1291*4882a593Smuzhiyun 				np_config);
1292*4882a593Smuzhiyun 			goto free_pgnames;
1293*4882a593Smuzhiyun 		}
1294*4882a593Smuzhiyun 	}
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 	return 0;
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun free_pgnames:
1299*4882a593Smuzhiyun 	devm_kfree(pcs->dev, pgnames);
1300*4882a593Smuzhiyun free_map:
1301*4882a593Smuzhiyun 	devm_kfree(pcs->dev, *map);
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun 	return ret;
1304*4882a593Smuzhiyun }
1305*4882a593Smuzhiyun 
1306*4882a593Smuzhiyun /**
1307*4882a593Smuzhiyun  * pcs_irq_free() - free interrupt
1308*4882a593Smuzhiyun  * @pcs: pcs driver instance
1309*4882a593Smuzhiyun  */
pcs_irq_free(struct pcs_device * pcs)1310*4882a593Smuzhiyun static void pcs_irq_free(struct pcs_device *pcs)
1311*4882a593Smuzhiyun {
1312*4882a593Smuzhiyun 	struct pcs_soc_data *pcs_soc = &pcs->socdata;
1313*4882a593Smuzhiyun 
1314*4882a593Smuzhiyun 	if (pcs_soc->irq < 0)
1315*4882a593Smuzhiyun 		return;
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 	if (pcs->domain)
1318*4882a593Smuzhiyun 		irq_domain_remove(pcs->domain);
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 	if (PCS_QUIRK_HAS_SHARED_IRQ)
1321*4882a593Smuzhiyun 		free_irq(pcs_soc->irq, pcs_soc);
1322*4882a593Smuzhiyun 	else
1323*4882a593Smuzhiyun 		irq_set_chained_handler(pcs_soc->irq, NULL);
1324*4882a593Smuzhiyun }
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun /**
1327*4882a593Smuzhiyun  * pcs_free_resources() - free memory used by this driver
1328*4882a593Smuzhiyun  * @pcs: pcs driver instance
1329*4882a593Smuzhiyun  */
pcs_free_resources(struct pcs_device * pcs)1330*4882a593Smuzhiyun static void pcs_free_resources(struct pcs_device *pcs)
1331*4882a593Smuzhiyun {
1332*4882a593Smuzhiyun 	pcs_irq_free(pcs);
1333*4882a593Smuzhiyun 	pinctrl_unregister(pcs->pctl);
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun #if IS_BUILTIN(CONFIG_PINCTRL_SINGLE)
1336*4882a593Smuzhiyun 	if (pcs->missing_nr_pinctrl_cells)
1337*4882a593Smuzhiyun 		of_remove_property(pcs->np, pcs->missing_nr_pinctrl_cells);
1338*4882a593Smuzhiyun #endif
1339*4882a593Smuzhiyun }
1340*4882a593Smuzhiyun 
pcs_add_gpio_func(struct device_node * node,struct pcs_device * pcs)1341*4882a593Smuzhiyun static int pcs_add_gpio_func(struct device_node *node, struct pcs_device *pcs)
1342*4882a593Smuzhiyun {
1343*4882a593Smuzhiyun 	const char *propname = "pinctrl-single,gpio-range";
1344*4882a593Smuzhiyun 	const char *cellname = "#pinctrl-single,gpio-range-cells";
1345*4882a593Smuzhiyun 	struct of_phandle_args gpiospec;
1346*4882a593Smuzhiyun 	struct pcs_gpiofunc_range *range;
1347*4882a593Smuzhiyun 	int ret, i;
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun 	for (i = 0; ; i++) {
1350*4882a593Smuzhiyun 		ret = of_parse_phandle_with_args(node, propname, cellname,
1351*4882a593Smuzhiyun 						 i, &gpiospec);
1352*4882a593Smuzhiyun 		/* Do not treat it as error. Only treat it as end condition. */
1353*4882a593Smuzhiyun 		if (ret) {
1354*4882a593Smuzhiyun 			ret = 0;
1355*4882a593Smuzhiyun 			break;
1356*4882a593Smuzhiyun 		}
1357*4882a593Smuzhiyun 		range = devm_kzalloc(pcs->dev, sizeof(*range), GFP_KERNEL);
1358*4882a593Smuzhiyun 		if (!range) {
1359*4882a593Smuzhiyun 			ret = -ENOMEM;
1360*4882a593Smuzhiyun 			break;
1361*4882a593Smuzhiyun 		}
1362*4882a593Smuzhiyun 		range->offset = gpiospec.args[0];
1363*4882a593Smuzhiyun 		range->npins = gpiospec.args[1];
1364*4882a593Smuzhiyun 		range->gpiofunc = gpiospec.args[2];
1365*4882a593Smuzhiyun 		mutex_lock(&pcs->mutex);
1366*4882a593Smuzhiyun 		list_add_tail(&range->node, &pcs->gpiofuncs);
1367*4882a593Smuzhiyun 		mutex_unlock(&pcs->mutex);
1368*4882a593Smuzhiyun 	}
1369*4882a593Smuzhiyun 	return ret;
1370*4882a593Smuzhiyun }
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun /**
1373*4882a593Smuzhiyun  * struct pcs_interrupt
1374*4882a593Smuzhiyun  * @reg:	virtual address of interrupt register
1375*4882a593Smuzhiyun  * @hwirq:	hardware irq number
1376*4882a593Smuzhiyun  * @irq:	virtual irq number
1377*4882a593Smuzhiyun  * @node:	list node
1378*4882a593Smuzhiyun  */
1379*4882a593Smuzhiyun struct pcs_interrupt {
1380*4882a593Smuzhiyun 	void __iomem *reg;
1381*4882a593Smuzhiyun 	irq_hw_number_t hwirq;
1382*4882a593Smuzhiyun 	unsigned int irq;
1383*4882a593Smuzhiyun 	struct list_head node;
1384*4882a593Smuzhiyun };
1385*4882a593Smuzhiyun 
1386*4882a593Smuzhiyun /**
1387*4882a593Smuzhiyun  * pcs_irq_set() - enables or disables an interrupt
1388*4882a593Smuzhiyun  * @pcs_soc: SoC specific settings
1389*4882a593Smuzhiyun  * @irq: interrupt
1390*4882a593Smuzhiyun  * @enable: enable or disable the interrupt
1391*4882a593Smuzhiyun  *
1392*4882a593Smuzhiyun  * Note that this currently assumes one interrupt per pinctrl
1393*4882a593Smuzhiyun  * register that is typically used for wake-up events.
1394*4882a593Smuzhiyun  */
pcs_irq_set(struct pcs_soc_data * pcs_soc,int irq,const bool enable)1395*4882a593Smuzhiyun static inline void pcs_irq_set(struct pcs_soc_data *pcs_soc,
1396*4882a593Smuzhiyun 			       int irq, const bool enable)
1397*4882a593Smuzhiyun {
1398*4882a593Smuzhiyun 	struct pcs_device *pcs;
1399*4882a593Smuzhiyun 	struct list_head *pos;
1400*4882a593Smuzhiyun 	unsigned mask;
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun 	pcs = container_of(pcs_soc, struct pcs_device, socdata);
1403*4882a593Smuzhiyun 	list_for_each(pos, &pcs->irqs) {
1404*4882a593Smuzhiyun 		struct pcs_interrupt *pcswi;
1405*4882a593Smuzhiyun 		unsigned soc_mask;
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun 		pcswi = list_entry(pos, struct pcs_interrupt, node);
1408*4882a593Smuzhiyun 		if (irq != pcswi->irq)
1409*4882a593Smuzhiyun 			continue;
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 		soc_mask = pcs_soc->irq_enable_mask;
1412*4882a593Smuzhiyun 		raw_spin_lock(&pcs->lock);
1413*4882a593Smuzhiyun 		mask = pcs->read(pcswi->reg);
1414*4882a593Smuzhiyun 		if (enable)
1415*4882a593Smuzhiyun 			mask |= soc_mask;
1416*4882a593Smuzhiyun 		else
1417*4882a593Smuzhiyun 			mask &= ~soc_mask;
1418*4882a593Smuzhiyun 		pcs->write(mask, pcswi->reg);
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun 		/* flush posted write */
1421*4882a593Smuzhiyun 		mask = pcs->read(pcswi->reg);
1422*4882a593Smuzhiyun 		raw_spin_unlock(&pcs->lock);
1423*4882a593Smuzhiyun 	}
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun 	if (pcs_soc->rearm)
1426*4882a593Smuzhiyun 		pcs_soc->rearm();
1427*4882a593Smuzhiyun }
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun /**
1430*4882a593Smuzhiyun  * pcs_irq_mask() - mask pinctrl interrupt
1431*4882a593Smuzhiyun  * @d: interrupt data
1432*4882a593Smuzhiyun  */
pcs_irq_mask(struct irq_data * d)1433*4882a593Smuzhiyun static void pcs_irq_mask(struct irq_data *d)
1434*4882a593Smuzhiyun {
1435*4882a593Smuzhiyun 	struct pcs_soc_data *pcs_soc = irq_data_get_irq_chip_data(d);
1436*4882a593Smuzhiyun 
1437*4882a593Smuzhiyun 	pcs_irq_set(pcs_soc, d->irq, false);
1438*4882a593Smuzhiyun }
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun /**
1441*4882a593Smuzhiyun  * pcs_irq_unmask() - unmask pinctrl interrupt
1442*4882a593Smuzhiyun  * @d: interrupt data
1443*4882a593Smuzhiyun  */
pcs_irq_unmask(struct irq_data * d)1444*4882a593Smuzhiyun static void pcs_irq_unmask(struct irq_data *d)
1445*4882a593Smuzhiyun {
1446*4882a593Smuzhiyun 	struct pcs_soc_data *pcs_soc = irq_data_get_irq_chip_data(d);
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun 	pcs_irq_set(pcs_soc, d->irq, true);
1449*4882a593Smuzhiyun }
1450*4882a593Smuzhiyun 
1451*4882a593Smuzhiyun /**
1452*4882a593Smuzhiyun  * pcs_irq_set_wake() - toggle the suspend and resume wake up
1453*4882a593Smuzhiyun  * @d: interrupt data
1454*4882a593Smuzhiyun  * @state: wake-up state
1455*4882a593Smuzhiyun  *
1456*4882a593Smuzhiyun  * Note that this should be called only for suspend and resume.
1457*4882a593Smuzhiyun  * For runtime PM, the wake-up events should be enabled by default.
1458*4882a593Smuzhiyun  */
pcs_irq_set_wake(struct irq_data * d,unsigned int state)1459*4882a593Smuzhiyun static int pcs_irq_set_wake(struct irq_data *d, unsigned int state)
1460*4882a593Smuzhiyun {
1461*4882a593Smuzhiyun 	if (state)
1462*4882a593Smuzhiyun 		pcs_irq_unmask(d);
1463*4882a593Smuzhiyun 	else
1464*4882a593Smuzhiyun 		pcs_irq_mask(d);
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun 	return 0;
1467*4882a593Smuzhiyun }
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun /**
1470*4882a593Smuzhiyun  * pcs_irq_handle() - common interrupt handler
1471*4882a593Smuzhiyun  * @pcs_soc: SoC specific settings
1472*4882a593Smuzhiyun  *
1473*4882a593Smuzhiyun  * Note that this currently assumes we have one interrupt bit per
1474*4882a593Smuzhiyun  * mux register. This interrupt is typically used for wake-up events.
1475*4882a593Smuzhiyun  * For more complex interrupts different handlers can be specified.
1476*4882a593Smuzhiyun  */
pcs_irq_handle(struct pcs_soc_data * pcs_soc)1477*4882a593Smuzhiyun static int pcs_irq_handle(struct pcs_soc_data *pcs_soc)
1478*4882a593Smuzhiyun {
1479*4882a593Smuzhiyun 	struct pcs_device *pcs;
1480*4882a593Smuzhiyun 	struct list_head *pos;
1481*4882a593Smuzhiyun 	int count = 0;
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun 	pcs = container_of(pcs_soc, struct pcs_device, socdata);
1484*4882a593Smuzhiyun 	list_for_each(pos, &pcs->irqs) {
1485*4882a593Smuzhiyun 		struct pcs_interrupt *pcswi;
1486*4882a593Smuzhiyun 		unsigned mask;
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun 		pcswi = list_entry(pos, struct pcs_interrupt, node);
1489*4882a593Smuzhiyun 		raw_spin_lock(&pcs->lock);
1490*4882a593Smuzhiyun 		mask = pcs->read(pcswi->reg);
1491*4882a593Smuzhiyun 		raw_spin_unlock(&pcs->lock);
1492*4882a593Smuzhiyun 		if (mask & pcs_soc->irq_status_mask) {
1493*4882a593Smuzhiyun 			generic_handle_irq(irq_find_mapping(pcs->domain,
1494*4882a593Smuzhiyun 							    pcswi->hwirq));
1495*4882a593Smuzhiyun 			count++;
1496*4882a593Smuzhiyun 		}
1497*4882a593Smuzhiyun 	}
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun 	return count;
1500*4882a593Smuzhiyun }
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun /**
1503*4882a593Smuzhiyun  * pcs_irq_handler() - handler for the shared interrupt case
1504*4882a593Smuzhiyun  * @irq: interrupt
1505*4882a593Smuzhiyun  * @d: data
1506*4882a593Smuzhiyun  *
1507*4882a593Smuzhiyun  * Use this for cases where multiple instances of
1508*4882a593Smuzhiyun  * pinctrl-single share a single interrupt like on omaps.
1509*4882a593Smuzhiyun  */
pcs_irq_handler(int irq,void * d)1510*4882a593Smuzhiyun static irqreturn_t pcs_irq_handler(int irq, void *d)
1511*4882a593Smuzhiyun {
1512*4882a593Smuzhiyun 	struct pcs_soc_data *pcs_soc = d;
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun 	return pcs_irq_handle(pcs_soc) ? IRQ_HANDLED : IRQ_NONE;
1515*4882a593Smuzhiyun }
1516*4882a593Smuzhiyun 
1517*4882a593Smuzhiyun /**
1518*4882a593Smuzhiyun  * pcs_irq_handle() - handler for the dedicated chained interrupt case
1519*4882a593Smuzhiyun  * @desc: interrupt descriptor
1520*4882a593Smuzhiyun  *
1521*4882a593Smuzhiyun  * Use this if you have a separate interrupt for each
1522*4882a593Smuzhiyun  * pinctrl-single instance.
1523*4882a593Smuzhiyun  */
pcs_irq_chain_handler(struct irq_desc * desc)1524*4882a593Smuzhiyun static void pcs_irq_chain_handler(struct irq_desc *desc)
1525*4882a593Smuzhiyun {
1526*4882a593Smuzhiyun 	struct pcs_soc_data *pcs_soc = irq_desc_get_handler_data(desc);
1527*4882a593Smuzhiyun 	struct irq_chip *chip;
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun 	chip = irq_desc_get_chip(desc);
1530*4882a593Smuzhiyun 	chained_irq_enter(chip, desc);
1531*4882a593Smuzhiyun 	pcs_irq_handle(pcs_soc);
1532*4882a593Smuzhiyun 	/* REVISIT: export and add handle_bad_irq(irq, desc)? */
1533*4882a593Smuzhiyun 	chained_irq_exit(chip, desc);
1534*4882a593Smuzhiyun }
1535*4882a593Smuzhiyun 
pcs_irqdomain_map(struct irq_domain * d,unsigned int irq,irq_hw_number_t hwirq)1536*4882a593Smuzhiyun static int pcs_irqdomain_map(struct irq_domain *d, unsigned int irq,
1537*4882a593Smuzhiyun 			     irq_hw_number_t hwirq)
1538*4882a593Smuzhiyun {
1539*4882a593Smuzhiyun 	struct pcs_soc_data *pcs_soc = d->host_data;
1540*4882a593Smuzhiyun 	struct pcs_device *pcs;
1541*4882a593Smuzhiyun 	struct pcs_interrupt *pcswi;
1542*4882a593Smuzhiyun 
1543*4882a593Smuzhiyun 	pcs = container_of(pcs_soc, struct pcs_device, socdata);
1544*4882a593Smuzhiyun 	pcswi = devm_kzalloc(pcs->dev, sizeof(*pcswi), GFP_KERNEL);
1545*4882a593Smuzhiyun 	if (!pcswi)
1546*4882a593Smuzhiyun 		return -ENOMEM;
1547*4882a593Smuzhiyun 
1548*4882a593Smuzhiyun 	pcswi->reg = pcs->base + hwirq;
1549*4882a593Smuzhiyun 	pcswi->hwirq = hwirq;
1550*4882a593Smuzhiyun 	pcswi->irq = irq;
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun 	mutex_lock(&pcs->mutex);
1553*4882a593Smuzhiyun 	list_add_tail(&pcswi->node, &pcs->irqs);
1554*4882a593Smuzhiyun 	mutex_unlock(&pcs->mutex);
1555*4882a593Smuzhiyun 
1556*4882a593Smuzhiyun 	irq_set_chip_data(irq, pcs_soc);
1557*4882a593Smuzhiyun 	irq_set_chip_and_handler(irq, &pcs->chip,
1558*4882a593Smuzhiyun 				 handle_level_irq);
1559*4882a593Smuzhiyun 	irq_set_lockdep_class(irq, &pcs_lock_class, &pcs_request_class);
1560*4882a593Smuzhiyun 	irq_set_noprobe(irq);
1561*4882a593Smuzhiyun 
1562*4882a593Smuzhiyun 	return 0;
1563*4882a593Smuzhiyun }
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun static const struct irq_domain_ops pcs_irqdomain_ops = {
1566*4882a593Smuzhiyun 	.map = pcs_irqdomain_map,
1567*4882a593Smuzhiyun 	.xlate = irq_domain_xlate_onecell,
1568*4882a593Smuzhiyun };
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun /**
1571*4882a593Smuzhiyun  * pcs_irq_init_chained_handler() - set up a chained interrupt handler
1572*4882a593Smuzhiyun  * @pcs: pcs driver instance
1573*4882a593Smuzhiyun  * @np: device node pointer
1574*4882a593Smuzhiyun  */
pcs_irq_init_chained_handler(struct pcs_device * pcs,struct device_node * np)1575*4882a593Smuzhiyun static int pcs_irq_init_chained_handler(struct pcs_device *pcs,
1576*4882a593Smuzhiyun 					struct device_node *np)
1577*4882a593Smuzhiyun {
1578*4882a593Smuzhiyun 	struct pcs_soc_data *pcs_soc = &pcs->socdata;
1579*4882a593Smuzhiyun 	const char *name = "pinctrl";
1580*4882a593Smuzhiyun 	int num_irqs;
1581*4882a593Smuzhiyun 
1582*4882a593Smuzhiyun 	if (!pcs_soc->irq_enable_mask ||
1583*4882a593Smuzhiyun 	    !pcs_soc->irq_status_mask) {
1584*4882a593Smuzhiyun 		pcs_soc->irq = -1;
1585*4882a593Smuzhiyun 		return -EINVAL;
1586*4882a593Smuzhiyun 	}
1587*4882a593Smuzhiyun 
1588*4882a593Smuzhiyun 	INIT_LIST_HEAD(&pcs->irqs);
1589*4882a593Smuzhiyun 	pcs->chip.name = name;
1590*4882a593Smuzhiyun 	pcs->chip.irq_ack = pcs_irq_mask;
1591*4882a593Smuzhiyun 	pcs->chip.irq_mask = pcs_irq_mask;
1592*4882a593Smuzhiyun 	pcs->chip.irq_unmask = pcs_irq_unmask;
1593*4882a593Smuzhiyun 	pcs->chip.irq_set_wake = pcs_irq_set_wake;
1594*4882a593Smuzhiyun 
1595*4882a593Smuzhiyun 	if (PCS_QUIRK_HAS_SHARED_IRQ) {
1596*4882a593Smuzhiyun 		int res;
1597*4882a593Smuzhiyun 
1598*4882a593Smuzhiyun 		res = request_irq(pcs_soc->irq, pcs_irq_handler,
1599*4882a593Smuzhiyun 				  IRQF_SHARED | IRQF_NO_SUSPEND |
1600*4882a593Smuzhiyun 				  IRQF_NO_THREAD,
1601*4882a593Smuzhiyun 				  name, pcs_soc);
1602*4882a593Smuzhiyun 		if (res) {
1603*4882a593Smuzhiyun 			pcs_soc->irq = -1;
1604*4882a593Smuzhiyun 			return res;
1605*4882a593Smuzhiyun 		}
1606*4882a593Smuzhiyun 	} else {
1607*4882a593Smuzhiyun 		irq_set_chained_handler_and_data(pcs_soc->irq,
1608*4882a593Smuzhiyun 						 pcs_irq_chain_handler,
1609*4882a593Smuzhiyun 						 pcs_soc);
1610*4882a593Smuzhiyun 	}
1611*4882a593Smuzhiyun 
1612*4882a593Smuzhiyun 	/*
1613*4882a593Smuzhiyun 	 * We can use the register offset as the hardirq
1614*4882a593Smuzhiyun 	 * number as irq_domain_add_simple maps them lazily.
1615*4882a593Smuzhiyun 	 * This way we can easily support more than one
1616*4882a593Smuzhiyun 	 * interrupt per function if needed.
1617*4882a593Smuzhiyun 	 */
1618*4882a593Smuzhiyun 	num_irqs = pcs->size;
1619*4882a593Smuzhiyun 
1620*4882a593Smuzhiyun 	pcs->domain = irq_domain_add_simple(np, num_irqs, 0,
1621*4882a593Smuzhiyun 					    &pcs_irqdomain_ops,
1622*4882a593Smuzhiyun 					    pcs_soc);
1623*4882a593Smuzhiyun 	if (!pcs->domain) {
1624*4882a593Smuzhiyun 		irq_set_chained_handler(pcs_soc->irq, NULL);
1625*4882a593Smuzhiyun 		return -EINVAL;
1626*4882a593Smuzhiyun 	}
1627*4882a593Smuzhiyun 
1628*4882a593Smuzhiyun 	return 0;
1629*4882a593Smuzhiyun }
1630*4882a593Smuzhiyun 
1631*4882a593Smuzhiyun #ifdef CONFIG_PM
pcs_save_context(struct pcs_device * pcs)1632*4882a593Smuzhiyun static int pcs_save_context(struct pcs_device *pcs)
1633*4882a593Smuzhiyun {
1634*4882a593Smuzhiyun 	int i, mux_bytes;
1635*4882a593Smuzhiyun 	u64 *regsl;
1636*4882a593Smuzhiyun 	u32 *regsw;
1637*4882a593Smuzhiyun 	u16 *regshw;
1638*4882a593Smuzhiyun 
1639*4882a593Smuzhiyun 	mux_bytes = pcs->width / BITS_PER_BYTE;
1640*4882a593Smuzhiyun 
1641*4882a593Smuzhiyun 	if (!pcs->saved_vals) {
1642*4882a593Smuzhiyun 		pcs->saved_vals = devm_kzalloc(pcs->dev, pcs->size, GFP_ATOMIC);
1643*4882a593Smuzhiyun 		if (!pcs->saved_vals)
1644*4882a593Smuzhiyun 			return -ENOMEM;
1645*4882a593Smuzhiyun 	}
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun 	switch (pcs->width) {
1648*4882a593Smuzhiyun 	case 64:
1649*4882a593Smuzhiyun 		regsl = pcs->saved_vals;
1650*4882a593Smuzhiyun 		for (i = 0; i < pcs->size; i += mux_bytes)
1651*4882a593Smuzhiyun 			*regsl++ = pcs->read(pcs->base + i);
1652*4882a593Smuzhiyun 		break;
1653*4882a593Smuzhiyun 	case 32:
1654*4882a593Smuzhiyun 		regsw = pcs->saved_vals;
1655*4882a593Smuzhiyun 		for (i = 0; i < pcs->size; i += mux_bytes)
1656*4882a593Smuzhiyun 			*regsw++ = pcs->read(pcs->base + i);
1657*4882a593Smuzhiyun 		break;
1658*4882a593Smuzhiyun 	case 16:
1659*4882a593Smuzhiyun 		regshw = pcs->saved_vals;
1660*4882a593Smuzhiyun 		for (i = 0; i < pcs->size; i += mux_bytes)
1661*4882a593Smuzhiyun 			*regshw++ = pcs->read(pcs->base + i);
1662*4882a593Smuzhiyun 		break;
1663*4882a593Smuzhiyun 	}
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun 	return 0;
1666*4882a593Smuzhiyun }
1667*4882a593Smuzhiyun 
pcs_restore_context(struct pcs_device * pcs)1668*4882a593Smuzhiyun static void pcs_restore_context(struct pcs_device *pcs)
1669*4882a593Smuzhiyun {
1670*4882a593Smuzhiyun 	int i, mux_bytes;
1671*4882a593Smuzhiyun 	u64 *regsl;
1672*4882a593Smuzhiyun 	u32 *regsw;
1673*4882a593Smuzhiyun 	u16 *regshw;
1674*4882a593Smuzhiyun 
1675*4882a593Smuzhiyun 	mux_bytes = pcs->width / BITS_PER_BYTE;
1676*4882a593Smuzhiyun 
1677*4882a593Smuzhiyun 	switch (pcs->width) {
1678*4882a593Smuzhiyun 	case 64:
1679*4882a593Smuzhiyun 		regsl = pcs->saved_vals;
1680*4882a593Smuzhiyun 		for (i = 0; i < pcs->size; i += mux_bytes)
1681*4882a593Smuzhiyun 			pcs->write(*regsl++, pcs->base + i);
1682*4882a593Smuzhiyun 		break;
1683*4882a593Smuzhiyun 	case 32:
1684*4882a593Smuzhiyun 		regsw = pcs->saved_vals;
1685*4882a593Smuzhiyun 		for (i = 0; i < pcs->size; i += mux_bytes)
1686*4882a593Smuzhiyun 			pcs->write(*regsw++, pcs->base + i);
1687*4882a593Smuzhiyun 		break;
1688*4882a593Smuzhiyun 	case 16:
1689*4882a593Smuzhiyun 		regshw = pcs->saved_vals;
1690*4882a593Smuzhiyun 		for (i = 0; i < pcs->size; i += mux_bytes)
1691*4882a593Smuzhiyun 			pcs->write(*regshw++, pcs->base + i);
1692*4882a593Smuzhiyun 		break;
1693*4882a593Smuzhiyun 	}
1694*4882a593Smuzhiyun }
1695*4882a593Smuzhiyun 
pinctrl_single_suspend(struct platform_device * pdev,pm_message_t state)1696*4882a593Smuzhiyun static int pinctrl_single_suspend(struct platform_device *pdev,
1697*4882a593Smuzhiyun 					pm_message_t state)
1698*4882a593Smuzhiyun {
1699*4882a593Smuzhiyun 	struct pcs_device *pcs;
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun 	pcs = platform_get_drvdata(pdev);
1702*4882a593Smuzhiyun 	if (!pcs)
1703*4882a593Smuzhiyun 		return -EINVAL;
1704*4882a593Smuzhiyun 
1705*4882a593Smuzhiyun 	if (pcs->flags & PCS_CONTEXT_LOSS_OFF) {
1706*4882a593Smuzhiyun 		int ret;
1707*4882a593Smuzhiyun 
1708*4882a593Smuzhiyun 		ret = pcs_save_context(pcs);
1709*4882a593Smuzhiyun 		if (ret < 0)
1710*4882a593Smuzhiyun 			return ret;
1711*4882a593Smuzhiyun 	}
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun 	return pinctrl_force_sleep(pcs->pctl);
1714*4882a593Smuzhiyun }
1715*4882a593Smuzhiyun 
pinctrl_single_resume(struct platform_device * pdev)1716*4882a593Smuzhiyun static int pinctrl_single_resume(struct platform_device *pdev)
1717*4882a593Smuzhiyun {
1718*4882a593Smuzhiyun 	struct pcs_device *pcs;
1719*4882a593Smuzhiyun 
1720*4882a593Smuzhiyun 	pcs = platform_get_drvdata(pdev);
1721*4882a593Smuzhiyun 	if (!pcs)
1722*4882a593Smuzhiyun 		return -EINVAL;
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun 	if (pcs->flags & PCS_CONTEXT_LOSS_OFF)
1725*4882a593Smuzhiyun 		pcs_restore_context(pcs);
1726*4882a593Smuzhiyun 
1727*4882a593Smuzhiyun 	return pinctrl_force_default(pcs->pctl);
1728*4882a593Smuzhiyun }
1729*4882a593Smuzhiyun #endif
1730*4882a593Smuzhiyun 
1731*4882a593Smuzhiyun /**
1732*4882a593Smuzhiyun  * pcs_quirk_missing_pinctrl_cells - handle legacy binding
1733*4882a593Smuzhiyun  * @pcs: pinctrl driver instance
1734*4882a593Smuzhiyun  * @np: device tree node
1735*4882a593Smuzhiyun  * @cells: number of cells
1736*4882a593Smuzhiyun  *
1737*4882a593Smuzhiyun  * Handle legacy binding with no #pinctrl-cells. This should be
1738*4882a593Smuzhiyun  * always two pinctrl-single,bit-per-mux and one for others.
1739*4882a593Smuzhiyun  * At some point we may want to consider removing this.
1740*4882a593Smuzhiyun  */
pcs_quirk_missing_pinctrl_cells(struct pcs_device * pcs,struct device_node * np,int cells)1741*4882a593Smuzhiyun static int pcs_quirk_missing_pinctrl_cells(struct pcs_device *pcs,
1742*4882a593Smuzhiyun 					   struct device_node *np,
1743*4882a593Smuzhiyun 					   int cells)
1744*4882a593Smuzhiyun {
1745*4882a593Smuzhiyun 	struct property *p;
1746*4882a593Smuzhiyun 	const char *name = "#pinctrl-cells";
1747*4882a593Smuzhiyun 	int error;
1748*4882a593Smuzhiyun 	u32 val;
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 	error = of_property_read_u32(np, name, &val);
1751*4882a593Smuzhiyun 	if (!error)
1752*4882a593Smuzhiyun 		return 0;
1753*4882a593Smuzhiyun 
1754*4882a593Smuzhiyun 	dev_warn(pcs->dev, "please update dts to use %s = <%i>\n",
1755*4882a593Smuzhiyun 		 name, cells);
1756*4882a593Smuzhiyun 
1757*4882a593Smuzhiyun 	p = devm_kzalloc(pcs->dev, sizeof(*p), GFP_KERNEL);
1758*4882a593Smuzhiyun 	if (!p)
1759*4882a593Smuzhiyun 		return -ENOMEM;
1760*4882a593Smuzhiyun 
1761*4882a593Smuzhiyun 	p->length = sizeof(__be32);
1762*4882a593Smuzhiyun 	p->value = devm_kzalloc(pcs->dev, sizeof(__be32), GFP_KERNEL);
1763*4882a593Smuzhiyun 	if (!p->value)
1764*4882a593Smuzhiyun 		return -ENOMEM;
1765*4882a593Smuzhiyun 	*(__be32 *)p->value = cpu_to_be32(cells);
1766*4882a593Smuzhiyun 
1767*4882a593Smuzhiyun 	p->name = devm_kstrdup(pcs->dev, name, GFP_KERNEL);
1768*4882a593Smuzhiyun 	if (!p->name)
1769*4882a593Smuzhiyun 		return -ENOMEM;
1770*4882a593Smuzhiyun 
1771*4882a593Smuzhiyun 	pcs->missing_nr_pinctrl_cells = p;
1772*4882a593Smuzhiyun 
1773*4882a593Smuzhiyun #if IS_BUILTIN(CONFIG_PINCTRL_SINGLE)
1774*4882a593Smuzhiyun 	error = of_add_property(np, pcs->missing_nr_pinctrl_cells);
1775*4882a593Smuzhiyun #endif
1776*4882a593Smuzhiyun 
1777*4882a593Smuzhiyun 	return error;
1778*4882a593Smuzhiyun }
1779*4882a593Smuzhiyun 
pcs_probe(struct platform_device * pdev)1780*4882a593Smuzhiyun static int pcs_probe(struct platform_device *pdev)
1781*4882a593Smuzhiyun {
1782*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
1783*4882a593Smuzhiyun 	struct pcs_pdata *pdata;
1784*4882a593Smuzhiyun 	struct resource *res;
1785*4882a593Smuzhiyun 	struct pcs_device *pcs;
1786*4882a593Smuzhiyun 	const struct pcs_soc_data *soc;
1787*4882a593Smuzhiyun 	int ret;
1788*4882a593Smuzhiyun 
1789*4882a593Smuzhiyun 	soc = of_device_get_match_data(&pdev->dev);
1790*4882a593Smuzhiyun 	if (WARN_ON(!soc))
1791*4882a593Smuzhiyun 		return -EINVAL;
1792*4882a593Smuzhiyun 
1793*4882a593Smuzhiyun 	pcs = devm_kzalloc(&pdev->dev, sizeof(*pcs), GFP_KERNEL);
1794*4882a593Smuzhiyun 	if (!pcs)
1795*4882a593Smuzhiyun 		return -ENOMEM;
1796*4882a593Smuzhiyun 
1797*4882a593Smuzhiyun 	pcs->dev = &pdev->dev;
1798*4882a593Smuzhiyun 	pcs->np = np;
1799*4882a593Smuzhiyun 	raw_spin_lock_init(&pcs->lock);
1800*4882a593Smuzhiyun 	mutex_init(&pcs->mutex);
1801*4882a593Smuzhiyun 	INIT_LIST_HEAD(&pcs->gpiofuncs);
1802*4882a593Smuzhiyun 	pcs->flags = soc->flags;
1803*4882a593Smuzhiyun 	memcpy(&pcs->socdata, soc, sizeof(*soc));
1804*4882a593Smuzhiyun 
1805*4882a593Smuzhiyun 	ret = of_property_read_u32(np, "pinctrl-single,register-width",
1806*4882a593Smuzhiyun 				   &pcs->width);
1807*4882a593Smuzhiyun 	if (ret) {
1808*4882a593Smuzhiyun 		dev_err(pcs->dev, "register width not specified\n");
1809*4882a593Smuzhiyun 
1810*4882a593Smuzhiyun 		return ret;
1811*4882a593Smuzhiyun 	}
1812*4882a593Smuzhiyun 
1813*4882a593Smuzhiyun 	ret = of_property_read_u32(np, "pinctrl-single,function-mask",
1814*4882a593Smuzhiyun 				   &pcs->fmask);
1815*4882a593Smuzhiyun 	if (!ret) {
1816*4882a593Smuzhiyun 		pcs->fshift = __ffs(pcs->fmask);
1817*4882a593Smuzhiyun 		pcs->fmax = pcs->fmask >> pcs->fshift;
1818*4882a593Smuzhiyun 	} else {
1819*4882a593Smuzhiyun 		/* If mask property doesn't exist, function mux is invalid. */
1820*4882a593Smuzhiyun 		pcs->fmask = 0;
1821*4882a593Smuzhiyun 		pcs->fshift = 0;
1822*4882a593Smuzhiyun 		pcs->fmax = 0;
1823*4882a593Smuzhiyun 	}
1824*4882a593Smuzhiyun 
1825*4882a593Smuzhiyun 	ret = of_property_read_u32(np, "pinctrl-single,function-off",
1826*4882a593Smuzhiyun 					&pcs->foff);
1827*4882a593Smuzhiyun 	if (ret)
1828*4882a593Smuzhiyun 		pcs->foff = PCS_OFF_DISABLED;
1829*4882a593Smuzhiyun 
1830*4882a593Smuzhiyun 	pcs->bits_per_mux = of_property_read_bool(np,
1831*4882a593Smuzhiyun 						  "pinctrl-single,bit-per-mux");
1832*4882a593Smuzhiyun 	ret = pcs_quirk_missing_pinctrl_cells(pcs, np,
1833*4882a593Smuzhiyun 					      pcs->bits_per_mux ? 2 : 1);
1834*4882a593Smuzhiyun 	if (ret) {
1835*4882a593Smuzhiyun 		dev_err(&pdev->dev, "unable to patch #pinctrl-cells\n");
1836*4882a593Smuzhiyun 
1837*4882a593Smuzhiyun 		return ret;
1838*4882a593Smuzhiyun 	}
1839*4882a593Smuzhiyun 
1840*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1841*4882a593Smuzhiyun 	if (!res) {
1842*4882a593Smuzhiyun 		dev_err(pcs->dev, "could not get resource\n");
1843*4882a593Smuzhiyun 		return -ENODEV;
1844*4882a593Smuzhiyun 	}
1845*4882a593Smuzhiyun 
1846*4882a593Smuzhiyun 	pcs->res = devm_request_mem_region(pcs->dev, res->start,
1847*4882a593Smuzhiyun 			resource_size(res), DRIVER_NAME);
1848*4882a593Smuzhiyun 	if (!pcs->res) {
1849*4882a593Smuzhiyun 		dev_err(pcs->dev, "could not get mem_region\n");
1850*4882a593Smuzhiyun 		return -EBUSY;
1851*4882a593Smuzhiyun 	}
1852*4882a593Smuzhiyun 
1853*4882a593Smuzhiyun 	pcs->size = resource_size(pcs->res);
1854*4882a593Smuzhiyun 	pcs->base = devm_ioremap(pcs->dev, pcs->res->start, pcs->size);
1855*4882a593Smuzhiyun 	if (!pcs->base) {
1856*4882a593Smuzhiyun 		dev_err(pcs->dev, "could not ioremap\n");
1857*4882a593Smuzhiyun 		return -ENODEV;
1858*4882a593Smuzhiyun 	}
1859*4882a593Smuzhiyun 
1860*4882a593Smuzhiyun 	platform_set_drvdata(pdev, pcs);
1861*4882a593Smuzhiyun 
1862*4882a593Smuzhiyun 	switch (pcs->width) {
1863*4882a593Smuzhiyun 	case 8:
1864*4882a593Smuzhiyun 		pcs->read = pcs_readb;
1865*4882a593Smuzhiyun 		pcs->write = pcs_writeb;
1866*4882a593Smuzhiyun 		break;
1867*4882a593Smuzhiyun 	case 16:
1868*4882a593Smuzhiyun 		pcs->read = pcs_readw;
1869*4882a593Smuzhiyun 		pcs->write = pcs_writew;
1870*4882a593Smuzhiyun 		break;
1871*4882a593Smuzhiyun 	case 32:
1872*4882a593Smuzhiyun 		pcs->read = pcs_readl;
1873*4882a593Smuzhiyun 		pcs->write = pcs_writel;
1874*4882a593Smuzhiyun 		break;
1875*4882a593Smuzhiyun 	default:
1876*4882a593Smuzhiyun 		break;
1877*4882a593Smuzhiyun 	}
1878*4882a593Smuzhiyun 
1879*4882a593Smuzhiyun 	pcs->desc.name = DRIVER_NAME;
1880*4882a593Smuzhiyun 	pcs->desc.pctlops = &pcs_pinctrl_ops;
1881*4882a593Smuzhiyun 	pcs->desc.pmxops = &pcs_pinmux_ops;
1882*4882a593Smuzhiyun 	if (PCS_HAS_PINCONF)
1883*4882a593Smuzhiyun 		pcs->desc.confops = &pcs_pinconf_ops;
1884*4882a593Smuzhiyun 	pcs->desc.owner = THIS_MODULE;
1885*4882a593Smuzhiyun 
1886*4882a593Smuzhiyun 	ret = pcs_allocate_pin_table(pcs);
1887*4882a593Smuzhiyun 	if (ret < 0)
1888*4882a593Smuzhiyun 		goto free;
1889*4882a593Smuzhiyun 
1890*4882a593Smuzhiyun 	ret = pinctrl_register_and_init(&pcs->desc, pcs->dev, pcs, &pcs->pctl);
1891*4882a593Smuzhiyun 	if (ret) {
1892*4882a593Smuzhiyun 		dev_err(pcs->dev, "could not register single pinctrl driver\n");
1893*4882a593Smuzhiyun 		goto free;
1894*4882a593Smuzhiyun 	}
1895*4882a593Smuzhiyun 
1896*4882a593Smuzhiyun 	ret = pcs_add_gpio_func(np, pcs);
1897*4882a593Smuzhiyun 	if (ret < 0)
1898*4882a593Smuzhiyun 		goto free;
1899*4882a593Smuzhiyun 
1900*4882a593Smuzhiyun 	pcs->socdata.irq = irq_of_parse_and_map(np, 0);
1901*4882a593Smuzhiyun 	if (pcs->socdata.irq)
1902*4882a593Smuzhiyun 		pcs->flags |= PCS_FEAT_IRQ;
1903*4882a593Smuzhiyun 
1904*4882a593Smuzhiyun 	/* We still need auxdata for some omaps for PRM interrupts */
1905*4882a593Smuzhiyun 	pdata = dev_get_platdata(&pdev->dev);
1906*4882a593Smuzhiyun 	if (pdata) {
1907*4882a593Smuzhiyun 		if (pdata->rearm)
1908*4882a593Smuzhiyun 			pcs->socdata.rearm = pdata->rearm;
1909*4882a593Smuzhiyun 		if (pdata->irq) {
1910*4882a593Smuzhiyun 			pcs->socdata.irq = pdata->irq;
1911*4882a593Smuzhiyun 			pcs->flags |= PCS_FEAT_IRQ;
1912*4882a593Smuzhiyun 		}
1913*4882a593Smuzhiyun 	}
1914*4882a593Smuzhiyun 
1915*4882a593Smuzhiyun 	if (PCS_HAS_IRQ) {
1916*4882a593Smuzhiyun 		ret = pcs_irq_init_chained_handler(pcs, np);
1917*4882a593Smuzhiyun 		if (ret < 0)
1918*4882a593Smuzhiyun 			dev_warn(pcs->dev, "initialized with no interrupts\n");
1919*4882a593Smuzhiyun 	}
1920*4882a593Smuzhiyun 
1921*4882a593Smuzhiyun 	dev_info(pcs->dev, "%i pins, size %u\n", pcs->desc.npins, pcs->size);
1922*4882a593Smuzhiyun 
1923*4882a593Smuzhiyun 	return pinctrl_enable(pcs->pctl);
1924*4882a593Smuzhiyun 
1925*4882a593Smuzhiyun free:
1926*4882a593Smuzhiyun 	pcs_free_resources(pcs);
1927*4882a593Smuzhiyun 
1928*4882a593Smuzhiyun 	return ret;
1929*4882a593Smuzhiyun }
1930*4882a593Smuzhiyun 
pcs_remove(struct platform_device * pdev)1931*4882a593Smuzhiyun static int pcs_remove(struct platform_device *pdev)
1932*4882a593Smuzhiyun {
1933*4882a593Smuzhiyun 	struct pcs_device *pcs = platform_get_drvdata(pdev);
1934*4882a593Smuzhiyun 
1935*4882a593Smuzhiyun 	if (!pcs)
1936*4882a593Smuzhiyun 		return 0;
1937*4882a593Smuzhiyun 
1938*4882a593Smuzhiyun 	pcs_free_resources(pcs);
1939*4882a593Smuzhiyun 
1940*4882a593Smuzhiyun 	return 0;
1941*4882a593Smuzhiyun }
1942*4882a593Smuzhiyun 
1943*4882a593Smuzhiyun static const struct pcs_soc_data pinctrl_single_omap_wkup = {
1944*4882a593Smuzhiyun 	.flags = PCS_QUIRK_SHARED_IRQ,
1945*4882a593Smuzhiyun 	.irq_enable_mask = (1 << 14),	/* OMAP_WAKEUP_EN */
1946*4882a593Smuzhiyun 	.irq_status_mask = (1 << 15),	/* OMAP_WAKEUP_EVENT */
1947*4882a593Smuzhiyun };
1948*4882a593Smuzhiyun 
1949*4882a593Smuzhiyun static const struct pcs_soc_data pinctrl_single_dra7 = {
1950*4882a593Smuzhiyun 	.irq_enable_mask = (1 << 24),	/* WAKEUPENABLE */
1951*4882a593Smuzhiyun 	.irq_status_mask = (1 << 25),	/* WAKEUPEVENT */
1952*4882a593Smuzhiyun };
1953*4882a593Smuzhiyun 
1954*4882a593Smuzhiyun static const struct pcs_soc_data pinctrl_single_am437x = {
1955*4882a593Smuzhiyun 	.flags = PCS_QUIRK_SHARED_IRQ | PCS_CONTEXT_LOSS_OFF,
1956*4882a593Smuzhiyun 	.irq_enable_mask = (1 << 29),   /* OMAP_WAKEUP_EN */
1957*4882a593Smuzhiyun 	.irq_status_mask = (1 << 30),   /* OMAP_WAKEUP_EVENT */
1958*4882a593Smuzhiyun };
1959*4882a593Smuzhiyun 
1960*4882a593Smuzhiyun static const struct pcs_soc_data pinctrl_single = {
1961*4882a593Smuzhiyun };
1962*4882a593Smuzhiyun 
1963*4882a593Smuzhiyun static const struct pcs_soc_data pinconf_single = {
1964*4882a593Smuzhiyun 	.flags = PCS_FEAT_PINCONF,
1965*4882a593Smuzhiyun };
1966*4882a593Smuzhiyun 
1967*4882a593Smuzhiyun static const struct of_device_id pcs_of_match[] = {
1968*4882a593Smuzhiyun 	{ .compatible = "ti,omap3-padconf", .data = &pinctrl_single_omap_wkup },
1969*4882a593Smuzhiyun 	{ .compatible = "ti,omap4-padconf", .data = &pinctrl_single_omap_wkup },
1970*4882a593Smuzhiyun 	{ .compatible = "ti,omap5-padconf", .data = &pinctrl_single_omap_wkup },
1971*4882a593Smuzhiyun 	{ .compatible = "ti,dra7-padconf", .data = &pinctrl_single_dra7 },
1972*4882a593Smuzhiyun 	{ .compatible = "ti,am437-padconf", .data = &pinctrl_single_am437x },
1973*4882a593Smuzhiyun 	{ .compatible = "pinctrl-single", .data = &pinctrl_single },
1974*4882a593Smuzhiyun 	{ .compatible = "pinconf-single", .data = &pinconf_single },
1975*4882a593Smuzhiyun 	{ },
1976*4882a593Smuzhiyun };
1977*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, pcs_of_match);
1978*4882a593Smuzhiyun 
1979*4882a593Smuzhiyun static struct platform_driver pcs_driver = {
1980*4882a593Smuzhiyun 	.probe		= pcs_probe,
1981*4882a593Smuzhiyun 	.remove		= pcs_remove,
1982*4882a593Smuzhiyun 	.driver = {
1983*4882a593Smuzhiyun 		.name		= DRIVER_NAME,
1984*4882a593Smuzhiyun 		.of_match_table	= pcs_of_match,
1985*4882a593Smuzhiyun 	},
1986*4882a593Smuzhiyun #ifdef CONFIG_PM
1987*4882a593Smuzhiyun 	.suspend = pinctrl_single_suspend,
1988*4882a593Smuzhiyun 	.resume = pinctrl_single_resume,
1989*4882a593Smuzhiyun #endif
1990*4882a593Smuzhiyun };
1991*4882a593Smuzhiyun 
1992*4882a593Smuzhiyun module_platform_driver(pcs_driver);
1993*4882a593Smuzhiyun 
1994*4882a593Smuzhiyun MODULE_AUTHOR("Tony Lindgren <tony@atomide.com>");
1995*4882a593Smuzhiyun MODULE_DESCRIPTION("One-register-per-pin type device tree based pinctrl driver");
1996*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1997