xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/pinctrl-pistachio.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Pistachio SoC pinctrl driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2014 Imagination Technologies Ltd.
6*4882a593Smuzhiyun  * Copyright (C) 2014 Google, Inc.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/gpio/driver.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/irq.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/of_irq.h>
15*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
16*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
17*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
18*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <linux/spinlock.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include "pinctrl-utils.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define PADS_SCHMITT_EN0		0x000
26*4882a593Smuzhiyun #define PADS_SCHMITT_EN_REG(pin)	(PADS_SCHMITT_EN0 + 0x4 * ((pin) / 32))
27*4882a593Smuzhiyun #define PADS_SCHMITT_EN_BIT(pin)	BIT((pin) % 32)
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define PADS_PU_PD0			0x040
30*4882a593Smuzhiyun #define PADS_PU_PD_REG(pin)		(PADS_PU_PD0 + 0x4 * ((pin) / 16))
31*4882a593Smuzhiyun #define PADS_PU_PD_SHIFT(pin)		(2 * ((pin) % 16))
32*4882a593Smuzhiyun #define PADS_PU_PD_MASK			0x3
33*4882a593Smuzhiyun #define PADS_PU_PD_HIGHZ		0x0
34*4882a593Smuzhiyun #define PADS_PU_PD_UP			0x1
35*4882a593Smuzhiyun #define PADS_PU_PD_DOWN			0x2
36*4882a593Smuzhiyun #define PADS_PU_PD_BUS			0x3
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define PADS_FUNCTION_SELECT0		0x0c0
39*4882a593Smuzhiyun #define PADS_FUNCTION_SELECT1		0x0c4
40*4882a593Smuzhiyun #define PADS_FUNCTION_SELECT2		0x0c8
41*4882a593Smuzhiyun #define PADS_SCENARIO_SELECT		0x0f8
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define PADS_SLEW_RATE0			0x100
44*4882a593Smuzhiyun #define PADS_SLEW_RATE_REG(pin)		(PADS_SLEW_RATE0 + 0x4 * ((pin) / 32))
45*4882a593Smuzhiyun #define PADS_SLEW_RATE_BIT(pin)		BIT((pin) % 32)
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define PADS_DRIVE_STRENGTH0		0x120
48*4882a593Smuzhiyun #define PADS_DRIVE_STRENGTH_REG(pin)					\
49*4882a593Smuzhiyun 	(PADS_DRIVE_STRENGTH0 + 0x4 * ((pin) / 16))
50*4882a593Smuzhiyun #define PADS_DRIVE_STRENGTH_SHIFT(pin)	(2 * ((pin) % 16))
51*4882a593Smuzhiyun #define PADS_DRIVE_STRENGTH_MASK	0x3
52*4882a593Smuzhiyun #define PADS_DRIVE_STRENGTH_2MA		0x0
53*4882a593Smuzhiyun #define PADS_DRIVE_STRENGTH_4MA		0x1
54*4882a593Smuzhiyun #define PADS_DRIVE_STRENGTH_8MA		0x2
55*4882a593Smuzhiyun #define PADS_DRIVE_STRENGTH_12MA	0x3
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define GPIO_BANK_BASE(bank)		(0x200 + 0x24 * (bank))
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define GPIO_BIT_EN			0x00
60*4882a593Smuzhiyun #define GPIO_OUTPUT_EN			0x04
61*4882a593Smuzhiyun #define GPIO_OUTPUT			0x08
62*4882a593Smuzhiyun #define GPIO_INPUT			0x0c
63*4882a593Smuzhiyun #define GPIO_INPUT_POLARITY		0x10
64*4882a593Smuzhiyun #define GPIO_INTERRUPT_TYPE		0x14
65*4882a593Smuzhiyun #define GPIO_INTERRUPT_TYPE_LEVEL	0x0
66*4882a593Smuzhiyun #define GPIO_INTERRUPT_TYPE_EDGE	0x1
67*4882a593Smuzhiyun #define GPIO_INTERRUPT_EDGE		0x18
68*4882a593Smuzhiyun #define GPIO_INTERRUPT_EDGE_SINGLE	0x0
69*4882a593Smuzhiyun #define GPIO_INTERRUPT_EDGE_DUAL	0x1
70*4882a593Smuzhiyun #define GPIO_INTERRUPT_EN		0x1c
71*4882a593Smuzhiyun #define GPIO_INTERRUPT_STATUS		0x20
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun struct pistachio_function {
74*4882a593Smuzhiyun 	const char *name;
75*4882a593Smuzhiyun 	const char * const *groups;
76*4882a593Smuzhiyun 	unsigned int ngroups;
77*4882a593Smuzhiyun 	const int *scenarios;
78*4882a593Smuzhiyun 	unsigned int nscenarios;
79*4882a593Smuzhiyun 	unsigned int scenario_reg;
80*4882a593Smuzhiyun 	unsigned int scenario_shift;
81*4882a593Smuzhiyun 	unsigned int scenario_mask;
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun struct pistachio_pin_group {
85*4882a593Smuzhiyun 	const char *name;
86*4882a593Smuzhiyun 	unsigned int pin;
87*4882a593Smuzhiyun 	int mux_option[3];
88*4882a593Smuzhiyun 	int mux_reg;
89*4882a593Smuzhiyun 	int mux_shift;
90*4882a593Smuzhiyun 	int mux_mask;
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun struct pistachio_gpio_bank {
94*4882a593Smuzhiyun 	struct pistachio_pinctrl *pctl;
95*4882a593Smuzhiyun 	void __iomem *base;
96*4882a593Smuzhiyun 	unsigned int pin_base;
97*4882a593Smuzhiyun 	unsigned int npins;
98*4882a593Smuzhiyun 	struct gpio_chip gpio_chip;
99*4882a593Smuzhiyun 	struct irq_chip irq_chip;
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun struct pistachio_pinctrl {
103*4882a593Smuzhiyun 	struct device *dev;
104*4882a593Smuzhiyun 	void __iomem *base;
105*4882a593Smuzhiyun 	struct pinctrl_dev *pctldev;
106*4882a593Smuzhiyun 	const struct pinctrl_pin_desc *pins;
107*4882a593Smuzhiyun 	unsigned int npins;
108*4882a593Smuzhiyun 	const struct pistachio_function *functions;
109*4882a593Smuzhiyun 	unsigned int nfunctions;
110*4882a593Smuzhiyun 	const struct pistachio_pin_group *groups;
111*4882a593Smuzhiyun 	unsigned int ngroups;
112*4882a593Smuzhiyun 	struct pistachio_gpio_bank *gpio_banks;
113*4882a593Smuzhiyun 	unsigned int nbanks;
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #define PISTACHIO_PIN_MFIO(p)		(p)
117*4882a593Smuzhiyun #define PISTACHIO_PIN_TCK		90
118*4882a593Smuzhiyun #define PISTACHIO_PIN_TRSTN		91
119*4882a593Smuzhiyun #define PISTACHIO_PIN_TDI		92
120*4882a593Smuzhiyun #define PISTACHIO_PIN_TMS		93
121*4882a593Smuzhiyun #define PISTACHIO_PIN_TDO		94
122*4882a593Smuzhiyun #define PISTACHIO_PIN_JTAG_COMPLY	95
123*4882a593Smuzhiyun #define PISTACHIO_PIN_SAFE_MODE		96
124*4882a593Smuzhiyun #define PISTACHIO_PIN_POR_DISABLE	97
125*4882a593Smuzhiyun #define PISTACHIO_PIN_RESETN		98
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define MFIO_PIN_DESC(p)	PINCTRL_PIN(PISTACHIO_PIN_MFIO(p), "mfio" #p)
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun static const struct pinctrl_pin_desc pistachio_pins[] = {
130*4882a593Smuzhiyun 	MFIO_PIN_DESC(0),
131*4882a593Smuzhiyun 	MFIO_PIN_DESC(1),
132*4882a593Smuzhiyun 	MFIO_PIN_DESC(2),
133*4882a593Smuzhiyun 	MFIO_PIN_DESC(3),
134*4882a593Smuzhiyun 	MFIO_PIN_DESC(4),
135*4882a593Smuzhiyun 	MFIO_PIN_DESC(5),
136*4882a593Smuzhiyun 	MFIO_PIN_DESC(6),
137*4882a593Smuzhiyun 	MFIO_PIN_DESC(7),
138*4882a593Smuzhiyun 	MFIO_PIN_DESC(8),
139*4882a593Smuzhiyun 	MFIO_PIN_DESC(9),
140*4882a593Smuzhiyun 	MFIO_PIN_DESC(10),
141*4882a593Smuzhiyun 	MFIO_PIN_DESC(11),
142*4882a593Smuzhiyun 	MFIO_PIN_DESC(12),
143*4882a593Smuzhiyun 	MFIO_PIN_DESC(13),
144*4882a593Smuzhiyun 	MFIO_PIN_DESC(14),
145*4882a593Smuzhiyun 	MFIO_PIN_DESC(15),
146*4882a593Smuzhiyun 	MFIO_PIN_DESC(16),
147*4882a593Smuzhiyun 	MFIO_PIN_DESC(17),
148*4882a593Smuzhiyun 	MFIO_PIN_DESC(18),
149*4882a593Smuzhiyun 	MFIO_PIN_DESC(19),
150*4882a593Smuzhiyun 	MFIO_PIN_DESC(20),
151*4882a593Smuzhiyun 	MFIO_PIN_DESC(21),
152*4882a593Smuzhiyun 	MFIO_PIN_DESC(22),
153*4882a593Smuzhiyun 	MFIO_PIN_DESC(23),
154*4882a593Smuzhiyun 	MFIO_PIN_DESC(24),
155*4882a593Smuzhiyun 	MFIO_PIN_DESC(25),
156*4882a593Smuzhiyun 	MFIO_PIN_DESC(26),
157*4882a593Smuzhiyun 	MFIO_PIN_DESC(27),
158*4882a593Smuzhiyun 	MFIO_PIN_DESC(28),
159*4882a593Smuzhiyun 	MFIO_PIN_DESC(29),
160*4882a593Smuzhiyun 	MFIO_PIN_DESC(30),
161*4882a593Smuzhiyun 	MFIO_PIN_DESC(31),
162*4882a593Smuzhiyun 	MFIO_PIN_DESC(32),
163*4882a593Smuzhiyun 	MFIO_PIN_DESC(33),
164*4882a593Smuzhiyun 	MFIO_PIN_DESC(34),
165*4882a593Smuzhiyun 	MFIO_PIN_DESC(35),
166*4882a593Smuzhiyun 	MFIO_PIN_DESC(36),
167*4882a593Smuzhiyun 	MFIO_PIN_DESC(37),
168*4882a593Smuzhiyun 	MFIO_PIN_DESC(38),
169*4882a593Smuzhiyun 	MFIO_PIN_DESC(39),
170*4882a593Smuzhiyun 	MFIO_PIN_DESC(40),
171*4882a593Smuzhiyun 	MFIO_PIN_DESC(41),
172*4882a593Smuzhiyun 	MFIO_PIN_DESC(42),
173*4882a593Smuzhiyun 	MFIO_PIN_DESC(43),
174*4882a593Smuzhiyun 	MFIO_PIN_DESC(44),
175*4882a593Smuzhiyun 	MFIO_PIN_DESC(45),
176*4882a593Smuzhiyun 	MFIO_PIN_DESC(46),
177*4882a593Smuzhiyun 	MFIO_PIN_DESC(47),
178*4882a593Smuzhiyun 	MFIO_PIN_DESC(48),
179*4882a593Smuzhiyun 	MFIO_PIN_DESC(49),
180*4882a593Smuzhiyun 	MFIO_PIN_DESC(50),
181*4882a593Smuzhiyun 	MFIO_PIN_DESC(51),
182*4882a593Smuzhiyun 	MFIO_PIN_DESC(52),
183*4882a593Smuzhiyun 	MFIO_PIN_DESC(53),
184*4882a593Smuzhiyun 	MFIO_PIN_DESC(54),
185*4882a593Smuzhiyun 	MFIO_PIN_DESC(55),
186*4882a593Smuzhiyun 	MFIO_PIN_DESC(56),
187*4882a593Smuzhiyun 	MFIO_PIN_DESC(57),
188*4882a593Smuzhiyun 	MFIO_PIN_DESC(58),
189*4882a593Smuzhiyun 	MFIO_PIN_DESC(59),
190*4882a593Smuzhiyun 	MFIO_PIN_DESC(60),
191*4882a593Smuzhiyun 	MFIO_PIN_DESC(61),
192*4882a593Smuzhiyun 	MFIO_PIN_DESC(62),
193*4882a593Smuzhiyun 	MFIO_PIN_DESC(63),
194*4882a593Smuzhiyun 	MFIO_PIN_DESC(64),
195*4882a593Smuzhiyun 	MFIO_PIN_DESC(65),
196*4882a593Smuzhiyun 	MFIO_PIN_DESC(66),
197*4882a593Smuzhiyun 	MFIO_PIN_DESC(67),
198*4882a593Smuzhiyun 	MFIO_PIN_DESC(68),
199*4882a593Smuzhiyun 	MFIO_PIN_DESC(69),
200*4882a593Smuzhiyun 	MFIO_PIN_DESC(70),
201*4882a593Smuzhiyun 	MFIO_PIN_DESC(71),
202*4882a593Smuzhiyun 	MFIO_PIN_DESC(72),
203*4882a593Smuzhiyun 	MFIO_PIN_DESC(73),
204*4882a593Smuzhiyun 	MFIO_PIN_DESC(74),
205*4882a593Smuzhiyun 	MFIO_PIN_DESC(75),
206*4882a593Smuzhiyun 	MFIO_PIN_DESC(76),
207*4882a593Smuzhiyun 	MFIO_PIN_DESC(77),
208*4882a593Smuzhiyun 	MFIO_PIN_DESC(78),
209*4882a593Smuzhiyun 	MFIO_PIN_DESC(79),
210*4882a593Smuzhiyun 	MFIO_PIN_DESC(80),
211*4882a593Smuzhiyun 	MFIO_PIN_DESC(81),
212*4882a593Smuzhiyun 	MFIO_PIN_DESC(82),
213*4882a593Smuzhiyun 	MFIO_PIN_DESC(83),
214*4882a593Smuzhiyun 	MFIO_PIN_DESC(84),
215*4882a593Smuzhiyun 	MFIO_PIN_DESC(85),
216*4882a593Smuzhiyun 	MFIO_PIN_DESC(86),
217*4882a593Smuzhiyun 	MFIO_PIN_DESC(87),
218*4882a593Smuzhiyun 	MFIO_PIN_DESC(88),
219*4882a593Smuzhiyun 	MFIO_PIN_DESC(89),
220*4882a593Smuzhiyun 	PINCTRL_PIN(PISTACHIO_PIN_TCK, "tck"),
221*4882a593Smuzhiyun 	PINCTRL_PIN(PISTACHIO_PIN_TRSTN, "trstn"),
222*4882a593Smuzhiyun 	PINCTRL_PIN(PISTACHIO_PIN_TDI, "tdi"),
223*4882a593Smuzhiyun 	PINCTRL_PIN(PISTACHIO_PIN_TMS, "tms"),
224*4882a593Smuzhiyun 	PINCTRL_PIN(PISTACHIO_PIN_TDO, "tdo"),
225*4882a593Smuzhiyun 	PINCTRL_PIN(PISTACHIO_PIN_JTAG_COMPLY, "jtag_comply"),
226*4882a593Smuzhiyun 	PINCTRL_PIN(PISTACHIO_PIN_SAFE_MODE, "safe_mode"),
227*4882a593Smuzhiyun 	PINCTRL_PIN(PISTACHIO_PIN_POR_DISABLE, "por_disable"),
228*4882a593Smuzhiyun 	PINCTRL_PIN(PISTACHIO_PIN_RESETN, "resetn"),
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun static const char * const pistachio_spim0_groups[] = {
232*4882a593Smuzhiyun 	"mfio1", "mfio2", "mfio8", "mfio9", "mfio10", "mfio28", "mfio29",
233*4882a593Smuzhiyun 	"mfio30", "mfio55", "mfio56", "mfio57",
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun static const char * const pistachio_spim1_groups[] = {
237*4882a593Smuzhiyun 	"mfio0", "mfio1", "mfio2", "mfio3", "mfio4", "mfio5", "mfio6",
238*4882a593Smuzhiyun 	"mfio7", "mfio31", "mfio55", "mfio56", "mfio57", "mfio58",
239*4882a593Smuzhiyun };
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun static const char * const pistachio_spis_groups[] = {
242*4882a593Smuzhiyun 	"mfio11", "mfio12", "mfio13", "mfio14",
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun static const char *const pistachio_sdhost_groups[] = {
246*4882a593Smuzhiyun 	"mfio15", "mfio16", "mfio17", "mfio18", "mfio19", "mfio20",
247*4882a593Smuzhiyun 	"mfio21", "mfio22", "mfio23", "mfio24", "mfio25", "mfio26",
248*4882a593Smuzhiyun 	"mfio27",
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun static const char * const pistachio_i2c0_groups[] = {
252*4882a593Smuzhiyun 	"mfio28", "mfio29",
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun static const char * const pistachio_i2c1_groups[] = {
256*4882a593Smuzhiyun 	"mfio30", "mfio31",
257*4882a593Smuzhiyun };
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun static const char * const pistachio_i2c2_groups[] = {
260*4882a593Smuzhiyun 	"mfio32", "mfio33",
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun static const char * const pistachio_i2c3_groups[] = {
264*4882a593Smuzhiyun 	"mfio34", "mfio35",
265*4882a593Smuzhiyun };
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun static const char * const pistachio_audio_clk_in_groups[] = {
268*4882a593Smuzhiyun 	"mfio36",
269*4882a593Smuzhiyun };
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun static const char * const pistachio_i2s_out_groups[] = {
272*4882a593Smuzhiyun 	"mfio36", "mfio37", "mfio38", "mfio39", "mfio40", "mfio41",
273*4882a593Smuzhiyun 	"mfio42", "mfio43", "mfio44",
274*4882a593Smuzhiyun };
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun static const char * const pistachio_debug_raw_cca_ind_groups[] = {
277*4882a593Smuzhiyun 	"mfio37",
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun static const char * const pistachio_debug_ed_sec20_cca_ind_groups[] = {
281*4882a593Smuzhiyun 	"mfio38",
282*4882a593Smuzhiyun };
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun static const char * const pistachio_debug_ed_sec40_cca_ind_groups[] = {
285*4882a593Smuzhiyun 	"mfio39",
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun static const char * const pistachio_debug_agc_done_0_groups[] = {
289*4882a593Smuzhiyun 	"mfio40",
290*4882a593Smuzhiyun };
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun static const char * const pistachio_debug_agc_done_1_groups[] = {
293*4882a593Smuzhiyun 	"mfio41",
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun static const char * const pistachio_debug_ed_cca_ind_groups[] = {
297*4882a593Smuzhiyun 	"mfio42",
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun static const char * const pistachio_debug_s2l_done_groups[] = {
301*4882a593Smuzhiyun 	"mfio43",
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun static const char * const pistachio_i2s_dac_clk_groups[] = {
305*4882a593Smuzhiyun 	"mfio45",
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun static const char * const pistachio_audio_sync_groups[] = {
309*4882a593Smuzhiyun 	"mfio45",
310*4882a593Smuzhiyun };
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun static const char * const pistachio_audio_trigger_groups[] = {
313*4882a593Smuzhiyun 	"mfio46",
314*4882a593Smuzhiyun };
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun static const char * const pistachio_i2s_in_groups[] = {
317*4882a593Smuzhiyun 	"mfio47", "mfio48", "mfio49", "mfio50", "mfio51", "mfio52",
318*4882a593Smuzhiyun 	"mfio53", "mfio54",
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun static const char * const pistachio_uart0_groups[] = {
322*4882a593Smuzhiyun 	"mfio55", "mfio56", "mfio57", "mfio58",
323*4882a593Smuzhiyun };
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun static const char * const pistachio_uart1_groups[] = {
326*4882a593Smuzhiyun 	"mfio59", "mfio60", "mfio1", "mfio2",
327*4882a593Smuzhiyun };
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun static const char * const pistachio_spdif_out_groups[] = {
330*4882a593Smuzhiyun 	"mfio61",
331*4882a593Smuzhiyun };
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun static const char * const pistachio_spdif_in_groups[] = {
334*4882a593Smuzhiyun 	"mfio62", "mfio54",
335*4882a593Smuzhiyun };
336*4882a593Smuzhiyun static const int pistachio_spdif_in_scenarios[] = {
337*4882a593Smuzhiyun 	PISTACHIO_PIN_MFIO(62),
338*4882a593Smuzhiyun 	PISTACHIO_PIN_MFIO(54),
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun static const char * const pistachio_eth_groups[] = {
342*4882a593Smuzhiyun 	"mfio63", "mfio64", "mfio65", "mfio66", "mfio67", "mfio68",
343*4882a593Smuzhiyun 	"mfio69", "mfio70", "mfio71",
344*4882a593Smuzhiyun };
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun static const char * const pistachio_ir_groups[] = {
347*4882a593Smuzhiyun 	"mfio72",
348*4882a593Smuzhiyun };
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun static const char * const pistachio_pwmpdm_groups[] = {
351*4882a593Smuzhiyun 	"mfio73", "mfio74", "mfio75", "mfio76",
352*4882a593Smuzhiyun };
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun static const char * const pistachio_mips_trace_clk_groups[] = {
355*4882a593Smuzhiyun 	"mfio15", "mfio63", "mfio73",
356*4882a593Smuzhiyun };
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun static const char * const pistachio_mips_trace_dint_groups[] = {
359*4882a593Smuzhiyun 	"mfio16", "mfio64", "mfio74",
360*4882a593Smuzhiyun };
361*4882a593Smuzhiyun static const int pistachio_mips_trace_dint_scenarios[] = {
362*4882a593Smuzhiyun 	PISTACHIO_PIN_MFIO(16),
363*4882a593Smuzhiyun 	PISTACHIO_PIN_MFIO(64),
364*4882a593Smuzhiyun 	PISTACHIO_PIN_MFIO(74),
365*4882a593Smuzhiyun };
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun static const char * const pistachio_mips_trace_trigout_groups[] = {
368*4882a593Smuzhiyun 	"mfio17", "mfio65", "mfio75",
369*4882a593Smuzhiyun };
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun static const char * const pistachio_mips_trace_trigin_groups[] = {
372*4882a593Smuzhiyun 	"mfio18", "mfio66", "mfio76",
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun static const int pistachio_mips_trace_trigin_scenarios[] = {
375*4882a593Smuzhiyun 	PISTACHIO_PIN_MFIO(18),
376*4882a593Smuzhiyun 	PISTACHIO_PIN_MFIO(66),
377*4882a593Smuzhiyun 	PISTACHIO_PIN_MFIO(76),
378*4882a593Smuzhiyun };
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun static const char * const pistachio_mips_trace_dm_groups[] = {
381*4882a593Smuzhiyun 	"mfio19", "mfio67", "mfio77",
382*4882a593Smuzhiyun };
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun static const char * const pistachio_mips_probe_n_groups[] = {
385*4882a593Smuzhiyun 	"mfio20", "mfio68", "mfio78",
386*4882a593Smuzhiyun };
387*4882a593Smuzhiyun static const int pistachio_mips_probe_n_scenarios[] = {
388*4882a593Smuzhiyun 	PISTACHIO_PIN_MFIO(20),
389*4882a593Smuzhiyun 	PISTACHIO_PIN_MFIO(68),
390*4882a593Smuzhiyun 	PISTACHIO_PIN_MFIO(78),
391*4882a593Smuzhiyun };
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun static const char * const pistachio_mips_trace_data_groups[] = {
394*4882a593Smuzhiyun 	"mfio15", "mfio16", "mfio17", "mfio18", "mfio19", "mfio20",
395*4882a593Smuzhiyun 	"mfio21", "mfio22", "mfio63", "mfio64", "mfio65", "mfio66",
396*4882a593Smuzhiyun 	"mfio67", "mfio68", "mfio69", "mfio70", "mfio79", "mfio80",
397*4882a593Smuzhiyun 	"mfio81", "mfio82", "mfio83", "mfio84", "mfio85", "mfio86",
398*4882a593Smuzhiyun };
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun static const char * const pistachio_sram_debug_groups[] = {
401*4882a593Smuzhiyun 	"mfio73", "mfio74",
402*4882a593Smuzhiyun };
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun static const char * const pistachio_rom_debug_groups[] = {
405*4882a593Smuzhiyun 	"mfio75", "mfio76",
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun static const char * const pistachio_rpu_debug_groups[] = {
409*4882a593Smuzhiyun 	"mfio77", "mfio78",
410*4882a593Smuzhiyun };
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun static const char * const pistachio_mips_debug_groups[] = {
413*4882a593Smuzhiyun 	"mfio79", "mfio80",
414*4882a593Smuzhiyun };
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun static const char * const pistachio_eth_debug_groups[] = {
417*4882a593Smuzhiyun 	"mfio81", "mfio82",
418*4882a593Smuzhiyun };
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun static const char * const pistachio_usb_debug_groups[] = {
421*4882a593Smuzhiyun 	"mfio83", "mfio84",
422*4882a593Smuzhiyun };
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun static const char * const pistachio_sdhost_debug_groups[] = {
425*4882a593Smuzhiyun 	"mfio85", "mfio86",
426*4882a593Smuzhiyun };
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun static const char * const pistachio_socif_debug_groups[] = {
429*4882a593Smuzhiyun 	"mfio87", "mfio88",
430*4882a593Smuzhiyun };
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun static const char * const pistachio_mdc_debug_groups[] = {
433*4882a593Smuzhiyun 	"mfio77", "mfio78",
434*4882a593Smuzhiyun };
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun static const char * const pistachio_ddr_debug_groups[] = {
437*4882a593Smuzhiyun 	"mfio79", "mfio80",
438*4882a593Smuzhiyun };
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun static const char * const pistachio_dreq0_groups[] = {
441*4882a593Smuzhiyun 	"mfio81",
442*4882a593Smuzhiyun };
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun static const char * const pistachio_dreq1_groups[] = {
445*4882a593Smuzhiyun 	"mfio82",
446*4882a593Smuzhiyun };
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun static const char * const pistachio_dreq2_groups[] = {
449*4882a593Smuzhiyun 	"mfio87",
450*4882a593Smuzhiyun };
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun static const char * const pistachio_dreq3_groups[] = {
453*4882a593Smuzhiyun 	"mfio88",
454*4882a593Smuzhiyun };
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun static const char * const pistachio_dreq4_groups[] = {
457*4882a593Smuzhiyun 	"mfio89",
458*4882a593Smuzhiyun };
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun static const char * const pistachio_dreq5_groups[] = {
461*4882a593Smuzhiyun 	"mfio89",
462*4882a593Smuzhiyun };
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun static const char * const pistachio_mips_pll_lock_groups[] = {
465*4882a593Smuzhiyun 	"mfio83",
466*4882a593Smuzhiyun };
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun static const char * const pistachio_audio_pll_lock_groups[] = {
469*4882a593Smuzhiyun 	"mfio84",
470*4882a593Smuzhiyun };
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun static const char * const pistachio_rpu_v_pll_lock_groups[] = {
473*4882a593Smuzhiyun 	"mfio85",
474*4882a593Smuzhiyun };
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun static const char * const pistachio_rpu_l_pll_lock_groups[] = {
477*4882a593Smuzhiyun 	"mfio86",
478*4882a593Smuzhiyun };
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun static const char * const pistachio_sys_pll_lock_groups[] = {
481*4882a593Smuzhiyun 	"mfio87",
482*4882a593Smuzhiyun };
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun static const char * const pistachio_wifi_pll_lock_groups[] = {
485*4882a593Smuzhiyun 	"mfio88",
486*4882a593Smuzhiyun };
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun static const char * const pistachio_bt_pll_lock_groups[] = {
489*4882a593Smuzhiyun 	"mfio89",
490*4882a593Smuzhiyun };
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun #define FUNCTION(_name)							\
493*4882a593Smuzhiyun 	{								\
494*4882a593Smuzhiyun 		.name = #_name,						\
495*4882a593Smuzhiyun 		.groups = pistachio_##_name##_groups,			\
496*4882a593Smuzhiyun 		.ngroups = ARRAY_SIZE(pistachio_##_name##_groups),	\
497*4882a593Smuzhiyun 	}
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun #define FUNCTION_SCENARIO(_name, _reg, _shift, _mask)			\
500*4882a593Smuzhiyun 	{								\
501*4882a593Smuzhiyun 		.name = #_name,						\
502*4882a593Smuzhiyun 		.groups = pistachio_##_name##_groups,			\
503*4882a593Smuzhiyun 		.ngroups = ARRAY_SIZE(pistachio_##_name##_groups),	\
504*4882a593Smuzhiyun 		.scenarios = pistachio_##_name##_scenarios,		\
505*4882a593Smuzhiyun 		.nscenarios = ARRAY_SIZE(pistachio_##_name##_scenarios),\
506*4882a593Smuzhiyun 		.scenario_reg = _reg,					\
507*4882a593Smuzhiyun 		.scenario_shift = _shift,				\
508*4882a593Smuzhiyun 		.scenario_mask = _mask,					\
509*4882a593Smuzhiyun 	}
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun enum pistachio_mux_option {
512*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_NONE = -1,
513*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_SPIM0,
514*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_SPIM1,
515*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_SPIS,
516*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_SDHOST,
517*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_I2C0,
518*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_I2C1,
519*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_I2C2,
520*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_I2C3,
521*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_AUDIO_CLK_IN,
522*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_I2S_OUT,
523*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_I2S_DAC_CLK,
524*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_AUDIO_SYNC,
525*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_AUDIO_TRIGGER,
526*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_I2S_IN,
527*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_UART0,
528*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_UART1,
529*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_SPDIF_OUT,
530*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_SPDIF_IN,
531*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_ETH,
532*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_IR,
533*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_PWMPDM,
534*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_MIPS_TRACE_CLK,
535*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_MIPS_TRACE_DINT,
536*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_MIPS_TRACE_TRIGOUT,
537*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_MIPS_TRACE_TRIGIN,
538*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_MIPS_TRACE_DM,
539*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_MIPS_TRACE_PROBE_N,
540*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_MIPS_TRACE_DATA,
541*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_SRAM_DEBUG,
542*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_ROM_DEBUG,
543*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_RPU_DEBUG,
544*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_MIPS_DEBUG,
545*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_ETH_DEBUG,
546*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_USB_DEBUG,
547*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_SDHOST_DEBUG,
548*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_SOCIF_DEBUG,
549*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_MDC_DEBUG,
550*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_DDR_DEBUG,
551*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_DREQ0,
552*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_DREQ1,
553*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_DREQ2,
554*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_DREQ3,
555*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_DREQ4,
556*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_DREQ5,
557*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_MIPS_PLL_LOCK,
558*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_AUDIO_PLL_LOCK,
559*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_RPU_V_PLL_LOCK,
560*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_RPU_L_PLL_LOCK,
561*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_SYS_PLL_LOCK,
562*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_WIFI_PLL_LOCK,
563*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_BT_PLL_LOCK,
564*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_DEBUG_RAW_CCA_IND,
565*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_DEBUG_ED_SEC20_CCA_IND,
566*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_DEBUG_ED_SEC40_CCA_IND,
567*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_DEBUG_AGC_DONE_0,
568*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_DEBUG_AGC_DONE_1,
569*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_DEBUG_ED_CCA_IND,
570*4882a593Smuzhiyun 	PISTACHIO_FUNCTION_DEBUG_S2L_DONE,
571*4882a593Smuzhiyun };
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun static const struct pistachio_function pistachio_functions[] = {
574*4882a593Smuzhiyun 	FUNCTION(spim0),
575*4882a593Smuzhiyun 	FUNCTION(spim1),
576*4882a593Smuzhiyun 	FUNCTION(spis),
577*4882a593Smuzhiyun 	FUNCTION(sdhost),
578*4882a593Smuzhiyun 	FUNCTION(i2c0),
579*4882a593Smuzhiyun 	FUNCTION(i2c1),
580*4882a593Smuzhiyun 	FUNCTION(i2c2),
581*4882a593Smuzhiyun 	FUNCTION(i2c3),
582*4882a593Smuzhiyun 	FUNCTION(audio_clk_in),
583*4882a593Smuzhiyun 	FUNCTION(i2s_out),
584*4882a593Smuzhiyun 	FUNCTION(i2s_dac_clk),
585*4882a593Smuzhiyun 	FUNCTION(audio_sync),
586*4882a593Smuzhiyun 	FUNCTION(audio_trigger),
587*4882a593Smuzhiyun 	FUNCTION(i2s_in),
588*4882a593Smuzhiyun 	FUNCTION(uart0),
589*4882a593Smuzhiyun 	FUNCTION(uart1),
590*4882a593Smuzhiyun 	FUNCTION(spdif_out),
591*4882a593Smuzhiyun 	FUNCTION_SCENARIO(spdif_in, PADS_SCENARIO_SELECT, 0, 0x1),
592*4882a593Smuzhiyun 	FUNCTION(eth),
593*4882a593Smuzhiyun 	FUNCTION(ir),
594*4882a593Smuzhiyun 	FUNCTION(pwmpdm),
595*4882a593Smuzhiyun 	FUNCTION(mips_trace_clk),
596*4882a593Smuzhiyun 	FUNCTION_SCENARIO(mips_trace_dint, PADS_SCENARIO_SELECT, 1, 0x3),
597*4882a593Smuzhiyun 	FUNCTION(mips_trace_trigout),
598*4882a593Smuzhiyun 	FUNCTION_SCENARIO(mips_trace_trigin, PADS_SCENARIO_SELECT, 3, 0x3),
599*4882a593Smuzhiyun 	FUNCTION(mips_trace_dm),
600*4882a593Smuzhiyun 	FUNCTION_SCENARIO(mips_probe_n, PADS_SCENARIO_SELECT, 5, 0x3),
601*4882a593Smuzhiyun 	FUNCTION(mips_trace_data),
602*4882a593Smuzhiyun 	FUNCTION(sram_debug),
603*4882a593Smuzhiyun 	FUNCTION(rom_debug),
604*4882a593Smuzhiyun 	FUNCTION(rpu_debug),
605*4882a593Smuzhiyun 	FUNCTION(mips_debug),
606*4882a593Smuzhiyun 	FUNCTION(eth_debug),
607*4882a593Smuzhiyun 	FUNCTION(usb_debug),
608*4882a593Smuzhiyun 	FUNCTION(sdhost_debug),
609*4882a593Smuzhiyun 	FUNCTION(socif_debug),
610*4882a593Smuzhiyun 	FUNCTION(mdc_debug),
611*4882a593Smuzhiyun 	FUNCTION(ddr_debug),
612*4882a593Smuzhiyun 	FUNCTION(dreq0),
613*4882a593Smuzhiyun 	FUNCTION(dreq1),
614*4882a593Smuzhiyun 	FUNCTION(dreq2),
615*4882a593Smuzhiyun 	FUNCTION(dreq3),
616*4882a593Smuzhiyun 	FUNCTION(dreq4),
617*4882a593Smuzhiyun 	FUNCTION(dreq5),
618*4882a593Smuzhiyun 	FUNCTION(mips_pll_lock),
619*4882a593Smuzhiyun 	FUNCTION(audio_pll_lock),
620*4882a593Smuzhiyun 	FUNCTION(rpu_v_pll_lock),
621*4882a593Smuzhiyun 	FUNCTION(rpu_l_pll_lock),
622*4882a593Smuzhiyun 	FUNCTION(sys_pll_lock),
623*4882a593Smuzhiyun 	FUNCTION(wifi_pll_lock),
624*4882a593Smuzhiyun 	FUNCTION(bt_pll_lock),
625*4882a593Smuzhiyun 	FUNCTION(debug_raw_cca_ind),
626*4882a593Smuzhiyun 	FUNCTION(debug_ed_sec20_cca_ind),
627*4882a593Smuzhiyun 	FUNCTION(debug_ed_sec40_cca_ind),
628*4882a593Smuzhiyun 	FUNCTION(debug_agc_done_0),
629*4882a593Smuzhiyun 	FUNCTION(debug_agc_done_1),
630*4882a593Smuzhiyun 	FUNCTION(debug_ed_cca_ind),
631*4882a593Smuzhiyun 	FUNCTION(debug_s2l_done),
632*4882a593Smuzhiyun };
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun #define PIN_GROUP(_pin, _name)					\
635*4882a593Smuzhiyun 	{							\
636*4882a593Smuzhiyun 		.name = #_name,					\
637*4882a593Smuzhiyun 		.pin = PISTACHIO_PIN_##_pin,			\
638*4882a593Smuzhiyun 		.mux_option = {					\
639*4882a593Smuzhiyun 			PISTACHIO_FUNCTION_NONE,		\
640*4882a593Smuzhiyun 			PISTACHIO_FUNCTION_NONE,		\
641*4882a593Smuzhiyun 			PISTACHIO_FUNCTION_NONE,		\
642*4882a593Smuzhiyun 		},						\
643*4882a593Smuzhiyun 		.mux_reg = -1,					\
644*4882a593Smuzhiyun 		.mux_shift = -1,				\
645*4882a593Smuzhiyun 		.mux_mask = -1,					\
646*4882a593Smuzhiyun 	}
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun #define MFIO_PIN_GROUP(_pin, _func)				\
649*4882a593Smuzhiyun 	{							\
650*4882a593Smuzhiyun 		.name = "mfio" #_pin,				\
651*4882a593Smuzhiyun 		.pin = PISTACHIO_PIN_MFIO(_pin),		\
652*4882a593Smuzhiyun 		.mux_option = {					\
653*4882a593Smuzhiyun 			PISTACHIO_FUNCTION_##_func,		\
654*4882a593Smuzhiyun 			PISTACHIO_FUNCTION_NONE,		\
655*4882a593Smuzhiyun 			PISTACHIO_FUNCTION_NONE,		\
656*4882a593Smuzhiyun 		},						\
657*4882a593Smuzhiyun 		.mux_reg = -1,					\
658*4882a593Smuzhiyun 		.mux_shift = -1,				\
659*4882a593Smuzhiyun 		.mux_mask = -1,					\
660*4882a593Smuzhiyun 	}
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun #define MFIO_MUX_PIN_GROUP(_pin, _f0, _f1, _f2, _reg, _shift, _mask)	\
663*4882a593Smuzhiyun 	{								\
664*4882a593Smuzhiyun 		.name = "mfio" #_pin,					\
665*4882a593Smuzhiyun 		.pin = PISTACHIO_PIN_MFIO(_pin),			\
666*4882a593Smuzhiyun 		.mux_option = {						\
667*4882a593Smuzhiyun 			PISTACHIO_FUNCTION_##_f0,			\
668*4882a593Smuzhiyun 			PISTACHIO_FUNCTION_##_f1,			\
669*4882a593Smuzhiyun 			PISTACHIO_FUNCTION_##_f2,			\
670*4882a593Smuzhiyun 		},							\
671*4882a593Smuzhiyun 		.mux_reg = _reg,					\
672*4882a593Smuzhiyun 		.mux_shift = _shift,					\
673*4882a593Smuzhiyun 		.mux_mask = _mask,					\
674*4882a593Smuzhiyun 	}
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun static const struct pistachio_pin_group pistachio_groups[] = {
677*4882a593Smuzhiyun 	MFIO_PIN_GROUP(0, SPIM1),
678*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(1, SPIM1, SPIM0, UART1,
679*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT0, 0, 0x3),
680*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(2, SPIM1, SPIM0, UART1,
681*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT0, 2, 0x3),
682*4882a593Smuzhiyun 	MFIO_PIN_GROUP(3, SPIM1),
683*4882a593Smuzhiyun 	MFIO_PIN_GROUP(4, SPIM1),
684*4882a593Smuzhiyun 	MFIO_PIN_GROUP(5, SPIM1),
685*4882a593Smuzhiyun 	MFIO_PIN_GROUP(6, SPIM1),
686*4882a593Smuzhiyun 	MFIO_PIN_GROUP(7, SPIM1),
687*4882a593Smuzhiyun 	MFIO_PIN_GROUP(8, SPIM0),
688*4882a593Smuzhiyun 	MFIO_PIN_GROUP(9, SPIM0),
689*4882a593Smuzhiyun 	MFIO_PIN_GROUP(10, SPIM0),
690*4882a593Smuzhiyun 	MFIO_PIN_GROUP(11, SPIS),
691*4882a593Smuzhiyun 	MFIO_PIN_GROUP(12, SPIS),
692*4882a593Smuzhiyun 	MFIO_PIN_GROUP(13, SPIS),
693*4882a593Smuzhiyun 	MFIO_PIN_GROUP(14, SPIS),
694*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(15, SDHOST, MIPS_TRACE_CLK, MIPS_TRACE_DATA,
695*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT0, 4, 0x3),
696*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(16, SDHOST, MIPS_TRACE_DINT, MIPS_TRACE_DATA,
697*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT0, 6, 0x3),
698*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(17, SDHOST, MIPS_TRACE_TRIGOUT, MIPS_TRACE_DATA,
699*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT0, 8, 0x3),
700*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(18, SDHOST, MIPS_TRACE_TRIGIN, MIPS_TRACE_DATA,
701*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT0, 10, 0x3),
702*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(19, SDHOST, MIPS_TRACE_DM, MIPS_TRACE_DATA,
703*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT0, 12, 0x3),
704*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(20, SDHOST, MIPS_TRACE_PROBE_N, MIPS_TRACE_DATA,
705*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT0, 14, 0x3),
706*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(21, SDHOST, NONE, MIPS_TRACE_DATA,
707*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT0, 16, 0x3),
708*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(22, SDHOST, NONE, MIPS_TRACE_DATA,
709*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT0, 18, 0x3),
710*4882a593Smuzhiyun 	MFIO_PIN_GROUP(23, SDHOST),
711*4882a593Smuzhiyun 	MFIO_PIN_GROUP(24, SDHOST),
712*4882a593Smuzhiyun 	MFIO_PIN_GROUP(25, SDHOST),
713*4882a593Smuzhiyun 	MFIO_PIN_GROUP(26, SDHOST),
714*4882a593Smuzhiyun 	MFIO_PIN_GROUP(27, SDHOST),
715*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(28, I2C0, SPIM0, NONE,
716*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT0, 20, 0x1),
717*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(29, I2C0, SPIM0, NONE,
718*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT0, 21, 0x1),
719*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(30, I2C1, SPIM0, NONE,
720*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT0, 22, 0x1),
721*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(31, I2C1, SPIM1, NONE,
722*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT0, 23, 0x1),
723*4882a593Smuzhiyun 	MFIO_PIN_GROUP(32, I2C2),
724*4882a593Smuzhiyun 	MFIO_PIN_GROUP(33, I2C2),
725*4882a593Smuzhiyun 	MFIO_PIN_GROUP(34, I2C3),
726*4882a593Smuzhiyun 	MFIO_PIN_GROUP(35, I2C3),
727*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(36, I2S_OUT, AUDIO_CLK_IN, NONE,
728*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT0, 24, 0x1),
729*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(37, I2S_OUT, DEBUG_RAW_CCA_IND, NONE,
730*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT0, 25, 0x1),
731*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(38, I2S_OUT, DEBUG_ED_SEC20_CCA_IND, NONE,
732*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT0, 26, 0x1),
733*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(39, I2S_OUT, DEBUG_ED_SEC40_CCA_IND, NONE,
734*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT0, 27, 0x1),
735*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(40, I2S_OUT, DEBUG_AGC_DONE_0, NONE,
736*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT0, 28, 0x1),
737*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(41, I2S_OUT, DEBUG_AGC_DONE_1, NONE,
738*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT0, 29, 0x1),
739*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(42, I2S_OUT, DEBUG_ED_CCA_IND, NONE,
740*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT0, 30, 0x1),
741*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(43, I2S_OUT, DEBUG_S2L_DONE, NONE,
742*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT0, 31, 0x1),
743*4882a593Smuzhiyun 	MFIO_PIN_GROUP(44, I2S_OUT),
744*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(45, I2S_DAC_CLK, AUDIO_SYNC, NONE,
745*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT1, 0, 0x1),
746*4882a593Smuzhiyun 	MFIO_PIN_GROUP(46, AUDIO_TRIGGER),
747*4882a593Smuzhiyun 	MFIO_PIN_GROUP(47, I2S_IN),
748*4882a593Smuzhiyun 	MFIO_PIN_GROUP(48, I2S_IN),
749*4882a593Smuzhiyun 	MFIO_PIN_GROUP(49, I2S_IN),
750*4882a593Smuzhiyun 	MFIO_PIN_GROUP(50, I2S_IN),
751*4882a593Smuzhiyun 	MFIO_PIN_GROUP(51, I2S_IN),
752*4882a593Smuzhiyun 	MFIO_PIN_GROUP(52, I2S_IN),
753*4882a593Smuzhiyun 	MFIO_PIN_GROUP(53, I2S_IN),
754*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(54, I2S_IN, NONE, SPDIF_IN,
755*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT1, 1, 0x3),
756*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(55, UART0, SPIM0, SPIM1,
757*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT1, 3, 0x3),
758*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(56, UART0, SPIM0, SPIM1,
759*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT1, 5, 0x3),
760*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(57, UART0, SPIM0, SPIM1,
761*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT1, 7, 0x3),
762*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(58, UART0, SPIM1, NONE,
763*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT1, 9, 0x1),
764*4882a593Smuzhiyun 	MFIO_PIN_GROUP(59, UART1),
765*4882a593Smuzhiyun 	MFIO_PIN_GROUP(60, UART1),
766*4882a593Smuzhiyun 	MFIO_PIN_GROUP(61, SPDIF_OUT),
767*4882a593Smuzhiyun 	MFIO_PIN_GROUP(62, SPDIF_IN),
768*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(63, ETH, MIPS_TRACE_CLK, MIPS_TRACE_DATA,
769*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT1, 10, 0x3),
770*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(64, ETH, MIPS_TRACE_DINT, MIPS_TRACE_DATA,
771*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT1, 12, 0x3),
772*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(65, ETH, MIPS_TRACE_TRIGOUT, MIPS_TRACE_DATA,
773*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT1, 14, 0x3),
774*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(66, ETH, MIPS_TRACE_TRIGIN, MIPS_TRACE_DATA,
775*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT1, 16, 0x3),
776*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(67, ETH, MIPS_TRACE_DM, MIPS_TRACE_DATA,
777*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT1, 18, 0x3),
778*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(68, ETH, MIPS_TRACE_PROBE_N, MIPS_TRACE_DATA,
779*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT1, 20, 0x3),
780*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(69, ETH, NONE, MIPS_TRACE_DATA,
781*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT1, 22, 0x3),
782*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(70, ETH, NONE, MIPS_TRACE_DATA,
783*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT1, 24, 0x3),
784*4882a593Smuzhiyun 	MFIO_PIN_GROUP(71, ETH),
785*4882a593Smuzhiyun 	MFIO_PIN_GROUP(72, IR),
786*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(73, PWMPDM, MIPS_TRACE_CLK, SRAM_DEBUG,
787*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT1, 26, 0x3),
788*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(74, PWMPDM, MIPS_TRACE_DINT, SRAM_DEBUG,
789*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT1, 28, 0x3),
790*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(75, PWMPDM, MIPS_TRACE_TRIGOUT, ROM_DEBUG,
791*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT1, 30, 0x3),
792*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(76, PWMPDM, MIPS_TRACE_TRIGIN, ROM_DEBUG,
793*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT2, 0, 0x3),
794*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(77, MDC_DEBUG, MIPS_TRACE_DM, RPU_DEBUG,
795*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT2, 2, 0x3),
796*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(78, MDC_DEBUG, MIPS_TRACE_PROBE_N, RPU_DEBUG,
797*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT2, 4, 0x3),
798*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(79, DDR_DEBUG, MIPS_TRACE_DATA, MIPS_DEBUG,
799*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT2, 6, 0x3),
800*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(80, DDR_DEBUG, MIPS_TRACE_DATA, MIPS_DEBUG,
801*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT2, 8, 0x3),
802*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(81, DREQ0, MIPS_TRACE_DATA, ETH_DEBUG,
803*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT2, 10, 0x3),
804*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(82, DREQ1, MIPS_TRACE_DATA, ETH_DEBUG,
805*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT2, 12, 0x3),
806*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(83, MIPS_PLL_LOCK, MIPS_TRACE_DATA, USB_DEBUG,
807*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT2, 14, 0x3),
808*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(84, AUDIO_PLL_LOCK, MIPS_TRACE_DATA, USB_DEBUG,
809*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT2, 16, 0x3),
810*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(85, RPU_V_PLL_LOCK, MIPS_TRACE_DATA, SDHOST_DEBUG,
811*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT2, 18, 0x3),
812*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(86, RPU_L_PLL_LOCK, MIPS_TRACE_DATA, SDHOST_DEBUG,
813*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT2, 20, 0x3),
814*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(87, SYS_PLL_LOCK, DREQ2, SOCIF_DEBUG,
815*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT2, 22, 0x3),
816*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(88, WIFI_PLL_LOCK, DREQ3, SOCIF_DEBUG,
817*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT2, 24, 0x3),
818*4882a593Smuzhiyun 	MFIO_MUX_PIN_GROUP(89, BT_PLL_LOCK, DREQ4, DREQ5,
819*4882a593Smuzhiyun 			   PADS_FUNCTION_SELECT2, 26, 0x3),
820*4882a593Smuzhiyun 	PIN_GROUP(TCK, "tck"),
821*4882a593Smuzhiyun 	PIN_GROUP(TRSTN, "trstn"),
822*4882a593Smuzhiyun 	PIN_GROUP(TDI, "tdi"),
823*4882a593Smuzhiyun 	PIN_GROUP(TMS, "tms"),
824*4882a593Smuzhiyun 	PIN_GROUP(TDO, "tdo"),
825*4882a593Smuzhiyun 	PIN_GROUP(JTAG_COMPLY, "jtag_comply"),
826*4882a593Smuzhiyun 	PIN_GROUP(SAFE_MODE, "safe_mode"),
827*4882a593Smuzhiyun 	PIN_GROUP(POR_DISABLE, "por_disable"),
828*4882a593Smuzhiyun 	PIN_GROUP(RESETN, "resetn"),
829*4882a593Smuzhiyun };
830*4882a593Smuzhiyun 
pctl_readl(struct pistachio_pinctrl * pctl,u32 reg)831*4882a593Smuzhiyun static inline u32 pctl_readl(struct pistachio_pinctrl *pctl, u32 reg)
832*4882a593Smuzhiyun {
833*4882a593Smuzhiyun 	return readl(pctl->base + reg);
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun 
pctl_writel(struct pistachio_pinctrl * pctl,u32 val,u32 reg)836*4882a593Smuzhiyun static inline void pctl_writel(struct pistachio_pinctrl *pctl, u32 val, u32 reg)
837*4882a593Smuzhiyun {
838*4882a593Smuzhiyun 	writel(val, pctl->base + reg);
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun 
irqd_to_bank(struct irq_data * d)841*4882a593Smuzhiyun static inline struct pistachio_gpio_bank *irqd_to_bank(struct irq_data *d)
842*4882a593Smuzhiyun {
843*4882a593Smuzhiyun 	return gpiochip_get_data(irq_data_get_irq_chip_data(d));
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun 
gpio_readl(struct pistachio_gpio_bank * bank,u32 reg)846*4882a593Smuzhiyun static inline u32 gpio_readl(struct pistachio_gpio_bank *bank, u32 reg)
847*4882a593Smuzhiyun {
848*4882a593Smuzhiyun 	return readl(bank->base + reg);
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun 
gpio_writel(struct pistachio_gpio_bank * bank,u32 val,u32 reg)851*4882a593Smuzhiyun static inline void gpio_writel(struct pistachio_gpio_bank *bank, u32 val,
852*4882a593Smuzhiyun 			       u32 reg)
853*4882a593Smuzhiyun {
854*4882a593Smuzhiyun 	writel(val, bank->base + reg);
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun 
gpio_mask_writel(struct pistachio_gpio_bank * bank,u32 reg,unsigned int bit,u32 val)857*4882a593Smuzhiyun static inline void gpio_mask_writel(struct pistachio_gpio_bank *bank,
858*4882a593Smuzhiyun 				    u32 reg, unsigned int bit, u32 val)
859*4882a593Smuzhiyun {
860*4882a593Smuzhiyun 	/*
861*4882a593Smuzhiyun 	 * For most of the GPIO registers, bit 16 + X must be set in order to
862*4882a593Smuzhiyun 	 * write bit X.
863*4882a593Smuzhiyun 	 */
864*4882a593Smuzhiyun 	gpio_writel(bank, (0x10000 | val) << bit, reg);
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun 
gpio_enable(struct pistachio_gpio_bank * bank,unsigned offset)867*4882a593Smuzhiyun static inline void gpio_enable(struct pistachio_gpio_bank *bank,
868*4882a593Smuzhiyun 			       unsigned offset)
869*4882a593Smuzhiyun {
870*4882a593Smuzhiyun 	gpio_mask_writel(bank, GPIO_BIT_EN, offset, 1);
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun 
gpio_disable(struct pistachio_gpio_bank * bank,unsigned offset)873*4882a593Smuzhiyun static inline void gpio_disable(struct pistachio_gpio_bank *bank,
874*4882a593Smuzhiyun 				unsigned offset)
875*4882a593Smuzhiyun {
876*4882a593Smuzhiyun 	gpio_mask_writel(bank, GPIO_BIT_EN, offset, 0);
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun 
pistachio_pinctrl_get_groups_count(struct pinctrl_dev * pctldev)879*4882a593Smuzhiyun static int pistachio_pinctrl_get_groups_count(struct pinctrl_dev *pctldev)
880*4882a593Smuzhiyun {
881*4882a593Smuzhiyun 	struct pistachio_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	return pctl->ngroups;
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun 
pistachio_pinctrl_get_group_name(struct pinctrl_dev * pctldev,unsigned group)886*4882a593Smuzhiyun static const char *pistachio_pinctrl_get_group_name(struct pinctrl_dev *pctldev,
887*4882a593Smuzhiyun 						    unsigned group)
888*4882a593Smuzhiyun {
889*4882a593Smuzhiyun 	struct pistachio_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	return pctl->groups[group].name;
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun 
pistachio_pinctrl_get_group_pins(struct pinctrl_dev * pctldev,unsigned group,const unsigned ** pins,unsigned * num_pins)894*4882a593Smuzhiyun static int pistachio_pinctrl_get_group_pins(struct pinctrl_dev *pctldev,
895*4882a593Smuzhiyun 					    unsigned group,
896*4882a593Smuzhiyun 					    const unsigned **pins,
897*4882a593Smuzhiyun 					    unsigned *num_pins)
898*4882a593Smuzhiyun {
899*4882a593Smuzhiyun 	struct pistachio_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	*pins = &pctl->groups[group].pin;
902*4882a593Smuzhiyun 	*num_pins = 1;
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	return 0;
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun static const struct pinctrl_ops pistachio_pinctrl_ops = {
908*4882a593Smuzhiyun 	.get_groups_count = pistachio_pinctrl_get_groups_count,
909*4882a593Smuzhiyun 	.get_group_name = pistachio_pinctrl_get_group_name,
910*4882a593Smuzhiyun 	.get_group_pins = pistachio_pinctrl_get_group_pins,
911*4882a593Smuzhiyun 	.dt_node_to_map = pinconf_generic_dt_node_to_map_pin,
912*4882a593Smuzhiyun 	.dt_free_map = pinctrl_utils_free_map,
913*4882a593Smuzhiyun };
914*4882a593Smuzhiyun 
pistachio_pinmux_get_functions_count(struct pinctrl_dev * pctldev)915*4882a593Smuzhiyun static int pistachio_pinmux_get_functions_count(struct pinctrl_dev *pctldev)
916*4882a593Smuzhiyun {
917*4882a593Smuzhiyun 	struct pistachio_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	return pctl->nfunctions;
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun static const char *
pistachio_pinmux_get_function_name(struct pinctrl_dev * pctldev,unsigned func)923*4882a593Smuzhiyun pistachio_pinmux_get_function_name(struct pinctrl_dev *pctldev, unsigned func)
924*4882a593Smuzhiyun {
925*4882a593Smuzhiyun 	struct pistachio_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	return pctl->functions[func].name;
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun 
pistachio_pinmux_get_function_groups(struct pinctrl_dev * pctldev,unsigned func,const char * const ** groups,unsigned * const num_groups)930*4882a593Smuzhiyun static int pistachio_pinmux_get_function_groups(struct pinctrl_dev *pctldev,
931*4882a593Smuzhiyun 						unsigned func,
932*4882a593Smuzhiyun 						const char * const **groups,
933*4882a593Smuzhiyun 						unsigned * const num_groups)
934*4882a593Smuzhiyun {
935*4882a593Smuzhiyun 	struct pistachio_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	*groups = pctl->functions[func].groups;
938*4882a593Smuzhiyun 	*num_groups = pctl->functions[func].ngroups;
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	return 0;
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun 
pistachio_pinmux_enable(struct pinctrl_dev * pctldev,unsigned func,unsigned group)943*4882a593Smuzhiyun static int pistachio_pinmux_enable(struct pinctrl_dev *pctldev,
944*4882a593Smuzhiyun 				   unsigned func, unsigned group)
945*4882a593Smuzhiyun {
946*4882a593Smuzhiyun 	struct pistachio_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
947*4882a593Smuzhiyun 	const struct pistachio_pin_group *pg = &pctl->groups[group];
948*4882a593Smuzhiyun 	const struct pistachio_function *pf = &pctl->functions[func];
949*4882a593Smuzhiyun 	struct pinctrl_gpio_range *range;
950*4882a593Smuzhiyun 	unsigned int i;
951*4882a593Smuzhiyun 	u32 val;
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	if (pg->mux_reg > 0) {
954*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(pg->mux_option); i++) {
955*4882a593Smuzhiyun 			if (pg->mux_option[i] == func)
956*4882a593Smuzhiyun 				break;
957*4882a593Smuzhiyun 		}
958*4882a593Smuzhiyun 		if (i == ARRAY_SIZE(pg->mux_option)) {
959*4882a593Smuzhiyun 			dev_err(pctl->dev, "Cannot mux pin %u to function %u\n",
960*4882a593Smuzhiyun 				group, func);
961*4882a593Smuzhiyun 			return -EINVAL;
962*4882a593Smuzhiyun 		}
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 		val = pctl_readl(pctl, pg->mux_reg);
965*4882a593Smuzhiyun 		val &= ~(pg->mux_mask << pg->mux_shift);
966*4882a593Smuzhiyun 		val |= i << pg->mux_shift;
967*4882a593Smuzhiyun 		pctl_writel(pctl, val, pg->mux_reg);
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 		if (pf->scenarios) {
970*4882a593Smuzhiyun 			for (i = 0; i < pf->nscenarios; i++) {
971*4882a593Smuzhiyun 				if (pf->scenarios[i] == group)
972*4882a593Smuzhiyun 					break;
973*4882a593Smuzhiyun 			}
974*4882a593Smuzhiyun 			if (WARN_ON(i == pf->nscenarios))
975*4882a593Smuzhiyun 				return -EINVAL;
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 			val = pctl_readl(pctl, pf->scenario_reg);
978*4882a593Smuzhiyun 			val &= ~(pf->scenario_mask << pf->scenario_shift);
979*4882a593Smuzhiyun 			val |= i << pf->scenario_shift;
980*4882a593Smuzhiyun 			pctl_writel(pctl, val, pf->scenario_reg);
981*4882a593Smuzhiyun 		}
982*4882a593Smuzhiyun 	}
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	range = pinctrl_find_gpio_range_from_pin(pctl->pctldev, pg->pin);
985*4882a593Smuzhiyun 	if (range)
986*4882a593Smuzhiyun 		gpio_disable(gpiochip_get_data(range->gc), pg->pin - range->pin_base);
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 	return 0;
989*4882a593Smuzhiyun }
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun static const struct pinmux_ops pistachio_pinmux_ops = {
992*4882a593Smuzhiyun 	.get_functions_count = pistachio_pinmux_get_functions_count,
993*4882a593Smuzhiyun 	.get_function_name = pistachio_pinmux_get_function_name,
994*4882a593Smuzhiyun 	.get_function_groups = pistachio_pinmux_get_function_groups,
995*4882a593Smuzhiyun 	.set_mux = pistachio_pinmux_enable,
996*4882a593Smuzhiyun };
997*4882a593Smuzhiyun 
pistachio_pinconf_get(struct pinctrl_dev * pctldev,unsigned pin,unsigned long * config)998*4882a593Smuzhiyun static int pistachio_pinconf_get(struct pinctrl_dev *pctldev, unsigned pin,
999*4882a593Smuzhiyun 				 unsigned long *config)
1000*4882a593Smuzhiyun {
1001*4882a593Smuzhiyun 	struct pistachio_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
1002*4882a593Smuzhiyun 	enum pin_config_param param = pinconf_to_config_param(*config);
1003*4882a593Smuzhiyun 	u32 val, arg;
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	switch (param) {
1006*4882a593Smuzhiyun 	case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
1007*4882a593Smuzhiyun 		val = pctl_readl(pctl, PADS_SCHMITT_EN_REG(pin));
1008*4882a593Smuzhiyun 		arg = !!(val & PADS_SCHMITT_EN_BIT(pin));
1009*4882a593Smuzhiyun 		break;
1010*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_HIGH_IMPEDANCE:
1011*4882a593Smuzhiyun 		val = pctl_readl(pctl, PADS_PU_PD_REG(pin)) >>
1012*4882a593Smuzhiyun 			PADS_PU_PD_SHIFT(pin);
1013*4882a593Smuzhiyun 		arg = (val & PADS_PU_PD_MASK) == PADS_PU_PD_HIGHZ;
1014*4882a593Smuzhiyun 		break;
1015*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_UP:
1016*4882a593Smuzhiyun 		val = pctl_readl(pctl, PADS_PU_PD_REG(pin)) >>
1017*4882a593Smuzhiyun 			PADS_PU_PD_SHIFT(pin);
1018*4882a593Smuzhiyun 		arg = (val & PADS_PU_PD_MASK) == PADS_PU_PD_UP;
1019*4882a593Smuzhiyun 		break;
1020*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_DOWN:
1021*4882a593Smuzhiyun 		val = pctl_readl(pctl, PADS_PU_PD_REG(pin)) >>
1022*4882a593Smuzhiyun 			PADS_PU_PD_SHIFT(pin);
1023*4882a593Smuzhiyun 		arg = (val & PADS_PU_PD_MASK) == PADS_PU_PD_DOWN;
1024*4882a593Smuzhiyun 		break;
1025*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_BUS_HOLD:
1026*4882a593Smuzhiyun 		val = pctl_readl(pctl, PADS_PU_PD_REG(pin)) >>
1027*4882a593Smuzhiyun 			PADS_PU_PD_SHIFT(pin);
1028*4882a593Smuzhiyun 		arg = (val & PADS_PU_PD_MASK) == PADS_PU_PD_BUS;
1029*4882a593Smuzhiyun 		break;
1030*4882a593Smuzhiyun 	case PIN_CONFIG_SLEW_RATE:
1031*4882a593Smuzhiyun 		val = pctl_readl(pctl, PADS_SLEW_RATE_REG(pin));
1032*4882a593Smuzhiyun 		arg = !!(val & PADS_SLEW_RATE_BIT(pin));
1033*4882a593Smuzhiyun 		break;
1034*4882a593Smuzhiyun 	case PIN_CONFIG_DRIVE_STRENGTH:
1035*4882a593Smuzhiyun 		val = pctl_readl(pctl, PADS_DRIVE_STRENGTH_REG(pin)) >>
1036*4882a593Smuzhiyun 			PADS_DRIVE_STRENGTH_SHIFT(pin);
1037*4882a593Smuzhiyun 		switch (val & PADS_DRIVE_STRENGTH_MASK) {
1038*4882a593Smuzhiyun 		case PADS_DRIVE_STRENGTH_2MA:
1039*4882a593Smuzhiyun 			arg = 2;
1040*4882a593Smuzhiyun 			break;
1041*4882a593Smuzhiyun 		case PADS_DRIVE_STRENGTH_4MA:
1042*4882a593Smuzhiyun 			arg = 4;
1043*4882a593Smuzhiyun 			break;
1044*4882a593Smuzhiyun 		case PADS_DRIVE_STRENGTH_8MA:
1045*4882a593Smuzhiyun 			arg = 8;
1046*4882a593Smuzhiyun 			break;
1047*4882a593Smuzhiyun 		case PADS_DRIVE_STRENGTH_12MA:
1048*4882a593Smuzhiyun 		default:
1049*4882a593Smuzhiyun 			arg = 12;
1050*4882a593Smuzhiyun 			break;
1051*4882a593Smuzhiyun 		}
1052*4882a593Smuzhiyun 		break;
1053*4882a593Smuzhiyun 	default:
1054*4882a593Smuzhiyun 		dev_dbg(pctl->dev, "Property %u not supported\n", param);
1055*4882a593Smuzhiyun 		return -ENOTSUPP;
1056*4882a593Smuzhiyun 	}
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	*config = pinconf_to_config_packed(param, arg);
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	return 0;
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun 
pistachio_pinconf_set(struct pinctrl_dev * pctldev,unsigned pin,unsigned long * configs,unsigned num_configs)1063*4882a593Smuzhiyun static int pistachio_pinconf_set(struct pinctrl_dev *pctldev, unsigned pin,
1064*4882a593Smuzhiyun 				 unsigned long *configs, unsigned num_configs)
1065*4882a593Smuzhiyun {
1066*4882a593Smuzhiyun 	struct pistachio_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
1067*4882a593Smuzhiyun 	enum pin_config_param param;
1068*4882a593Smuzhiyun 	u32 drv, val, arg;
1069*4882a593Smuzhiyun 	unsigned int i;
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 	for (i = 0; i < num_configs; i++) {
1072*4882a593Smuzhiyun 		param = pinconf_to_config_param(configs[i]);
1073*4882a593Smuzhiyun 		arg = pinconf_to_config_argument(configs[i]);
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 		switch (param) {
1076*4882a593Smuzhiyun 		case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
1077*4882a593Smuzhiyun 			val = pctl_readl(pctl, PADS_SCHMITT_EN_REG(pin));
1078*4882a593Smuzhiyun 			if (arg)
1079*4882a593Smuzhiyun 				val |= PADS_SCHMITT_EN_BIT(pin);
1080*4882a593Smuzhiyun 			else
1081*4882a593Smuzhiyun 				val &= ~PADS_SCHMITT_EN_BIT(pin);
1082*4882a593Smuzhiyun 			pctl_writel(pctl, val, PADS_SCHMITT_EN_REG(pin));
1083*4882a593Smuzhiyun 			break;
1084*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_HIGH_IMPEDANCE:
1085*4882a593Smuzhiyun 			val = pctl_readl(pctl, PADS_PU_PD_REG(pin));
1086*4882a593Smuzhiyun 			val &= ~(PADS_PU_PD_MASK << PADS_PU_PD_SHIFT(pin));
1087*4882a593Smuzhiyun 			val |= PADS_PU_PD_HIGHZ << PADS_PU_PD_SHIFT(pin);
1088*4882a593Smuzhiyun 			pctl_writel(pctl, val, PADS_PU_PD_REG(pin));
1089*4882a593Smuzhiyun 			break;
1090*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_PULL_UP:
1091*4882a593Smuzhiyun 			val = pctl_readl(pctl, PADS_PU_PD_REG(pin));
1092*4882a593Smuzhiyun 			val &= ~(PADS_PU_PD_MASK << PADS_PU_PD_SHIFT(pin));
1093*4882a593Smuzhiyun 			val |= PADS_PU_PD_UP << PADS_PU_PD_SHIFT(pin);
1094*4882a593Smuzhiyun 			pctl_writel(pctl, val, PADS_PU_PD_REG(pin));
1095*4882a593Smuzhiyun 			break;
1096*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_PULL_DOWN:
1097*4882a593Smuzhiyun 			val = pctl_readl(pctl, PADS_PU_PD_REG(pin));
1098*4882a593Smuzhiyun 			val &= ~(PADS_PU_PD_MASK << PADS_PU_PD_SHIFT(pin));
1099*4882a593Smuzhiyun 			val |= PADS_PU_PD_DOWN << PADS_PU_PD_SHIFT(pin);
1100*4882a593Smuzhiyun 			pctl_writel(pctl, val, PADS_PU_PD_REG(pin));
1101*4882a593Smuzhiyun 			break;
1102*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_BUS_HOLD:
1103*4882a593Smuzhiyun 			val = pctl_readl(pctl, PADS_PU_PD_REG(pin));
1104*4882a593Smuzhiyun 			val &= ~(PADS_PU_PD_MASK << PADS_PU_PD_SHIFT(pin));
1105*4882a593Smuzhiyun 			val |= PADS_PU_PD_BUS << PADS_PU_PD_SHIFT(pin);
1106*4882a593Smuzhiyun 			pctl_writel(pctl, val, PADS_PU_PD_REG(pin));
1107*4882a593Smuzhiyun 			break;
1108*4882a593Smuzhiyun 		case PIN_CONFIG_SLEW_RATE:
1109*4882a593Smuzhiyun 			val = pctl_readl(pctl, PADS_SLEW_RATE_REG(pin));
1110*4882a593Smuzhiyun 			if (arg)
1111*4882a593Smuzhiyun 				val |= PADS_SLEW_RATE_BIT(pin);
1112*4882a593Smuzhiyun 			else
1113*4882a593Smuzhiyun 				val &= ~PADS_SLEW_RATE_BIT(pin);
1114*4882a593Smuzhiyun 			pctl_writel(pctl, val, PADS_SLEW_RATE_REG(pin));
1115*4882a593Smuzhiyun 			break;
1116*4882a593Smuzhiyun 		case PIN_CONFIG_DRIVE_STRENGTH:
1117*4882a593Smuzhiyun 			val = pctl_readl(pctl, PADS_DRIVE_STRENGTH_REG(pin));
1118*4882a593Smuzhiyun 			val &= ~(PADS_DRIVE_STRENGTH_MASK <<
1119*4882a593Smuzhiyun 				 PADS_DRIVE_STRENGTH_SHIFT(pin));
1120*4882a593Smuzhiyun 			switch (arg) {
1121*4882a593Smuzhiyun 			case 2:
1122*4882a593Smuzhiyun 				drv = PADS_DRIVE_STRENGTH_2MA;
1123*4882a593Smuzhiyun 				break;
1124*4882a593Smuzhiyun 			case 4:
1125*4882a593Smuzhiyun 				drv = PADS_DRIVE_STRENGTH_4MA;
1126*4882a593Smuzhiyun 				break;
1127*4882a593Smuzhiyun 			case 8:
1128*4882a593Smuzhiyun 				drv = PADS_DRIVE_STRENGTH_8MA;
1129*4882a593Smuzhiyun 				break;
1130*4882a593Smuzhiyun 			case 12:
1131*4882a593Smuzhiyun 				drv = PADS_DRIVE_STRENGTH_12MA;
1132*4882a593Smuzhiyun 				break;
1133*4882a593Smuzhiyun 			default:
1134*4882a593Smuzhiyun 				dev_err(pctl->dev,
1135*4882a593Smuzhiyun 					"Drive strength %umA not supported\n",
1136*4882a593Smuzhiyun 					arg);
1137*4882a593Smuzhiyun 				return -EINVAL;
1138*4882a593Smuzhiyun 			}
1139*4882a593Smuzhiyun 			val |= drv << PADS_DRIVE_STRENGTH_SHIFT(pin);
1140*4882a593Smuzhiyun 			pctl_writel(pctl, val, PADS_DRIVE_STRENGTH_REG(pin));
1141*4882a593Smuzhiyun 			break;
1142*4882a593Smuzhiyun 		default:
1143*4882a593Smuzhiyun 			dev_err(pctl->dev, "Property %u not supported\n",
1144*4882a593Smuzhiyun 				param);
1145*4882a593Smuzhiyun 			return -ENOTSUPP;
1146*4882a593Smuzhiyun 		}
1147*4882a593Smuzhiyun 	}
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	return 0;
1150*4882a593Smuzhiyun }
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun static const struct pinconf_ops pistachio_pinconf_ops = {
1153*4882a593Smuzhiyun 	.pin_config_get = pistachio_pinconf_get,
1154*4882a593Smuzhiyun 	.pin_config_set = pistachio_pinconf_set,
1155*4882a593Smuzhiyun 	.is_generic = true,
1156*4882a593Smuzhiyun };
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun static struct pinctrl_desc pistachio_pinctrl_desc = {
1159*4882a593Smuzhiyun 	.name = "pistachio-pinctrl",
1160*4882a593Smuzhiyun 	.pctlops = &pistachio_pinctrl_ops,
1161*4882a593Smuzhiyun 	.pmxops = &pistachio_pinmux_ops,
1162*4882a593Smuzhiyun 	.confops = &pistachio_pinconf_ops,
1163*4882a593Smuzhiyun };
1164*4882a593Smuzhiyun 
pistachio_gpio_get_direction(struct gpio_chip * chip,unsigned offset)1165*4882a593Smuzhiyun static int pistachio_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
1166*4882a593Smuzhiyun {
1167*4882a593Smuzhiyun 	struct pistachio_gpio_bank *bank = gpiochip_get_data(chip);
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 	if (gpio_readl(bank, GPIO_OUTPUT_EN) & BIT(offset))
1170*4882a593Smuzhiyun 		return GPIO_LINE_DIRECTION_OUT;
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 	return GPIO_LINE_DIRECTION_IN;
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun 
pistachio_gpio_get(struct gpio_chip * chip,unsigned offset)1175*4882a593Smuzhiyun static int pistachio_gpio_get(struct gpio_chip *chip, unsigned offset)
1176*4882a593Smuzhiyun {
1177*4882a593Smuzhiyun 	struct pistachio_gpio_bank *bank = gpiochip_get_data(chip);
1178*4882a593Smuzhiyun 	u32 reg;
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 	if (gpio_readl(bank, GPIO_OUTPUT_EN) & BIT(offset))
1181*4882a593Smuzhiyun 		reg = GPIO_OUTPUT;
1182*4882a593Smuzhiyun 	else
1183*4882a593Smuzhiyun 		reg = GPIO_INPUT;
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	return !!(gpio_readl(bank, reg) & BIT(offset));
1186*4882a593Smuzhiyun }
1187*4882a593Smuzhiyun 
pistachio_gpio_set(struct gpio_chip * chip,unsigned offset,int value)1188*4882a593Smuzhiyun static void pistachio_gpio_set(struct gpio_chip *chip, unsigned offset,
1189*4882a593Smuzhiyun 			       int value)
1190*4882a593Smuzhiyun {
1191*4882a593Smuzhiyun 	struct pistachio_gpio_bank *bank = gpiochip_get_data(chip);
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 	gpio_mask_writel(bank, GPIO_OUTPUT, offset, !!value);
1194*4882a593Smuzhiyun }
1195*4882a593Smuzhiyun 
pistachio_gpio_direction_input(struct gpio_chip * chip,unsigned offset)1196*4882a593Smuzhiyun static int pistachio_gpio_direction_input(struct gpio_chip *chip,
1197*4882a593Smuzhiyun 					  unsigned offset)
1198*4882a593Smuzhiyun {
1199*4882a593Smuzhiyun 	struct pistachio_gpio_bank *bank = gpiochip_get_data(chip);
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun 	gpio_mask_writel(bank, GPIO_OUTPUT_EN, offset, 0);
1202*4882a593Smuzhiyun 	gpio_enable(bank, offset);
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 	return 0;
1205*4882a593Smuzhiyun }
1206*4882a593Smuzhiyun 
pistachio_gpio_direction_output(struct gpio_chip * chip,unsigned offset,int value)1207*4882a593Smuzhiyun static int pistachio_gpio_direction_output(struct gpio_chip *chip,
1208*4882a593Smuzhiyun 					   unsigned offset, int value)
1209*4882a593Smuzhiyun {
1210*4882a593Smuzhiyun 	struct pistachio_gpio_bank *bank = gpiochip_get_data(chip);
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	pistachio_gpio_set(chip, offset, value);
1213*4882a593Smuzhiyun 	gpio_mask_writel(bank, GPIO_OUTPUT_EN, offset, 1);
1214*4882a593Smuzhiyun 	gpio_enable(bank, offset);
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	return 0;
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun 
pistachio_gpio_irq_ack(struct irq_data * data)1219*4882a593Smuzhiyun static void pistachio_gpio_irq_ack(struct irq_data *data)
1220*4882a593Smuzhiyun {
1221*4882a593Smuzhiyun 	struct pistachio_gpio_bank *bank = irqd_to_bank(data);
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 	gpio_mask_writel(bank, GPIO_INTERRUPT_STATUS, data->hwirq, 0);
1224*4882a593Smuzhiyun }
1225*4882a593Smuzhiyun 
pistachio_gpio_irq_mask(struct irq_data * data)1226*4882a593Smuzhiyun static void pistachio_gpio_irq_mask(struct irq_data *data)
1227*4882a593Smuzhiyun {
1228*4882a593Smuzhiyun 	struct pistachio_gpio_bank *bank = irqd_to_bank(data);
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun 	gpio_mask_writel(bank, GPIO_INTERRUPT_EN, data->hwirq, 0);
1231*4882a593Smuzhiyun }
1232*4882a593Smuzhiyun 
pistachio_gpio_irq_unmask(struct irq_data * data)1233*4882a593Smuzhiyun static void pistachio_gpio_irq_unmask(struct irq_data *data)
1234*4882a593Smuzhiyun {
1235*4882a593Smuzhiyun 	struct pistachio_gpio_bank *bank = irqd_to_bank(data);
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 	gpio_mask_writel(bank, GPIO_INTERRUPT_EN, data->hwirq, 1);
1238*4882a593Smuzhiyun }
1239*4882a593Smuzhiyun 
pistachio_gpio_irq_startup(struct irq_data * data)1240*4882a593Smuzhiyun static unsigned int pistachio_gpio_irq_startup(struct irq_data *data)
1241*4882a593Smuzhiyun {
1242*4882a593Smuzhiyun 	struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 	pistachio_gpio_direction_input(chip, data->hwirq);
1245*4882a593Smuzhiyun 	pistachio_gpio_irq_unmask(data);
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	return 0;
1248*4882a593Smuzhiyun }
1249*4882a593Smuzhiyun 
pistachio_gpio_irq_set_type(struct irq_data * data,unsigned int type)1250*4882a593Smuzhiyun static int pistachio_gpio_irq_set_type(struct irq_data *data, unsigned int type)
1251*4882a593Smuzhiyun {
1252*4882a593Smuzhiyun 	struct pistachio_gpio_bank *bank = irqd_to_bank(data);
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun 	switch (type & IRQ_TYPE_SENSE_MASK) {
1255*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_RISING:
1256*4882a593Smuzhiyun 		gpio_mask_writel(bank, GPIO_INPUT_POLARITY, data->hwirq, 1);
1257*4882a593Smuzhiyun 		gpio_mask_writel(bank, GPIO_INTERRUPT_TYPE, data->hwirq,
1258*4882a593Smuzhiyun 				 GPIO_INTERRUPT_TYPE_EDGE);
1259*4882a593Smuzhiyun 		gpio_mask_writel(bank, GPIO_INTERRUPT_EDGE, data->hwirq,
1260*4882a593Smuzhiyun 				 GPIO_INTERRUPT_EDGE_SINGLE);
1261*4882a593Smuzhiyun 		break;
1262*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_FALLING:
1263*4882a593Smuzhiyun 		gpio_mask_writel(bank, GPIO_INPUT_POLARITY, data->hwirq, 0);
1264*4882a593Smuzhiyun 		gpio_mask_writel(bank, GPIO_INTERRUPT_TYPE, data->hwirq,
1265*4882a593Smuzhiyun 				 GPIO_INTERRUPT_TYPE_EDGE);
1266*4882a593Smuzhiyun 		gpio_mask_writel(bank, GPIO_INTERRUPT_EDGE, data->hwirq,
1267*4882a593Smuzhiyun 				 GPIO_INTERRUPT_EDGE_SINGLE);
1268*4882a593Smuzhiyun 		break;
1269*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_BOTH:
1270*4882a593Smuzhiyun 		gpio_mask_writel(bank, GPIO_INTERRUPT_TYPE, data->hwirq,
1271*4882a593Smuzhiyun 				 GPIO_INTERRUPT_TYPE_EDGE);
1272*4882a593Smuzhiyun 		gpio_mask_writel(bank, GPIO_INTERRUPT_EDGE, data->hwirq,
1273*4882a593Smuzhiyun 				 GPIO_INTERRUPT_EDGE_DUAL);
1274*4882a593Smuzhiyun 		break;
1275*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_HIGH:
1276*4882a593Smuzhiyun 		gpio_mask_writel(bank, GPIO_INPUT_POLARITY, data->hwirq, 1);
1277*4882a593Smuzhiyun 		gpio_mask_writel(bank, GPIO_INTERRUPT_TYPE, data->hwirq,
1278*4882a593Smuzhiyun 				 GPIO_INTERRUPT_TYPE_LEVEL);
1279*4882a593Smuzhiyun 		break;
1280*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_LOW:
1281*4882a593Smuzhiyun 		gpio_mask_writel(bank, GPIO_INPUT_POLARITY, data->hwirq, 0);
1282*4882a593Smuzhiyun 		gpio_mask_writel(bank, GPIO_INTERRUPT_TYPE, data->hwirq,
1283*4882a593Smuzhiyun 				 GPIO_INTERRUPT_TYPE_LEVEL);
1284*4882a593Smuzhiyun 		break;
1285*4882a593Smuzhiyun 	default:
1286*4882a593Smuzhiyun 		return -EINVAL;
1287*4882a593Smuzhiyun 	}
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun 	if (type & IRQ_TYPE_LEVEL_MASK)
1290*4882a593Smuzhiyun 		irq_set_handler_locked(data, handle_level_irq);
1291*4882a593Smuzhiyun 	else
1292*4882a593Smuzhiyun 		irq_set_handler_locked(data, handle_edge_irq);
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun 	return 0;
1295*4882a593Smuzhiyun }
1296*4882a593Smuzhiyun 
pistachio_gpio_irq_handler(struct irq_desc * desc)1297*4882a593Smuzhiyun static void pistachio_gpio_irq_handler(struct irq_desc *desc)
1298*4882a593Smuzhiyun {
1299*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_desc_get_handler_data(desc);
1300*4882a593Smuzhiyun 	struct pistachio_gpio_bank *bank = gpiochip_get_data(gc);
1301*4882a593Smuzhiyun 	struct irq_chip *chip = irq_desc_get_chip(desc);
1302*4882a593Smuzhiyun 	unsigned long pending;
1303*4882a593Smuzhiyun 	unsigned int pin;
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 	chained_irq_enter(chip, desc);
1306*4882a593Smuzhiyun 	pending = gpio_readl(bank, GPIO_INTERRUPT_STATUS) &
1307*4882a593Smuzhiyun 		gpio_readl(bank, GPIO_INTERRUPT_EN);
1308*4882a593Smuzhiyun 	for_each_set_bit(pin, &pending, 16)
1309*4882a593Smuzhiyun 		generic_handle_irq(irq_linear_revmap(gc->irq.domain, pin));
1310*4882a593Smuzhiyun 	chained_irq_exit(chip, desc);
1311*4882a593Smuzhiyun }
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun #define GPIO_BANK(_bank, _pin_base, _npins)				\
1314*4882a593Smuzhiyun 	{								\
1315*4882a593Smuzhiyun 		.pin_base = _pin_base,					\
1316*4882a593Smuzhiyun 		.npins = _npins,					\
1317*4882a593Smuzhiyun 		.gpio_chip = {						\
1318*4882a593Smuzhiyun 			.label = "GPIO" #_bank,				\
1319*4882a593Smuzhiyun 			.request = gpiochip_generic_request,		\
1320*4882a593Smuzhiyun 			.free = gpiochip_generic_free,			\
1321*4882a593Smuzhiyun 			.get_direction = pistachio_gpio_get_direction,	\
1322*4882a593Smuzhiyun 			.direction_input = pistachio_gpio_direction_input, \
1323*4882a593Smuzhiyun 			.direction_output = pistachio_gpio_direction_output, \
1324*4882a593Smuzhiyun 			.get = pistachio_gpio_get,			\
1325*4882a593Smuzhiyun 			.set = pistachio_gpio_set,			\
1326*4882a593Smuzhiyun 			.base = _pin_base,				\
1327*4882a593Smuzhiyun 			.ngpio = _npins,				\
1328*4882a593Smuzhiyun 		},							\
1329*4882a593Smuzhiyun 		.irq_chip = {						\
1330*4882a593Smuzhiyun 			.name = "GPIO" #_bank,				\
1331*4882a593Smuzhiyun 			.irq_startup = pistachio_gpio_irq_startup,	\
1332*4882a593Smuzhiyun 			.irq_ack = pistachio_gpio_irq_ack,		\
1333*4882a593Smuzhiyun 			.irq_mask = pistachio_gpio_irq_mask,		\
1334*4882a593Smuzhiyun 			.irq_unmask = pistachio_gpio_irq_unmask,	\
1335*4882a593Smuzhiyun 			.irq_set_type = pistachio_gpio_irq_set_type,	\
1336*4882a593Smuzhiyun 		},							\
1337*4882a593Smuzhiyun 	}
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun static struct pistachio_gpio_bank pistachio_gpio_banks[] = {
1340*4882a593Smuzhiyun 	GPIO_BANK(0, PISTACHIO_PIN_MFIO(0), 16),
1341*4882a593Smuzhiyun 	GPIO_BANK(1, PISTACHIO_PIN_MFIO(16), 16),
1342*4882a593Smuzhiyun 	GPIO_BANK(2, PISTACHIO_PIN_MFIO(32), 16),
1343*4882a593Smuzhiyun 	GPIO_BANK(3, PISTACHIO_PIN_MFIO(48), 16),
1344*4882a593Smuzhiyun 	GPIO_BANK(4, PISTACHIO_PIN_MFIO(64), 16),
1345*4882a593Smuzhiyun 	GPIO_BANK(5, PISTACHIO_PIN_MFIO(80), 10),
1346*4882a593Smuzhiyun };
1347*4882a593Smuzhiyun 
pistachio_gpio_register(struct pistachio_pinctrl * pctl)1348*4882a593Smuzhiyun static int pistachio_gpio_register(struct pistachio_pinctrl *pctl)
1349*4882a593Smuzhiyun {
1350*4882a593Smuzhiyun 	struct device_node *node = pctl->dev->of_node;
1351*4882a593Smuzhiyun 	struct pistachio_gpio_bank *bank;
1352*4882a593Smuzhiyun 	unsigned int i;
1353*4882a593Smuzhiyun 	int irq, ret = 0;
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun 	for (i = 0; i < pctl->nbanks; i++) {
1356*4882a593Smuzhiyun 		char child_name[sizeof("gpioXX")];
1357*4882a593Smuzhiyun 		struct device_node *child;
1358*4882a593Smuzhiyun 		struct gpio_irq_chip *girq;
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun 		snprintf(child_name, sizeof(child_name), "gpio%d", i);
1361*4882a593Smuzhiyun 		child = of_get_child_by_name(node, child_name);
1362*4882a593Smuzhiyun 		if (!child) {
1363*4882a593Smuzhiyun 			dev_err(pctl->dev, "No node for bank %u\n", i);
1364*4882a593Smuzhiyun 			ret = -ENODEV;
1365*4882a593Smuzhiyun 			goto err;
1366*4882a593Smuzhiyun 		}
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun 		if (!of_find_property(child, "gpio-controller", NULL)) {
1369*4882a593Smuzhiyun 			dev_err(pctl->dev,
1370*4882a593Smuzhiyun 				"No gpio-controller property for bank %u\n", i);
1371*4882a593Smuzhiyun 			of_node_put(child);
1372*4882a593Smuzhiyun 			ret = -ENODEV;
1373*4882a593Smuzhiyun 			goto err;
1374*4882a593Smuzhiyun 		}
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun 		irq = irq_of_parse_and_map(child, 0);
1377*4882a593Smuzhiyun 		if (!irq) {
1378*4882a593Smuzhiyun 			dev_err(pctl->dev, "No IRQ for bank %u\n", i);
1379*4882a593Smuzhiyun 			of_node_put(child);
1380*4882a593Smuzhiyun 			ret = -EINVAL;
1381*4882a593Smuzhiyun 			goto err;
1382*4882a593Smuzhiyun 		}
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun 		bank = &pctl->gpio_banks[i];
1385*4882a593Smuzhiyun 		bank->pctl = pctl;
1386*4882a593Smuzhiyun 		bank->base = pctl->base + GPIO_BANK_BASE(i);
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun 		bank->gpio_chip.parent = pctl->dev;
1389*4882a593Smuzhiyun 		bank->gpio_chip.of_node = child;
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun 		girq = &bank->gpio_chip.irq;
1392*4882a593Smuzhiyun 		girq->chip = &bank->irq_chip;
1393*4882a593Smuzhiyun 		girq->parent_handler = pistachio_gpio_irq_handler;
1394*4882a593Smuzhiyun 		girq->num_parents = 1;
1395*4882a593Smuzhiyun 		girq->parents = devm_kcalloc(pctl->dev, 1,
1396*4882a593Smuzhiyun 					     sizeof(*girq->parents),
1397*4882a593Smuzhiyun 					     GFP_KERNEL);
1398*4882a593Smuzhiyun 		if (!girq->parents) {
1399*4882a593Smuzhiyun 			ret = -ENOMEM;
1400*4882a593Smuzhiyun 			goto err;
1401*4882a593Smuzhiyun 		}
1402*4882a593Smuzhiyun 		girq->parents[0] = irq;
1403*4882a593Smuzhiyun 		girq->default_type = IRQ_TYPE_NONE;
1404*4882a593Smuzhiyun 		girq->handler = handle_level_irq;
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun 		ret = gpiochip_add_data(&bank->gpio_chip, bank);
1407*4882a593Smuzhiyun 		if (ret < 0) {
1408*4882a593Smuzhiyun 			dev_err(pctl->dev, "Failed to add GPIO chip %u: %d\n",
1409*4882a593Smuzhiyun 				i, ret);
1410*4882a593Smuzhiyun 			goto err;
1411*4882a593Smuzhiyun 		}
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 		ret = gpiochip_add_pin_range(&bank->gpio_chip,
1414*4882a593Smuzhiyun 					     dev_name(pctl->dev), 0,
1415*4882a593Smuzhiyun 					     bank->pin_base, bank->npins);
1416*4882a593Smuzhiyun 		if (ret < 0) {
1417*4882a593Smuzhiyun 			dev_err(pctl->dev, "Failed to add GPIO range %u: %d\n",
1418*4882a593Smuzhiyun 				i, ret);
1419*4882a593Smuzhiyun 			gpiochip_remove(&bank->gpio_chip);
1420*4882a593Smuzhiyun 			goto err;
1421*4882a593Smuzhiyun 		}
1422*4882a593Smuzhiyun 	}
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun 	return 0;
1425*4882a593Smuzhiyun err:
1426*4882a593Smuzhiyun 	for (; i > 0; i--) {
1427*4882a593Smuzhiyun 		bank = &pctl->gpio_banks[i - 1];
1428*4882a593Smuzhiyun 		gpiochip_remove(&bank->gpio_chip);
1429*4882a593Smuzhiyun 	}
1430*4882a593Smuzhiyun 	return ret;
1431*4882a593Smuzhiyun }
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun static const struct of_device_id pistachio_pinctrl_of_match[] = {
1434*4882a593Smuzhiyun 	{ .compatible = "img,pistachio-system-pinctrl", },
1435*4882a593Smuzhiyun 	{ },
1436*4882a593Smuzhiyun };
1437*4882a593Smuzhiyun 
pistachio_pinctrl_probe(struct platform_device * pdev)1438*4882a593Smuzhiyun static int pistachio_pinctrl_probe(struct platform_device *pdev)
1439*4882a593Smuzhiyun {
1440*4882a593Smuzhiyun 	struct pistachio_pinctrl *pctl;
1441*4882a593Smuzhiyun 
1442*4882a593Smuzhiyun 	pctl = devm_kzalloc(&pdev->dev, sizeof(*pctl), GFP_KERNEL);
1443*4882a593Smuzhiyun 	if (!pctl)
1444*4882a593Smuzhiyun 		return -ENOMEM;
1445*4882a593Smuzhiyun 	pctl->dev = &pdev->dev;
1446*4882a593Smuzhiyun 	dev_set_drvdata(&pdev->dev, pctl);
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun 	pctl->base = devm_platform_ioremap_resource(pdev, 0);
1449*4882a593Smuzhiyun 	if (IS_ERR(pctl->base))
1450*4882a593Smuzhiyun 		return PTR_ERR(pctl->base);
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 	pctl->pins = pistachio_pins;
1453*4882a593Smuzhiyun 	pctl->npins = ARRAY_SIZE(pistachio_pins);
1454*4882a593Smuzhiyun 	pctl->functions = pistachio_functions;
1455*4882a593Smuzhiyun 	pctl->nfunctions = ARRAY_SIZE(pistachio_functions);
1456*4882a593Smuzhiyun 	pctl->groups = pistachio_groups;
1457*4882a593Smuzhiyun 	pctl->ngroups = ARRAY_SIZE(pistachio_groups);
1458*4882a593Smuzhiyun 	pctl->gpio_banks = pistachio_gpio_banks;
1459*4882a593Smuzhiyun 	pctl->nbanks = ARRAY_SIZE(pistachio_gpio_banks);
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 	pistachio_pinctrl_desc.pins = pctl->pins;
1462*4882a593Smuzhiyun 	pistachio_pinctrl_desc.npins = pctl->npins;
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun 	pctl->pctldev = devm_pinctrl_register(&pdev->dev, &pistachio_pinctrl_desc,
1465*4882a593Smuzhiyun 					      pctl);
1466*4882a593Smuzhiyun 	if (IS_ERR(pctl->pctldev)) {
1467*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to register pinctrl device\n");
1468*4882a593Smuzhiyun 		return PTR_ERR(pctl->pctldev);
1469*4882a593Smuzhiyun 	}
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun 	return pistachio_gpio_register(pctl);
1472*4882a593Smuzhiyun }
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun static struct platform_driver pistachio_pinctrl_driver = {
1475*4882a593Smuzhiyun 	.driver = {
1476*4882a593Smuzhiyun 		.name = "pistachio-pinctrl",
1477*4882a593Smuzhiyun 		.of_match_table = pistachio_pinctrl_of_match,
1478*4882a593Smuzhiyun 		.suppress_bind_attrs = true,
1479*4882a593Smuzhiyun 	},
1480*4882a593Smuzhiyun 	.probe = pistachio_pinctrl_probe,
1481*4882a593Smuzhiyun };
1482*4882a593Smuzhiyun 
pistachio_pinctrl_register(void)1483*4882a593Smuzhiyun static int __init pistachio_pinctrl_register(void)
1484*4882a593Smuzhiyun {
1485*4882a593Smuzhiyun 	return platform_driver_register(&pistachio_pinctrl_driver);
1486*4882a593Smuzhiyun }
1487*4882a593Smuzhiyun arch_initcall(pistachio_pinctrl_register);
1488