1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * pinctrl-palmas.c -- TI PALMAS series pin control driver.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (c) 2013, NVIDIA Corporation.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Author: Laxman Dewangan <ldewangan@nvidia.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or
9*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as
10*4882a593Smuzhiyun * published by the Free Software Foundation version 2.
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * This program is distributed "as is" WITHOUT ANY WARRANTY of any kind,
13*4882a593Smuzhiyun * whether express or implied; without even the implied warranty of
14*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15*4882a593Smuzhiyun * General Public License for more details.
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License
18*4882a593Smuzhiyun * along with this program; if not, write to the Free Software
19*4882a593Smuzhiyun * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA
20*4882a593Smuzhiyun * 02111-1307, USA
21*4882a593Smuzhiyun */
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include <linux/delay.h>
24*4882a593Smuzhiyun #include <linux/module.h>
25*4882a593Smuzhiyun #include <linux/mfd/palmas.h>
26*4882a593Smuzhiyun #include <linux/of.h>
27*4882a593Smuzhiyun #include <linux/of_device.h>
28*4882a593Smuzhiyun #include <linux/platform_device.h>
29*4882a593Smuzhiyun #include <linux/pinctrl/machine.h>
30*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
31*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
32*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
33*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
34*4882a593Smuzhiyun #include <linux/pm.h>
35*4882a593Smuzhiyun #include <linux/slab.h>
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #include "core.h"
38*4882a593Smuzhiyun #include "pinconf.h"
39*4882a593Smuzhiyun #include "pinctrl-utils.h"
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define PALMAS_PIN_GPIO0_ID 0
42*4882a593Smuzhiyun #define PALMAS_PIN_GPIO1_VBUS_LED1_PWM1 1
43*4882a593Smuzhiyun #define PALMAS_PIN_GPIO2_REGEN_LED2_PWM2 2
44*4882a593Smuzhiyun #define PALMAS_PIN_GPIO3_CHRG_DET 3
45*4882a593Smuzhiyun #define PALMAS_PIN_GPIO4_SYSEN1 4
46*4882a593Smuzhiyun #define PALMAS_PIN_GPIO5_CLK32KGAUDIO_USB_PSEL 5
47*4882a593Smuzhiyun #define PALMAS_PIN_GPIO6_SYSEN2 6
48*4882a593Smuzhiyun #define PALMAS_PIN_GPIO7_MSECURE_PWRHOLD 7
49*4882a593Smuzhiyun #define PALMAS_PIN_GPIO8_SIM1RSTI 8
50*4882a593Smuzhiyun #define PALMAS_PIN_GPIO9_LOW_VBAT 9
51*4882a593Smuzhiyun #define PALMAS_PIN_GPIO10_WIRELESS_CHRG1 10
52*4882a593Smuzhiyun #define PALMAS_PIN_GPIO11_RCM 11
53*4882a593Smuzhiyun #define PALMAS_PIN_GPIO12_SIM2RSTO 12
54*4882a593Smuzhiyun #define PALMAS_PIN_GPIO13 13
55*4882a593Smuzhiyun #define PALMAS_PIN_GPIO14 14
56*4882a593Smuzhiyun #define PALMAS_PIN_GPIO15_SIM2RSTI 15
57*4882a593Smuzhiyun #define PALMAS_PIN_VAC 16
58*4882a593Smuzhiyun #define PALMAS_PIN_POWERGOOD_USB_PSEL 17
59*4882a593Smuzhiyun #define PALMAS_PIN_NRESWARM 18
60*4882a593Smuzhiyun #define PALMAS_PIN_PWRDOWN 19
61*4882a593Smuzhiyun #define PALMAS_PIN_GPADC_START 20
62*4882a593Smuzhiyun #define PALMAS_PIN_RESET_IN 21
63*4882a593Smuzhiyun #define PALMAS_PIN_NSLEEP 22
64*4882a593Smuzhiyun #define PALMAS_PIN_ENABLE1 23
65*4882a593Smuzhiyun #define PALMAS_PIN_ENABLE2 24
66*4882a593Smuzhiyun #define PALMAS_PIN_INT 25
67*4882a593Smuzhiyun #define PALMAS_PIN_NUM (PALMAS_PIN_INT + 1)
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun struct palmas_pin_function {
70*4882a593Smuzhiyun const char *name;
71*4882a593Smuzhiyun const char * const *groups;
72*4882a593Smuzhiyun unsigned ngroups;
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun struct palmas_pctrl_chip_info {
76*4882a593Smuzhiyun struct device *dev;
77*4882a593Smuzhiyun struct pinctrl_dev *pctl;
78*4882a593Smuzhiyun struct palmas *palmas;
79*4882a593Smuzhiyun int pins_current_opt[PALMAS_PIN_NUM];
80*4882a593Smuzhiyun const struct palmas_pin_function *functions;
81*4882a593Smuzhiyun unsigned num_functions;
82*4882a593Smuzhiyun const struct palmas_pingroup *pin_groups;
83*4882a593Smuzhiyun int num_pin_groups;
84*4882a593Smuzhiyun const struct pinctrl_pin_desc *pins;
85*4882a593Smuzhiyun unsigned num_pins;
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun static const struct pinctrl_pin_desc palmas_pins_desc[] = {
89*4882a593Smuzhiyun PINCTRL_PIN(PALMAS_PIN_GPIO0_ID, "gpio0"),
90*4882a593Smuzhiyun PINCTRL_PIN(PALMAS_PIN_GPIO1_VBUS_LED1_PWM1, "gpio1"),
91*4882a593Smuzhiyun PINCTRL_PIN(PALMAS_PIN_GPIO2_REGEN_LED2_PWM2, "gpio2"),
92*4882a593Smuzhiyun PINCTRL_PIN(PALMAS_PIN_GPIO3_CHRG_DET, "gpio3"),
93*4882a593Smuzhiyun PINCTRL_PIN(PALMAS_PIN_GPIO4_SYSEN1, "gpio4"),
94*4882a593Smuzhiyun PINCTRL_PIN(PALMAS_PIN_GPIO5_CLK32KGAUDIO_USB_PSEL, "gpio5"),
95*4882a593Smuzhiyun PINCTRL_PIN(PALMAS_PIN_GPIO6_SYSEN2, "gpio6"),
96*4882a593Smuzhiyun PINCTRL_PIN(PALMAS_PIN_GPIO7_MSECURE_PWRHOLD, "gpio7"),
97*4882a593Smuzhiyun PINCTRL_PIN(PALMAS_PIN_GPIO8_SIM1RSTI, "gpio8"),
98*4882a593Smuzhiyun PINCTRL_PIN(PALMAS_PIN_GPIO9_LOW_VBAT, "gpio9"),
99*4882a593Smuzhiyun PINCTRL_PIN(PALMAS_PIN_GPIO10_WIRELESS_CHRG1, "gpio10"),
100*4882a593Smuzhiyun PINCTRL_PIN(PALMAS_PIN_GPIO11_RCM, "gpio11"),
101*4882a593Smuzhiyun PINCTRL_PIN(PALMAS_PIN_GPIO12_SIM2RSTO, "gpio12"),
102*4882a593Smuzhiyun PINCTRL_PIN(PALMAS_PIN_GPIO13, "gpio13"),
103*4882a593Smuzhiyun PINCTRL_PIN(PALMAS_PIN_GPIO14, "gpio14"),
104*4882a593Smuzhiyun PINCTRL_PIN(PALMAS_PIN_GPIO15_SIM2RSTI, "gpio15"),
105*4882a593Smuzhiyun PINCTRL_PIN(PALMAS_PIN_VAC, "vac"),
106*4882a593Smuzhiyun PINCTRL_PIN(PALMAS_PIN_POWERGOOD_USB_PSEL, "powergood"),
107*4882a593Smuzhiyun PINCTRL_PIN(PALMAS_PIN_NRESWARM, "nreswarm"),
108*4882a593Smuzhiyun PINCTRL_PIN(PALMAS_PIN_PWRDOWN, "pwrdown"),
109*4882a593Smuzhiyun PINCTRL_PIN(PALMAS_PIN_GPADC_START, "gpadc_start"),
110*4882a593Smuzhiyun PINCTRL_PIN(PALMAS_PIN_RESET_IN, "reset_in"),
111*4882a593Smuzhiyun PINCTRL_PIN(PALMAS_PIN_NSLEEP, "nsleep"),
112*4882a593Smuzhiyun PINCTRL_PIN(PALMAS_PIN_ENABLE1, "enable1"),
113*4882a593Smuzhiyun PINCTRL_PIN(PALMAS_PIN_ENABLE2, "enable2"),
114*4882a593Smuzhiyun PINCTRL_PIN(PALMAS_PIN_INT, "int"),
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun static const char * const opt0_groups[] = {
118*4882a593Smuzhiyun "gpio0",
119*4882a593Smuzhiyun "gpio1",
120*4882a593Smuzhiyun "gpio2",
121*4882a593Smuzhiyun "gpio3",
122*4882a593Smuzhiyun "gpio4",
123*4882a593Smuzhiyun "gpio5",
124*4882a593Smuzhiyun "gpio6",
125*4882a593Smuzhiyun "gpio7",
126*4882a593Smuzhiyun "gpio8",
127*4882a593Smuzhiyun "gpio9",
128*4882a593Smuzhiyun "gpio10",
129*4882a593Smuzhiyun "gpio11",
130*4882a593Smuzhiyun "gpio12",
131*4882a593Smuzhiyun "gpio13",
132*4882a593Smuzhiyun "gpio14",
133*4882a593Smuzhiyun "gpio15",
134*4882a593Smuzhiyun "vac",
135*4882a593Smuzhiyun "powergood",
136*4882a593Smuzhiyun "nreswarm",
137*4882a593Smuzhiyun "pwrdown",
138*4882a593Smuzhiyun "gpadc_start",
139*4882a593Smuzhiyun "reset_in",
140*4882a593Smuzhiyun "nsleep",
141*4882a593Smuzhiyun "enable1",
142*4882a593Smuzhiyun "enable2",
143*4882a593Smuzhiyun "int",
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun static const char * const opt1_groups[] = {
147*4882a593Smuzhiyun "gpio0",
148*4882a593Smuzhiyun "gpio1",
149*4882a593Smuzhiyun "gpio2",
150*4882a593Smuzhiyun "gpio3",
151*4882a593Smuzhiyun "gpio4",
152*4882a593Smuzhiyun "gpio5",
153*4882a593Smuzhiyun "gpio6",
154*4882a593Smuzhiyun "gpio7",
155*4882a593Smuzhiyun "gpio8",
156*4882a593Smuzhiyun "gpio9",
157*4882a593Smuzhiyun "gpio10",
158*4882a593Smuzhiyun "gpio11",
159*4882a593Smuzhiyun "gpio12",
160*4882a593Smuzhiyun "gpio15",
161*4882a593Smuzhiyun "vac",
162*4882a593Smuzhiyun "powergood",
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun static const char * const opt2_groups[] = {
166*4882a593Smuzhiyun "gpio1",
167*4882a593Smuzhiyun "gpio2",
168*4882a593Smuzhiyun "gpio5",
169*4882a593Smuzhiyun "gpio7",
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun static const char * const opt3_groups[] = {
173*4882a593Smuzhiyun "gpio1",
174*4882a593Smuzhiyun "gpio2",
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun static const char * const gpio_groups[] = {
178*4882a593Smuzhiyun "gpio0",
179*4882a593Smuzhiyun "gpio1",
180*4882a593Smuzhiyun "gpio2",
181*4882a593Smuzhiyun "gpio3",
182*4882a593Smuzhiyun "gpio4",
183*4882a593Smuzhiyun "gpio5",
184*4882a593Smuzhiyun "gpio6",
185*4882a593Smuzhiyun "gpio7",
186*4882a593Smuzhiyun "gpio8",
187*4882a593Smuzhiyun "gpio9",
188*4882a593Smuzhiyun "gpio10",
189*4882a593Smuzhiyun "gpio11",
190*4882a593Smuzhiyun "gpio12",
191*4882a593Smuzhiyun "gpio13",
192*4882a593Smuzhiyun "gpio14",
193*4882a593Smuzhiyun "gpio15",
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun static const char * const led_groups[] = {
197*4882a593Smuzhiyun "gpio1",
198*4882a593Smuzhiyun "gpio2",
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun static const char * const pwm_groups[] = {
202*4882a593Smuzhiyun "gpio1",
203*4882a593Smuzhiyun "gpio2",
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun static const char * const regen_groups[] = {
207*4882a593Smuzhiyun "gpio2",
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun static const char * const sysen_groups[] = {
211*4882a593Smuzhiyun "gpio4",
212*4882a593Smuzhiyun "gpio6",
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun static const char * const clk32kgaudio_groups[] = {
216*4882a593Smuzhiyun "gpio5",
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun static const char * const id_groups[] = {
220*4882a593Smuzhiyun "gpio0",
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun static const char * const vbus_det_groups[] = {
224*4882a593Smuzhiyun "gpio1",
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun static const char * const chrg_det_groups[] = {
228*4882a593Smuzhiyun "gpio3",
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun static const char * const vac_groups[] = {
232*4882a593Smuzhiyun "vac",
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun static const char * const vacok_groups[] = {
236*4882a593Smuzhiyun "vac",
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun static const char * const powergood_groups[] = {
240*4882a593Smuzhiyun "powergood",
241*4882a593Smuzhiyun };
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun static const char * const usb_psel_groups[] = {
244*4882a593Smuzhiyun "gpio5",
245*4882a593Smuzhiyun "powergood",
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun static const char * const msecure_groups[] = {
249*4882a593Smuzhiyun "gpio7",
250*4882a593Smuzhiyun };
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun static const char * const pwrhold_groups[] = {
253*4882a593Smuzhiyun "gpio7",
254*4882a593Smuzhiyun };
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun static const char * const int_groups[] = {
257*4882a593Smuzhiyun "int",
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun static const char * const nreswarm_groups[] = {
261*4882a593Smuzhiyun "nreswarm",
262*4882a593Smuzhiyun };
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun static const char * const simrsto_groups[] = {
265*4882a593Smuzhiyun "gpio12",
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun static const char * const simrsti_groups[] = {
269*4882a593Smuzhiyun "gpio8",
270*4882a593Smuzhiyun "gpio15",
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun static const char * const low_vbat_groups[] = {
274*4882a593Smuzhiyun "gpio9",
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun static const char * const wireless_chrg1_groups[] = {
278*4882a593Smuzhiyun "gpio10",
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun static const char * const rcm_groups[] = {
282*4882a593Smuzhiyun "gpio11",
283*4882a593Smuzhiyun };
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun static const char * const pwrdown_groups[] = {
286*4882a593Smuzhiyun "pwrdown",
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun static const char * const gpadc_start_groups[] = {
290*4882a593Smuzhiyun "gpadc_start",
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun static const char * const reset_in_groups[] = {
294*4882a593Smuzhiyun "reset_in",
295*4882a593Smuzhiyun };
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun static const char * const nsleep_groups[] = {
298*4882a593Smuzhiyun "nsleep",
299*4882a593Smuzhiyun };
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun static const char * const enable_groups[] = {
302*4882a593Smuzhiyun "enable1",
303*4882a593Smuzhiyun "enable2",
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun #define FUNCTION_GROUPS \
307*4882a593Smuzhiyun FUNCTION_GROUP(opt0, OPTION0), \
308*4882a593Smuzhiyun FUNCTION_GROUP(opt1, OPTION1), \
309*4882a593Smuzhiyun FUNCTION_GROUP(opt2, OPTION2), \
310*4882a593Smuzhiyun FUNCTION_GROUP(opt3, OPTION3), \
311*4882a593Smuzhiyun FUNCTION_GROUP(gpio, GPIO), \
312*4882a593Smuzhiyun FUNCTION_GROUP(led, LED), \
313*4882a593Smuzhiyun FUNCTION_GROUP(pwm, PWM), \
314*4882a593Smuzhiyun FUNCTION_GROUP(regen, REGEN), \
315*4882a593Smuzhiyun FUNCTION_GROUP(sysen, SYSEN), \
316*4882a593Smuzhiyun FUNCTION_GROUP(clk32kgaudio, CLK32KGAUDIO), \
317*4882a593Smuzhiyun FUNCTION_GROUP(id, ID), \
318*4882a593Smuzhiyun FUNCTION_GROUP(vbus_det, VBUS_DET), \
319*4882a593Smuzhiyun FUNCTION_GROUP(chrg_det, CHRG_DET), \
320*4882a593Smuzhiyun FUNCTION_GROUP(vac, VAC), \
321*4882a593Smuzhiyun FUNCTION_GROUP(vacok, VACOK), \
322*4882a593Smuzhiyun FUNCTION_GROUP(powergood, POWERGOOD), \
323*4882a593Smuzhiyun FUNCTION_GROUP(usb_psel, USB_PSEL), \
324*4882a593Smuzhiyun FUNCTION_GROUP(msecure, MSECURE), \
325*4882a593Smuzhiyun FUNCTION_GROUP(pwrhold, PWRHOLD), \
326*4882a593Smuzhiyun FUNCTION_GROUP(int, INT), \
327*4882a593Smuzhiyun FUNCTION_GROUP(nreswarm, NRESWARM), \
328*4882a593Smuzhiyun FUNCTION_GROUP(simrsto, SIMRSTO), \
329*4882a593Smuzhiyun FUNCTION_GROUP(simrsti, SIMRSTI), \
330*4882a593Smuzhiyun FUNCTION_GROUP(low_vbat, LOW_VBAT), \
331*4882a593Smuzhiyun FUNCTION_GROUP(wireless_chrg1, WIRELESS_CHRG1), \
332*4882a593Smuzhiyun FUNCTION_GROUP(rcm, RCM), \
333*4882a593Smuzhiyun FUNCTION_GROUP(pwrdown, PWRDOWN), \
334*4882a593Smuzhiyun FUNCTION_GROUP(gpadc_start, GPADC_START), \
335*4882a593Smuzhiyun FUNCTION_GROUP(reset_in, RESET_IN), \
336*4882a593Smuzhiyun FUNCTION_GROUP(nsleep, NSLEEP), \
337*4882a593Smuzhiyun FUNCTION_GROUP(enable, ENABLE)
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun static const struct palmas_pin_function palmas_pin_function[] = {
340*4882a593Smuzhiyun #undef FUNCTION_GROUP
341*4882a593Smuzhiyun #define FUNCTION_GROUP(fname, mux) \
342*4882a593Smuzhiyun { \
343*4882a593Smuzhiyun .name = #fname, \
344*4882a593Smuzhiyun .groups = fname##_groups, \
345*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(fname##_groups), \
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun FUNCTION_GROUPS,
349*4882a593Smuzhiyun };
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun enum palmas_pinmux {
352*4882a593Smuzhiyun #undef FUNCTION_GROUP
353*4882a593Smuzhiyun #define FUNCTION_GROUP(fname, mux) PALMAS_PINMUX_##mux
354*4882a593Smuzhiyun FUNCTION_GROUPS,
355*4882a593Smuzhiyun PALMAS_PINMUX_NA = 0xFFFF,
356*4882a593Smuzhiyun };
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun struct palmas_pins_pullup_dn_info {
359*4882a593Smuzhiyun int pullup_dn_reg_base;
360*4882a593Smuzhiyun int pullup_dn_reg_add;
361*4882a593Smuzhiyun int pullup_dn_mask;
362*4882a593Smuzhiyun int normal_val;
363*4882a593Smuzhiyun int pull_up_val;
364*4882a593Smuzhiyun int pull_dn_val;
365*4882a593Smuzhiyun };
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun struct palmas_pins_od_info {
368*4882a593Smuzhiyun int od_reg_base;
369*4882a593Smuzhiyun int od_reg_add;
370*4882a593Smuzhiyun int od_mask;
371*4882a593Smuzhiyun int od_enable;
372*4882a593Smuzhiyun int od_disable;
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun struct palmas_pin_info {
376*4882a593Smuzhiyun enum palmas_pinmux mux_opt;
377*4882a593Smuzhiyun const struct palmas_pins_pullup_dn_info *pud_info;
378*4882a593Smuzhiyun const struct palmas_pins_od_info *od_info;
379*4882a593Smuzhiyun };
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun struct palmas_pingroup {
382*4882a593Smuzhiyun const char *name;
383*4882a593Smuzhiyun const unsigned pins[1];
384*4882a593Smuzhiyun unsigned npins;
385*4882a593Smuzhiyun unsigned mux_reg_base;
386*4882a593Smuzhiyun unsigned mux_reg_add;
387*4882a593Smuzhiyun unsigned mux_reg_mask;
388*4882a593Smuzhiyun unsigned mux_bit_shift;
389*4882a593Smuzhiyun const struct palmas_pin_info *opt[4];
390*4882a593Smuzhiyun };
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun #define PULL_UP_DN(_name, _rbase, _add, _mask, _nv, _uv, _dv) \
393*4882a593Smuzhiyun static const struct palmas_pins_pullup_dn_info pud_##_name##_info = { \
394*4882a593Smuzhiyun .pullup_dn_reg_base = PALMAS_##_rbase##_BASE, \
395*4882a593Smuzhiyun .pullup_dn_reg_add = _add, \
396*4882a593Smuzhiyun .pullup_dn_mask = _mask, \
397*4882a593Smuzhiyun .normal_val = _nv, \
398*4882a593Smuzhiyun .pull_up_val = _uv, \
399*4882a593Smuzhiyun .pull_dn_val = _dv, \
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun PULL_UP_DN(nreswarm, PU_PD_OD, PALMAS_PU_PD_INPUT_CTRL1, 0x2, 0x0, 0x2, -1);
403*4882a593Smuzhiyun PULL_UP_DN(pwrdown, PU_PD_OD, PALMAS_PU_PD_INPUT_CTRL1, 0x4, 0x0, -1, 0x4);
404*4882a593Smuzhiyun PULL_UP_DN(gpadc_start, PU_PD_OD, PALMAS_PU_PD_INPUT_CTRL1, 0x30, 0x0, 0x20, 0x10);
405*4882a593Smuzhiyun PULL_UP_DN(reset_in, PU_PD_OD, PALMAS_PU_PD_INPUT_CTRL1, 0x40, 0x0, -1, 0x40);
406*4882a593Smuzhiyun PULL_UP_DN(nsleep, PU_PD_OD, PALMAS_PU_PD_INPUT_CTRL2, 0x3, 0x0, 0x2, 0x1);
407*4882a593Smuzhiyun PULL_UP_DN(enable1, PU_PD_OD, PALMAS_PU_PD_INPUT_CTRL2, 0xC, 0x0, 0x8, 0x4);
408*4882a593Smuzhiyun PULL_UP_DN(enable2, PU_PD_OD, PALMAS_PU_PD_INPUT_CTRL2, 0x30, 0x0, 0x20, 0x10);
409*4882a593Smuzhiyun PULL_UP_DN(vacok, PU_PD_OD, PALMAS_PU_PD_INPUT_CTRL3, 0x40, 0x0, -1, 0x40);
410*4882a593Smuzhiyun PULL_UP_DN(chrg_det, PU_PD_OD, PALMAS_PU_PD_INPUT_CTRL3, 0x10, 0x0, -1, 0x10);
411*4882a593Smuzhiyun PULL_UP_DN(pwrhold, PU_PD_OD, PALMAS_PU_PD_INPUT_CTRL3, 0x4, 0x0, -1, 0x4);
412*4882a593Smuzhiyun PULL_UP_DN(msecure, PU_PD_OD, PALMAS_PU_PD_INPUT_CTRL3, 0x1, 0x0, -1, 0x1);
413*4882a593Smuzhiyun PULL_UP_DN(id, USB_OTG, PALMAS_USB_ID_CTRL_SET, 0x40, 0x0, 0x40, -1);
414*4882a593Smuzhiyun PULL_UP_DN(gpio0, GPIO, PALMAS_PU_PD_GPIO_CTRL1, 0x04, 0, -1, 1);
415*4882a593Smuzhiyun PULL_UP_DN(gpio1, GPIO, PALMAS_PU_PD_GPIO_CTRL1, 0x0C, 0, 0x8, 0x4);
416*4882a593Smuzhiyun PULL_UP_DN(gpio2, GPIO, PALMAS_PU_PD_GPIO_CTRL1, 0x30, 0x0, 0x20, 0x10);
417*4882a593Smuzhiyun PULL_UP_DN(gpio3, GPIO, PALMAS_PU_PD_GPIO_CTRL1, 0x40, 0x0, -1, 0x40);
418*4882a593Smuzhiyun PULL_UP_DN(gpio4, GPIO, PALMAS_PU_PD_GPIO_CTRL2, 0x03, 0x0, 0x2, 0x1);
419*4882a593Smuzhiyun PULL_UP_DN(gpio5, GPIO, PALMAS_PU_PD_GPIO_CTRL2, 0x0c, 0x0, 0x8, 0x4);
420*4882a593Smuzhiyun PULL_UP_DN(gpio6, GPIO, PALMAS_PU_PD_GPIO_CTRL2, 0x30, 0x0, 0x20, 0x10);
421*4882a593Smuzhiyun PULL_UP_DN(gpio7, GPIO, PALMAS_PU_PD_GPIO_CTRL2, 0x40, 0x0, -1, 0x40);
422*4882a593Smuzhiyun PULL_UP_DN(gpio9, GPIO, PALMAS_PU_PD_GPIO_CTRL3, 0x0C, 0x0, 0x8, 0x4);
423*4882a593Smuzhiyun PULL_UP_DN(gpio10, GPIO, PALMAS_PU_PD_GPIO_CTRL3, 0x30, 0x0, 0x20, 0x10);
424*4882a593Smuzhiyun PULL_UP_DN(gpio11, GPIO, PALMAS_PU_PD_GPIO_CTRL3, 0xC0, 0x0, 0x80, 0x40);
425*4882a593Smuzhiyun PULL_UP_DN(gpio13, GPIO, PALMAS_PU_PD_GPIO_CTRL4, 0x04, 0x0, -1, 0x04);
426*4882a593Smuzhiyun PULL_UP_DN(gpio14, GPIO, PALMAS_PU_PD_GPIO_CTRL4, 0x30, 0x0, 0x20, 0x10);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun #define OD_INFO(_name, _rbase, _add, _mask, _ev, _dv) \
429*4882a593Smuzhiyun static const struct palmas_pins_od_info od_##_name##_info = { \
430*4882a593Smuzhiyun .od_reg_base = PALMAS_##_rbase##_BASE, \
431*4882a593Smuzhiyun .od_reg_add = _add, \
432*4882a593Smuzhiyun .od_mask = _mask, \
433*4882a593Smuzhiyun .od_enable = _ev, \
434*4882a593Smuzhiyun .od_disable = _dv, \
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun OD_INFO(gpio1, GPIO, PALMAS_OD_OUTPUT_GPIO_CTRL, 0x1, 0x1, 0x0);
438*4882a593Smuzhiyun OD_INFO(gpio2, GPIO, PALMAS_OD_OUTPUT_GPIO_CTRL, 0x2, 0x2, 0x0);
439*4882a593Smuzhiyun OD_INFO(gpio5, GPIO, PALMAS_OD_OUTPUT_GPIO_CTRL, 0x20, 0x20, 0x0);
440*4882a593Smuzhiyun OD_INFO(gpio10, GPIO, PALMAS_OD_OUTPUT_GPIO_CTRL2, 0x04, 0x04, 0x0);
441*4882a593Smuzhiyun OD_INFO(gpio13, GPIO, PALMAS_OD_OUTPUT_GPIO_CTRL2, 0x20, 0x20, 0x0);
442*4882a593Smuzhiyun OD_INFO(int, PU_PD_OD, PALMAS_OD_OUTPUT_CTRL, 0x8, 0x8, 0x0);
443*4882a593Smuzhiyun OD_INFO(pwm1, PU_PD_OD, PALMAS_OD_OUTPUT_CTRL, 0x20, 0x20, 0x0);
444*4882a593Smuzhiyun OD_INFO(pwm2, PU_PD_OD, PALMAS_OD_OUTPUT_CTRL, 0x80, 0x80, 0x0);
445*4882a593Smuzhiyun OD_INFO(vbus_det, PU_PD_OD, PALMAS_OD_OUTPUT_CTRL, 0x40, 0x40, 0x0);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun #define PIN_INFO(_name, _id, _pud_info, _od_info) \
448*4882a593Smuzhiyun static const struct palmas_pin_info pin_##_name##_info = { \
449*4882a593Smuzhiyun .mux_opt = PALMAS_PINMUX_##_id, \
450*4882a593Smuzhiyun .pud_info = _pud_info, \
451*4882a593Smuzhiyun .od_info = _od_info \
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun PIN_INFO(gpio0, GPIO, &pud_gpio0_info, NULL);
455*4882a593Smuzhiyun PIN_INFO(gpio1, GPIO, &pud_gpio1_info, &od_gpio1_info);
456*4882a593Smuzhiyun PIN_INFO(gpio2, GPIO, &pud_gpio2_info, &od_gpio2_info);
457*4882a593Smuzhiyun PIN_INFO(gpio3, GPIO, &pud_gpio3_info, NULL);
458*4882a593Smuzhiyun PIN_INFO(gpio4, GPIO, &pud_gpio4_info, NULL);
459*4882a593Smuzhiyun PIN_INFO(gpio5, GPIO, &pud_gpio5_info, &od_gpio5_info);
460*4882a593Smuzhiyun PIN_INFO(gpio6, GPIO, &pud_gpio6_info, NULL);
461*4882a593Smuzhiyun PIN_INFO(gpio7, GPIO, &pud_gpio7_info, NULL);
462*4882a593Smuzhiyun PIN_INFO(gpio8, GPIO, NULL, NULL);
463*4882a593Smuzhiyun PIN_INFO(gpio9, GPIO, &pud_gpio9_info, NULL);
464*4882a593Smuzhiyun PIN_INFO(gpio10, GPIO, &pud_gpio10_info, &od_gpio10_info);
465*4882a593Smuzhiyun PIN_INFO(gpio11, GPIO, &pud_gpio11_info, NULL);
466*4882a593Smuzhiyun PIN_INFO(gpio12, GPIO, NULL, NULL);
467*4882a593Smuzhiyun PIN_INFO(gpio13, GPIO, &pud_gpio13_info, &od_gpio13_info);
468*4882a593Smuzhiyun PIN_INFO(gpio14, GPIO, &pud_gpio14_info, NULL);
469*4882a593Smuzhiyun PIN_INFO(gpio15, GPIO, NULL, NULL);
470*4882a593Smuzhiyun PIN_INFO(id, ID, &pud_id_info, NULL);
471*4882a593Smuzhiyun PIN_INFO(led1, LED, NULL, NULL);
472*4882a593Smuzhiyun PIN_INFO(led2, LED, NULL, NULL);
473*4882a593Smuzhiyun PIN_INFO(regen, REGEN, NULL, NULL);
474*4882a593Smuzhiyun PIN_INFO(sysen1, SYSEN, NULL, NULL);
475*4882a593Smuzhiyun PIN_INFO(sysen2, SYSEN, NULL, NULL);
476*4882a593Smuzhiyun PIN_INFO(int, INT, NULL, &od_int_info);
477*4882a593Smuzhiyun PIN_INFO(pwm1, PWM, NULL, &od_pwm1_info);
478*4882a593Smuzhiyun PIN_INFO(pwm2, PWM, NULL, &od_pwm2_info);
479*4882a593Smuzhiyun PIN_INFO(vacok, VACOK, &pud_vacok_info, NULL);
480*4882a593Smuzhiyun PIN_INFO(chrg_det, CHRG_DET, &pud_chrg_det_info, NULL);
481*4882a593Smuzhiyun PIN_INFO(pwrhold, PWRHOLD, &pud_pwrhold_info, NULL);
482*4882a593Smuzhiyun PIN_INFO(msecure, MSECURE, &pud_msecure_info, NULL);
483*4882a593Smuzhiyun PIN_INFO(nreswarm, NA, &pud_nreswarm_info, NULL);
484*4882a593Smuzhiyun PIN_INFO(pwrdown, NA, &pud_pwrdown_info, NULL);
485*4882a593Smuzhiyun PIN_INFO(gpadc_start, NA, &pud_gpadc_start_info, NULL);
486*4882a593Smuzhiyun PIN_INFO(reset_in, NA, &pud_reset_in_info, NULL);
487*4882a593Smuzhiyun PIN_INFO(nsleep, NA, &pud_nsleep_info, NULL);
488*4882a593Smuzhiyun PIN_INFO(enable1, NA, &pud_enable1_info, NULL);
489*4882a593Smuzhiyun PIN_INFO(enable2, NA, &pud_enable2_info, NULL);
490*4882a593Smuzhiyun PIN_INFO(clk32kgaudio, CLK32KGAUDIO, NULL, NULL);
491*4882a593Smuzhiyun PIN_INFO(usb_psel, USB_PSEL, NULL, NULL);
492*4882a593Smuzhiyun PIN_INFO(vac, VAC, NULL, NULL);
493*4882a593Smuzhiyun PIN_INFO(powergood, POWERGOOD, NULL, NULL);
494*4882a593Smuzhiyun PIN_INFO(vbus_det, VBUS_DET, NULL, &od_vbus_det_info);
495*4882a593Smuzhiyun PIN_INFO(sim1rsti, SIMRSTI, NULL, NULL);
496*4882a593Smuzhiyun PIN_INFO(low_vbat, LOW_VBAT, NULL, NULL);
497*4882a593Smuzhiyun PIN_INFO(rcm, RCM, NULL, NULL);
498*4882a593Smuzhiyun PIN_INFO(sim2rsto, SIMRSTO, NULL, NULL);
499*4882a593Smuzhiyun PIN_INFO(sim2rsti, SIMRSTI, NULL, NULL);
500*4882a593Smuzhiyun PIN_INFO(wireless_chrg1, WIRELESS_CHRG1, NULL, NULL);
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun #define PALMAS_PRIMARY_SECONDARY_NONE 0
503*4882a593Smuzhiyun #define PALMAS_NONE_BASE 0
504*4882a593Smuzhiyun #define PALMAS_PRIMARY_SECONDARY_INPUT3 PALMAS_PU_PD_INPUT_CTRL3
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun #define PALMAS_PINGROUP(pg_name, pin_id, base, reg, _mask, _bshift, o0, o1, o2, o3) \
507*4882a593Smuzhiyun { \
508*4882a593Smuzhiyun .name = #pg_name, \
509*4882a593Smuzhiyun .pins = {PALMAS_PIN_##pin_id}, \
510*4882a593Smuzhiyun .npins = 1, \
511*4882a593Smuzhiyun .mux_reg_base = PALMAS_##base##_BASE, \
512*4882a593Smuzhiyun .mux_reg_add = PALMAS_PRIMARY_SECONDARY_##reg, \
513*4882a593Smuzhiyun .mux_reg_mask = _mask, \
514*4882a593Smuzhiyun .mux_bit_shift = _bshift, \
515*4882a593Smuzhiyun .opt = { \
516*4882a593Smuzhiyun o0, \
517*4882a593Smuzhiyun o1, \
518*4882a593Smuzhiyun o2, \
519*4882a593Smuzhiyun o3, \
520*4882a593Smuzhiyun }, \
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun static const struct palmas_pingroup tps65913_pingroups[] = {
524*4882a593Smuzhiyun PALMAS_PINGROUP(gpio0, GPIO0_ID, PU_PD_OD, PAD1, 0x4, 0x2, &pin_gpio0_info, &pin_id_info, NULL, NULL),
525*4882a593Smuzhiyun PALMAS_PINGROUP(gpio1, GPIO1_VBUS_LED1_PWM1, PU_PD_OD, PAD1, 0x18, 0x3, &pin_gpio1_info, &pin_vbus_det_info, &pin_led1_info, &pin_pwm1_info),
526*4882a593Smuzhiyun PALMAS_PINGROUP(gpio2, GPIO2_REGEN_LED2_PWM2, PU_PD_OD, PAD1, 0x60, 0x5, &pin_gpio2_info, &pin_regen_info, &pin_led2_info, &pin_pwm2_info),
527*4882a593Smuzhiyun PALMAS_PINGROUP(gpio3, GPIO3_CHRG_DET, PU_PD_OD, PAD1, 0x80, 0x7, &pin_gpio3_info, &pin_chrg_det_info, NULL, NULL),
528*4882a593Smuzhiyun PALMAS_PINGROUP(gpio4, GPIO4_SYSEN1, PU_PD_OD, PAD1, 0x01, 0x0, &pin_gpio4_info, &pin_sysen1_info, NULL, NULL),
529*4882a593Smuzhiyun PALMAS_PINGROUP(gpio5, GPIO5_CLK32KGAUDIO_USB_PSEL, PU_PD_OD, PAD2, 0x6, 0x1, &pin_gpio5_info, &pin_clk32kgaudio_info, &pin_usb_psel_info, NULL),
530*4882a593Smuzhiyun PALMAS_PINGROUP(gpio6, GPIO6_SYSEN2, PU_PD_OD, PAD2, 0x08, 0x3, &pin_gpio6_info, &pin_sysen2_info, NULL, NULL),
531*4882a593Smuzhiyun PALMAS_PINGROUP(gpio7, GPIO7_MSECURE_PWRHOLD, PU_PD_OD, PAD2, 0x30, 0x4, &pin_gpio7_info, &pin_msecure_info, &pin_pwrhold_info, NULL),
532*4882a593Smuzhiyun PALMAS_PINGROUP(vac, VAC, PU_PD_OD, PAD1, 0x02, 0x1, &pin_vac_info, &pin_vacok_info, NULL, NULL),
533*4882a593Smuzhiyun PALMAS_PINGROUP(powergood, POWERGOOD_USB_PSEL, PU_PD_OD, PAD1, 0x01, 0x0, &pin_powergood_info, &pin_usb_psel_info, NULL, NULL),
534*4882a593Smuzhiyun PALMAS_PINGROUP(nreswarm, NRESWARM, NONE, NONE, 0x0, 0x0, &pin_nreswarm_info, NULL, NULL, NULL),
535*4882a593Smuzhiyun PALMAS_PINGROUP(pwrdown, PWRDOWN, NONE, NONE, 0x0, 0x0, &pin_pwrdown_info, NULL, NULL, NULL),
536*4882a593Smuzhiyun PALMAS_PINGROUP(gpadc_start, GPADC_START, NONE, NONE, 0x0, 0x0, &pin_gpadc_start_info, NULL, NULL, NULL),
537*4882a593Smuzhiyun PALMAS_PINGROUP(reset_in, RESET_IN, NONE, NONE, 0x0, 0x0, &pin_reset_in_info, NULL, NULL, NULL),
538*4882a593Smuzhiyun PALMAS_PINGROUP(nsleep, NSLEEP, NONE, NONE, 0x0, 0x0, &pin_nsleep_info, NULL, NULL, NULL),
539*4882a593Smuzhiyun PALMAS_PINGROUP(enable1, ENABLE1, NONE, NONE, 0x0, 0x0, &pin_enable1_info, NULL, NULL, NULL),
540*4882a593Smuzhiyun PALMAS_PINGROUP(enable2, ENABLE2, NONE, NONE, 0x0, 0x0, &pin_enable2_info, NULL, NULL, NULL),
541*4882a593Smuzhiyun PALMAS_PINGROUP(int, INT, NONE, NONE, 0x0, 0x0, &pin_int_info, NULL, NULL, NULL),
542*4882a593Smuzhiyun };
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun static const struct palmas_pingroup tps80036_pingroups[] = {
545*4882a593Smuzhiyun PALMAS_PINGROUP(gpio0, GPIO0_ID, PU_PD_OD, PAD1, 0x4, 0x2, &pin_gpio0_info, &pin_id_info, NULL, NULL),
546*4882a593Smuzhiyun PALMAS_PINGROUP(gpio1, GPIO1_VBUS_LED1_PWM1, PU_PD_OD, PAD1, 0x18, 0x3, &pin_gpio1_info, &pin_vbus_det_info, &pin_led1_info, &pin_pwm1_info),
547*4882a593Smuzhiyun PALMAS_PINGROUP(gpio2, GPIO2_REGEN_LED2_PWM2, PU_PD_OD, PAD1, 0x60, 0x5, &pin_gpio2_info, &pin_regen_info, &pin_led2_info, &pin_pwm2_info),
548*4882a593Smuzhiyun PALMAS_PINGROUP(gpio3, GPIO3_CHRG_DET, PU_PD_OD, PAD1, 0x80, 0x7, &pin_gpio3_info, &pin_chrg_det_info, NULL, NULL),
549*4882a593Smuzhiyun PALMAS_PINGROUP(gpio4, GPIO4_SYSEN1, PU_PD_OD, PAD1, 0x01, 0x0, &pin_gpio4_info, &pin_sysen1_info, NULL, NULL),
550*4882a593Smuzhiyun PALMAS_PINGROUP(gpio5, GPIO5_CLK32KGAUDIO_USB_PSEL, PU_PD_OD, PAD2, 0x6, 0x1, &pin_gpio5_info, &pin_clk32kgaudio_info, &pin_usb_psel_info, NULL),
551*4882a593Smuzhiyun PALMAS_PINGROUP(gpio6, GPIO6_SYSEN2, PU_PD_OD, PAD2, 0x08, 0x3, &pin_gpio6_info, &pin_sysen2_info, NULL, NULL),
552*4882a593Smuzhiyun PALMAS_PINGROUP(gpio7, GPIO7_MSECURE_PWRHOLD, PU_PD_OD, PAD2, 0x30, 0x4, &pin_gpio7_info, &pin_msecure_info, &pin_pwrhold_info, NULL),
553*4882a593Smuzhiyun PALMAS_PINGROUP(gpio8, GPIO8_SIM1RSTI, PU_PD_OD, PAD4, 0x01, 0x0, &pin_gpio8_info, &pin_sim1rsti_info, NULL, NULL),
554*4882a593Smuzhiyun PALMAS_PINGROUP(gpio9, GPIO9_LOW_VBAT, PU_PD_OD, PAD4, 0x02, 0x1, &pin_gpio9_info, &pin_low_vbat_info, NULL, NULL),
555*4882a593Smuzhiyun PALMAS_PINGROUP(gpio10, GPIO10_WIRELESS_CHRG1, PU_PD_OD, PAD4, 0x04, 0x2, &pin_gpio10_info, &pin_wireless_chrg1_info, NULL, NULL),
556*4882a593Smuzhiyun PALMAS_PINGROUP(gpio11, GPIO11_RCM, PU_PD_OD, PAD4, 0x08, 0x3, &pin_gpio11_info, &pin_rcm_info, NULL, NULL),
557*4882a593Smuzhiyun PALMAS_PINGROUP(gpio12, GPIO12_SIM2RSTO, PU_PD_OD, PAD4, 0x10, 0x4, &pin_gpio12_info, &pin_sim2rsto_info, NULL, NULL),
558*4882a593Smuzhiyun PALMAS_PINGROUP(gpio13, GPIO13, NONE, NONE, 0x00, 0x0, &pin_gpio13_info, NULL, NULL, NULL),
559*4882a593Smuzhiyun PALMAS_PINGROUP(gpio14, GPIO14, NONE, NONE, 0x00, 0x0, &pin_gpio14_info, NULL, NULL, NULL),
560*4882a593Smuzhiyun PALMAS_PINGROUP(gpio15, GPIO15_SIM2RSTI, PU_PD_OD, PAD4, 0x80, 0x7, &pin_gpio15_info, &pin_sim2rsti_info, NULL, NULL),
561*4882a593Smuzhiyun PALMAS_PINGROUP(vac, VAC, PU_PD_OD, PAD1, 0x02, 0x1, &pin_vac_info, &pin_vacok_info, NULL, NULL),
562*4882a593Smuzhiyun PALMAS_PINGROUP(powergood, POWERGOOD_USB_PSEL, PU_PD_OD, PAD1, 0x01, 0x0, &pin_powergood_info, &pin_usb_psel_info, NULL, NULL),
563*4882a593Smuzhiyun PALMAS_PINGROUP(nreswarm, NRESWARM, NONE, NONE, 0x0, 0x0, &pin_nreswarm_info, NULL, NULL, NULL),
564*4882a593Smuzhiyun PALMAS_PINGROUP(pwrdown, PWRDOWN, NONE, NONE, 0x0, 0x0, &pin_pwrdown_info, NULL, NULL, NULL),
565*4882a593Smuzhiyun PALMAS_PINGROUP(gpadc_start, GPADC_START, NONE, NONE, 0x0, 0x0, &pin_gpadc_start_info, NULL, NULL, NULL),
566*4882a593Smuzhiyun PALMAS_PINGROUP(reset_in, RESET_IN, NONE, NONE, 0x0, 0x0, &pin_reset_in_info, NULL, NULL, NULL),
567*4882a593Smuzhiyun PALMAS_PINGROUP(nsleep, NSLEEP, NONE, NONE, 0x0, 0x0, &pin_nsleep_info, NULL, NULL, NULL),
568*4882a593Smuzhiyun PALMAS_PINGROUP(enable1, ENABLE1, NONE, NONE, 0x0, 0x0, &pin_enable1_info, NULL, NULL, NULL),
569*4882a593Smuzhiyun PALMAS_PINGROUP(enable2, ENABLE2, NONE, NONE, 0x0, 0x0, &pin_enable2_info, NULL, NULL, NULL),
570*4882a593Smuzhiyun PALMAS_PINGROUP(int, INT, NONE, NONE, 0x0, 0x0, &pin_int_info, NULL, NULL, NULL),
571*4882a593Smuzhiyun };
572*4882a593Smuzhiyun
palmas_pinctrl_get_pin_mux(struct palmas_pctrl_chip_info * pci)573*4882a593Smuzhiyun static int palmas_pinctrl_get_pin_mux(struct palmas_pctrl_chip_info *pci)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun const struct palmas_pingroup *g;
576*4882a593Smuzhiyun unsigned int val;
577*4882a593Smuzhiyun int ret;
578*4882a593Smuzhiyun int i;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun for (i = 0; i < pci->num_pin_groups; ++i) {
581*4882a593Smuzhiyun g = &pci->pin_groups[i];
582*4882a593Smuzhiyun if (g->mux_reg_base == PALMAS_NONE_BASE) {
583*4882a593Smuzhiyun pci->pins_current_opt[i] = 0;
584*4882a593Smuzhiyun continue;
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun ret = palmas_read(pci->palmas, g->mux_reg_base,
587*4882a593Smuzhiyun g->mux_reg_add, &val);
588*4882a593Smuzhiyun if (ret < 0) {
589*4882a593Smuzhiyun dev_err(pci->dev, "mux_reg 0x%02x read failed: %d\n",
590*4882a593Smuzhiyun g->mux_reg_add, ret);
591*4882a593Smuzhiyun return ret;
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun val &= g->mux_reg_mask;
594*4882a593Smuzhiyun pci->pins_current_opt[i] = val >> g->mux_bit_shift;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun return 0;
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun
palmas_pinctrl_set_dvfs1(struct palmas_pctrl_chip_info * pci,bool enable)599*4882a593Smuzhiyun static int palmas_pinctrl_set_dvfs1(struct palmas_pctrl_chip_info *pci,
600*4882a593Smuzhiyun bool enable)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun int ret;
603*4882a593Smuzhiyun int val;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun val = enable ? PALMAS_PRIMARY_SECONDARY_PAD3_DVFS1 : 0;
606*4882a593Smuzhiyun ret = palmas_update_bits(pci->palmas, PALMAS_PU_PD_OD_BASE,
607*4882a593Smuzhiyun PALMAS_PRIMARY_SECONDARY_PAD3,
608*4882a593Smuzhiyun PALMAS_PRIMARY_SECONDARY_PAD3_DVFS1, val);
609*4882a593Smuzhiyun if (ret < 0)
610*4882a593Smuzhiyun dev_err(pci->dev, "SECONDARY_PAD3 update failed %d\n", ret);
611*4882a593Smuzhiyun return ret;
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun
palmas_pinctrl_set_dvfs2(struct palmas_pctrl_chip_info * pci,bool enable)614*4882a593Smuzhiyun static int palmas_pinctrl_set_dvfs2(struct palmas_pctrl_chip_info *pci,
615*4882a593Smuzhiyun bool enable)
616*4882a593Smuzhiyun {
617*4882a593Smuzhiyun int ret;
618*4882a593Smuzhiyun int val;
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun val = enable ? PALMAS_PRIMARY_SECONDARY_PAD3_DVFS2 : 0;
621*4882a593Smuzhiyun ret = palmas_update_bits(pci->palmas, PALMAS_PU_PD_OD_BASE,
622*4882a593Smuzhiyun PALMAS_PRIMARY_SECONDARY_PAD3,
623*4882a593Smuzhiyun PALMAS_PRIMARY_SECONDARY_PAD3_DVFS2, val);
624*4882a593Smuzhiyun if (ret < 0)
625*4882a593Smuzhiyun dev_err(pci->dev, "SECONDARY_PAD3 update failed %d\n", ret);
626*4882a593Smuzhiyun return ret;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun
palmas_pinctrl_get_groups_count(struct pinctrl_dev * pctldev)629*4882a593Smuzhiyun static int palmas_pinctrl_get_groups_count(struct pinctrl_dev *pctldev)
630*4882a593Smuzhiyun {
631*4882a593Smuzhiyun struct palmas_pctrl_chip_info *pci = pinctrl_dev_get_drvdata(pctldev);
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun return pci->num_pin_groups;
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun
palmas_pinctrl_get_group_name(struct pinctrl_dev * pctldev,unsigned group)636*4882a593Smuzhiyun static const char *palmas_pinctrl_get_group_name(struct pinctrl_dev *pctldev,
637*4882a593Smuzhiyun unsigned group)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun struct palmas_pctrl_chip_info *pci = pinctrl_dev_get_drvdata(pctldev);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun return pci->pin_groups[group].name;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun
palmas_pinctrl_get_group_pins(struct pinctrl_dev * pctldev,unsigned group,const unsigned ** pins,unsigned * num_pins)644*4882a593Smuzhiyun static int palmas_pinctrl_get_group_pins(struct pinctrl_dev *pctldev,
645*4882a593Smuzhiyun unsigned group, const unsigned **pins, unsigned *num_pins)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun struct palmas_pctrl_chip_info *pci = pinctrl_dev_get_drvdata(pctldev);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun *pins = pci->pin_groups[group].pins;
650*4882a593Smuzhiyun *num_pins = pci->pin_groups[group].npins;
651*4882a593Smuzhiyun return 0;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun static const struct pinctrl_ops palmas_pinctrl_ops = {
655*4882a593Smuzhiyun .get_groups_count = palmas_pinctrl_get_groups_count,
656*4882a593Smuzhiyun .get_group_name = palmas_pinctrl_get_group_name,
657*4882a593Smuzhiyun .get_group_pins = palmas_pinctrl_get_group_pins,
658*4882a593Smuzhiyun .dt_node_to_map = pinconf_generic_dt_node_to_map_pin,
659*4882a593Smuzhiyun .dt_free_map = pinctrl_utils_free_map,
660*4882a593Smuzhiyun };
661*4882a593Smuzhiyun
palmas_pinctrl_get_funcs_count(struct pinctrl_dev * pctldev)662*4882a593Smuzhiyun static int palmas_pinctrl_get_funcs_count(struct pinctrl_dev *pctldev)
663*4882a593Smuzhiyun {
664*4882a593Smuzhiyun struct palmas_pctrl_chip_info *pci = pinctrl_dev_get_drvdata(pctldev);
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun return pci->num_functions;
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun
palmas_pinctrl_get_func_name(struct pinctrl_dev * pctldev,unsigned function)669*4882a593Smuzhiyun static const char *palmas_pinctrl_get_func_name(struct pinctrl_dev *pctldev,
670*4882a593Smuzhiyun unsigned function)
671*4882a593Smuzhiyun {
672*4882a593Smuzhiyun struct palmas_pctrl_chip_info *pci = pinctrl_dev_get_drvdata(pctldev);
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun return pci->functions[function].name;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun
palmas_pinctrl_get_func_groups(struct pinctrl_dev * pctldev,unsigned function,const char * const ** groups,unsigned * const num_groups)677*4882a593Smuzhiyun static int palmas_pinctrl_get_func_groups(struct pinctrl_dev *pctldev,
678*4882a593Smuzhiyun unsigned function, const char * const **groups,
679*4882a593Smuzhiyun unsigned * const num_groups)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun struct palmas_pctrl_chip_info *pci = pinctrl_dev_get_drvdata(pctldev);
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun *groups = pci->functions[function].groups;
684*4882a593Smuzhiyun *num_groups = pci->functions[function].ngroups;
685*4882a593Smuzhiyun return 0;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
palmas_pinctrl_set_mux(struct pinctrl_dev * pctldev,unsigned function,unsigned group)688*4882a593Smuzhiyun static int palmas_pinctrl_set_mux(struct pinctrl_dev *pctldev,
689*4882a593Smuzhiyun unsigned function,
690*4882a593Smuzhiyun unsigned group)
691*4882a593Smuzhiyun {
692*4882a593Smuzhiyun struct palmas_pctrl_chip_info *pci = pinctrl_dev_get_drvdata(pctldev);
693*4882a593Smuzhiyun const struct palmas_pingroup *g;
694*4882a593Smuzhiyun int i;
695*4882a593Smuzhiyun int ret;
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun g = &pci->pin_groups[group];
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun /* If direct option is provided here */
700*4882a593Smuzhiyun if (function <= PALMAS_PINMUX_OPTION3) {
701*4882a593Smuzhiyun if (!g->opt[function]) {
702*4882a593Smuzhiyun dev_err(pci->dev, "Pin %s does not support option %d\n",
703*4882a593Smuzhiyun g->name, function);
704*4882a593Smuzhiyun return -EINVAL;
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun i = function;
707*4882a593Smuzhiyun } else {
708*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(g->opt); i++) {
709*4882a593Smuzhiyun if (!g->opt[i])
710*4882a593Smuzhiyun continue;
711*4882a593Smuzhiyun if (g->opt[i]->mux_opt == function)
712*4882a593Smuzhiyun break;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun if (WARN_ON(i == ARRAY_SIZE(g->opt))) {
715*4882a593Smuzhiyun dev_err(pci->dev, "Pin %s does not support option %d\n",
716*4882a593Smuzhiyun g->name, function);
717*4882a593Smuzhiyun return -EINVAL;
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun if (g->mux_reg_base == PALMAS_NONE_BASE) {
722*4882a593Smuzhiyun if (WARN_ON(i != 0))
723*4882a593Smuzhiyun return -EINVAL;
724*4882a593Smuzhiyun return 0;
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun dev_dbg(pci->dev, "%s(): Base0x%02x:0x%02x:0x%02x:0x%02x\n",
728*4882a593Smuzhiyun __func__, g->mux_reg_base, g->mux_reg_add,
729*4882a593Smuzhiyun g->mux_reg_mask, i << g->mux_bit_shift);
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun ret = palmas_update_bits(pci->palmas, g->mux_reg_base, g->mux_reg_add,
732*4882a593Smuzhiyun g->mux_reg_mask, i << g->mux_bit_shift);
733*4882a593Smuzhiyun if (ret < 0) {
734*4882a593Smuzhiyun dev_err(pci->dev, "Reg 0x%02x update failed: %d\n",
735*4882a593Smuzhiyun g->mux_reg_add, ret);
736*4882a593Smuzhiyun return ret;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun pci->pins_current_opt[group] = i;
739*4882a593Smuzhiyun return 0;
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun static const struct pinmux_ops palmas_pinmux_ops = {
743*4882a593Smuzhiyun .get_functions_count = palmas_pinctrl_get_funcs_count,
744*4882a593Smuzhiyun .get_function_name = palmas_pinctrl_get_func_name,
745*4882a593Smuzhiyun .get_function_groups = palmas_pinctrl_get_func_groups,
746*4882a593Smuzhiyun .set_mux = palmas_pinctrl_set_mux,
747*4882a593Smuzhiyun };
748*4882a593Smuzhiyun
palmas_pinconf_get(struct pinctrl_dev * pctldev,unsigned pin,unsigned long * config)749*4882a593Smuzhiyun static int palmas_pinconf_get(struct pinctrl_dev *pctldev,
750*4882a593Smuzhiyun unsigned pin, unsigned long *config)
751*4882a593Smuzhiyun {
752*4882a593Smuzhiyun struct palmas_pctrl_chip_info *pci = pinctrl_dev_get_drvdata(pctldev);
753*4882a593Smuzhiyun enum pin_config_param param = pinconf_to_config_param(*config);
754*4882a593Smuzhiyun const struct palmas_pingroup *g;
755*4882a593Smuzhiyun const struct palmas_pin_info *opt;
756*4882a593Smuzhiyun unsigned int val;
757*4882a593Smuzhiyun int ret;
758*4882a593Smuzhiyun int base, add;
759*4882a593Smuzhiyun int rval;
760*4882a593Smuzhiyun int arg;
761*4882a593Smuzhiyun int group_nr;
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun for (group_nr = 0; group_nr < pci->num_pin_groups; ++group_nr) {
764*4882a593Smuzhiyun if (pci->pin_groups[group_nr].pins[0] == pin)
765*4882a593Smuzhiyun break;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun if (group_nr == pci->num_pin_groups) {
769*4882a593Smuzhiyun dev_err(pci->dev,
770*4882a593Smuzhiyun "Pinconf is not supported for pin-id %d\n", pin);
771*4882a593Smuzhiyun return -ENOTSUPP;
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun g = &pci->pin_groups[group_nr];
775*4882a593Smuzhiyun opt = g->opt[pci->pins_current_opt[group_nr]];
776*4882a593Smuzhiyun if (!opt) {
777*4882a593Smuzhiyun dev_err(pci->dev,
778*4882a593Smuzhiyun "Pinconf is not supported for pin %s\n", g->name);
779*4882a593Smuzhiyun return -ENOTSUPP;
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun switch (param) {
783*4882a593Smuzhiyun case PIN_CONFIG_BIAS_DISABLE:
784*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
785*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN:
786*4882a593Smuzhiyun if (!opt->pud_info) {
787*4882a593Smuzhiyun dev_err(pci->dev,
788*4882a593Smuzhiyun "PULL control not supported for pin %s\n",
789*4882a593Smuzhiyun g->name);
790*4882a593Smuzhiyun return -ENOTSUPP;
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun base = opt->pud_info->pullup_dn_reg_base;
793*4882a593Smuzhiyun add = opt->pud_info->pullup_dn_reg_add;
794*4882a593Smuzhiyun ret = palmas_read(pci->palmas, base, add, &val);
795*4882a593Smuzhiyun if (ret < 0) {
796*4882a593Smuzhiyun dev_err(pci->dev, "Reg 0x%02x read failed: %d\n",
797*4882a593Smuzhiyun add, ret);
798*4882a593Smuzhiyun return ret;
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun rval = val & opt->pud_info->pullup_dn_mask;
802*4882a593Smuzhiyun arg = 0;
803*4882a593Smuzhiyun if ((opt->pud_info->normal_val >= 0) &&
804*4882a593Smuzhiyun (opt->pud_info->normal_val == rval) &&
805*4882a593Smuzhiyun (param == PIN_CONFIG_BIAS_DISABLE))
806*4882a593Smuzhiyun arg = 1;
807*4882a593Smuzhiyun else if ((opt->pud_info->pull_up_val >= 0) &&
808*4882a593Smuzhiyun (opt->pud_info->pull_up_val == rval) &&
809*4882a593Smuzhiyun (param == PIN_CONFIG_BIAS_PULL_UP))
810*4882a593Smuzhiyun arg = 1;
811*4882a593Smuzhiyun else if ((opt->pud_info->pull_dn_val >= 0) &&
812*4882a593Smuzhiyun (opt->pud_info->pull_dn_val == rval) &&
813*4882a593Smuzhiyun (param == PIN_CONFIG_BIAS_PULL_DOWN))
814*4882a593Smuzhiyun arg = 1;
815*4882a593Smuzhiyun break;
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_OPEN_DRAIN:
818*4882a593Smuzhiyun if (!opt->od_info) {
819*4882a593Smuzhiyun dev_err(pci->dev,
820*4882a593Smuzhiyun "OD control not supported for pin %s\n",
821*4882a593Smuzhiyun g->name);
822*4882a593Smuzhiyun return -ENOTSUPP;
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun base = opt->od_info->od_reg_base;
825*4882a593Smuzhiyun add = opt->od_info->od_reg_add;
826*4882a593Smuzhiyun ret = palmas_read(pci->palmas, base, add, &val);
827*4882a593Smuzhiyun if (ret < 0) {
828*4882a593Smuzhiyun dev_err(pci->dev, "Reg 0x%02x read failed: %d\n",
829*4882a593Smuzhiyun add, ret);
830*4882a593Smuzhiyun return ret;
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun rval = val & opt->od_info->od_mask;
833*4882a593Smuzhiyun arg = -1;
834*4882a593Smuzhiyun if ((opt->od_info->od_disable >= 0) &&
835*4882a593Smuzhiyun (opt->od_info->od_disable == rval))
836*4882a593Smuzhiyun arg = 0;
837*4882a593Smuzhiyun else if ((opt->od_info->od_enable >= 0) &&
838*4882a593Smuzhiyun (opt->od_info->od_enable == rval))
839*4882a593Smuzhiyun arg = 1;
840*4882a593Smuzhiyun if (arg < 0) {
841*4882a593Smuzhiyun dev_err(pci->dev,
842*4882a593Smuzhiyun "OD control not supported for pin %s\n",
843*4882a593Smuzhiyun g->name);
844*4882a593Smuzhiyun return -ENOTSUPP;
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun break;
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun default:
849*4882a593Smuzhiyun dev_err(pci->dev, "Properties not supported\n");
850*4882a593Smuzhiyun return -ENOTSUPP;
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun *config = pinconf_to_config_packed(param, (u16)arg);
854*4882a593Smuzhiyun return 0;
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun
palmas_pinconf_set(struct pinctrl_dev * pctldev,unsigned pin,unsigned long * configs,unsigned num_configs)857*4882a593Smuzhiyun static int palmas_pinconf_set(struct pinctrl_dev *pctldev,
858*4882a593Smuzhiyun unsigned pin, unsigned long *configs,
859*4882a593Smuzhiyun unsigned num_configs)
860*4882a593Smuzhiyun {
861*4882a593Smuzhiyun struct palmas_pctrl_chip_info *pci = pinctrl_dev_get_drvdata(pctldev);
862*4882a593Smuzhiyun enum pin_config_param param;
863*4882a593Smuzhiyun u32 param_val;
864*4882a593Smuzhiyun const struct palmas_pingroup *g;
865*4882a593Smuzhiyun const struct palmas_pin_info *opt;
866*4882a593Smuzhiyun int ret;
867*4882a593Smuzhiyun int base, add, mask;
868*4882a593Smuzhiyun int rval;
869*4882a593Smuzhiyun int group_nr;
870*4882a593Smuzhiyun int i;
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun for (group_nr = 0; group_nr < pci->num_pin_groups; ++group_nr) {
873*4882a593Smuzhiyun if (pci->pin_groups[group_nr].pins[0] == pin)
874*4882a593Smuzhiyun break;
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun if (group_nr == pci->num_pin_groups) {
878*4882a593Smuzhiyun dev_err(pci->dev,
879*4882a593Smuzhiyun "Pinconf is not supported for pin-id %d\n", pin);
880*4882a593Smuzhiyun return -ENOTSUPP;
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun g = &pci->pin_groups[group_nr];
884*4882a593Smuzhiyun opt = g->opt[pci->pins_current_opt[group_nr]];
885*4882a593Smuzhiyun if (!opt) {
886*4882a593Smuzhiyun dev_err(pci->dev,
887*4882a593Smuzhiyun "Pinconf is not supported for pin %s\n", g->name);
888*4882a593Smuzhiyun return -ENOTSUPP;
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun for (i = 0; i < num_configs; i++) {
892*4882a593Smuzhiyun param = pinconf_to_config_param(configs[i]);
893*4882a593Smuzhiyun param_val = pinconf_to_config_argument(configs[i]);
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun switch (param) {
896*4882a593Smuzhiyun case PIN_CONFIG_BIAS_DISABLE:
897*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
898*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN:
899*4882a593Smuzhiyun if (!opt->pud_info) {
900*4882a593Smuzhiyun dev_err(pci->dev,
901*4882a593Smuzhiyun "PULL control not supported for pin %s\n",
902*4882a593Smuzhiyun g->name);
903*4882a593Smuzhiyun return -ENOTSUPP;
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun base = opt->pud_info->pullup_dn_reg_base;
906*4882a593Smuzhiyun add = opt->pud_info->pullup_dn_reg_add;
907*4882a593Smuzhiyun mask = opt->pud_info->pullup_dn_mask;
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun if (param == PIN_CONFIG_BIAS_DISABLE)
910*4882a593Smuzhiyun rval = opt->pud_info->normal_val;
911*4882a593Smuzhiyun else if (param == PIN_CONFIG_BIAS_PULL_UP)
912*4882a593Smuzhiyun rval = opt->pud_info->pull_up_val;
913*4882a593Smuzhiyun else
914*4882a593Smuzhiyun rval = opt->pud_info->pull_dn_val;
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun if (rval < 0) {
917*4882a593Smuzhiyun dev_err(pci->dev,
918*4882a593Smuzhiyun "PULL control not supported for pin %s\n",
919*4882a593Smuzhiyun g->name);
920*4882a593Smuzhiyun return -ENOTSUPP;
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun break;
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_OPEN_DRAIN:
925*4882a593Smuzhiyun if (!opt->od_info) {
926*4882a593Smuzhiyun dev_err(pci->dev,
927*4882a593Smuzhiyun "OD control not supported for pin %s\n",
928*4882a593Smuzhiyun g->name);
929*4882a593Smuzhiyun return -ENOTSUPP;
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun base = opt->od_info->od_reg_base;
932*4882a593Smuzhiyun add = opt->od_info->od_reg_add;
933*4882a593Smuzhiyun mask = opt->od_info->od_mask;
934*4882a593Smuzhiyun if (param_val == 0)
935*4882a593Smuzhiyun rval = opt->od_info->od_disable;
936*4882a593Smuzhiyun else
937*4882a593Smuzhiyun rval = opt->od_info->od_enable;
938*4882a593Smuzhiyun if (rval < 0) {
939*4882a593Smuzhiyun dev_err(pci->dev,
940*4882a593Smuzhiyun "OD control not supported for pin %s\n",
941*4882a593Smuzhiyun g->name);
942*4882a593Smuzhiyun return -ENOTSUPP;
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun break;
945*4882a593Smuzhiyun default:
946*4882a593Smuzhiyun dev_err(pci->dev, "Properties not supported\n");
947*4882a593Smuzhiyun return -ENOTSUPP;
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun dev_dbg(pci->dev, "%s(): Add0x%02x:0x%02x:0x%02x:0x%02x\n",
951*4882a593Smuzhiyun __func__, base, add, mask, rval);
952*4882a593Smuzhiyun ret = palmas_update_bits(pci->palmas, base, add, mask, rval);
953*4882a593Smuzhiyun if (ret < 0) {
954*4882a593Smuzhiyun dev_err(pci->dev, "Reg 0x%02x update failed: %d\n",
955*4882a593Smuzhiyun add, ret);
956*4882a593Smuzhiyun return ret;
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun } /* for each config */
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun return 0;
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun static const struct pinconf_ops palmas_pinconf_ops = {
964*4882a593Smuzhiyun .pin_config_get = palmas_pinconf_get,
965*4882a593Smuzhiyun .pin_config_set = palmas_pinconf_set,
966*4882a593Smuzhiyun };
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun static struct pinctrl_desc palmas_pinctrl_desc = {
969*4882a593Smuzhiyun .pctlops = &palmas_pinctrl_ops,
970*4882a593Smuzhiyun .pmxops = &palmas_pinmux_ops,
971*4882a593Smuzhiyun .confops = &palmas_pinconf_ops,
972*4882a593Smuzhiyun .owner = THIS_MODULE,
973*4882a593Smuzhiyun };
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun struct palmas_pinctrl_data {
976*4882a593Smuzhiyun const struct palmas_pingroup *pin_groups;
977*4882a593Smuzhiyun int num_pin_groups;
978*4882a593Smuzhiyun };
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun static struct palmas_pinctrl_data tps65913_pinctrl_data = {
981*4882a593Smuzhiyun .pin_groups = tps65913_pingroups,
982*4882a593Smuzhiyun .num_pin_groups = ARRAY_SIZE(tps65913_pingroups),
983*4882a593Smuzhiyun };
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun static struct palmas_pinctrl_data tps80036_pinctrl_data = {
986*4882a593Smuzhiyun .pin_groups = tps80036_pingroups,
987*4882a593Smuzhiyun .num_pin_groups = ARRAY_SIZE(tps80036_pingroups),
988*4882a593Smuzhiyun };
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun static const struct of_device_id palmas_pinctrl_of_match[] = {
991*4882a593Smuzhiyun { .compatible = "ti,palmas-pinctrl", .data = &tps65913_pinctrl_data},
992*4882a593Smuzhiyun { .compatible = "ti,tps65913-pinctrl", .data = &tps65913_pinctrl_data},
993*4882a593Smuzhiyun { .compatible = "ti,tps80036-pinctrl", .data = &tps80036_pinctrl_data},
994*4882a593Smuzhiyun { },
995*4882a593Smuzhiyun };
996*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, palmas_pinctrl_of_match);
997*4882a593Smuzhiyun
palmas_pinctrl_probe(struct platform_device * pdev)998*4882a593Smuzhiyun static int palmas_pinctrl_probe(struct platform_device *pdev)
999*4882a593Smuzhiyun {
1000*4882a593Smuzhiyun struct palmas_pctrl_chip_info *pci;
1001*4882a593Smuzhiyun const struct palmas_pinctrl_data *pinctrl_data = &tps65913_pinctrl_data;
1002*4882a593Smuzhiyun int ret;
1003*4882a593Smuzhiyun bool enable_dvfs1 = false;
1004*4882a593Smuzhiyun bool enable_dvfs2 = false;
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun if (pdev->dev.of_node) {
1007*4882a593Smuzhiyun pinctrl_data = of_device_get_match_data(&pdev->dev);
1008*4882a593Smuzhiyun enable_dvfs1 = of_property_read_bool(pdev->dev.of_node,
1009*4882a593Smuzhiyun "ti,palmas-enable-dvfs1");
1010*4882a593Smuzhiyun enable_dvfs2 = of_property_read_bool(pdev->dev.of_node,
1011*4882a593Smuzhiyun "ti,palmas-enable-dvfs2");
1012*4882a593Smuzhiyun }
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun pci = devm_kzalloc(&pdev->dev, sizeof(*pci), GFP_KERNEL);
1015*4882a593Smuzhiyun if (!pci)
1016*4882a593Smuzhiyun return -ENOMEM;
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun pci->dev = &pdev->dev;
1019*4882a593Smuzhiyun pci->palmas = dev_get_drvdata(pdev->dev.parent);
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun pci->pins = palmas_pins_desc;
1022*4882a593Smuzhiyun pci->num_pins = ARRAY_SIZE(palmas_pins_desc);
1023*4882a593Smuzhiyun pci->functions = palmas_pin_function;
1024*4882a593Smuzhiyun pci->num_functions = ARRAY_SIZE(palmas_pin_function);
1025*4882a593Smuzhiyun pci->pin_groups = pinctrl_data->pin_groups;
1026*4882a593Smuzhiyun pci->num_pin_groups = pinctrl_data->num_pin_groups;
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun platform_set_drvdata(pdev, pci);
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun palmas_pinctrl_set_dvfs1(pci, enable_dvfs1);
1031*4882a593Smuzhiyun palmas_pinctrl_set_dvfs2(pci, enable_dvfs2);
1032*4882a593Smuzhiyun ret = palmas_pinctrl_get_pin_mux(pci);
1033*4882a593Smuzhiyun if (ret < 0) {
1034*4882a593Smuzhiyun dev_err(&pdev->dev,
1035*4882a593Smuzhiyun "Reading pinctrol option register failed: %d\n", ret);
1036*4882a593Smuzhiyun return ret;
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun palmas_pinctrl_desc.name = dev_name(&pdev->dev);
1040*4882a593Smuzhiyun palmas_pinctrl_desc.pins = palmas_pins_desc;
1041*4882a593Smuzhiyun palmas_pinctrl_desc.npins = ARRAY_SIZE(palmas_pins_desc);
1042*4882a593Smuzhiyun pci->pctl = devm_pinctrl_register(&pdev->dev, &palmas_pinctrl_desc,
1043*4882a593Smuzhiyun pci);
1044*4882a593Smuzhiyun if (IS_ERR(pci->pctl)) {
1045*4882a593Smuzhiyun dev_err(&pdev->dev, "Couldn't register pinctrl driver\n");
1046*4882a593Smuzhiyun return PTR_ERR(pci->pctl);
1047*4882a593Smuzhiyun }
1048*4882a593Smuzhiyun return 0;
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun static struct platform_driver palmas_pinctrl_driver = {
1052*4882a593Smuzhiyun .driver = {
1053*4882a593Smuzhiyun .name = "palmas-pinctrl",
1054*4882a593Smuzhiyun .of_match_table = palmas_pinctrl_of_match,
1055*4882a593Smuzhiyun },
1056*4882a593Smuzhiyun .probe = palmas_pinctrl_probe,
1057*4882a593Smuzhiyun };
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun module_platform_driver(palmas_pinctrl_driver);
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun MODULE_DESCRIPTION("Palmas pin control driver");
1062*4882a593Smuzhiyun MODULE_AUTHOR("Laxman Dewangan<ldewangan@nvidia.com>");
1063*4882a593Smuzhiyun MODULE_ALIAS("platform:palmas-pinctrl");
1064*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1065