1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Oxford Semiconductor OXNAS SoC Family pinctrl driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2016 Neil Armstrong <narmstrong@baylibre.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Based on pinctrl-pic32.c
8*4882a593Smuzhiyun * Joshua Henderson, <joshua.henderson@microchip.com>
9*4882a593Smuzhiyun * Copyright (C) 2015 Microchip Technology Inc. All rights reserved.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun #include <linux/gpio/driver.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/irq.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/of_device.h>
17*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
18*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
19*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
20*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
21*4882a593Smuzhiyun #include <linux/platform_device.h>
22*4882a593Smuzhiyun #include <linux/slab.h>
23*4882a593Smuzhiyun #include <linux/regmap.h>
24*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include "pinctrl-utils.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define PINS_PER_BANK 32
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define GPIO_BANK_START(bank) ((bank) * PINS_PER_BANK)
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* OX810 Regmap Offsets */
33*4882a593Smuzhiyun #define PINMUX_810_PRIMARY_SEL0 0x0c
34*4882a593Smuzhiyun #define PINMUX_810_SECONDARY_SEL0 0x14
35*4882a593Smuzhiyun #define PINMUX_810_TERTIARY_SEL0 0x8c
36*4882a593Smuzhiyun #define PINMUX_810_PRIMARY_SEL1 0x10
37*4882a593Smuzhiyun #define PINMUX_810_SECONDARY_SEL1 0x18
38*4882a593Smuzhiyun #define PINMUX_810_TERTIARY_SEL1 0x90
39*4882a593Smuzhiyun #define PINMUX_810_PULLUP_CTRL0 0xac
40*4882a593Smuzhiyun #define PINMUX_810_PULLUP_CTRL1 0xb0
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* OX820 Regmap Offsets */
43*4882a593Smuzhiyun #define PINMUX_820_BANK_OFFSET 0x100000
44*4882a593Smuzhiyun #define PINMUX_820_SECONDARY_SEL 0x14
45*4882a593Smuzhiyun #define PINMUX_820_TERTIARY_SEL 0x8c
46*4882a593Smuzhiyun #define PINMUX_820_QUATERNARY_SEL 0x94
47*4882a593Smuzhiyun #define PINMUX_820_DEBUG_SEL 0x9c
48*4882a593Smuzhiyun #define PINMUX_820_ALTERNATIVE_SEL 0xa4
49*4882a593Smuzhiyun #define PINMUX_820_PULLUP_CTRL 0xac
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* GPIO Registers */
52*4882a593Smuzhiyun #define INPUT_VALUE 0x00
53*4882a593Smuzhiyun #define OUTPUT_EN 0x04
54*4882a593Smuzhiyun #define IRQ_PENDING 0x0c
55*4882a593Smuzhiyun #define OUTPUT_SET 0x14
56*4882a593Smuzhiyun #define OUTPUT_CLEAR 0x18
57*4882a593Smuzhiyun #define OUTPUT_EN_SET 0x1c
58*4882a593Smuzhiyun #define OUTPUT_EN_CLEAR 0x20
59*4882a593Smuzhiyun #define RE_IRQ_ENABLE 0x28
60*4882a593Smuzhiyun #define FE_IRQ_ENABLE 0x2c
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun struct oxnas_function {
63*4882a593Smuzhiyun const char *name;
64*4882a593Smuzhiyun const char * const *groups;
65*4882a593Smuzhiyun unsigned int ngroups;
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun struct oxnas_pin_group {
69*4882a593Smuzhiyun const char *name;
70*4882a593Smuzhiyun unsigned int pin;
71*4882a593Smuzhiyun unsigned int bank;
72*4882a593Smuzhiyun struct oxnas_desc_function *functions;
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun struct oxnas_desc_function {
76*4882a593Smuzhiyun const char *name;
77*4882a593Smuzhiyun unsigned int fct;
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun struct oxnas_gpio_bank {
81*4882a593Smuzhiyun void __iomem *reg_base;
82*4882a593Smuzhiyun struct gpio_chip gpio_chip;
83*4882a593Smuzhiyun struct irq_chip irq_chip;
84*4882a593Smuzhiyun unsigned int id;
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun struct oxnas_pinctrl {
88*4882a593Smuzhiyun struct regmap *regmap;
89*4882a593Smuzhiyun struct device *dev;
90*4882a593Smuzhiyun struct pinctrl_dev *pctldev;
91*4882a593Smuzhiyun const struct oxnas_function *functions;
92*4882a593Smuzhiyun unsigned int nfunctions;
93*4882a593Smuzhiyun const struct oxnas_pin_group *groups;
94*4882a593Smuzhiyun unsigned int ngroups;
95*4882a593Smuzhiyun struct oxnas_gpio_bank *gpio_banks;
96*4882a593Smuzhiyun unsigned int nbanks;
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun struct oxnas_pinctrl_data {
100*4882a593Smuzhiyun struct pinctrl_desc *desc;
101*4882a593Smuzhiyun struct oxnas_pinctrl *pctl;
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun static const struct pinctrl_pin_desc oxnas_ox810se_pins[] = {
105*4882a593Smuzhiyun PINCTRL_PIN(0, "gpio0"),
106*4882a593Smuzhiyun PINCTRL_PIN(1, "gpio1"),
107*4882a593Smuzhiyun PINCTRL_PIN(2, "gpio2"),
108*4882a593Smuzhiyun PINCTRL_PIN(3, "gpio3"),
109*4882a593Smuzhiyun PINCTRL_PIN(4, "gpio4"),
110*4882a593Smuzhiyun PINCTRL_PIN(5, "gpio5"),
111*4882a593Smuzhiyun PINCTRL_PIN(6, "gpio6"),
112*4882a593Smuzhiyun PINCTRL_PIN(7, "gpio7"),
113*4882a593Smuzhiyun PINCTRL_PIN(8, "gpio8"),
114*4882a593Smuzhiyun PINCTRL_PIN(9, "gpio9"),
115*4882a593Smuzhiyun PINCTRL_PIN(10, "gpio10"),
116*4882a593Smuzhiyun PINCTRL_PIN(11, "gpio11"),
117*4882a593Smuzhiyun PINCTRL_PIN(12, "gpio12"),
118*4882a593Smuzhiyun PINCTRL_PIN(13, "gpio13"),
119*4882a593Smuzhiyun PINCTRL_PIN(14, "gpio14"),
120*4882a593Smuzhiyun PINCTRL_PIN(15, "gpio15"),
121*4882a593Smuzhiyun PINCTRL_PIN(16, "gpio16"),
122*4882a593Smuzhiyun PINCTRL_PIN(17, "gpio17"),
123*4882a593Smuzhiyun PINCTRL_PIN(18, "gpio18"),
124*4882a593Smuzhiyun PINCTRL_PIN(19, "gpio19"),
125*4882a593Smuzhiyun PINCTRL_PIN(20, "gpio20"),
126*4882a593Smuzhiyun PINCTRL_PIN(21, "gpio21"),
127*4882a593Smuzhiyun PINCTRL_PIN(22, "gpio22"),
128*4882a593Smuzhiyun PINCTRL_PIN(23, "gpio23"),
129*4882a593Smuzhiyun PINCTRL_PIN(24, "gpio24"),
130*4882a593Smuzhiyun PINCTRL_PIN(25, "gpio25"),
131*4882a593Smuzhiyun PINCTRL_PIN(26, "gpio26"),
132*4882a593Smuzhiyun PINCTRL_PIN(27, "gpio27"),
133*4882a593Smuzhiyun PINCTRL_PIN(28, "gpio28"),
134*4882a593Smuzhiyun PINCTRL_PIN(29, "gpio29"),
135*4882a593Smuzhiyun PINCTRL_PIN(30, "gpio30"),
136*4882a593Smuzhiyun PINCTRL_PIN(31, "gpio31"),
137*4882a593Smuzhiyun PINCTRL_PIN(32, "gpio32"),
138*4882a593Smuzhiyun PINCTRL_PIN(33, "gpio33"),
139*4882a593Smuzhiyun PINCTRL_PIN(34, "gpio34"),
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun static const struct pinctrl_pin_desc oxnas_ox820_pins[] = {
143*4882a593Smuzhiyun PINCTRL_PIN(0, "gpio0"),
144*4882a593Smuzhiyun PINCTRL_PIN(1, "gpio1"),
145*4882a593Smuzhiyun PINCTRL_PIN(2, "gpio2"),
146*4882a593Smuzhiyun PINCTRL_PIN(3, "gpio3"),
147*4882a593Smuzhiyun PINCTRL_PIN(4, "gpio4"),
148*4882a593Smuzhiyun PINCTRL_PIN(5, "gpio5"),
149*4882a593Smuzhiyun PINCTRL_PIN(6, "gpio6"),
150*4882a593Smuzhiyun PINCTRL_PIN(7, "gpio7"),
151*4882a593Smuzhiyun PINCTRL_PIN(8, "gpio8"),
152*4882a593Smuzhiyun PINCTRL_PIN(9, "gpio9"),
153*4882a593Smuzhiyun PINCTRL_PIN(10, "gpio10"),
154*4882a593Smuzhiyun PINCTRL_PIN(11, "gpio11"),
155*4882a593Smuzhiyun PINCTRL_PIN(12, "gpio12"),
156*4882a593Smuzhiyun PINCTRL_PIN(13, "gpio13"),
157*4882a593Smuzhiyun PINCTRL_PIN(14, "gpio14"),
158*4882a593Smuzhiyun PINCTRL_PIN(15, "gpio15"),
159*4882a593Smuzhiyun PINCTRL_PIN(16, "gpio16"),
160*4882a593Smuzhiyun PINCTRL_PIN(17, "gpio17"),
161*4882a593Smuzhiyun PINCTRL_PIN(18, "gpio18"),
162*4882a593Smuzhiyun PINCTRL_PIN(19, "gpio19"),
163*4882a593Smuzhiyun PINCTRL_PIN(20, "gpio20"),
164*4882a593Smuzhiyun PINCTRL_PIN(21, "gpio21"),
165*4882a593Smuzhiyun PINCTRL_PIN(22, "gpio22"),
166*4882a593Smuzhiyun PINCTRL_PIN(23, "gpio23"),
167*4882a593Smuzhiyun PINCTRL_PIN(24, "gpio24"),
168*4882a593Smuzhiyun PINCTRL_PIN(25, "gpio25"),
169*4882a593Smuzhiyun PINCTRL_PIN(26, "gpio26"),
170*4882a593Smuzhiyun PINCTRL_PIN(27, "gpio27"),
171*4882a593Smuzhiyun PINCTRL_PIN(28, "gpio28"),
172*4882a593Smuzhiyun PINCTRL_PIN(29, "gpio29"),
173*4882a593Smuzhiyun PINCTRL_PIN(30, "gpio30"),
174*4882a593Smuzhiyun PINCTRL_PIN(31, "gpio31"),
175*4882a593Smuzhiyun PINCTRL_PIN(32, "gpio32"),
176*4882a593Smuzhiyun PINCTRL_PIN(33, "gpio33"),
177*4882a593Smuzhiyun PINCTRL_PIN(34, "gpio34"),
178*4882a593Smuzhiyun PINCTRL_PIN(35, "gpio35"),
179*4882a593Smuzhiyun PINCTRL_PIN(36, "gpio36"),
180*4882a593Smuzhiyun PINCTRL_PIN(37, "gpio37"),
181*4882a593Smuzhiyun PINCTRL_PIN(38, "gpio38"),
182*4882a593Smuzhiyun PINCTRL_PIN(39, "gpio39"),
183*4882a593Smuzhiyun PINCTRL_PIN(40, "gpio40"),
184*4882a593Smuzhiyun PINCTRL_PIN(41, "gpio41"),
185*4882a593Smuzhiyun PINCTRL_PIN(42, "gpio42"),
186*4882a593Smuzhiyun PINCTRL_PIN(43, "gpio43"),
187*4882a593Smuzhiyun PINCTRL_PIN(44, "gpio44"),
188*4882a593Smuzhiyun PINCTRL_PIN(45, "gpio45"),
189*4882a593Smuzhiyun PINCTRL_PIN(46, "gpio46"),
190*4882a593Smuzhiyun PINCTRL_PIN(47, "gpio47"),
191*4882a593Smuzhiyun PINCTRL_PIN(48, "gpio48"),
192*4882a593Smuzhiyun PINCTRL_PIN(49, "gpio49"),
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun static const char * const oxnas_ox810se_fct0_group[] = {
196*4882a593Smuzhiyun "gpio0", "gpio1", "gpio2", "gpio3",
197*4882a593Smuzhiyun "gpio4", "gpio5", "gpio6", "gpio7",
198*4882a593Smuzhiyun "gpio8", "gpio9", "gpio10", "gpio11",
199*4882a593Smuzhiyun "gpio12", "gpio13", "gpio14", "gpio15",
200*4882a593Smuzhiyun "gpio16", "gpio17", "gpio18", "gpio19",
201*4882a593Smuzhiyun "gpio20", "gpio21", "gpio22", "gpio23",
202*4882a593Smuzhiyun "gpio24", "gpio25", "gpio26", "gpio27",
203*4882a593Smuzhiyun "gpio28", "gpio29", "gpio30", "gpio31",
204*4882a593Smuzhiyun "gpio32", "gpio33", "gpio34"
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun static const char * const oxnas_ox810se_fct3_group[] = {
208*4882a593Smuzhiyun "gpio0", "gpio1", "gpio2", "gpio3",
209*4882a593Smuzhiyun "gpio4", "gpio5", "gpio6", "gpio7",
210*4882a593Smuzhiyun "gpio8", "gpio9",
211*4882a593Smuzhiyun "gpio20",
212*4882a593Smuzhiyun "gpio22", "gpio23", "gpio24", "gpio25",
213*4882a593Smuzhiyun "gpio26", "gpio27", "gpio28", "gpio29",
214*4882a593Smuzhiyun "gpio30", "gpio31", "gpio32", "gpio33",
215*4882a593Smuzhiyun "gpio34"
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun static const char * const oxnas_ox820_fct0_group[] = {
219*4882a593Smuzhiyun "gpio0", "gpio1", "gpio2", "gpio3",
220*4882a593Smuzhiyun "gpio4", "gpio5", "gpio6", "gpio7",
221*4882a593Smuzhiyun "gpio8", "gpio9", "gpio10", "gpio11",
222*4882a593Smuzhiyun "gpio12", "gpio13", "gpio14", "gpio15",
223*4882a593Smuzhiyun "gpio16", "gpio17", "gpio18", "gpio19",
224*4882a593Smuzhiyun "gpio20", "gpio21", "gpio22", "gpio23",
225*4882a593Smuzhiyun "gpio24", "gpio25", "gpio26", "gpio27",
226*4882a593Smuzhiyun "gpio28", "gpio29", "gpio30", "gpio31",
227*4882a593Smuzhiyun "gpio32", "gpio33", "gpio34", "gpio35",
228*4882a593Smuzhiyun "gpio36", "gpio37", "gpio38", "gpio39",
229*4882a593Smuzhiyun "gpio40", "gpio41", "gpio42", "gpio43",
230*4882a593Smuzhiyun "gpio44", "gpio45", "gpio46", "gpio47",
231*4882a593Smuzhiyun "gpio48", "gpio49"
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun static const char * const oxnas_ox820_fct1_group[] = {
235*4882a593Smuzhiyun "gpio3", "gpio4",
236*4882a593Smuzhiyun "gpio12", "gpio13", "gpio14", "gpio15",
237*4882a593Smuzhiyun "gpio16", "gpio17", "gpio18", "gpio19",
238*4882a593Smuzhiyun "gpio20", "gpio21", "gpio22", "gpio23",
239*4882a593Smuzhiyun "gpio24"
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun static const char * const oxnas_ox820_fct4_group[] = {
243*4882a593Smuzhiyun "gpio5", "gpio6", "gpio7", "gpio8",
244*4882a593Smuzhiyun "gpio24", "gpio25", "gpio26", "gpio27",
245*4882a593Smuzhiyun "gpio40", "gpio41", "gpio42", "gpio43"
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun static const char * const oxnas_ox820_fct5_group[] = {
249*4882a593Smuzhiyun "gpio28", "gpio29", "gpio30", "gpio31"
250*4882a593Smuzhiyun };
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun #define FUNCTION(_name, _gr) \
253*4882a593Smuzhiyun { \
254*4882a593Smuzhiyun .name = #_name, \
255*4882a593Smuzhiyun .groups = oxnas_##_gr##_group, \
256*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(oxnas_##_gr##_group), \
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun static const struct oxnas_function oxnas_ox810se_functions[] = {
260*4882a593Smuzhiyun FUNCTION(gpio, ox810se_fct0),
261*4882a593Smuzhiyun FUNCTION(fct3, ox810se_fct3),
262*4882a593Smuzhiyun };
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun static const struct oxnas_function oxnas_ox820_functions[] = {
265*4882a593Smuzhiyun FUNCTION(gpio, ox820_fct0),
266*4882a593Smuzhiyun FUNCTION(fct1, ox820_fct1),
267*4882a593Smuzhiyun FUNCTION(fct4, ox820_fct4),
268*4882a593Smuzhiyun FUNCTION(fct5, ox820_fct5),
269*4882a593Smuzhiyun };
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun #define OXNAS_PINCTRL_GROUP(_pin, _name, ...) \
272*4882a593Smuzhiyun { \
273*4882a593Smuzhiyun .name = #_name, \
274*4882a593Smuzhiyun .pin = _pin, \
275*4882a593Smuzhiyun .bank = _pin / PINS_PER_BANK, \
276*4882a593Smuzhiyun .functions = (struct oxnas_desc_function[]){ \
277*4882a593Smuzhiyun __VA_ARGS__, { } }, \
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun #define OXNAS_PINCTRL_FUNCTION(_name, _fct) \
281*4882a593Smuzhiyun { \
282*4882a593Smuzhiyun .name = #_name, \
283*4882a593Smuzhiyun .fct = _fct, \
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun static const struct oxnas_pin_group oxnas_ox810se_groups[] = {
287*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(0, gpio0,
288*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
289*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct3, 3)),
290*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(1, gpio1,
291*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
292*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct3, 3)),
293*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(2, gpio2,
294*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
295*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct3, 3)),
296*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(3, gpio3,
297*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
298*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct3, 3)),
299*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(4, gpio4,
300*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
301*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct3, 3)),
302*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(5, gpio5,
303*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
304*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct3, 3)),
305*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(6, gpio6,
306*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
307*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct3, 3)),
308*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(7, gpio7,
309*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
310*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct3, 3)),
311*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(8, gpio8,
312*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
313*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct3, 3)),
314*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(9, gpio9,
315*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
316*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct3, 3)),
317*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(10, gpio10,
318*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0)),
319*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(11, gpio11,
320*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0)),
321*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(12, gpio12,
322*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0)),
323*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(13, gpio13,
324*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0)),
325*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(14, gpio14,
326*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0)),
327*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(15, gpio15,
328*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0)),
329*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(16, gpio16,
330*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0)),
331*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(17, gpio17,
332*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0)),
333*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(18, gpio18,
334*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0)),
335*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(19, gpio19,
336*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0)),
337*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(20, gpio20,
338*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
339*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct3, 3)),
340*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(21, gpio21,
341*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0)),
342*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(22, gpio22,
343*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
344*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct3, 3)),
345*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(23, gpio23,
346*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
347*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct3, 3)),
348*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(24, gpio24,
349*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
350*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct3, 3)),
351*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(25, gpio25,
352*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
353*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct3, 3)),
354*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(26, gpio26,
355*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
356*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct3, 3)),
357*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(27, gpio27,
358*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
359*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct3, 3)),
360*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(28, gpio28,
361*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
362*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct3, 3)),
363*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(29, gpio29,
364*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
365*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct3, 3)),
366*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(30, gpio30,
367*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
368*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct3, 3)),
369*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(31, gpio31,
370*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
371*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct3, 3)),
372*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(32, gpio32,
373*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
374*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct3, 3)),
375*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(33, gpio33,
376*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
377*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct3, 3)),
378*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(34, gpio34,
379*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
380*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct3, 3)),
381*4882a593Smuzhiyun };
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun static const struct oxnas_pin_group oxnas_ox820_groups[] = {
384*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(0, gpio0,
385*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0)),
386*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(1, gpio1,
387*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0)),
388*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(2, gpio2,
389*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0)),
390*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(3, gpio3,
391*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
392*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct1, 1)),
393*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(4, gpio4,
394*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
395*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct1, 1)),
396*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(5, gpio5,
397*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
398*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct4, 4)),
399*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(6, gpio6,
400*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
401*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct4, 4)),
402*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(7, gpio7,
403*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
404*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct4, 4)),
405*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(8, gpio8,
406*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
407*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct4, 4)),
408*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(9, gpio9,
409*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0)),
410*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(10, gpio10,
411*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0)),
412*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(11, gpio11,
413*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0)),
414*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(12, gpio12,
415*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
416*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct1, 1)),
417*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(13, gpio13,
418*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
419*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct1, 1)),
420*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(14, gpio14,
421*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
422*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct1, 1)),
423*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(15, gpio15,
424*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
425*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct1, 1)),
426*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(16, gpio16,
427*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
428*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct1, 1)),
429*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(17, gpio17,
430*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
431*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct1, 1)),
432*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(18, gpio18,
433*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
434*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct1, 1)),
435*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(19, gpio19,
436*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
437*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct1, 1)),
438*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(20, gpio20,
439*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
440*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct1, 1)),
441*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(21, gpio21,
442*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
443*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct1, 1)),
444*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(22, gpio22,
445*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
446*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct1, 1)),
447*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(23, gpio23,
448*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
449*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct1, 1)),
450*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(24, gpio24,
451*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
452*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct1, 1),
453*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct4, 5)),
454*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(25, gpio25,
455*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
456*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct4, 4)),
457*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(26, gpio26,
458*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
459*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct4, 4)),
460*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(27, gpio27,
461*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
462*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct4, 4)),
463*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(28, gpio28,
464*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
465*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct5, 5)),
466*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(29, gpio29,
467*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
468*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct5, 5)),
469*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(30, gpio30,
470*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
471*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct5, 5)),
472*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(31, gpio31,
473*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
474*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct5, 5)),
475*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(32, gpio32,
476*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0)),
477*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(33, gpio33,
478*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0)),
479*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(34, gpio34,
480*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0)),
481*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(35, gpio35,
482*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0)),
483*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(36, gpio36,
484*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0)),
485*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(37, gpio37,
486*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0)),
487*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(38, gpio38,
488*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0)),
489*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(39, gpio39,
490*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0)),
491*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(40, gpio40,
492*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
493*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct4, 4)),
494*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(41, gpio41,
495*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
496*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct4, 4)),
497*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(42, gpio42,
498*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
499*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct4, 4)),
500*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(43, gpio43,
501*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0),
502*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(fct4, 4)),
503*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(44, gpio44,
504*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0)),
505*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(45, gpio45,
506*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0)),
507*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(46, gpio46,
508*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0)),
509*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(47, gpio47,
510*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0)),
511*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(48, gpio48,
512*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0)),
513*4882a593Smuzhiyun OXNAS_PINCTRL_GROUP(49, gpio49,
514*4882a593Smuzhiyun OXNAS_PINCTRL_FUNCTION(gpio, 0)),
515*4882a593Smuzhiyun };
516*4882a593Smuzhiyun
pctl_to_bank(struct oxnas_pinctrl * pctl,unsigned int pin)517*4882a593Smuzhiyun static inline struct oxnas_gpio_bank *pctl_to_bank(struct oxnas_pinctrl *pctl,
518*4882a593Smuzhiyun unsigned int pin)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun return &pctl->gpio_banks[pin / PINS_PER_BANK];
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun
oxnas_pinctrl_get_groups_count(struct pinctrl_dev * pctldev)523*4882a593Smuzhiyun static int oxnas_pinctrl_get_groups_count(struct pinctrl_dev *pctldev)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun struct oxnas_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun return pctl->ngroups;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
oxnas_pinctrl_get_group_name(struct pinctrl_dev * pctldev,unsigned int group)530*4882a593Smuzhiyun static const char *oxnas_pinctrl_get_group_name(struct pinctrl_dev *pctldev,
531*4882a593Smuzhiyun unsigned int group)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun struct oxnas_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun return pctl->groups[group].name;
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun
oxnas_pinctrl_get_group_pins(struct pinctrl_dev * pctldev,unsigned int group,const unsigned int ** pins,unsigned int * num_pins)538*4882a593Smuzhiyun static int oxnas_pinctrl_get_group_pins(struct pinctrl_dev *pctldev,
539*4882a593Smuzhiyun unsigned int group,
540*4882a593Smuzhiyun const unsigned int **pins,
541*4882a593Smuzhiyun unsigned int *num_pins)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun struct oxnas_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun *pins = &pctl->groups[group].pin;
546*4882a593Smuzhiyun *num_pins = 1;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun return 0;
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun static const struct pinctrl_ops oxnas_pinctrl_ops = {
552*4882a593Smuzhiyun .get_groups_count = oxnas_pinctrl_get_groups_count,
553*4882a593Smuzhiyun .get_group_name = oxnas_pinctrl_get_group_name,
554*4882a593Smuzhiyun .get_group_pins = oxnas_pinctrl_get_group_pins,
555*4882a593Smuzhiyun .dt_node_to_map = pinconf_generic_dt_node_to_map_pin,
556*4882a593Smuzhiyun .dt_free_map = pinctrl_utils_free_map,
557*4882a593Smuzhiyun };
558*4882a593Smuzhiyun
oxnas_pinmux_get_functions_count(struct pinctrl_dev * pctldev)559*4882a593Smuzhiyun static int oxnas_pinmux_get_functions_count(struct pinctrl_dev *pctldev)
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun struct oxnas_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun return pctl->nfunctions;
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun static const char *
oxnas_pinmux_get_function_name(struct pinctrl_dev * pctldev,unsigned int func)567*4882a593Smuzhiyun oxnas_pinmux_get_function_name(struct pinctrl_dev *pctldev, unsigned int func)
568*4882a593Smuzhiyun {
569*4882a593Smuzhiyun struct oxnas_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun return pctl->functions[func].name;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
oxnas_pinmux_get_function_groups(struct pinctrl_dev * pctldev,unsigned int func,const char * const ** groups,unsigned int * const num_groups)574*4882a593Smuzhiyun static int oxnas_pinmux_get_function_groups(struct pinctrl_dev *pctldev,
575*4882a593Smuzhiyun unsigned int func,
576*4882a593Smuzhiyun const char * const **groups,
577*4882a593Smuzhiyun unsigned int * const num_groups)
578*4882a593Smuzhiyun {
579*4882a593Smuzhiyun struct oxnas_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun *groups = pctl->functions[func].groups;
582*4882a593Smuzhiyun *num_groups = pctl->functions[func].ngroups;
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun return 0;
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun
oxnas_ox810se_pinmux_enable(struct pinctrl_dev * pctldev,unsigned int func,unsigned int group)587*4882a593Smuzhiyun static int oxnas_ox810se_pinmux_enable(struct pinctrl_dev *pctldev,
588*4882a593Smuzhiyun unsigned int func, unsigned int group)
589*4882a593Smuzhiyun {
590*4882a593Smuzhiyun struct oxnas_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
591*4882a593Smuzhiyun const struct oxnas_pin_group *pg = &pctl->groups[group];
592*4882a593Smuzhiyun const struct oxnas_function *pf = &pctl->functions[func];
593*4882a593Smuzhiyun const char *fname = pf->name;
594*4882a593Smuzhiyun struct oxnas_desc_function *functions = pg->functions;
595*4882a593Smuzhiyun u32 mask = BIT(pg->pin);
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun while (functions->name) {
598*4882a593Smuzhiyun if (!strcmp(functions->name, fname)) {
599*4882a593Smuzhiyun dev_dbg(pctl->dev,
600*4882a593Smuzhiyun "setting function %s bank %d pin %d fct %d mask %x\n",
601*4882a593Smuzhiyun fname, pg->bank, pg->pin,
602*4882a593Smuzhiyun functions->fct, mask);
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun regmap_write_bits(pctl->regmap,
605*4882a593Smuzhiyun (pg->bank ?
606*4882a593Smuzhiyun PINMUX_810_PRIMARY_SEL1 :
607*4882a593Smuzhiyun PINMUX_810_PRIMARY_SEL0),
608*4882a593Smuzhiyun mask,
609*4882a593Smuzhiyun (functions->fct == 1 ?
610*4882a593Smuzhiyun mask : 0));
611*4882a593Smuzhiyun regmap_write_bits(pctl->regmap,
612*4882a593Smuzhiyun (pg->bank ?
613*4882a593Smuzhiyun PINMUX_810_SECONDARY_SEL1 :
614*4882a593Smuzhiyun PINMUX_810_SECONDARY_SEL0),
615*4882a593Smuzhiyun mask,
616*4882a593Smuzhiyun (functions->fct == 2 ?
617*4882a593Smuzhiyun mask : 0));
618*4882a593Smuzhiyun regmap_write_bits(pctl->regmap,
619*4882a593Smuzhiyun (pg->bank ?
620*4882a593Smuzhiyun PINMUX_810_TERTIARY_SEL1 :
621*4882a593Smuzhiyun PINMUX_810_TERTIARY_SEL0),
622*4882a593Smuzhiyun mask,
623*4882a593Smuzhiyun (functions->fct == 3 ?
624*4882a593Smuzhiyun mask : 0));
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun return 0;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun functions++;
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun dev_err(pctl->dev, "cannot mux pin %u to function %u\n", group, func);
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun return -EINVAL;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun
oxnas_ox820_pinmux_enable(struct pinctrl_dev * pctldev,unsigned int func,unsigned int group)637*4882a593Smuzhiyun static int oxnas_ox820_pinmux_enable(struct pinctrl_dev *pctldev,
638*4882a593Smuzhiyun unsigned int func, unsigned int group)
639*4882a593Smuzhiyun {
640*4882a593Smuzhiyun struct oxnas_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
641*4882a593Smuzhiyun const struct oxnas_pin_group *pg = &pctl->groups[group];
642*4882a593Smuzhiyun const struct oxnas_function *pf = &pctl->functions[func];
643*4882a593Smuzhiyun const char *fname = pf->name;
644*4882a593Smuzhiyun struct oxnas_desc_function *functions = pg->functions;
645*4882a593Smuzhiyun unsigned int offset = (pg->bank ? PINMUX_820_BANK_OFFSET : 0);
646*4882a593Smuzhiyun u32 mask = BIT(pg->pin);
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun while (functions->name) {
649*4882a593Smuzhiyun if (!strcmp(functions->name, fname)) {
650*4882a593Smuzhiyun dev_dbg(pctl->dev,
651*4882a593Smuzhiyun "setting function %s bank %d pin %d fct %d mask %x\n",
652*4882a593Smuzhiyun fname, pg->bank, pg->pin,
653*4882a593Smuzhiyun functions->fct, mask);
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun regmap_write_bits(pctl->regmap,
656*4882a593Smuzhiyun offset + PINMUX_820_SECONDARY_SEL,
657*4882a593Smuzhiyun mask,
658*4882a593Smuzhiyun (functions->fct == 1 ?
659*4882a593Smuzhiyun mask : 0));
660*4882a593Smuzhiyun regmap_write_bits(pctl->regmap,
661*4882a593Smuzhiyun offset + PINMUX_820_TERTIARY_SEL,
662*4882a593Smuzhiyun mask,
663*4882a593Smuzhiyun (functions->fct == 2 ?
664*4882a593Smuzhiyun mask : 0));
665*4882a593Smuzhiyun regmap_write_bits(pctl->regmap,
666*4882a593Smuzhiyun offset + PINMUX_820_QUATERNARY_SEL,
667*4882a593Smuzhiyun mask,
668*4882a593Smuzhiyun (functions->fct == 3 ?
669*4882a593Smuzhiyun mask : 0));
670*4882a593Smuzhiyun regmap_write_bits(pctl->regmap,
671*4882a593Smuzhiyun offset + PINMUX_820_DEBUG_SEL,
672*4882a593Smuzhiyun mask,
673*4882a593Smuzhiyun (functions->fct == 4 ?
674*4882a593Smuzhiyun mask : 0));
675*4882a593Smuzhiyun regmap_write_bits(pctl->regmap,
676*4882a593Smuzhiyun offset + PINMUX_820_ALTERNATIVE_SEL,
677*4882a593Smuzhiyun mask,
678*4882a593Smuzhiyun (functions->fct == 5 ?
679*4882a593Smuzhiyun mask : 0));
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun return 0;
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun functions++;
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun dev_err(pctl->dev, "cannot mux pin %u to function %u\n", group, func);
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun return -EINVAL;
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun
oxnas_ox810se_gpio_request_enable(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned int offset)692*4882a593Smuzhiyun static int oxnas_ox810se_gpio_request_enable(struct pinctrl_dev *pctldev,
693*4882a593Smuzhiyun struct pinctrl_gpio_range *range,
694*4882a593Smuzhiyun unsigned int offset)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun struct oxnas_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
697*4882a593Smuzhiyun struct oxnas_gpio_bank *bank = gpiochip_get_data(range->gc);
698*4882a593Smuzhiyun u32 mask = BIT(offset - bank->gpio_chip.base);
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun dev_dbg(pctl->dev, "requesting gpio %d in bank %d (id %d) with mask 0x%x\n",
701*4882a593Smuzhiyun offset, bank->gpio_chip.base, bank->id, mask);
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun regmap_write_bits(pctl->regmap,
704*4882a593Smuzhiyun (bank->id ?
705*4882a593Smuzhiyun PINMUX_810_PRIMARY_SEL1 :
706*4882a593Smuzhiyun PINMUX_810_PRIMARY_SEL0),
707*4882a593Smuzhiyun mask, 0);
708*4882a593Smuzhiyun regmap_write_bits(pctl->regmap,
709*4882a593Smuzhiyun (bank->id ?
710*4882a593Smuzhiyun PINMUX_810_SECONDARY_SEL1 :
711*4882a593Smuzhiyun PINMUX_810_SECONDARY_SEL0),
712*4882a593Smuzhiyun mask, 0);
713*4882a593Smuzhiyun regmap_write_bits(pctl->regmap,
714*4882a593Smuzhiyun (bank->id ?
715*4882a593Smuzhiyun PINMUX_810_TERTIARY_SEL1 :
716*4882a593Smuzhiyun PINMUX_810_TERTIARY_SEL0),
717*4882a593Smuzhiyun mask, 0);
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun return 0;
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun
oxnas_ox820_gpio_request_enable(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned int offset)722*4882a593Smuzhiyun static int oxnas_ox820_gpio_request_enable(struct pinctrl_dev *pctldev,
723*4882a593Smuzhiyun struct pinctrl_gpio_range *range,
724*4882a593Smuzhiyun unsigned int offset)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun struct oxnas_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
727*4882a593Smuzhiyun struct oxnas_gpio_bank *bank = gpiochip_get_data(range->gc);
728*4882a593Smuzhiyun unsigned int bank_offset = (bank->id ? PINMUX_820_BANK_OFFSET : 0);
729*4882a593Smuzhiyun u32 mask = BIT(offset - bank->gpio_chip.base);
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun dev_dbg(pctl->dev, "requesting gpio %d in bank %d (id %d) with mask 0x%x\n",
732*4882a593Smuzhiyun offset, bank->gpio_chip.base, bank->id, mask);
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun regmap_write_bits(pctl->regmap,
735*4882a593Smuzhiyun bank_offset + PINMUX_820_SECONDARY_SEL,
736*4882a593Smuzhiyun mask, 0);
737*4882a593Smuzhiyun regmap_write_bits(pctl->regmap,
738*4882a593Smuzhiyun bank_offset + PINMUX_820_TERTIARY_SEL,
739*4882a593Smuzhiyun mask, 0);
740*4882a593Smuzhiyun regmap_write_bits(pctl->regmap,
741*4882a593Smuzhiyun bank_offset + PINMUX_820_QUATERNARY_SEL,
742*4882a593Smuzhiyun mask, 0);
743*4882a593Smuzhiyun regmap_write_bits(pctl->regmap,
744*4882a593Smuzhiyun bank_offset + PINMUX_820_DEBUG_SEL,
745*4882a593Smuzhiyun mask, 0);
746*4882a593Smuzhiyun regmap_write_bits(pctl->regmap,
747*4882a593Smuzhiyun bank_offset + PINMUX_820_ALTERNATIVE_SEL,
748*4882a593Smuzhiyun mask, 0);
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun return 0;
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
oxnas_gpio_get_direction(struct gpio_chip * chip,unsigned int offset)753*4882a593Smuzhiyun static int oxnas_gpio_get_direction(struct gpio_chip *chip,
754*4882a593Smuzhiyun unsigned int offset)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun struct oxnas_gpio_bank *bank = gpiochip_get_data(chip);
757*4882a593Smuzhiyun u32 mask = BIT(offset);
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun if (readl_relaxed(bank->reg_base + OUTPUT_EN) & mask)
760*4882a593Smuzhiyun return GPIO_LINE_DIRECTION_OUT;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun return GPIO_LINE_DIRECTION_IN;
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun
oxnas_gpio_direction_input(struct gpio_chip * chip,unsigned int offset)765*4882a593Smuzhiyun static int oxnas_gpio_direction_input(struct gpio_chip *chip,
766*4882a593Smuzhiyun unsigned int offset)
767*4882a593Smuzhiyun {
768*4882a593Smuzhiyun struct oxnas_gpio_bank *bank = gpiochip_get_data(chip);
769*4882a593Smuzhiyun u32 mask = BIT(offset);
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun writel_relaxed(mask, bank->reg_base + OUTPUT_EN_CLEAR);
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun return 0;
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun
oxnas_gpio_get(struct gpio_chip * chip,unsigned int offset)776*4882a593Smuzhiyun static int oxnas_gpio_get(struct gpio_chip *chip, unsigned int offset)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun struct oxnas_gpio_bank *bank = gpiochip_get_data(chip);
779*4882a593Smuzhiyun u32 mask = BIT(offset);
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun return (readl_relaxed(bank->reg_base + INPUT_VALUE) & mask) != 0;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun
oxnas_gpio_set(struct gpio_chip * chip,unsigned int offset,int value)784*4882a593Smuzhiyun static void oxnas_gpio_set(struct gpio_chip *chip, unsigned int offset,
785*4882a593Smuzhiyun int value)
786*4882a593Smuzhiyun {
787*4882a593Smuzhiyun struct oxnas_gpio_bank *bank = gpiochip_get_data(chip);
788*4882a593Smuzhiyun u32 mask = BIT(offset);
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun if (value)
791*4882a593Smuzhiyun writel_relaxed(mask, bank->reg_base + OUTPUT_SET);
792*4882a593Smuzhiyun else
793*4882a593Smuzhiyun writel_relaxed(mask, bank->reg_base + OUTPUT_CLEAR);
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun
oxnas_gpio_direction_output(struct gpio_chip * chip,unsigned int offset,int value)796*4882a593Smuzhiyun static int oxnas_gpio_direction_output(struct gpio_chip *chip,
797*4882a593Smuzhiyun unsigned int offset, int value)
798*4882a593Smuzhiyun {
799*4882a593Smuzhiyun struct oxnas_gpio_bank *bank = gpiochip_get_data(chip);
800*4882a593Smuzhiyun u32 mask = BIT(offset);
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun oxnas_gpio_set(chip, offset, value);
803*4882a593Smuzhiyun writel_relaxed(mask, bank->reg_base + OUTPUT_EN_SET);
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun return 0;
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun
oxnas_gpio_set_direction(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned int offset,bool input)808*4882a593Smuzhiyun static int oxnas_gpio_set_direction(struct pinctrl_dev *pctldev,
809*4882a593Smuzhiyun struct pinctrl_gpio_range *range,
810*4882a593Smuzhiyun unsigned int offset, bool input)
811*4882a593Smuzhiyun {
812*4882a593Smuzhiyun struct gpio_chip *chip = range->gc;
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun if (input)
815*4882a593Smuzhiyun oxnas_gpio_direction_input(chip, offset);
816*4882a593Smuzhiyun else
817*4882a593Smuzhiyun oxnas_gpio_direction_output(chip, offset, 0);
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun return 0;
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun static const struct pinmux_ops oxnas_ox810se_pinmux_ops = {
823*4882a593Smuzhiyun .get_functions_count = oxnas_pinmux_get_functions_count,
824*4882a593Smuzhiyun .get_function_name = oxnas_pinmux_get_function_name,
825*4882a593Smuzhiyun .get_function_groups = oxnas_pinmux_get_function_groups,
826*4882a593Smuzhiyun .set_mux = oxnas_ox810se_pinmux_enable,
827*4882a593Smuzhiyun .gpio_request_enable = oxnas_ox810se_gpio_request_enable,
828*4882a593Smuzhiyun .gpio_set_direction = oxnas_gpio_set_direction,
829*4882a593Smuzhiyun };
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun static const struct pinmux_ops oxnas_ox820_pinmux_ops = {
832*4882a593Smuzhiyun .get_functions_count = oxnas_pinmux_get_functions_count,
833*4882a593Smuzhiyun .get_function_name = oxnas_pinmux_get_function_name,
834*4882a593Smuzhiyun .get_function_groups = oxnas_pinmux_get_function_groups,
835*4882a593Smuzhiyun .set_mux = oxnas_ox820_pinmux_enable,
836*4882a593Smuzhiyun .gpio_request_enable = oxnas_ox820_gpio_request_enable,
837*4882a593Smuzhiyun .gpio_set_direction = oxnas_gpio_set_direction,
838*4882a593Smuzhiyun };
839*4882a593Smuzhiyun
oxnas_ox810se_pinconf_get(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * config)840*4882a593Smuzhiyun static int oxnas_ox810se_pinconf_get(struct pinctrl_dev *pctldev,
841*4882a593Smuzhiyun unsigned int pin, unsigned long *config)
842*4882a593Smuzhiyun {
843*4882a593Smuzhiyun struct oxnas_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
844*4882a593Smuzhiyun struct oxnas_gpio_bank *bank = pctl_to_bank(pctl, pin);
845*4882a593Smuzhiyun unsigned int param = pinconf_to_config_param(*config);
846*4882a593Smuzhiyun u32 mask = BIT(pin - bank->gpio_chip.base);
847*4882a593Smuzhiyun int ret;
848*4882a593Smuzhiyun u32 arg;
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun switch (param) {
851*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
852*4882a593Smuzhiyun ret = regmap_read(pctl->regmap,
853*4882a593Smuzhiyun (bank->id ?
854*4882a593Smuzhiyun PINMUX_810_PULLUP_CTRL1 :
855*4882a593Smuzhiyun PINMUX_810_PULLUP_CTRL0),
856*4882a593Smuzhiyun &arg);
857*4882a593Smuzhiyun if (ret)
858*4882a593Smuzhiyun return ret;
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun arg = !!(arg & mask);
861*4882a593Smuzhiyun break;
862*4882a593Smuzhiyun default:
863*4882a593Smuzhiyun return -ENOTSUPP;
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun *config = pinconf_to_config_packed(param, arg);
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun return 0;
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun
oxnas_ox820_pinconf_get(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * config)871*4882a593Smuzhiyun static int oxnas_ox820_pinconf_get(struct pinctrl_dev *pctldev,
872*4882a593Smuzhiyun unsigned int pin, unsigned long *config)
873*4882a593Smuzhiyun {
874*4882a593Smuzhiyun struct oxnas_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
875*4882a593Smuzhiyun struct oxnas_gpio_bank *bank = pctl_to_bank(pctl, pin);
876*4882a593Smuzhiyun unsigned int param = pinconf_to_config_param(*config);
877*4882a593Smuzhiyun unsigned int bank_offset = (bank->id ? PINMUX_820_BANK_OFFSET : 0);
878*4882a593Smuzhiyun u32 mask = BIT(pin - bank->gpio_chip.base);
879*4882a593Smuzhiyun int ret;
880*4882a593Smuzhiyun u32 arg;
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun switch (param) {
883*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
884*4882a593Smuzhiyun ret = regmap_read(pctl->regmap,
885*4882a593Smuzhiyun bank_offset + PINMUX_820_PULLUP_CTRL,
886*4882a593Smuzhiyun &arg);
887*4882a593Smuzhiyun if (ret)
888*4882a593Smuzhiyun return ret;
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun arg = !!(arg & mask);
891*4882a593Smuzhiyun break;
892*4882a593Smuzhiyun default:
893*4882a593Smuzhiyun return -ENOTSUPP;
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun *config = pinconf_to_config_packed(param, arg);
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun return 0;
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun
oxnas_ox810se_pinconf_set(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * configs,unsigned int num_configs)901*4882a593Smuzhiyun static int oxnas_ox810se_pinconf_set(struct pinctrl_dev *pctldev,
902*4882a593Smuzhiyun unsigned int pin, unsigned long *configs,
903*4882a593Smuzhiyun unsigned int num_configs)
904*4882a593Smuzhiyun {
905*4882a593Smuzhiyun struct oxnas_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
906*4882a593Smuzhiyun struct oxnas_gpio_bank *bank = pctl_to_bank(pctl, pin);
907*4882a593Smuzhiyun unsigned int param;
908*4882a593Smuzhiyun unsigned int i;
909*4882a593Smuzhiyun u32 offset = pin - bank->gpio_chip.base;
910*4882a593Smuzhiyun u32 mask = BIT(offset);
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun dev_dbg(pctl->dev, "setting pin %d bank %d mask 0x%x\n",
913*4882a593Smuzhiyun pin, bank->gpio_chip.base, mask);
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun for (i = 0; i < num_configs; i++) {
916*4882a593Smuzhiyun param = pinconf_to_config_param(configs[i]);
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun switch (param) {
919*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
920*4882a593Smuzhiyun dev_dbg(pctl->dev, " pullup\n");
921*4882a593Smuzhiyun regmap_write_bits(pctl->regmap,
922*4882a593Smuzhiyun (bank->id ?
923*4882a593Smuzhiyun PINMUX_810_PULLUP_CTRL1 :
924*4882a593Smuzhiyun PINMUX_810_PULLUP_CTRL0),
925*4882a593Smuzhiyun mask, mask);
926*4882a593Smuzhiyun break;
927*4882a593Smuzhiyun default:
928*4882a593Smuzhiyun dev_err(pctl->dev, "Property %u not supported\n",
929*4882a593Smuzhiyun param);
930*4882a593Smuzhiyun return -ENOTSUPP;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun return 0;
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun
oxnas_ox820_pinconf_set(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * configs,unsigned int num_configs)937*4882a593Smuzhiyun static int oxnas_ox820_pinconf_set(struct pinctrl_dev *pctldev,
938*4882a593Smuzhiyun unsigned int pin, unsigned long *configs,
939*4882a593Smuzhiyun unsigned int num_configs)
940*4882a593Smuzhiyun {
941*4882a593Smuzhiyun struct oxnas_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
942*4882a593Smuzhiyun struct oxnas_gpio_bank *bank = pctl_to_bank(pctl, pin);
943*4882a593Smuzhiyun unsigned int bank_offset = (bank->id ? PINMUX_820_BANK_OFFSET : 0);
944*4882a593Smuzhiyun unsigned int param;
945*4882a593Smuzhiyun unsigned int i;
946*4882a593Smuzhiyun u32 offset = pin - bank->gpio_chip.base;
947*4882a593Smuzhiyun u32 mask = BIT(offset);
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun dev_dbg(pctl->dev, "setting pin %d bank %d mask 0x%x\n",
950*4882a593Smuzhiyun pin, bank->gpio_chip.base, mask);
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun for (i = 0; i < num_configs; i++) {
953*4882a593Smuzhiyun param = pinconf_to_config_param(configs[i]);
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun switch (param) {
956*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
957*4882a593Smuzhiyun dev_dbg(pctl->dev, " pullup\n");
958*4882a593Smuzhiyun regmap_write_bits(pctl->regmap,
959*4882a593Smuzhiyun bank_offset + PINMUX_820_PULLUP_CTRL,
960*4882a593Smuzhiyun mask, mask);
961*4882a593Smuzhiyun break;
962*4882a593Smuzhiyun default:
963*4882a593Smuzhiyun dev_err(pctl->dev, "Property %u not supported\n",
964*4882a593Smuzhiyun param);
965*4882a593Smuzhiyun return -ENOTSUPP;
966*4882a593Smuzhiyun }
967*4882a593Smuzhiyun }
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun return 0;
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun static const struct pinconf_ops oxnas_ox810se_pinconf_ops = {
973*4882a593Smuzhiyun .pin_config_get = oxnas_ox810se_pinconf_get,
974*4882a593Smuzhiyun .pin_config_set = oxnas_ox810se_pinconf_set,
975*4882a593Smuzhiyun .is_generic = true,
976*4882a593Smuzhiyun };
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun static const struct pinconf_ops oxnas_ox820_pinconf_ops = {
979*4882a593Smuzhiyun .pin_config_get = oxnas_ox820_pinconf_get,
980*4882a593Smuzhiyun .pin_config_set = oxnas_ox820_pinconf_set,
981*4882a593Smuzhiyun .is_generic = true,
982*4882a593Smuzhiyun };
983*4882a593Smuzhiyun
oxnas_gpio_irq_ack(struct irq_data * data)984*4882a593Smuzhiyun static void oxnas_gpio_irq_ack(struct irq_data *data)
985*4882a593Smuzhiyun {
986*4882a593Smuzhiyun struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
987*4882a593Smuzhiyun struct oxnas_gpio_bank *bank = gpiochip_get_data(chip);
988*4882a593Smuzhiyun u32 mask = BIT(data->hwirq);
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun writel(mask, bank->reg_base + IRQ_PENDING);
991*4882a593Smuzhiyun }
992*4882a593Smuzhiyun
oxnas_gpio_irq_mask(struct irq_data * data)993*4882a593Smuzhiyun static void oxnas_gpio_irq_mask(struct irq_data *data)
994*4882a593Smuzhiyun {
995*4882a593Smuzhiyun struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
996*4882a593Smuzhiyun struct oxnas_gpio_bank *bank = gpiochip_get_data(chip);
997*4882a593Smuzhiyun unsigned int type = irqd_get_trigger_type(data);
998*4882a593Smuzhiyun u32 mask = BIT(data->hwirq);
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun if (type & IRQ_TYPE_EDGE_RISING)
1001*4882a593Smuzhiyun writel(readl(bank->reg_base + RE_IRQ_ENABLE) & ~mask,
1002*4882a593Smuzhiyun bank->reg_base + RE_IRQ_ENABLE);
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun if (type & IRQ_TYPE_EDGE_FALLING)
1005*4882a593Smuzhiyun writel(readl(bank->reg_base + FE_IRQ_ENABLE) & ~mask,
1006*4882a593Smuzhiyun bank->reg_base + FE_IRQ_ENABLE);
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun
oxnas_gpio_irq_unmask(struct irq_data * data)1009*4882a593Smuzhiyun static void oxnas_gpio_irq_unmask(struct irq_data *data)
1010*4882a593Smuzhiyun {
1011*4882a593Smuzhiyun struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
1012*4882a593Smuzhiyun struct oxnas_gpio_bank *bank = gpiochip_get_data(chip);
1013*4882a593Smuzhiyun unsigned int type = irqd_get_trigger_type(data);
1014*4882a593Smuzhiyun u32 mask = BIT(data->hwirq);
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun if (type & IRQ_TYPE_EDGE_RISING)
1017*4882a593Smuzhiyun writel(readl(bank->reg_base + RE_IRQ_ENABLE) | mask,
1018*4882a593Smuzhiyun bank->reg_base + RE_IRQ_ENABLE);
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun if (type & IRQ_TYPE_EDGE_FALLING)
1021*4882a593Smuzhiyun writel(readl(bank->reg_base + FE_IRQ_ENABLE) | mask,
1022*4882a593Smuzhiyun bank->reg_base + FE_IRQ_ENABLE);
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun
oxnas_gpio_irq_startup(struct irq_data * data)1025*4882a593Smuzhiyun static unsigned int oxnas_gpio_irq_startup(struct irq_data *data)
1026*4882a593Smuzhiyun {
1027*4882a593Smuzhiyun struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun oxnas_gpio_direction_input(chip, data->hwirq);
1030*4882a593Smuzhiyun oxnas_gpio_irq_unmask(data);
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun return 0;
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun
oxnas_gpio_irq_set_type(struct irq_data * data,unsigned int type)1035*4882a593Smuzhiyun static int oxnas_gpio_irq_set_type(struct irq_data *data, unsigned int type)
1036*4882a593Smuzhiyun {
1037*4882a593Smuzhiyun if ((type & (IRQ_TYPE_EDGE_RISING|IRQ_TYPE_EDGE_FALLING)) == 0)
1038*4882a593Smuzhiyun return -EINVAL;
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun irq_set_handler_locked(data, handle_edge_irq);
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun return 0;
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun
oxnas_gpio_irq_handler(struct irq_desc * desc)1045*4882a593Smuzhiyun static void oxnas_gpio_irq_handler(struct irq_desc *desc)
1046*4882a593Smuzhiyun {
1047*4882a593Smuzhiyun struct gpio_chip *gc = irq_desc_get_handler_data(desc);
1048*4882a593Smuzhiyun struct oxnas_gpio_bank *bank = gpiochip_get_data(gc);
1049*4882a593Smuzhiyun struct irq_chip *chip = irq_desc_get_chip(desc);
1050*4882a593Smuzhiyun unsigned long stat;
1051*4882a593Smuzhiyun unsigned int pin;
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun chained_irq_enter(chip, desc);
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun stat = readl(bank->reg_base + IRQ_PENDING);
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun for_each_set_bit(pin, &stat, BITS_PER_LONG)
1058*4882a593Smuzhiyun generic_handle_irq(irq_linear_revmap(gc->irq.domain, pin));
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun chained_irq_exit(chip, desc);
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun #define GPIO_BANK(_bank) \
1064*4882a593Smuzhiyun { \
1065*4882a593Smuzhiyun .gpio_chip = { \
1066*4882a593Smuzhiyun .label = "GPIO" #_bank, \
1067*4882a593Smuzhiyun .request = gpiochip_generic_request, \
1068*4882a593Smuzhiyun .free = gpiochip_generic_free, \
1069*4882a593Smuzhiyun .get_direction = oxnas_gpio_get_direction, \
1070*4882a593Smuzhiyun .direction_input = oxnas_gpio_direction_input, \
1071*4882a593Smuzhiyun .direction_output = oxnas_gpio_direction_output, \
1072*4882a593Smuzhiyun .get = oxnas_gpio_get, \
1073*4882a593Smuzhiyun .set = oxnas_gpio_set, \
1074*4882a593Smuzhiyun .ngpio = PINS_PER_BANK, \
1075*4882a593Smuzhiyun .base = GPIO_BANK_START(_bank), \
1076*4882a593Smuzhiyun .owner = THIS_MODULE, \
1077*4882a593Smuzhiyun .can_sleep = 0, \
1078*4882a593Smuzhiyun }, \
1079*4882a593Smuzhiyun .irq_chip = { \
1080*4882a593Smuzhiyun .name = "GPIO" #_bank, \
1081*4882a593Smuzhiyun .irq_startup = oxnas_gpio_irq_startup, \
1082*4882a593Smuzhiyun .irq_ack = oxnas_gpio_irq_ack, \
1083*4882a593Smuzhiyun .irq_mask = oxnas_gpio_irq_mask, \
1084*4882a593Smuzhiyun .irq_unmask = oxnas_gpio_irq_unmask, \
1085*4882a593Smuzhiyun .irq_set_type = oxnas_gpio_irq_set_type, \
1086*4882a593Smuzhiyun }, \
1087*4882a593Smuzhiyun }
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun static struct oxnas_gpio_bank oxnas_gpio_banks[] = {
1090*4882a593Smuzhiyun GPIO_BANK(0),
1091*4882a593Smuzhiyun GPIO_BANK(1),
1092*4882a593Smuzhiyun };
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun static struct oxnas_pinctrl ox810se_pinctrl = {
1095*4882a593Smuzhiyun .functions = oxnas_ox810se_functions,
1096*4882a593Smuzhiyun .nfunctions = ARRAY_SIZE(oxnas_ox810se_functions),
1097*4882a593Smuzhiyun .groups = oxnas_ox810se_groups,
1098*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(oxnas_ox810se_groups),
1099*4882a593Smuzhiyun .gpio_banks = oxnas_gpio_banks,
1100*4882a593Smuzhiyun .nbanks = ARRAY_SIZE(oxnas_gpio_banks),
1101*4882a593Smuzhiyun };
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun static struct pinctrl_desc oxnas_ox810se_pinctrl_desc = {
1104*4882a593Smuzhiyun .name = "oxnas-pinctrl",
1105*4882a593Smuzhiyun .pins = oxnas_ox810se_pins,
1106*4882a593Smuzhiyun .npins = ARRAY_SIZE(oxnas_ox810se_pins),
1107*4882a593Smuzhiyun .pctlops = &oxnas_pinctrl_ops,
1108*4882a593Smuzhiyun .pmxops = &oxnas_ox810se_pinmux_ops,
1109*4882a593Smuzhiyun .confops = &oxnas_ox810se_pinconf_ops,
1110*4882a593Smuzhiyun .owner = THIS_MODULE,
1111*4882a593Smuzhiyun };
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun static struct oxnas_pinctrl ox820_pinctrl = {
1114*4882a593Smuzhiyun .functions = oxnas_ox820_functions,
1115*4882a593Smuzhiyun .nfunctions = ARRAY_SIZE(oxnas_ox820_functions),
1116*4882a593Smuzhiyun .groups = oxnas_ox820_groups,
1117*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(oxnas_ox820_groups),
1118*4882a593Smuzhiyun .gpio_banks = oxnas_gpio_banks,
1119*4882a593Smuzhiyun .nbanks = ARRAY_SIZE(oxnas_gpio_banks),
1120*4882a593Smuzhiyun };
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun static struct pinctrl_desc oxnas_ox820_pinctrl_desc = {
1123*4882a593Smuzhiyun .name = "oxnas-pinctrl",
1124*4882a593Smuzhiyun .pins = oxnas_ox820_pins,
1125*4882a593Smuzhiyun .npins = ARRAY_SIZE(oxnas_ox820_pins),
1126*4882a593Smuzhiyun .pctlops = &oxnas_pinctrl_ops,
1127*4882a593Smuzhiyun .pmxops = &oxnas_ox820_pinmux_ops,
1128*4882a593Smuzhiyun .confops = &oxnas_ox820_pinconf_ops,
1129*4882a593Smuzhiyun .owner = THIS_MODULE,
1130*4882a593Smuzhiyun };
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun static struct oxnas_pinctrl_data oxnas_ox810se_pinctrl_data = {
1133*4882a593Smuzhiyun .desc = &oxnas_ox810se_pinctrl_desc,
1134*4882a593Smuzhiyun .pctl = &ox810se_pinctrl,
1135*4882a593Smuzhiyun };
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun static struct oxnas_pinctrl_data oxnas_ox820_pinctrl_data = {
1138*4882a593Smuzhiyun .desc = &oxnas_ox820_pinctrl_desc,
1139*4882a593Smuzhiyun .pctl = &ox820_pinctrl,
1140*4882a593Smuzhiyun };
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun static const struct of_device_id oxnas_pinctrl_of_match[] = {
1143*4882a593Smuzhiyun { .compatible = "oxsemi,ox810se-pinctrl",
1144*4882a593Smuzhiyun .data = &oxnas_ox810se_pinctrl_data
1145*4882a593Smuzhiyun },
1146*4882a593Smuzhiyun { .compatible = "oxsemi,ox820-pinctrl",
1147*4882a593Smuzhiyun .data = &oxnas_ox820_pinctrl_data,
1148*4882a593Smuzhiyun },
1149*4882a593Smuzhiyun { },
1150*4882a593Smuzhiyun };
1151*4882a593Smuzhiyun
oxnas_pinctrl_probe(struct platform_device * pdev)1152*4882a593Smuzhiyun static int oxnas_pinctrl_probe(struct platform_device *pdev)
1153*4882a593Smuzhiyun {
1154*4882a593Smuzhiyun const struct of_device_id *id;
1155*4882a593Smuzhiyun const struct oxnas_pinctrl_data *data;
1156*4882a593Smuzhiyun struct oxnas_pinctrl *pctl;
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun id = of_match_node(oxnas_pinctrl_of_match, pdev->dev.of_node);
1159*4882a593Smuzhiyun if (!id)
1160*4882a593Smuzhiyun return -ENODEV;
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun data = id->data;
1163*4882a593Smuzhiyun if (!data || !data->pctl || !data->desc)
1164*4882a593Smuzhiyun return -EINVAL;
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun pctl = devm_kzalloc(&pdev->dev, sizeof(*pctl), GFP_KERNEL);
1167*4882a593Smuzhiyun if (!pctl)
1168*4882a593Smuzhiyun return -ENOMEM;
1169*4882a593Smuzhiyun pctl->dev = &pdev->dev;
1170*4882a593Smuzhiyun dev_set_drvdata(&pdev->dev, pctl);
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun pctl->regmap = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
1173*4882a593Smuzhiyun "oxsemi,sys-ctrl");
1174*4882a593Smuzhiyun if (IS_ERR(pctl->regmap)) {
1175*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get sys ctrl regmap\n");
1176*4882a593Smuzhiyun return -ENODEV;
1177*4882a593Smuzhiyun }
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun pctl->functions = data->pctl->functions;
1180*4882a593Smuzhiyun pctl->nfunctions = data->pctl->nfunctions;
1181*4882a593Smuzhiyun pctl->groups = data->pctl->groups;
1182*4882a593Smuzhiyun pctl->ngroups = data->pctl->ngroups;
1183*4882a593Smuzhiyun pctl->gpio_banks = data->pctl->gpio_banks;
1184*4882a593Smuzhiyun pctl->nbanks = data->pctl->nbanks;
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun pctl->pctldev = pinctrl_register(data->desc, &pdev->dev, pctl);
1187*4882a593Smuzhiyun if (IS_ERR(pctl->pctldev)) {
1188*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to register pinctrl device\n");
1189*4882a593Smuzhiyun return PTR_ERR(pctl->pctldev);
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun return 0;
1193*4882a593Smuzhiyun }
1194*4882a593Smuzhiyun
oxnas_gpio_probe(struct platform_device * pdev)1195*4882a593Smuzhiyun static int oxnas_gpio_probe(struct platform_device *pdev)
1196*4882a593Smuzhiyun {
1197*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
1198*4882a593Smuzhiyun struct of_phandle_args pinspec;
1199*4882a593Smuzhiyun struct oxnas_gpio_bank *bank;
1200*4882a593Smuzhiyun unsigned int id, ngpios;
1201*4882a593Smuzhiyun int irq, ret;
1202*4882a593Smuzhiyun struct gpio_irq_chip *girq;
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun if (of_parse_phandle_with_fixed_args(np, "gpio-ranges",
1205*4882a593Smuzhiyun 3, 0, &pinspec)) {
1206*4882a593Smuzhiyun dev_err(&pdev->dev, "gpio-ranges property not found\n");
1207*4882a593Smuzhiyun return -EINVAL;
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun id = pinspec.args[1] / PINS_PER_BANK;
1211*4882a593Smuzhiyun ngpios = pinspec.args[2];
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun if (id >= ARRAY_SIZE(oxnas_gpio_banks)) {
1214*4882a593Smuzhiyun dev_err(&pdev->dev, "invalid gpio-ranges base arg\n");
1215*4882a593Smuzhiyun return -EINVAL;
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun if (ngpios > PINS_PER_BANK) {
1219*4882a593Smuzhiyun dev_err(&pdev->dev, "invalid gpio-ranges count arg\n");
1220*4882a593Smuzhiyun return -EINVAL;
1221*4882a593Smuzhiyun }
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun bank = &oxnas_gpio_banks[id];
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun bank->reg_base = devm_platform_ioremap_resource(pdev, 0);
1226*4882a593Smuzhiyun if (IS_ERR(bank->reg_base))
1227*4882a593Smuzhiyun return PTR_ERR(bank->reg_base);
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
1230*4882a593Smuzhiyun if (irq < 0)
1231*4882a593Smuzhiyun return irq;
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun bank->id = id;
1234*4882a593Smuzhiyun bank->gpio_chip.parent = &pdev->dev;
1235*4882a593Smuzhiyun bank->gpio_chip.of_node = np;
1236*4882a593Smuzhiyun bank->gpio_chip.ngpio = ngpios;
1237*4882a593Smuzhiyun girq = &bank->gpio_chip.irq;
1238*4882a593Smuzhiyun girq->chip = &bank->irq_chip;
1239*4882a593Smuzhiyun girq->parent_handler = oxnas_gpio_irq_handler;
1240*4882a593Smuzhiyun girq->num_parents = 1;
1241*4882a593Smuzhiyun girq->parents = devm_kcalloc(&pdev->dev, 1, sizeof(*girq->parents),
1242*4882a593Smuzhiyun GFP_KERNEL);
1243*4882a593Smuzhiyun if (!girq->parents)
1244*4882a593Smuzhiyun return -ENOMEM;
1245*4882a593Smuzhiyun girq->parents[0] = irq;
1246*4882a593Smuzhiyun girq->default_type = IRQ_TYPE_NONE;
1247*4882a593Smuzhiyun girq->handler = handle_level_irq;
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun ret = gpiochip_add_data(&bank->gpio_chip, bank);
1250*4882a593Smuzhiyun if (ret < 0) {
1251*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to add GPIO chip %u: %d\n",
1252*4882a593Smuzhiyun id, ret);
1253*4882a593Smuzhiyun return ret;
1254*4882a593Smuzhiyun }
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun return 0;
1257*4882a593Smuzhiyun }
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun static struct platform_driver oxnas_pinctrl_driver = {
1260*4882a593Smuzhiyun .driver = {
1261*4882a593Smuzhiyun .name = "oxnas-pinctrl",
1262*4882a593Smuzhiyun .of_match_table = oxnas_pinctrl_of_match,
1263*4882a593Smuzhiyun .suppress_bind_attrs = true,
1264*4882a593Smuzhiyun },
1265*4882a593Smuzhiyun .probe = oxnas_pinctrl_probe,
1266*4882a593Smuzhiyun };
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun static const struct of_device_id oxnas_gpio_of_match[] = {
1269*4882a593Smuzhiyun { .compatible = "oxsemi,ox810se-gpio", },
1270*4882a593Smuzhiyun { .compatible = "oxsemi,ox820-gpio", },
1271*4882a593Smuzhiyun { },
1272*4882a593Smuzhiyun };
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun static struct platform_driver oxnas_gpio_driver = {
1275*4882a593Smuzhiyun .driver = {
1276*4882a593Smuzhiyun .name = "oxnas-gpio",
1277*4882a593Smuzhiyun .of_match_table = oxnas_gpio_of_match,
1278*4882a593Smuzhiyun .suppress_bind_attrs = true,
1279*4882a593Smuzhiyun },
1280*4882a593Smuzhiyun .probe = oxnas_gpio_probe,
1281*4882a593Smuzhiyun };
1282*4882a593Smuzhiyun
oxnas_gpio_register(void)1283*4882a593Smuzhiyun static int __init oxnas_gpio_register(void)
1284*4882a593Smuzhiyun {
1285*4882a593Smuzhiyun return platform_driver_register(&oxnas_gpio_driver);
1286*4882a593Smuzhiyun }
1287*4882a593Smuzhiyun arch_initcall(oxnas_gpio_register);
1288*4882a593Smuzhiyun
oxnas_pinctrl_register(void)1289*4882a593Smuzhiyun static int __init oxnas_pinctrl_register(void)
1290*4882a593Smuzhiyun {
1291*4882a593Smuzhiyun return platform_driver_register(&oxnas_pinctrl_driver);
1292*4882a593Smuzhiyun }
1293*4882a593Smuzhiyun arch_initcall(oxnas_pinctrl_register);
1294