1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0 OR MIT)
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Microsemi SoCs pinctrl driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: <alexandre.belloni@free-electrons.com>
6*4882a593Smuzhiyun * License: Dual MIT/GPL
7*4882a593Smuzhiyun * Copyright (c) 2017 Microsemi Corporation
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/gpio/driver.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/of_device.h>
14*4882a593Smuzhiyun #include <linux/of_irq.h>
15*4882a593Smuzhiyun #include <linux/of_platform.h>
16*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
17*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
18*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
19*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun #include <linux/regmap.h>
22*4882a593Smuzhiyun #include <linux/slab.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include "core.h"
25*4882a593Smuzhiyun #include "pinconf.h"
26*4882a593Smuzhiyun #include "pinmux.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define ocelot_clrsetbits(addr, clear, set) \
29*4882a593Smuzhiyun writel((readl(addr) & ~(clear)) | (set), (addr))
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* PINCONFIG bits (sparx5 only) */
32*4882a593Smuzhiyun enum {
33*4882a593Smuzhiyun PINCONF_BIAS,
34*4882a593Smuzhiyun PINCONF_SCHMITT,
35*4882a593Smuzhiyun PINCONF_DRIVE_STRENGTH,
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define BIAS_PD_BIT BIT(4)
39*4882a593Smuzhiyun #define BIAS_PU_BIT BIT(3)
40*4882a593Smuzhiyun #define BIAS_BITS (BIAS_PD_BIT|BIAS_PU_BIT)
41*4882a593Smuzhiyun #define SCHMITT_BIT BIT(2)
42*4882a593Smuzhiyun #define DRIVE_BITS GENMASK(1, 0)
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* GPIO standard registers */
45*4882a593Smuzhiyun #define OCELOT_GPIO_OUT_SET 0x0
46*4882a593Smuzhiyun #define OCELOT_GPIO_OUT_CLR 0x4
47*4882a593Smuzhiyun #define OCELOT_GPIO_OUT 0x8
48*4882a593Smuzhiyun #define OCELOT_GPIO_IN 0xc
49*4882a593Smuzhiyun #define OCELOT_GPIO_OE 0x10
50*4882a593Smuzhiyun #define OCELOT_GPIO_INTR 0x14
51*4882a593Smuzhiyun #define OCELOT_GPIO_INTR_ENA 0x18
52*4882a593Smuzhiyun #define OCELOT_GPIO_INTR_IDENT 0x1c
53*4882a593Smuzhiyun #define OCELOT_GPIO_ALT0 0x20
54*4882a593Smuzhiyun #define OCELOT_GPIO_ALT1 0x24
55*4882a593Smuzhiyun #define OCELOT_GPIO_SD_MAP 0x28
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define OCELOT_FUNC_PER_PIN 4
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun enum {
60*4882a593Smuzhiyun FUNC_NONE,
61*4882a593Smuzhiyun FUNC_GPIO,
62*4882a593Smuzhiyun FUNC_IRQ0,
63*4882a593Smuzhiyun FUNC_IRQ0_IN,
64*4882a593Smuzhiyun FUNC_IRQ0_OUT,
65*4882a593Smuzhiyun FUNC_IRQ1,
66*4882a593Smuzhiyun FUNC_IRQ1_IN,
67*4882a593Smuzhiyun FUNC_IRQ1_OUT,
68*4882a593Smuzhiyun FUNC_EXT_IRQ,
69*4882a593Smuzhiyun FUNC_MIIM,
70*4882a593Smuzhiyun FUNC_PHY_LED,
71*4882a593Smuzhiyun FUNC_PCI_WAKE,
72*4882a593Smuzhiyun FUNC_MD,
73*4882a593Smuzhiyun FUNC_PTP0,
74*4882a593Smuzhiyun FUNC_PTP1,
75*4882a593Smuzhiyun FUNC_PTP2,
76*4882a593Smuzhiyun FUNC_PTP3,
77*4882a593Smuzhiyun FUNC_PWM,
78*4882a593Smuzhiyun FUNC_RECO_CLK,
79*4882a593Smuzhiyun FUNC_SFP,
80*4882a593Smuzhiyun FUNC_SG0,
81*4882a593Smuzhiyun FUNC_SG1,
82*4882a593Smuzhiyun FUNC_SG2,
83*4882a593Smuzhiyun FUNC_SI,
84*4882a593Smuzhiyun FUNC_SI2,
85*4882a593Smuzhiyun FUNC_TACHO,
86*4882a593Smuzhiyun FUNC_TWI,
87*4882a593Smuzhiyun FUNC_TWI2,
88*4882a593Smuzhiyun FUNC_TWI3,
89*4882a593Smuzhiyun FUNC_TWI_SCL_M,
90*4882a593Smuzhiyun FUNC_UART,
91*4882a593Smuzhiyun FUNC_UART2,
92*4882a593Smuzhiyun FUNC_UART3,
93*4882a593Smuzhiyun FUNC_PLL_STAT,
94*4882a593Smuzhiyun FUNC_EMMC,
95*4882a593Smuzhiyun FUNC_REF_CLK,
96*4882a593Smuzhiyun FUNC_RCVRD_CLK,
97*4882a593Smuzhiyun FUNC_MAX
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun static const char *const ocelot_function_names[] = {
101*4882a593Smuzhiyun [FUNC_NONE] = "none",
102*4882a593Smuzhiyun [FUNC_GPIO] = "gpio",
103*4882a593Smuzhiyun [FUNC_IRQ0] = "irq0",
104*4882a593Smuzhiyun [FUNC_IRQ0_IN] = "irq0_in",
105*4882a593Smuzhiyun [FUNC_IRQ0_OUT] = "irq0_out",
106*4882a593Smuzhiyun [FUNC_IRQ1] = "irq1",
107*4882a593Smuzhiyun [FUNC_IRQ1_IN] = "irq1_in",
108*4882a593Smuzhiyun [FUNC_IRQ1_OUT] = "irq1_out",
109*4882a593Smuzhiyun [FUNC_EXT_IRQ] = "ext_irq",
110*4882a593Smuzhiyun [FUNC_MIIM] = "miim",
111*4882a593Smuzhiyun [FUNC_PHY_LED] = "phy_led",
112*4882a593Smuzhiyun [FUNC_PCI_WAKE] = "pci_wake",
113*4882a593Smuzhiyun [FUNC_MD] = "md",
114*4882a593Smuzhiyun [FUNC_PTP0] = "ptp0",
115*4882a593Smuzhiyun [FUNC_PTP1] = "ptp1",
116*4882a593Smuzhiyun [FUNC_PTP2] = "ptp2",
117*4882a593Smuzhiyun [FUNC_PTP3] = "ptp3",
118*4882a593Smuzhiyun [FUNC_PWM] = "pwm",
119*4882a593Smuzhiyun [FUNC_RECO_CLK] = "reco_clk",
120*4882a593Smuzhiyun [FUNC_SFP] = "sfp",
121*4882a593Smuzhiyun [FUNC_SG0] = "sg0",
122*4882a593Smuzhiyun [FUNC_SG1] = "sg1",
123*4882a593Smuzhiyun [FUNC_SG2] = "sg2",
124*4882a593Smuzhiyun [FUNC_SI] = "si",
125*4882a593Smuzhiyun [FUNC_SI2] = "si2",
126*4882a593Smuzhiyun [FUNC_TACHO] = "tacho",
127*4882a593Smuzhiyun [FUNC_TWI] = "twi",
128*4882a593Smuzhiyun [FUNC_TWI2] = "twi2",
129*4882a593Smuzhiyun [FUNC_TWI3] = "twi3",
130*4882a593Smuzhiyun [FUNC_TWI_SCL_M] = "twi_scl_m",
131*4882a593Smuzhiyun [FUNC_UART] = "uart",
132*4882a593Smuzhiyun [FUNC_UART2] = "uart2",
133*4882a593Smuzhiyun [FUNC_UART3] = "uart3",
134*4882a593Smuzhiyun [FUNC_PLL_STAT] = "pll_stat",
135*4882a593Smuzhiyun [FUNC_EMMC] = "emmc",
136*4882a593Smuzhiyun [FUNC_REF_CLK] = "ref_clk",
137*4882a593Smuzhiyun [FUNC_RCVRD_CLK] = "rcvrd_clk",
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun struct ocelot_pmx_func {
141*4882a593Smuzhiyun const char **groups;
142*4882a593Smuzhiyun unsigned int ngroups;
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun struct ocelot_pin_caps {
146*4882a593Smuzhiyun unsigned int pin;
147*4882a593Smuzhiyun unsigned char functions[OCELOT_FUNC_PER_PIN];
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun struct ocelot_pinctrl {
151*4882a593Smuzhiyun struct device *dev;
152*4882a593Smuzhiyun struct pinctrl_dev *pctl;
153*4882a593Smuzhiyun struct gpio_chip gpio_chip;
154*4882a593Smuzhiyun struct regmap *map;
155*4882a593Smuzhiyun void __iomem *pincfg;
156*4882a593Smuzhiyun struct pinctrl_desc *desc;
157*4882a593Smuzhiyun struct ocelot_pmx_func func[FUNC_MAX];
158*4882a593Smuzhiyun u8 stride;
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun #define OCELOT_P(p, f0, f1, f2) \
162*4882a593Smuzhiyun static struct ocelot_pin_caps ocelot_pin_##p = { \
163*4882a593Smuzhiyun .pin = p, \
164*4882a593Smuzhiyun .functions = { \
165*4882a593Smuzhiyun FUNC_GPIO, FUNC_##f0, FUNC_##f1, FUNC_##f2, \
166*4882a593Smuzhiyun }, \
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun OCELOT_P(0, SG0, NONE, NONE);
170*4882a593Smuzhiyun OCELOT_P(1, SG0, NONE, NONE);
171*4882a593Smuzhiyun OCELOT_P(2, SG0, NONE, NONE);
172*4882a593Smuzhiyun OCELOT_P(3, SG0, NONE, NONE);
173*4882a593Smuzhiyun OCELOT_P(4, IRQ0_IN, IRQ0_OUT, TWI_SCL_M);
174*4882a593Smuzhiyun OCELOT_P(5, IRQ1_IN, IRQ1_OUT, PCI_WAKE);
175*4882a593Smuzhiyun OCELOT_P(6, UART, TWI_SCL_M, NONE);
176*4882a593Smuzhiyun OCELOT_P(7, UART, TWI_SCL_M, NONE);
177*4882a593Smuzhiyun OCELOT_P(8, SI, TWI_SCL_M, IRQ0_OUT);
178*4882a593Smuzhiyun OCELOT_P(9, SI, TWI_SCL_M, IRQ1_OUT);
179*4882a593Smuzhiyun OCELOT_P(10, PTP2, TWI_SCL_M, SFP);
180*4882a593Smuzhiyun OCELOT_P(11, PTP3, TWI_SCL_M, SFP);
181*4882a593Smuzhiyun OCELOT_P(12, UART2, TWI_SCL_M, SFP);
182*4882a593Smuzhiyun OCELOT_P(13, UART2, TWI_SCL_M, SFP);
183*4882a593Smuzhiyun OCELOT_P(14, MIIM, TWI_SCL_M, SFP);
184*4882a593Smuzhiyun OCELOT_P(15, MIIM, TWI_SCL_M, SFP);
185*4882a593Smuzhiyun OCELOT_P(16, TWI, NONE, SI);
186*4882a593Smuzhiyun OCELOT_P(17, TWI, TWI_SCL_M, SI);
187*4882a593Smuzhiyun OCELOT_P(18, PTP0, TWI_SCL_M, NONE);
188*4882a593Smuzhiyun OCELOT_P(19, PTP1, TWI_SCL_M, NONE);
189*4882a593Smuzhiyun OCELOT_P(20, RECO_CLK, TACHO, TWI_SCL_M);
190*4882a593Smuzhiyun OCELOT_P(21, RECO_CLK, PWM, TWI_SCL_M);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun #define OCELOT_PIN(n) { \
193*4882a593Smuzhiyun .number = n, \
194*4882a593Smuzhiyun .name = "GPIO_"#n, \
195*4882a593Smuzhiyun .drv_data = &ocelot_pin_##n \
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun static const struct pinctrl_pin_desc ocelot_pins[] = {
199*4882a593Smuzhiyun OCELOT_PIN(0),
200*4882a593Smuzhiyun OCELOT_PIN(1),
201*4882a593Smuzhiyun OCELOT_PIN(2),
202*4882a593Smuzhiyun OCELOT_PIN(3),
203*4882a593Smuzhiyun OCELOT_PIN(4),
204*4882a593Smuzhiyun OCELOT_PIN(5),
205*4882a593Smuzhiyun OCELOT_PIN(6),
206*4882a593Smuzhiyun OCELOT_PIN(7),
207*4882a593Smuzhiyun OCELOT_PIN(8),
208*4882a593Smuzhiyun OCELOT_PIN(9),
209*4882a593Smuzhiyun OCELOT_PIN(10),
210*4882a593Smuzhiyun OCELOT_PIN(11),
211*4882a593Smuzhiyun OCELOT_PIN(12),
212*4882a593Smuzhiyun OCELOT_PIN(13),
213*4882a593Smuzhiyun OCELOT_PIN(14),
214*4882a593Smuzhiyun OCELOT_PIN(15),
215*4882a593Smuzhiyun OCELOT_PIN(16),
216*4882a593Smuzhiyun OCELOT_PIN(17),
217*4882a593Smuzhiyun OCELOT_PIN(18),
218*4882a593Smuzhiyun OCELOT_PIN(19),
219*4882a593Smuzhiyun OCELOT_PIN(20),
220*4882a593Smuzhiyun OCELOT_PIN(21),
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun #define JAGUAR2_P(p, f0, f1) \
224*4882a593Smuzhiyun static struct ocelot_pin_caps jaguar2_pin_##p = { \
225*4882a593Smuzhiyun .pin = p, \
226*4882a593Smuzhiyun .functions = { \
227*4882a593Smuzhiyun FUNC_GPIO, FUNC_##f0, FUNC_##f1, FUNC_NONE \
228*4882a593Smuzhiyun }, \
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun JAGUAR2_P(0, SG0, NONE);
232*4882a593Smuzhiyun JAGUAR2_P(1, SG0, NONE);
233*4882a593Smuzhiyun JAGUAR2_P(2, SG0, NONE);
234*4882a593Smuzhiyun JAGUAR2_P(3, SG0, NONE);
235*4882a593Smuzhiyun JAGUAR2_P(4, SG1, NONE);
236*4882a593Smuzhiyun JAGUAR2_P(5, SG1, NONE);
237*4882a593Smuzhiyun JAGUAR2_P(6, IRQ0_IN, IRQ0_OUT);
238*4882a593Smuzhiyun JAGUAR2_P(7, IRQ1_IN, IRQ1_OUT);
239*4882a593Smuzhiyun JAGUAR2_P(8, PTP0, NONE);
240*4882a593Smuzhiyun JAGUAR2_P(9, PTP1, NONE);
241*4882a593Smuzhiyun JAGUAR2_P(10, UART, NONE);
242*4882a593Smuzhiyun JAGUAR2_P(11, UART, NONE);
243*4882a593Smuzhiyun JAGUAR2_P(12, SG1, NONE);
244*4882a593Smuzhiyun JAGUAR2_P(13, SG1, NONE);
245*4882a593Smuzhiyun JAGUAR2_P(14, TWI, TWI_SCL_M);
246*4882a593Smuzhiyun JAGUAR2_P(15, TWI, NONE);
247*4882a593Smuzhiyun JAGUAR2_P(16, SI, TWI_SCL_M);
248*4882a593Smuzhiyun JAGUAR2_P(17, SI, TWI_SCL_M);
249*4882a593Smuzhiyun JAGUAR2_P(18, SI, TWI_SCL_M);
250*4882a593Smuzhiyun JAGUAR2_P(19, PCI_WAKE, NONE);
251*4882a593Smuzhiyun JAGUAR2_P(20, IRQ0_OUT, TWI_SCL_M);
252*4882a593Smuzhiyun JAGUAR2_P(21, IRQ1_OUT, TWI_SCL_M);
253*4882a593Smuzhiyun JAGUAR2_P(22, TACHO, NONE);
254*4882a593Smuzhiyun JAGUAR2_P(23, PWM, NONE);
255*4882a593Smuzhiyun JAGUAR2_P(24, UART2, NONE);
256*4882a593Smuzhiyun JAGUAR2_P(25, UART2, SI);
257*4882a593Smuzhiyun JAGUAR2_P(26, PTP2, SI);
258*4882a593Smuzhiyun JAGUAR2_P(27, PTP3, SI);
259*4882a593Smuzhiyun JAGUAR2_P(28, TWI2, SI);
260*4882a593Smuzhiyun JAGUAR2_P(29, TWI2, SI);
261*4882a593Smuzhiyun JAGUAR2_P(30, SG2, SI);
262*4882a593Smuzhiyun JAGUAR2_P(31, SG2, SI);
263*4882a593Smuzhiyun JAGUAR2_P(32, SG2, SI);
264*4882a593Smuzhiyun JAGUAR2_P(33, SG2, SI);
265*4882a593Smuzhiyun JAGUAR2_P(34, NONE, TWI_SCL_M);
266*4882a593Smuzhiyun JAGUAR2_P(35, NONE, TWI_SCL_M);
267*4882a593Smuzhiyun JAGUAR2_P(36, NONE, TWI_SCL_M);
268*4882a593Smuzhiyun JAGUAR2_P(37, NONE, TWI_SCL_M);
269*4882a593Smuzhiyun JAGUAR2_P(38, NONE, TWI_SCL_M);
270*4882a593Smuzhiyun JAGUAR2_P(39, NONE, TWI_SCL_M);
271*4882a593Smuzhiyun JAGUAR2_P(40, NONE, TWI_SCL_M);
272*4882a593Smuzhiyun JAGUAR2_P(41, NONE, TWI_SCL_M);
273*4882a593Smuzhiyun JAGUAR2_P(42, NONE, TWI_SCL_M);
274*4882a593Smuzhiyun JAGUAR2_P(43, NONE, TWI_SCL_M);
275*4882a593Smuzhiyun JAGUAR2_P(44, NONE, SFP);
276*4882a593Smuzhiyun JAGUAR2_P(45, NONE, SFP);
277*4882a593Smuzhiyun JAGUAR2_P(46, NONE, SFP);
278*4882a593Smuzhiyun JAGUAR2_P(47, NONE, SFP);
279*4882a593Smuzhiyun JAGUAR2_P(48, SFP, NONE);
280*4882a593Smuzhiyun JAGUAR2_P(49, SFP, SI);
281*4882a593Smuzhiyun JAGUAR2_P(50, SFP, SI);
282*4882a593Smuzhiyun JAGUAR2_P(51, SFP, SI);
283*4882a593Smuzhiyun JAGUAR2_P(52, SFP, NONE);
284*4882a593Smuzhiyun JAGUAR2_P(53, SFP, NONE);
285*4882a593Smuzhiyun JAGUAR2_P(54, SFP, NONE);
286*4882a593Smuzhiyun JAGUAR2_P(55, SFP, NONE);
287*4882a593Smuzhiyun JAGUAR2_P(56, MIIM, SFP);
288*4882a593Smuzhiyun JAGUAR2_P(57, MIIM, SFP);
289*4882a593Smuzhiyun JAGUAR2_P(58, MIIM, SFP);
290*4882a593Smuzhiyun JAGUAR2_P(59, MIIM, SFP);
291*4882a593Smuzhiyun JAGUAR2_P(60, NONE, NONE);
292*4882a593Smuzhiyun JAGUAR2_P(61, NONE, NONE);
293*4882a593Smuzhiyun JAGUAR2_P(62, NONE, NONE);
294*4882a593Smuzhiyun JAGUAR2_P(63, NONE, NONE);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun #define JAGUAR2_PIN(n) { \
297*4882a593Smuzhiyun .number = n, \
298*4882a593Smuzhiyun .name = "GPIO_"#n, \
299*4882a593Smuzhiyun .drv_data = &jaguar2_pin_##n \
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun static const struct pinctrl_pin_desc jaguar2_pins[] = {
303*4882a593Smuzhiyun JAGUAR2_PIN(0),
304*4882a593Smuzhiyun JAGUAR2_PIN(1),
305*4882a593Smuzhiyun JAGUAR2_PIN(2),
306*4882a593Smuzhiyun JAGUAR2_PIN(3),
307*4882a593Smuzhiyun JAGUAR2_PIN(4),
308*4882a593Smuzhiyun JAGUAR2_PIN(5),
309*4882a593Smuzhiyun JAGUAR2_PIN(6),
310*4882a593Smuzhiyun JAGUAR2_PIN(7),
311*4882a593Smuzhiyun JAGUAR2_PIN(8),
312*4882a593Smuzhiyun JAGUAR2_PIN(9),
313*4882a593Smuzhiyun JAGUAR2_PIN(10),
314*4882a593Smuzhiyun JAGUAR2_PIN(11),
315*4882a593Smuzhiyun JAGUAR2_PIN(12),
316*4882a593Smuzhiyun JAGUAR2_PIN(13),
317*4882a593Smuzhiyun JAGUAR2_PIN(14),
318*4882a593Smuzhiyun JAGUAR2_PIN(15),
319*4882a593Smuzhiyun JAGUAR2_PIN(16),
320*4882a593Smuzhiyun JAGUAR2_PIN(17),
321*4882a593Smuzhiyun JAGUAR2_PIN(18),
322*4882a593Smuzhiyun JAGUAR2_PIN(19),
323*4882a593Smuzhiyun JAGUAR2_PIN(20),
324*4882a593Smuzhiyun JAGUAR2_PIN(21),
325*4882a593Smuzhiyun JAGUAR2_PIN(22),
326*4882a593Smuzhiyun JAGUAR2_PIN(23),
327*4882a593Smuzhiyun JAGUAR2_PIN(24),
328*4882a593Smuzhiyun JAGUAR2_PIN(25),
329*4882a593Smuzhiyun JAGUAR2_PIN(26),
330*4882a593Smuzhiyun JAGUAR2_PIN(27),
331*4882a593Smuzhiyun JAGUAR2_PIN(28),
332*4882a593Smuzhiyun JAGUAR2_PIN(29),
333*4882a593Smuzhiyun JAGUAR2_PIN(30),
334*4882a593Smuzhiyun JAGUAR2_PIN(31),
335*4882a593Smuzhiyun JAGUAR2_PIN(32),
336*4882a593Smuzhiyun JAGUAR2_PIN(33),
337*4882a593Smuzhiyun JAGUAR2_PIN(34),
338*4882a593Smuzhiyun JAGUAR2_PIN(35),
339*4882a593Smuzhiyun JAGUAR2_PIN(36),
340*4882a593Smuzhiyun JAGUAR2_PIN(37),
341*4882a593Smuzhiyun JAGUAR2_PIN(38),
342*4882a593Smuzhiyun JAGUAR2_PIN(39),
343*4882a593Smuzhiyun JAGUAR2_PIN(40),
344*4882a593Smuzhiyun JAGUAR2_PIN(41),
345*4882a593Smuzhiyun JAGUAR2_PIN(42),
346*4882a593Smuzhiyun JAGUAR2_PIN(43),
347*4882a593Smuzhiyun JAGUAR2_PIN(44),
348*4882a593Smuzhiyun JAGUAR2_PIN(45),
349*4882a593Smuzhiyun JAGUAR2_PIN(46),
350*4882a593Smuzhiyun JAGUAR2_PIN(47),
351*4882a593Smuzhiyun JAGUAR2_PIN(48),
352*4882a593Smuzhiyun JAGUAR2_PIN(49),
353*4882a593Smuzhiyun JAGUAR2_PIN(50),
354*4882a593Smuzhiyun JAGUAR2_PIN(51),
355*4882a593Smuzhiyun JAGUAR2_PIN(52),
356*4882a593Smuzhiyun JAGUAR2_PIN(53),
357*4882a593Smuzhiyun JAGUAR2_PIN(54),
358*4882a593Smuzhiyun JAGUAR2_PIN(55),
359*4882a593Smuzhiyun JAGUAR2_PIN(56),
360*4882a593Smuzhiyun JAGUAR2_PIN(57),
361*4882a593Smuzhiyun JAGUAR2_PIN(58),
362*4882a593Smuzhiyun JAGUAR2_PIN(59),
363*4882a593Smuzhiyun JAGUAR2_PIN(60),
364*4882a593Smuzhiyun JAGUAR2_PIN(61),
365*4882a593Smuzhiyun JAGUAR2_PIN(62),
366*4882a593Smuzhiyun JAGUAR2_PIN(63),
367*4882a593Smuzhiyun };
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun #define SPARX5_P(p, f0, f1, f2) \
370*4882a593Smuzhiyun static struct ocelot_pin_caps sparx5_pin_##p = { \
371*4882a593Smuzhiyun .pin = p, \
372*4882a593Smuzhiyun .functions = { \
373*4882a593Smuzhiyun FUNC_GPIO, FUNC_##f0, FUNC_##f1, FUNC_##f2 \
374*4882a593Smuzhiyun }, \
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun SPARX5_P(0, SG0, PLL_STAT, NONE);
378*4882a593Smuzhiyun SPARX5_P(1, SG0, NONE, NONE);
379*4882a593Smuzhiyun SPARX5_P(2, SG0, NONE, NONE);
380*4882a593Smuzhiyun SPARX5_P(3, SG0, NONE, NONE);
381*4882a593Smuzhiyun SPARX5_P(4, SG1, NONE, NONE);
382*4882a593Smuzhiyun SPARX5_P(5, SG1, NONE, NONE);
383*4882a593Smuzhiyun SPARX5_P(6, IRQ0_IN, IRQ0_OUT, SFP);
384*4882a593Smuzhiyun SPARX5_P(7, IRQ1_IN, IRQ1_OUT, SFP);
385*4882a593Smuzhiyun SPARX5_P(8, PTP0, NONE, SFP);
386*4882a593Smuzhiyun SPARX5_P(9, PTP1, SFP, TWI_SCL_M);
387*4882a593Smuzhiyun SPARX5_P(10, UART, NONE, NONE);
388*4882a593Smuzhiyun SPARX5_P(11, UART, NONE, NONE);
389*4882a593Smuzhiyun SPARX5_P(12, SG1, NONE, NONE);
390*4882a593Smuzhiyun SPARX5_P(13, SG1, NONE, NONE);
391*4882a593Smuzhiyun SPARX5_P(14, TWI, TWI_SCL_M, NONE);
392*4882a593Smuzhiyun SPARX5_P(15, TWI, NONE, NONE);
393*4882a593Smuzhiyun SPARX5_P(16, SI, TWI_SCL_M, SFP);
394*4882a593Smuzhiyun SPARX5_P(17, SI, TWI_SCL_M, SFP);
395*4882a593Smuzhiyun SPARX5_P(18, SI, TWI_SCL_M, SFP);
396*4882a593Smuzhiyun SPARX5_P(19, PCI_WAKE, TWI_SCL_M, SFP);
397*4882a593Smuzhiyun SPARX5_P(20, IRQ0_OUT, TWI_SCL_M, SFP);
398*4882a593Smuzhiyun SPARX5_P(21, IRQ1_OUT, TACHO, SFP);
399*4882a593Smuzhiyun SPARX5_P(22, TACHO, IRQ0_OUT, TWI_SCL_M);
400*4882a593Smuzhiyun SPARX5_P(23, PWM, UART3, TWI_SCL_M);
401*4882a593Smuzhiyun SPARX5_P(24, PTP2, UART3, TWI_SCL_M);
402*4882a593Smuzhiyun SPARX5_P(25, PTP3, SI, TWI_SCL_M);
403*4882a593Smuzhiyun SPARX5_P(26, UART2, SI, TWI_SCL_M);
404*4882a593Smuzhiyun SPARX5_P(27, UART2, SI, TWI_SCL_M);
405*4882a593Smuzhiyun SPARX5_P(28, TWI2, SI, SFP);
406*4882a593Smuzhiyun SPARX5_P(29, TWI2, SI, SFP);
407*4882a593Smuzhiyun SPARX5_P(30, SG2, SI, PWM);
408*4882a593Smuzhiyun SPARX5_P(31, SG2, SI, TWI_SCL_M);
409*4882a593Smuzhiyun SPARX5_P(32, SG2, SI, TWI_SCL_M);
410*4882a593Smuzhiyun SPARX5_P(33, SG2, SI, SFP);
411*4882a593Smuzhiyun SPARX5_P(34, NONE, TWI_SCL_M, EMMC);
412*4882a593Smuzhiyun SPARX5_P(35, SFP, TWI_SCL_M, EMMC);
413*4882a593Smuzhiyun SPARX5_P(36, SFP, TWI_SCL_M, EMMC);
414*4882a593Smuzhiyun SPARX5_P(37, SFP, NONE, EMMC);
415*4882a593Smuzhiyun SPARX5_P(38, NONE, TWI_SCL_M, EMMC);
416*4882a593Smuzhiyun SPARX5_P(39, SI2, TWI_SCL_M, EMMC);
417*4882a593Smuzhiyun SPARX5_P(40, SI2, TWI_SCL_M, EMMC);
418*4882a593Smuzhiyun SPARX5_P(41, SI2, TWI_SCL_M, EMMC);
419*4882a593Smuzhiyun SPARX5_P(42, SI2, TWI_SCL_M, EMMC);
420*4882a593Smuzhiyun SPARX5_P(43, SI2, TWI_SCL_M, EMMC);
421*4882a593Smuzhiyun SPARX5_P(44, SI, SFP, EMMC);
422*4882a593Smuzhiyun SPARX5_P(45, SI, SFP, EMMC);
423*4882a593Smuzhiyun SPARX5_P(46, NONE, SFP, EMMC);
424*4882a593Smuzhiyun SPARX5_P(47, NONE, SFP, EMMC);
425*4882a593Smuzhiyun SPARX5_P(48, TWI3, SI, SFP);
426*4882a593Smuzhiyun SPARX5_P(49, TWI3, NONE, SFP);
427*4882a593Smuzhiyun SPARX5_P(50, SFP, NONE, TWI_SCL_M);
428*4882a593Smuzhiyun SPARX5_P(51, SFP, SI, TWI_SCL_M);
429*4882a593Smuzhiyun SPARX5_P(52, SFP, MIIM, TWI_SCL_M);
430*4882a593Smuzhiyun SPARX5_P(53, SFP, MIIM, TWI_SCL_M);
431*4882a593Smuzhiyun SPARX5_P(54, SFP, PTP2, TWI_SCL_M);
432*4882a593Smuzhiyun SPARX5_P(55, SFP, PTP3, PCI_WAKE);
433*4882a593Smuzhiyun SPARX5_P(56, MIIM, SFP, TWI_SCL_M);
434*4882a593Smuzhiyun SPARX5_P(57, MIIM, SFP, TWI_SCL_M);
435*4882a593Smuzhiyun SPARX5_P(58, MIIM, SFP, TWI_SCL_M);
436*4882a593Smuzhiyun SPARX5_P(59, MIIM, SFP, NONE);
437*4882a593Smuzhiyun SPARX5_P(60, RECO_CLK, NONE, NONE);
438*4882a593Smuzhiyun SPARX5_P(61, RECO_CLK, NONE, NONE);
439*4882a593Smuzhiyun SPARX5_P(62, RECO_CLK, PLL_STAT, NONE);
440*4882a593Smuzhiyun SPARX5_P(63, RECO_CLK, NONE, NONE);
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun #define SPARX5_PIN(n) { \
443*4882a593Smuzhiyun .number = n, \
444*4882a593Smuzhiyun .name = "GPIO_"#n, \
445*4882a593Smuzhiyun .drv_data = &sparx5_pin_##n \
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun static const struct pinctrl_pin_desc sparx5_pins[] = {
449*4882a593Smuzhiyun SPARX5_PIN(0),
450*4882a593Smuzhiyun SPARX5_PIN(1),
451*4882a593Smuzhiyun SPARX5_PIN(2),
452*4882a593Smuzhiyun SPARX5_PIN(3),
453*4882a593Smuzhiyun SPARX5_PIN(4),
454*4882a593Smuzhiyun SPARX5_PIN(5),
455*4882a593Smuzhiyun SPARX5_PIN(6),
456*4882a593Smuzhiyun SPARX5_PIN(7),
457*4882a593Smuzhiyun SPARX5_PIN(8),
458*4882a593Smuzhiyun SPARX5_PIN(9),
459*4882a593Smuzhiyun SPARX5_PIN(10),
460*4882a593Smuzhiyun SPARX5_PIN(11),
461*4882a593Smuzhiyun SPARX5_PIN(12),
462*4882a593Smuzhiyun SPARX5_PIN(13),
463*4882a593Smuzhiyun SPARX5_PIN(14),
464*4882a593Smuzhiyun SPARX5_PIN(15),
465*4882a593Smuzhiyun SPARX5_PIN(16),
466*4882a593Smuzhiyun SPARX5_PIN(17),
467*4882a593Smuzhiyun SPARX5_PIN(18),
468*4882a593Smuzhiyun SPARX5_PIN(19),
469*4882a593Smuzhiyun SPARX5_PIN(20),
470*4882a593Smuzhiyun SPARX5_PIN(21),
471*4882a593Smuzhiyun SPARX5_PIN(22),
472*4882a593Smuzhiyun SPARX5_PIN(23),
473*4882a593Smuzhiyun SPARX5_PIN(24),
474*4882a593Smuzhiyun SPARX5_PIN(25),
475*4882a593Smuzhiyun SPARX5_PIN(26),
476*4882a593Smuzhiyun SPARX5_PIN(27),
477*4882a593Smuzhiyun SPARX5_PIN(28),
478*4882a593Smuzhiyun SPARX5_PIN(29),
479*4882a593Smuzhiyun SPARX5_PIN(30),
480*4882a593Smuzhiyun SPARX5_PIN(31),
481*4882a593Smuzhiyun SPARX5_PIN(32),
482*4882a593Smuzhiyun SPARX5_PIN(33),
483*4882a593Smuzhiyun SPARX5_PIN(34),
484*4882a593Smuzhiyun SPARX5_PIN(35),
485*4882a593Smuzhiyun SPARX5_PIN(36),
486*4882a593Smuzhiyun SPARX5_PIN(37),
487*4882a593Smuzhiyun SPARX5_PIN(38),
488*4882a593Smuzhiyun SPARX5_PIN(39),
489*4882a593Smuzhiyun SPARX5_PIN(40),
490*4882a593Smuzhiyun SPARX5_PIN(41),
491*4882a593Smuzhiyun SPARX5_PIN(42),
492*4882a593Smuzhiyun SPARX5_PIN(43),
493*4882a593Smuzhiyun SPARX5_PIN(44),
494*4882a593Smuzhiyun SPARX5_PIN(45),
495*4882a593Smuzhiyun SPARX5_PIN(46),
496*4882a593Smuzhiyun SPARX5_PIN(47),
497*4882a593Smuzhiyun SPARX5_PIN(48),
498*4882a593Smuzhiyun SPARX5_PIN(49),
499*4882a593Smuzhiyun SPARX5_PIN(50),
500*4882a593Smuzhiyun SPARX5_PIN(51),
501*4882a593Smuzhiyun SPARX5_PIN(52),
502*4882a593Smuzhiyun SPARX5_PIN(53),
503*4882a593Smuzhiyun SPARX5_PIN(54),
504*4882a593Smuzhiyun SPARX5_PIN(55),
505*4882a593Smuzhiyun SPARX5_PIN(56),
506*4882a593Smuzhiyun SPARX5_PIN(57),
507*4882a593Smuzhiyun SPARX5_PIN(58),
508*4882a593Smuzhiyun SPARX5_PIN(59),
509*4882a593Smuzhiyun SPARX5_PIN(60),
510*4882a593Smuzhiyun SPARX5_PIN(61),
511*4882a593Smuzhiyun SPARX5_PIN(62),
512*4882a593Smuzhiyun SPARX5_PIN(63),
513*4882a593Smuzhiyun };
514*4882a593Smuzhiyun
ocelot_get_functions_count(struct pinctrl_dev * pctldev)515*4882a593Smuzhiyun static int ocelot_get_functions_count(struct pinctrl_dev *pctldev)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun return ARRAY_SIZE(ocelot_function_names);
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun
ocelot_get_function_name(struct pinctrl_dev * pctldev,unsigned int function)520*4882a593Smuzhiyun static const char *ocelot_get_function_name(struct pinctrl_dev *pctldev,
521*4882a593Smuzhiyun unsigned int function)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun return ocelot_function_names[function];
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
ocelot_get_function_groups(struct pinctrl_dev * pctldev,unsigned int function,const char * const ** groups,unsigned * const num_groups)526*4882a593Smuzhiyun static int ocelot_get_function_groups(struct pinctrl_dev *pctldev,
527*4882a593Smuzhiyun unsigned int function,
528*4882a593Smuzhiyun const char *const **groups,
529*4882a593Smuzhiyun unsigned *const num_groups)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun struct ocelot_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun *groups = info->func[function].groups;
534*4882a593Smuzhiyun *num_groups = info->func[function].ngroups;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun return 0;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
ocelot_pin_function_idx(struct ocelot_pinctrl * info,unsigned int pin,unsigned int function)539*4882a593Smuzhiyun static int ocelot_pin_function_idx(struct ocelot_pinctrl *info,
540*4882a593Smuzhiyun unsigned int pin, unsigned int function)
541*4882a593Smuzhiyun {
542*4882a593Smuzhiyun struct ocelot_pin_caps *p = info->desc->pins[pin].drv_data;
543*4882a593Smuzhiyun int i;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun for (i = 0; i < OCELOT_FUNC_PER_PIN; i++) {
546*4882a593Smuzhiyun if (function == p->functions[i])
547*4882a593Smuzhiyun return i;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun return -1;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun #define REG_ALT(msb, info, p) (OCELOT_GPIO_ALT0 * (info)->stride + 4 * ((msb) + ((info)->stride * ((p) / 32))))
554*4882a593Smuzhiyun
ocelot_pinmux_set_mux(struct pinctrl_dev * pctldev,unsigned int selector,unsigned int group)555*4882a593Smuzhiyun static int ocelot_pinmux_set_mux(struct pinctrl_dev *pctldev,
556*4882a593Smuzhiyun unsigned int selector, unsigned int group)
557*4882a593Smuzhiyun {
558*4882a593Smuzhiyun struct ocelot_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
559*4882a593Smuzhiyun struct ocelot_pin_caps *pin = info->desc->pins[group].drv_data;
560*4882a593Smuzhiyun unsigned int p = pin->pin % 32;
561*4882a593Smuzhiyun int f;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun f = ocelot_pin_function_idx(info, group, selector);
564*4882a593Smuzhiyun if (f < 0)
565*4882a593Smuzhiyun return -EINVAL;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun /*
568*4882a593Smuzhiyun * f is encoded on two bits.
569*4882a593Smuzhiyun * bit 0 of f goes in BIT(pin) of ALT[0], bit 1 of f goes in BIT(pin) of
570*4882a593Smuzhiyun * ALT[1]
571*4882a593Smuzhiyun * This is racy because both registers can't be updated at the same time
572*4882a593Smuzhiyun * but it doesn't matter much for now.
573*4882a593Smuzhiyun * Note: ALT0/ALT1 are organized specially for 64 gpio targets
574*4882a593Smuzhiyun */
575*4882a593Smuzhiyun regmap_update_bits(info->map, REG_ALT(0, info, pin->pin),
576*4882a593Smuzhiyun BIT(p), f << p);
577*4882a593Smuzhiyun regmap_update_bits(info->map, REG_ALT(1, info, pin->pin),
578*4882a593Smuzhiyun BIT(p), f << (p - 1));
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun return 0;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun #define REG(r, info, p) ((r) * (info)->stride + (4 * ((p) / 32)))
584*4882a593Smuzhiyun
ocelot_gpio_set_direction(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned int pin,bool input)585*4882a593Smuzhiyun static int ocelot_gpio_set_direction(struct pinctrl_dev *pctldev,
586*4882a593Smuzhiyun struct pinctrl_gpio_range *range,
587*4882a593Smuzhiyun unsigned int pin, bool input)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun struct ocelot_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
590*4882a593Smuzhiyun unsigned int p = pin % 32;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun regmap_update_bits(info->map, REG(OCELOT_GPIO_OE, info, pin), BIT(p),
593*4882a593Smuzhiyun input ? 0 : BIT(p));
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun return 0;
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun
ocelot_gpio_request_enable(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned int offset)598*4882a593Smuzhiyun static int ocelot_gpio_request_enable(struct pinctrl_dev *pctldev,
599*4882a593Smuzhiyun struct pinctrl_gpio_range *range,
600*4882a593Smuzhiyun unsigned int offset)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun struct ocelot_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
603*4882a593Smuzhiyun unsigned int p = offset % 32;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun regmap_update_bits(info->map, REG_ALT(0, info, offset),
606*4882a593Smuzhiyun BIT(p), 0);
607*4882a593Smuzhiyun regmap_update_bits(info->map, REG_ALT(1, info, offset),
608*4882a593Smuzhiyun BIT(p), 0);
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun return 0;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun static const struct pinmux_ops ocelot_pmx_ops = {
614*4882a593Smuzhiyun .get_functions_count = ocelot_get_functions_count,
615*4882a593Smuzhiyun .get_function_name = ocelot_get_function_name,
616*4882a593Smuzhiyun .get_function_groups = ocelot_get_function_groups,
617*4882a593Smuzhiyun .set_mux = ocelot_pinmux_set_mux,
618*4882a593Smuzhiyun .gpio_set_direction = ocelot_gpio_set_direction,
619*4882a593Smuzhiyun .gpio_request_enable = ocelot_gpio_request_enable,
620*4882a593Smuzhiyun };
621*4882a593Smuzhiyun
ocelot_pctl_get_groups_count(struct pinctrl_dev * pctldev)622*4882a593Smuzhiyun static int ocelot_pctl_get_groups_count(struct pinctrl_dev *pctldev)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun struct ocelot_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun return info->desc->npins;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun
ocelot_pctl_get_group_name(struct pinctrl_dev * pctldev,unsigned int group)629*4882a593Smuzhiyun static const char *ocelot_pctl_get_group_name(struct pinctrl_dev *pctldev,
630*4882a593Smuzhiyun unsigned int group)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun struct ocelot_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun return info->desc->pins[group].name;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun
ocelot_pctl_get_group_pins(struct pinctrl_dev * pctldev,unsigned int group,const unsigned int ** pins,unsigned int * num_pins)637*4882a593Smuzhiyun static int ocelot_pctl_get_group_pins(struct pinctrl_dev *pctldev,
638*4882a593Smuzhiyun unsigned int group,
639*4882a593Smuzhiyun const unsigned int **pins,
640*4882a593Smuzhiyun unsigned int *num_pins)
641*4882a593Smuzhiyun {
642*4882a593Smuzhiyun struct ocelot_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun *pins = &info->desc->pins[group].number;
645*4882a593Smuzhiyun *num_pins = 1;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun return 0;
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun
ocelot_hw_get_value(struct ocelot_pinctrl * info,unsigned int pin,unsigned int reg,int * val)650*4882a593Smuzhiyun static int ocelot_hw_get_value(struct ocelot_pinctrl *info,
651*4882a593Smuzhiyun unsigned int pin,
652*4882a593Smuzhiyun unsigned int reg,
653*4882a593Smuzhiyun int *val)
654*4882a593Smuzhiyun {
655*4882a593Smuzhiyun int ret = -EOPNOTSUPP;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun if (info->pincfg) {
658*4882a593Smuzhiyun u32 regcfg = readl(info->pincfg + (pin * sizeof(u32)));
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun ret = 0;
661*4882a593Smuzhiyun switch (reg) {
662*4882a593Smuzhiyun case PINCONF_BIAS:
663*4882a593Smuzhiyun *val = regcfg & BIAS_BITS;
664*4882a593Smuzhiyun break;
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun case PINCONF_SCHMITT:
667*4882a593Smuzhiyun *val = regcfg & SCHMITT_BIT;
668*4882a593Smuzhiyun break;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun case PINCONF_DRIVE_STRENGTH:
671*4882a593Smuzhiyun *val = regcfg & DRIVE_BITS;
672*4882a593Smuzhiyun break;
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun default:
675*4882a593Smuzhiyun ret = -EOPNOTSUPP;
676*4882a593Smuzhiyun break;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun return ret;
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun
ocelot_hw_set_value(struct ocelot_pinctrl * info,unsigned int pin,unsigned int reg,int val)682*4882a593Smuzhiyun static int ocelot_hw_set_value(struct ocelot_pinctrl *info,
683*4882a593Smuzhiyun unsigned int pin,
684*4882a593Smuzhiyun unsigned int reg,
685*4882a593Smuzhiyun int val)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun int ret = -EOPNOTSUPP;
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun if (info->pincfg) {
690*4882a593Smuzhiyun void __iomem *regaddr = info->pincfg + (pin * sizeof(u32));
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun ret = 0;
693*4882a593Smuzhiyun switch (reg) {
694*4882a593Smuzhiyun case PINCONF_BIAS:
695*4882a593Smuzhiyun ocelot_clrsetbits(regaddr, BIAS_BITS, val);
696*4882a593Smuzhiyun break;
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun case PINCONF_SCHMITT:
699*4882a593Smuzhiyun ocelot_clrsetbits(regaddr, SCHMITT_BIT, val);
700*4882a593Smuzhiyun break;
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun case PINCONF_DRIVE_STRENGTH:
703*4882a593Smuzhiyun if (val <= 3)
704*4882a593Smuzhiyun ocelot_clrsetbits(regaddr, DRIVE_BITS, val);
705*4882a593Smuzhiyun else
706*4882a593Smuzhiyun ret = -EINVAL;
707*4882a593Smuzhiyun break;
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun default:
710*4882a593Smuzhiyun ret = -EOPNOTSUPP;
711*4882a593Smuzhiyun break;
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun return ret;
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun
ocelot_pinconf_get(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * config)717*4882a593Smuzhiyun static int ocelot_pinconf_get(struct pinctrl_dev *pctldev,
718*4882a593Smuzhiyun unsigned int pin, unsigned long *config)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun struct ocelot_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
721*4882a593Smuzhiyun u32 param = pinconf_to_config_param(*config);
722*4882a593Smuzhiyun int val, err;
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun switch (param) {
725*4882a593Smuzhiyun case PIN_CONFIG_BIAS_DISABLE:
726*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
727*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN:
728*4882a593Smuzhiyun err = ocelot_hw_get_value(info, pin, PINCONF_BIAS, &val);
729*4882a593Smuzhiyun if (err)
730*4882a593Smuzhiyun return err;
731*4882a593Smuzhiyun if (param == PIN_CONFIG_BIAS_DISABLE)
732*4882a593Smuzhiyun val = (val == 0 ? true : false);
733*4882a593Smuzhiyun else if (param == PIN_CONFIG_BIAS_PULL_DOWN)
734*4882a593Smuzhiyun val = (val & BIAS_PD_BIT ? true : false);
735*4882a593Smuzhiyun else /* PIN_CONFIG_BIAS_PULL_UP */
736*4882a593Smuzhiyun val = (val & BIAS_PU_BIT ? true : false);
737*4882a593Smuzhiyun break;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
740*4882a593Smuzhiyun err = ocelot_hw_get_value(info, pin, PINCONF_SCHMITT, &val);
741*4882a593Smuzhiyun if (err)
742*4882a593Smuzhiyun return err;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun val = (val & SCHMITT_BIT ? true : false);
745*4882a593Smuzhiyun break;
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_STRENGTH:
748*4882a593Smuzhiyun err = ocelot_hw_get_value(info, pin, PINCONF_DRIVE_STRENGTH,
749*4882a593Smuzhiyun &val);
750*4882a593Smuzhiyun if (err)
751*4882a593Smuzhiyun return err;
752*4882a593Smuzhiyun break;
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun case PIN_CONFIG_OUTPUT:
755*4882a593Smuzhiyun err = regmap_read(info->map, REG(OCELOT_GPIO_OUT, info, pin),
756*4882a593Smuzhiyun &val);
757*4882a593Smuzhiyun if (err)
758*4882a593Smuzhiyun return err;
759*4882a593Smuzhiyun val = !!(val & BIT(pin % 32));
760*4882a593Smuzhiyun break;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun case PIN_CONFIG_INPUT_ENABLE:
763*4882a593Smuzhiyun case PIN_CONFIG_OUTPUT_ENABLE:
764*4882a593Smuzhiyun err = regmap_read(info->map, REG(OCELOT_GPIO_OE, info, pin),
765*4882a593Smuzhiyun &val);
766*4882a593Smuzhiyun if (err)
767*4882a593Smuzhiyun return err;
768*4882a593Smuzhiyun val = val & BIT(pin % 32);
769*4882a593Smuzhiyun if (param == PIN_CONFIG_OUTPUT_ENABLE)
770*4882a593Smuzhiyun val = !!val;
771*4882a593Smuzhiyun else
772*4882a593Smuzhiyun val = !val;
773*4882a593Smuzhiyun break;
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun default:
776*4882a593Smuzhiyun return -EOPNOTSUPP;
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun *config = pinconf_to_config_packed(param, val);
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun return 0;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun
ocelot_pinconf_set(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * configs,unsigned int num_configs)784*4882a593Smuzhiyun static int ocelot_pinconf_set(struct pinctrl_dev *pctldev, unsigned int pin,
785*4882a593Smuzhiyun unsigned long *configs, unsigned int num_configs)
786*4882a593Smuzhiyun {
787*4882a593Smuzhiyun struct ocelot_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
788*4882a593Smuzhiyun u32 param, arg, p;
789*4882a593Smuzhiyun int cfg, err = 0;
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun for (cfg = 0; cfg < num_configs; cfg++) {
792*4882a593Smuzhiyun param = pinconf_to_config_param(configs[cfg]);
793*4882a593Smuzhiyun arg = pinconf_to_config_argument(configs[cfg]);
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun switch (param) {
796*4882a593Smuzhiyun case PIN_CONFIG_BIAS_DISABLE:
797*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
798*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN:
799*4882a593Smuzhiyun arg = (param == PIN_CONFIG_BIAS_DISABLE) ? 0 :
800*4882a593Smuzhiyun (param == PIN_CONFIG_BIAS_PULL_UP) ? BIAS_PU_BIT :
801*4882a593Smuzhiyun BIAS_PD_BIT;
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun err = ocelot_hw_set_value(info, pin, PINCONF_BIAS, arg);
804*4882a593Smuzhiyun if (err)
805*4882a593Smuzhiyun goto err;
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun break;
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
810*4882a593Smuzhiyun arg = arg ? SCHMITT_BIT : 0;
811*4882a593Smuzhiyun err = ocelot_hw_set_value(info, pin, PINCONF_SCHMITT,
812*4882a593Smuzhiyun arg);
813*4882a593Smuzhiyun if (err)
814*4882a593Smuzhiyun goto err;
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun break;
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_STRENGTH:
819*4882a593Smuzhiyun err = ocelot_hw_set_value(info, pin,
820*4882a593Smuzhiyun PINCONF_DRIVE_STRENGTH,
821*4882a593Smuzhiyun arg);
822*4882a593Smuzhiyun if (err)
823*4882a593Smuzhiyun goto err;
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun break;
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun case PIN_CONFIG_OUTPUT_ENABLE:
828*4882a593Smuzhiyun case PIN_CONFIG_INPUT_ENABLE:
829*4882a593Smuzhiyun case PIN_CONFIG_OUTPUT:
830*4882a593Smuzhiyun p = pin % 32;
831*4882a593Smuzhiyun if (arg)
832*4882a593Smuzhiyun regmap_write(info->map,
833*4882a593Smuzhiyun REG(OCELOT_GPIO_OUT_SET, info,
834*4882a593Smuzhiyun pin),
835*4882a593Smuzhiyun BIT(p));
836*4882a593Smuzhiyun else
837*4882a593Smuzhiyun regmap_write(info->map,
838*4882a593Smuzhiyun REG(OCELOT_GPIO_OUT_CLR, info,
839*4882a593Smuzhiyun pin),
840*4882a593Smuzhiyun BIT(p));
841*4882a593Smuzhiyun regmap_update_bits(info->map,
842*4882a593Smuzhiyun REG(OCELOT_GPIO_OE, info, pin),
843*4882a593Smuzhiyun BIT(p),
844*4882a593Smuzhiyun param == PIN_CONFIG_INPUT_ENABLE ?
845*4882a593Smuzhiyun 0 : BIT(p));
846*4882a593Smuzhiyun break;
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun default:
849*4882a593Smuzhiyun err = -EOPNOTSUPP;
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun err:
853*4882a593Smuzhiyun return err;
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun static const struct pinconf_ops ocelot_confops = {
857*4882a593Smuzhiyun .is_generic = true,
858*4882a593Smuzhiyun .pin_config_get = ocelot_pinconf_get,
859*4882a593Smuzhiyun .pin_config_set = ocelot_pinconf_set,
860*4882a593Smuzhiyun .pin_config_config_dbg_show = pinconf_generic_dump_config,
861*4882a593Smuzhiyun };
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun static const struct pinctrl_ops ocelot_pctl_ops = {
864*4882a593Smuzhiyun .get_groups_count = ocelot_pctl_get_groups_count,
865*4882a593Smuzhiyun .get_group_name = ocelot_pctl_get_group_name,
866*4882a593Smuzhiyun .get_group_pins = ocelot_pctl_get_group_pins,
867*4882a593Smuzhiyun .dt_node_to_map = pinconf_generic_dt_node_to_map_pin,
868*4882a593Smuzhiyun .dt_free_map = pinconf_generic_dt_free_map,
869*4882a593Smuzhiyun };
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun static struct pinctrl_desc ocelot_desc = {
872*4882a593Smuzhiyun .name = "ocelot-pinctrl",
873*4882a593Smuzhiyun .pins = ocelot_pins,
874*4882a593Smuzhiyun .npins = ARRAY_SIZE(ocelot_pins),
875*4882a593Smuzhiyun .pctlops = &ocelot_pctl_ops,
876*4882a593Smuzhiyun .pmxops = &ocelot_pmx_ops,
877*4882a593Smuzhiyun .owner = THIS_MODULE,
878*4882a593Smuzhiyun };
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun static struct pinctrl_desc jaguar2_desc = {
881*4882a593Smuzhiyun .name = "jaguar2-pinctrl",
882*4882a593Smuzhiyun .pins = jaguar2_pins,
883*4882a593Smuzhiyun .npins = ARRAY_SIZE(jaguar2_pins),
884*4882a593Smuzhiyun .pctlops = &ocelot_pctl_ops,
885*4882a593Smuzhiyun .pmxops = &ocelot_pmx_ops,
886*4882a593Smuzhiyun .owner = THIS_MODULE,
887*4882a593Smuzhiyun };
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun static struct pinctrl_desc sparx5_desc = {
890*4882a593Smuzhiyun .name = "sparx5-pinctrl",
891*4882a593Smuzhiyun .pins = sparx5_pins,
892*4882a593Smuzhiyun .npins = ARRAY_SIZE(sparx5_pins),
893*4882a593Smuzhiyun .pctlops = &ocelot_pctl_ops,
894*4882a593Smuzhiyun .pmxops = &ocelot_pmx_ops,
895*4882a593Smuzhiyun .confops = &ocelot_confops,
896*4882a593Smuzhiyun .owner = THIS_MODULE,
897*4882a593Smuzhiyun };
898*4882a593Smuzhiyun
ocelot_create_group_func_map(struct device * dev,struct ocelot_pinctrl * info)899*4882a593Smuzhiyun static int ocelot_create_group_func_map(struct device *dev,
900*4882a593Smuzhiyun struct ocelot_pinctrl *info)
901*4882a593Smuzhiyun {
902*4882a593Smuzhiyun int f, npins, i;
903*4882a593Smuzhiyun u8 *pins = kcalloc(info->desc->npins, sizeof(u8), GFP_KERNEL);
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun if (!pins)
906*4882a593Smuzhiyun return -ENOMEM;
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun for (f = 0; f < FUNC_MAX; f++) {
909*4882a593Smuzhiyun for (npins = 0, i = 0; i < info->desc->npins; i++) {
910*4882a593Smuzhiyun if (ocelot_pin_function_idx(info, i, f) >= 0)
911*4882a593Smuzhiyun pins[npins++] = i;
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun if (!npins)
915*4882a593Smuzhiyun continue;
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun info->func[f].ngroups = npins;
918*4882a593Smuzhiyun info->func[f].groups = devm_kcalloc(dev, npins, sizeof(char *),
919*4882a593Smuzhiyun GFP_KERNEL);
920*4882a593Smuzhiyun if (!info->func[f].groups) {
921*4882a593Smuzhiyun kfree(pins);
922*4882a593Smuzhiyun return -ENOMEM;
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun for (i = 0; i < npins; i++)
926*4882a593Smuzhiyun info->func[f].groups[i] =
927*4882a593Smuzhiyun info->desc->pins[pins[i]].name;
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun kfree(pins);
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun return 0;
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun
ocelot_pinctrl_register(struct platform_device * pdev,struct ocelot_pinctrl * info)935*4882a593Smuzhiyun static int ocelot_pinctrl_register(struct platform_device *pdev,
936*4882a593Smuzhiyun struct ocelot_pinctrl *info)
937*4882a593Smuzhiyun {
938*4882a593Smuzhiyun int ret;
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun ret = ocelot_create_group_func_map(&pdev->dev, info);
941*4882a593Smuzhiyun if (ret) {
942*4882a593Smuzhiyun dev_err(&pdev->dev, "Unable to create group func map.\n");
943*4882a593Smuzhiyun return ret;
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun info->pctl = devm_pinctrl_register(&pdev->dev, info->desc, info);
947*4882a593Smuzhiyun if (IS_ERR(info->pctl)) {
948*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to register pinctrl\n");
949*4882a593Smuzhiyun return PTR_ERR(info->pctl);
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun return 0;
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun
ocelot_gpio_get(struct gpio_chip * chip,unsigned int offset)955*4882a593Smuzhiyun static int ocelot_gpio_get(struct gpio_chip *chip, unsigned int offset)
956*4882a593Smuzhiyun {
957*4882a593Smuzhiyun struct ocelot_pinctrl *info = gpiochip_get_data(chip);
958*4882a593Smuzhiyun unsigned int val;
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun regmap_read(info->map, REG(OCELOT_GPIO_IN, info, offset), &val);
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun return !!(val & BIT(offset % 32));
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun
ocelot_gpio_set(struct gpio_chip * chip,unsigned int offset,int value)965*4882a593Smuzhiyun static void ocelot_gpio_set(struct gpio_chip *chip, unsigned int offset,
966*4882a593Smuzhiyun int value)
967*4882a593Smuzhiyun {
968*4882a593Smuzhiyun struct ocelot_pinctrl *info = gpiochip_get_data(chip);
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun if (value)
971*4882a593Smuzhiyun regmap_write(info->map, REG(OCELOT_GPIO_OUT_SET, info, offset),
972*4882a593Smuzhiyun BIT(offset % 32));
973*4882a593Smuzhiyun else
974*4882a593Smuzhiyun regmap_write(info->map, REG(OCELOT_GPIO_OUT_CLR, info, offset),
975*4882a593Smuzhiyun BIT(offset % 32));
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun
ocelot_gpio_get_direction(struct gpio_chip * chip,unsigned int offset)978*4882a593Smuzhiyun static int ocelot_gpio_get_direction(struct gpio_chip *chip,
979*4882a593Smuzhiyun unsigned int offset)
980*4882a593Smuzhiyun {
981*4882a593Smuzhiyun struct ocelot_pinctrl *info = gpiochip_get_data(chip);
982*4882a593Smuzhiyun unsigned int val;
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun regmap_read(info->map, REG(OCELOT_GPIO_OE, info, offset), &val);
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun if (val & BIT(offset % 32))
987*4882a593Smuzhiyun return GPIO_LINE_DIRECTION_OUT;
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun return GPIO_LINE_DIRECTION_IN;
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun
ocelot_gpio_direction_input(struct gpio_chip * chip,unsigned int offset)992*4882a593Smuzhiyun static int ocelot_gpio_direction_input(struct gpio_chip *chip,
993*4882a593Smuzhiyun unsigned int offset)
994*4882a593Smuzhiyun {
995*4882a593Smuzhiyun return pinctrl_gpio_direction_input(chip->base + offset);
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun
ocelot_gpio_direction_output(struct gpio_chip * chip,unsigned int offset,int value)998*4882a593Smuzhiyun static int ocelot_gpio_direction_output(struct gpio_chip *chip,
999*4882a593Smuzhiyun unsigned int offset, int value)
1000*4882a593Smuzhiyun {
1001*4882a593Smuzhiyun struct ocelot_pinctrl *info = gpiochip_get_data(chip);
1002*4882a593Smuzhiyun unsigned int pin = BIT(offset % 32);
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun if (value)
1005*4882a593Smuzhiyun regmap_write(info->map, REG(OCELOT_GPIO_OUT_SET, info, offset),
1006*4882a593Smuzhiyun pin);
1007*4882a593Smuzhiyun else
1008*4882a593Smuzhiyun regmap_write(info->map, REG(OCELOT_GPIO_OUT_CLR, info, offset),
1009*4882a593Smuzhiyun pin);
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun return pinctrl_gpio_direction_output(chip->base + offset);
1012*4882a593Smuzhiyun }
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun static const struct gpio_chip ocelot_gpiolib_chip = {
1015*4882a593Smuzhiyun .request = gpiochip_generic_request,
1016*4882a593Smuzhiyun .free = gpiochip_generic_free,
1017*4882a593Smuzhiyun .set = ocelot_gpio_set,
1018*4882a593Smuzhiyun .get = ocelot_gpio_get,
1019*4882a593Smuzhiyun .get_direction = ocelot_gpio_get_direction,
1020*4882a593Smuzhiyun .direction_input = ocelot_gpio_direction_input,
1021*4882a593Smuzhiyun .direction_output = ocelot_gpio_direction_output,
1022*4882a593Smuzhiyun .owner = THIS_MODULE,
1023*4882a593Smuzhiyun };
1024*4882a593Smuzhiyun
ocelot_irq_mask(struct irq_data * data)1025*4882a593Smuzhiyun static void ocelot_irq_mask(struct irq_data *data)
1026*4882a593Smuzhiyun {
1027*4882a593Smuzhiyun struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
1028*4882a593Smuzhiyun struct ocelot_pinctrl *info = gpiochip_get_data(chip);
1029*4882a593Smuzhiyun unsigned int gpio = irqd_to_hwirq(data);
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun regmap_update_bits(info->map, REG(OCELOT_GPIO_INTR_ENA, info, gpio),
1032*4882a593Smuzhiyun BIT(gpio % 32), 0);
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun
ocelot_irq_unmask(struct irq_data * data)1035*4882a593Smuzhiyun static void ocelot_irq_unmask(struct irq_data *data)
1036*4882a593Smuzhiyun {
1037*4882a593Smuzhiyun struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
1038*4882a593Smuzhiyun struct ocelot_pinctrl *info = gpiochip_get_data(chip);
1039*4882a593Smuzhiyun unsigned int gpio = irqd_to_hwirq(data);
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun regmap_update_bits(info->map, REG(OCELOT_GPIO_INTR_ENA, info, gpio),
1042*4882a593Smuzhiyun BIT(gpio % 32), BIT(gpio % 32));
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun
ocelot_irq_ack(struct irq_data * data)1045*4882a593Smuzhiyun static void ocelot_irq_ack(struct irq_data *data)
1046*4882a593Smuzhiyun {
1047*4882a593Smuzhiyun struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
1048*4882a593Smuzhiyun struct ocelot_pinctrl *info = gpiochip_get_data(chip);
1049*4882a593Smuzhiyun unsigned int gpio = irqd_to_hwirq(data);
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun regmap_write_bits(info->map, REG(OCELOT_GPIO_INTR, info, gpio),
1052*4882a593Smuzhiyun BIT(gpio % 32), BIT(gpio % 32));
1053*4882a593Smuzhiyun }
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun static int ocelot_irq_set_type(struct irq_data *data, unsigned int type);
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun static struct irq_chip ocelot_eoi_irqchip = {
1058*4882a593Smuzhiyun .name = "gpio",
1059*4882a593Smuzhiyun .irq_mask = ocelot_irq_mask,
1060*4882a593Smuzhiyun .irq_eoi = ocelot_irq_ack,
1061*4882a593Smuzhiyun .irq_unmask = ocelot_irq_unmask,
1062*4882a593Smuzhiyun .flags = IRQCHIP_EOI_THREADED | IRQCHIP_EOI_IF_HANDLED,
1063*4882a593Smuzhiyun .irq_set_type = ocelot_irq_set_type,
1064*4882a593Smuzhiyun };
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun static struct irq_chip ocelot_irqchip = {
1067*4882a593Smuzhiyun .name = "gpio",
1068*4882a593Smuzhiyun .irq_mask = ocelot_irq_mask,
1069*4882a593Smuzhiyun .irq_ack = ocelot_irq_ack,
1070*4882a593Smuzhiyun .irq_unmask = ocelot_irq_unmask,
1071*4882a593Smuzhiyun .irq_set_type = ocelot_irq_set_type,
1072*4882a593Smuzhiyun };
1073*4882a593Smuzhiyun
ocelot_irq_set_type(struct irq_data * data,unsigned int type)1074*4882a593Smuzhiyun static int ocelot_irq_set_type(struct irq_data *data, unsigned int type)
1075*4882a593Smuzhiyun {
1076*4882a593Smuzhiyun type &= IRQ_TYPE_SENSE_MASK;
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun if (!(type & (IRQ_TYPE_EDGE_BOTH | IRQ_TYPE_LEVEL_HIGH)))
1079*4882a593Smuzhiyun return -EINVAL;
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun if (type & IRQ_TYPE_LEVEL_HIGH)
1082*4882a593Smuzhiyun irq_set_chip_handler_name_locked(data, &ocelot_eoi_irqchip,
1083*4882a593Smuzhiyun handle_fasteoi_irq, NULL);
1084*4882a593Smuzhiyun if (type & IRQ_TYPE_EDGE_BOTH)
1085*4882a593Smuzhiyun irq_set_chip_handler_name_locked(data, &ocelot_irqchip,
1086*4882a593Smuzhiyun handle_edge_irq, NULL);
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun return 0;
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun
ocelot_irq_handler(struct irq_desc * desc)1091*4882a593Smuzhiyun static void ocelot_irq_handler(struct irq_desc *desc)
1092*4882a593Smuzhiyun {
1093*4882a593Smuzhiyun struct irq_chip *parent_chip = irq_desc_get_chip(desc);
1094*4882a593Smuzhiyun struct gpio_chip *chip = irq_desc_get_handler_data(desc);
1095*4882a593Smuzhiyun struct ocelot_pinctrl *info = gpiochip_get_data(chip);
1096*4882a593Smuzhiyun unsigned int id_reg = OCELOT_GPIO_INTR_IDENT * info->stride;
1097*4882a593Smuzhiyun unsigned int reg = 0, irq, i;
1098*4882a593Smuzhiyun unsigned long irqs;
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun for (i = 0; i < info->stride; i++) {
1101*4882a593Smuzhiyun regmap_read(info->map, id_reg + 4 * i, ®);
1102*4882a593Smuzhiyun if (!reg)
1103*4882a593Smuzhiyun continue;
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun chained_irq_enter(parent_chip, desc);
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun irqs = reg;
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun for_each_set_bit(irq, &irqs,
1110*4882a593Smuzhiyun min(32U, info->desc->npins - 32 * i))
1111*4882a593Smuzhiyun generic_handle_irq(irq_linear_revmap(chip->irq.domain,
1112*4882a593Smuzhiyun irq + 32 * i));
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun chained_irq_exit(parent_chip, desc);
1115*4882a593Smuzhiyun }
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun
ocelot_gpiochip_register(struct platform_device * pdev,struct ocelot_pinctrl * info)1118*4882a593Smuzhiyun static int ocelot_gpiochip_register(struct platform_device *pdev,
1119*4882a593Smuzhiyun struct ocelot_pinctrl *info)
1120*4882a593Smuzhiyun {
1121*4882a593Smuzhiyun struct gpio_chip *gc;
1122*4882a593Smuzhiyun struct gpio_irq_chip *girq;
1123*4882a593Smuzhiyun int irq;
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun info->gpio_chip = ocelot_gpiolib_chip;
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun gc = &info->gpio_chip;
1128*4882a593Smuzhiyun gc->ngpio = info->desc->npins;
1129*4882a593Smuzhiyun gc->parent = &pdev->dev;
1130*4882a593Smuzhiyun gc->base = 0;
1131*4882a593Smuzhiyun gc->of_node = info->dev->of_node;
1132*4882a593Smuzhiyun gc->label = "ocelot-gpio";
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun irq = irq_of_parse_and_map(gc->of_node, 0);
1135*4882a593Smuzhiyun if (irq) {
1136*4882a593Smuzhiyun girq = &gc->irq;
1137*4882a593Smuzhiyun girq->chip = &ocelot_irqchip;
1138*4882a593Smuzhiyun girq->parent_handler = ocelot_irq_handler;
1139*4882a593Smuzhiyun girq->num_parents = 1;
1140*4882a593Smuzhiyun girq->parents = devm_kcalloc(&pdev->dev, 1,
1141*4882a593Smuzhiyun sizeof(*girq->parents),
1142*4882a593Smuzhiyun GFP_KERNEL);
1143*4882a593Smuzhiyun if (!girq->parents)
1144*4882a593Smuzhiyun return -ENOMEM;
1145*4882a593Smuzhiyun girq->parents[0] = irq;
1146*4882a593Smuzhiyun girq->default_type = IRQ_TYPE_NONE;
1147*4882a593Smuzhiyun girq->handler = handle_edge_irq;
1148*4882a593Smuzhiyun }
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun return devm_gpiochip_add_data(&pdev->dev, gc, info);
1151*4882a593Smuzhiyun }
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun static const struct of_device_id ocelot_pinctrl_of_match[] = {
1154*4882a593Smuzhiyun { .compatible = "mscc,ocelot-pinctrl", .data = &ocelot_desc },
1155*4882a593Smuzhiyun { .compatible = "mscc,jaguar2-pinctrl", .data = &jaguar2_desc },
1156*4882a593Smuzhiyun { .compatible = "microchip,sparx5-pinctrl", .data = &sparx5_desc },
1157*4882a593Smuzhiyun {},
1158*4882a593Smuzhiyun };
1159*4882a593Smuzhiyun
ocelot_pinctrl_probe(struct platform_device * pdev)1160*4882a593Smuzhiyun static int ocelot_pinctrl_probe(struct platform_device *pdev)
1161*4882a593Smuzhiyun {
1162*4882a593Smuzhiyun struct device *dev = &pdev->dev;
1163*4882a593Smuzhiyun struct ocelot_pinctrl *info;
1164*4882a593Smuzhiyun void __iomem *base;
1165*4882a593Smuzhiyun struct resource *res;
1166*4882a593Smuzhiyun int ret;
1167*4882a593Smuzhiyun struct regmap_config regmap_config = {
1168*4882a593Smuzhiyun .reg_bits = 32,
1169*4882a593Smuzhiyun .val_bits = 32,
1170*4882a593Smuzhiyun .reg_stride = 4,
1171*4882a593Smuzhiyun };
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun info = devm_kzalloc(dev, sizeof(*info), GFP_KERNEL);
1174*4882a593Smuzhiyun if (!info)
1175*4882a593Smuzhiyun return -ENOMEM;
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun info->desc = (struct pinctrl_desc *)device_get_match_data(dev);
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun base = devm_ioremap_resource(dev,
1180*4882a593Smuzhiyun platform_get_resource(pdev, IORESOURCE_MEM, 0));
1181*4882a593Smuzhiyun if (IS_ERR(base)) {
1182*4882a593Smuzhiyun dev_err(dev, "Failed to ioremap registers\n");
1183*4882a593Smuzhiyun return PTR_ERR(base);
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun info->stride = 1 + (info->desc->npins - 1) / 32;
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun regmap_config.max_register = OCELOT_GPIO_SD_MAP * info->stride + 15 * 4;
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun info->map = devm_regmap_init_mmio(dev, base, ®map_config);
1191*4882a593Smuzhiyun if (IS_ERR(info->map)) {
1192*4882a593Smuzhiyun dev_err(dev, "Failed to create regmap\n");
1193*4882a593Smuzhiyun return PTR_ERR(info->map);
1194*4882a593Smuzhiyun }
1195*4882a593Smuzhiyun dev_set_drvdata(dev, info->map);
1196*4882a593Smuzhiyun info->dev = dev;
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun /* Pinconf registers */
1199*4882a593Smuzhiyun if (info->desc->confops) {
1200*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1201*4882a593Smuzhiyun base = devm_ioremap_resource(dev, res);
1202*4882a593Smuzhiyun if (IS_ERR(base))
1203*4882a593Smuzhiyun dev_dbg(dev, "Failed to ioremap config registers (no extended pinconf)\n");
1204*4882a593Smuzhiyun else
1205*4882a593Smuzhiyun info->pincfg = base;
1206*4882a593Smuzhiyun }
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun ret = ocelot_pinctrl_register(pdev, info);
1209*4882a593Smuzhiyun if (ret)
1210*4882a593Smuzhiyun return ret;
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun ret = ocelot_gpiochip_register(pdev, info);
1213*4882a593Smuzhiyun if (ret)
1214*4882a593Smuzhiyun return ret;
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun dev_info(dev, "driver registered\n");
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun return 0;
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun static struct platform_driver ocelot_pinctrl_driver = {
1222*4882a593Smuzhiyun .driver = {
1223*4882a593Smuzhiyun .name = "pinctrl-ocelot",
1224*4882a593Smuzhiyun .of_match_table = of_match_ptr(ocelot_pinctrl_of_match),
1225*4882a593Smuzhiyun .suppress_bind_attrs = true,
1226*4882a593Smuzhiyun },
1227*4882a593Smuzhiyun .probe = ocelot_pinctrl_probe,
1228*4882a593Smuzhiyun };
1229*4882a593Smuzhiyun builtin_platform_driver(ocelot_pinctrl_driver);
1230