1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /* MCP23S08 SPI/I2C GPIO driver */
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include <linux/bitops.h>
5*4882a593Smuzhiyun #include <linux/kernel.h>
6*4882a593Smuzhiyun #include <linux/device.h>
7*4882a593Smuzhiyun #include <linux/mutex.h>
8*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/export.h>
11*4882a593Smuzhiyun #include <linux/gpio/driver.h>
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun #include <asm/byteorder.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/regmap.h>
16*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
17*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
18*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include "pinctrl-mcp23s08.h"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /* Registers are all 8 bits wide.
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * The mcp23s17 has twice as many bits, and can be configured to work
25*4882a593Smuzhiyun * with either 16 bit registers or with two adjacent 8 bit banks.
26*4882a593Smuzhiyun */
27*4882a593Smuzhiyun #define MCP_IODIR 0x00 /* init/reset: all ones */
28*4882a593Smuzhiyun #define MCP_IPOL 0x01
29*4882a593Smuzhiyun #define MCP_GPINTEN 0x02
30*4882a593Smuzhiyun #define MCP_DEFVAL 0x03
31*4882a593Smuzhiyun #define MCP_INTCON 0x04
32*4882a593Smuzhiyun #define MCP_IOCON 0x05
33*4882a593Smuzhiyun # define IOCON_MIRROR (1 << 6)
34*4882a593Smuzhiyun # define IOCON_SEQOP (1 << 5)
35*4882a593Smuzhiyun # define IOCON_HAEN (1 << 3)
36*4882a593Smuzhiyun # define IOCON_ODR (1 << 2)
37*4882a593Smuzhiyun # define IOCON_INTPOL (1 << 1)
38*4882a593Smuzhiyun # define IOCON_INTCC (1)
39*4882a593Smuzhiyun #define MCP_GPPU 0x06
40*4882a593Smuzhiyun #define MCP_INTF 0x07
41*4882a593Smuzhiyun #define MCP_INTCAP 0x08
42*4882a593Smuzhiyun #define MCP_GPIO 0x09
43*4882a593Smuzhiyun #define MCP_OLAT 0x0a
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun static const struct reg_default mcp23x08_defaults[] = {
46*4882a593Smuzhiyun {.reg = MCP_IODIR, .def = 0xff},
47*4882a593Smuzhiyun {.reg = MCP_IPOL, .def = 0x00},
48*4882a593Smuzhiyun {.reg = MCP_GPINTEN, .def = 0x00},
49*4882a593Smuzhiyun {.reg = MCP_DEFVAL, .def = 0x00},
50*4882a593Smuzhiyun {.reg = MCP_INTCON, .def = 0x00},
51*4882a593Smuzhiyun {.reg = MCP_IOCON, .def = 0x00},
52*4882a593Smuzhiyun {.reg = MCP_GPPU, .def = 0x00},
53*4882a593Smuzhiyun {.reg = MCP_OLAT, .def = 0x00},
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun static const struct regmap_range mcp23x08_volatile_range = {
57*4882a593Smuzhiyun .range_min = MCP_INTF,
58*4882a593Smuzhiyun .range_max = MCP_GPIO,
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun static const struct regmap_access_table mcp23x08_volatile_table = {
62*4882a593Smuzhiyun .yes_ranges = &mcp23x08_volatile_range,
63*4882a593Smuzhiyun .n_yes_ranges = 1,
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun static const struct regmap_range mcp23x08_precious_range = {
67*4882a593Smuzhiyun .range_min = MCP_GPIO,
68*4882a593Smuzhiyun .range_max = MCP_GPIO,
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun static const struct regmap_access_table mcp23x08_precious_table = {
72*4882a593Smuzhiyun .yes_ranges = &mcp23x08_precious_range,
73*4882a593Smuzhiyun .n_yes_ranges = 1,
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun const struct regmap_config mcp23x08_regmap = {
77*4882a593Smuzhiyun .reg_bits = 8,
78*4882a593Smuzhiyun .val_bits = 8,
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun .reg_stride = 1,
81*4882a593Smuzhiyun .volatile_table = &mcp23x08_volatile_table,
82*4882a593Smuzhiyun .precious_table = &mcp23x08_precious_table,
83*4882a593Smuzhiyun .reg_defaults = mcp23x08_defaults,
84*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(mcp23x08_defaults),
85*4882a593Smuzhiyun .cache_type = REGCACHE_FLAT,
86*4882a593Smuzhiyun .max_register = MCP_OLAT,
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mcp23x08_regmap);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun static const struct reg_default mcp23x17_defaults[] = {
91*4882a593Smuzhiyun {.reg = MCP_IODIR << 1, .def = 0xffff},
92*4882a593Smuzhiyun {.reg = MCP_IPOL << 1, .def = 0x0000},
93*4882a593Smuzhiyun {.reg = MCP_GPINTEN << 1, .def = 0x0000},
94*4882a593Smuzhiyun {.reg = MCP_DEFVAL << 1, .def = 0x0000},
95*4882a593Smuzhiyun {.reg = MCP_INTCON << 1, .def = 0x0000},
96*4882a593Smuzhiyun {.reg = MCP_IOCON << 1, .def = 0x0000},
97*4882a593Smuzhiyun {.reg = MCP_GPPU << 1, .def = 0x0000},
98*4882a593Smuzhiyun {.reg = MCP_OLAT << 1, .def = 0x0000},
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun static const struct regmap_range mcp23x17_volatile_range = {
102*4882a593Smuzhiyun .range_min = MCP_INTF << 1,
103*4882a593Smuzhiyun .range_max = MCP_GPIO << 1,
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun static const struct regmap_access_table mcp23x17_volatile_table = {
107*4882a593Smuzhiyun .yes_ranges = &mcp23x17_volatile_range,
108*4882a593Smuzhiyun .n_yes_ranges = 1,
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun static const struct regmap_range mcp23x17_precious_range = {
112*4882a593Smuzhiyun .range_min = MCP_INTCAP << 1,
113*4882a593Smuzhiyun .range_max = MCP_GPIO << 1,
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun static const struct regmap_access_table mcp23x17_precious_table = {
117*4882a593Smuzhiyun .yes_ranges = &mcp23x17_precious_range,
118*4882a593Smuzhiyun .n_yes_ranges = 1,
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun const struct regmap_config mcp23x17_regmap = {
122*4882a593Smuzhiyun .reg_bits = 8,
123*4882a593Smuzhiyun .val_bits = 16,
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun .reg_stride = 2,
126*4882a593Smuzhiyun .max_register = MCP_OLAT << 1,
127*4882a593Smuzhiyun .volatile_table = &mcp23x17_volatile_table,
128*4882a593Smuzhiyun .precious_table = &mcp23x17_precious_table,
129*4882a593Smuzhiyun .reg_defaults = mcp23x17_defaults,
130*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(mcp23x17_defaults),
131*4882a593Smuzhiyun .cache_type = REGCACHE_FLAT,
132*4882a593Smuzhiyun .val_format_endian = REGMAP_ENDIAN_LITTLE,
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mcp23x17_regmap);
135*4882a593Smuzhiyun
mcp_read(struct mcp23s08 * mcp,unsigned int reg,unsigned int * val)136*4882a593Smuzhiyun static int mcp_read(struct mcp23s08 *mcp, unsigned int reg, unsigned int *val)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun return regmap_read(mcp->regmap, reg << mcp->reg_shift, val);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
mcp_write(struct mcp23s08 * mcp,unsigned int reg,unsigned int val)141*4882a593Smuzhiyun static int mcp_write(struct mcp23s08 *mcp, unsigned int reg, unsigned int val)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun return regmap_write(mcp->regmap, reg << mcp->reg_shift, val);
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
mcp_set_mask(struct mcp23s08 * mcp,unsigned int reg,unsigned int mask,bool enabled)146*4882a593Smuzhiyun static int mcp_set_mask(struct mcp23s08 *mcp, unsigned int reg,
147*4882a593Smuzhiyun unsigned int mask, bool enabled)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun u16 val = enabled ? 0xffff : 0x0000;
150*4882a593Smuzhiyun return regmap_update_bits(mcp->regmap, reg << mcp->reg_shift,
151*4882a593Smuzhiyun mask, val);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
mcp_set_bit(struct mcp23s08 * mcp,unsigned int reg,unsigned int pin,bool enabled)154*4882a593Smuzhiyun static int mcp_set_bit(struct mcp23s08 *mcp, unsigned int reg,
155*4882a593Smuzhiyun unsigned int pin, bool enabled)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun u16 mask = BIT(pin);
158*4882a593Smuzhiyun return mcp_set_mask(mcp, reg, mask, enabled);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun static const struct pinctrl_pin_desc mcp23x08_pins[] = {
162*4882a593Smuzhiyun PINCTRL_PIN(0, "gpio0"),
163*4882a593Smuzhiyun PINCTRL_PIN(1, "gpio1"),
164*4882a593Smuzhiyun PINCTRL_PIN(2, "gpio2"),
165*4882a593Smuzhiyun PINCTRL_PIN(3, "gpio3"),
166*4882a593Smuzhiyun PINCTRL_PIN(4, "gpio4"),
167*4882a593Smuzhiyun PINCTRL_PIN(5, "gpio5"),
168*4882a593Smuzhiyun PINCTRL_PIN(6, "gpio6"),
169*4882a593Smuzhiyun PINCTRL_PIN(7, "gpio7"),
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun static const struct pinctrl_pin_desc mcp23x17_pins[] = {
173*4882a593Smuzhiyun PINCTRL_PIN(0, "gpio0"),
174*4882a593Smuzhiyun PINCTRL_PIN(1, "gpio1"),
175*4882a593Smuzhiyun PINCTRL_PIN(2, "gpio2"),
176*4882a593Smuzhiyun PINCTRL_PIN(3, "gpio3"),
177*4882a593Smuzhiyun PINCTRL_PIN(4, "gpio4"),
178*4882a593Smuzhiyun PINCTRL_PIN(5, "gpio5"),
179*4882a593Smuzhiyun PINCTRL_PIN(6, "gpio6"),
180*4882a593Smuzhiyun PINCTRL_PIN(7, "gpio7"),
181*4882a593Smuzhiyun PINCTRL_PIN(8, "gpio8"),
182*4882a593Smuzhiyun PINCTRL_PIN(9, "gpio9"),
183*4882a593Smuzhiyun PINCTRL_PIN(10, "gpio10"),
184*4882a593Smuzhiyun PINCTRL_PIN(11, "gpio11"),
185*4882a593Smuzhiyun PINCTRL_PIN(12, "gpio12"),
186*4882a593Smuzhiyun PINCTRL_PIN(13, "gpio13"),
187*4882a593Smuzhiyun PINCTRL_PIN(14, "gpio14"),
188*4882a593Smuzhiyun PINCTRL_PIN(15, "gpio15"),
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun
mcp_pinctrl_get_groups_count(struct pinctrl_dev * pctldev)191*4882a593Smuzhiyun static int mcp_pinctrl_get_groups_count(struct pinctrl_dev *pctldev)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun return 0;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
mcp_pinctrl_get_group_name(struct pinctrl_dev * pctldev,unsigned int group)196*4882a593Smuzhiyun static const char *mcp_pinctrl_get_group_name(struct pinctrl_dev *pctldev,
197*4882a593Smuzhiyun unsigned int group)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun return NULL;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
mcp_pinctrl_get_group_pins(struct pinctrl_dev * pctldev,unsigned int group,const unsigned int ** pins,unsigned int * num_pins)202*4882a593Smuzhiyun static int mcp_pinctrl_get_group_pins(struct pinctrl_dev *pctldev,
203*4882a593Smuzhiyun unsigned int group,
204*4882a593Smuzhiyun const unsigned int **pins,
205*4882a593Smuzhiyun unsigned int *num_pins)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun return -ENOTSUPP;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun static const struct pinctrl_ops mcp_pinctrl_ops = {
211*4882a593Smuzhiyun .get_groups_count = mcp_pinctrl_get_groups_count,
212*4882a593Smuzhiyun .get_group_name = mcp_pinctrl_get_group_name,
213*4882a593Smuzhiyun .get_group_pins = mcp_pinctrl_get_group_pins,
214*4882a593Smuzhiyun #ifdef CONFIG_OF
215*4882a593Smuzhiyun .dt_node_to_map = pinconf_generic_dt_node_to_map_pin,
216*4882a593Smuzhiyun .dt_free_map = pinconf_generic_dt_free_map,
217*4882a593Smuzhiyun #endif
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun
mcp_pinconf_get(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * config)220*4882a593Smuzhiyun static int mcp_pinconf_get(struct pinctrl_dev *pctldev, unsigned int pin,
221*4882a593Smuzhiyun unsigned long *config)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun struct mcp23s08 *mcp = pinctrl_dev_get_drvdata(pctldev);
224*4882a593Smuzhiyun enum pin_config_param param = pinconf_to_config_param(*config);
225*4882a593Smuzhiyun unsigned int data, status;
226*4882a593Smuzhiyun int ret;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun switch (param) {
229*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
230*4882a593Smuzhiyun ret = mcp_read(mcp, MCP_GPPU, &data);
231*4882a593Smuzhiyun if (ret < 0)
232*4882a593Smuzhiyun return ret;
233*4882a593Smuzhiyun status = (data & BIT(pin)) ? 1 : 0;
234*4882a593Smuzhiyun break;
235*4882a593Smuzhiyun default:
236*4882a593Smuzhiyun return -ENOTSUPP;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun *config = 0;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun return status ? 0 : -EINVAL;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
mcp_pinconf_set(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * configs,unsigned int num_configs)244*4882a593Smuzhiyun static int mcp_pinconf_set(struct pinctrl_dev *pctldev, unsigned int pin,
245*4882a593Smuzhiyun unsigned long *configs, unsigned int num_configs)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun struct mcp23s08 *mcp = pinctrl_dev_get_drvdata(pctldev);
248*4882a593Smuzhiyun enum pin_config_param param;
249*4882a593Smuzhiyun u32 arg;
250*4882a593Smuzhiyun int ret = 0;
251*4882a593Smuzhiyun int i;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun for (i = 0; i < num_configs; i++) {
254*4882a593Smuzhiyun param = pinconf_to_config_param(configs[i]);
255*4882a593Smuzhiyun arg = pinconf_to_config_argument(configs[i]);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun switch (param) {
258*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
259*4882a593Smuzhiyun ret = mcp_set_bit(mcp, MCP_GPPU, pin, arg);
260*4882a593Smuzhiyun break;
261*4882a593Smuzhiyun default:
262*4882a593Smuzhiyun dev_dbg(mcp->dev, "Invalid config param %04x\n", param);
263*4882a593Smuzhiyun return -ENOTSUPP;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun return ret;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun static const struct pinconf_ops mcp_pinconf_ops = {
271*4882a593Smuzhiyun .pin_config_get = mcp_pinconf_get,
272*4882a593Smuzhiyun .pin_config_set = mcp_pinconf_set,
273*4882a593Smuzhiyun .is_generic = true,
274*4882a593Smuzhiyun };
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
277*4882a593Smuzhiyun
mcp23s08_direction_input(struct gpio_chip * chip,unsigned offset)278*4882a593Smuzhiyun static int mcp23s08_direction_input(struct gpio_chip *chip, unsigned offset)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun struct mcp23s08 *mcp = gpiochip_get_data(chip);
281*4882a593Smuzhiyun int status;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun mutex_lock(&mcp->lock);
284*4882a593Smuzhiyun status = mcp_set_bit(mcp, MCP_IODIR, offset, true);
285*4882a593Smuzhiyun mutex_unlock(&mcp->lock);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun return status;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
mcp23s08_get(struct gpio_chip * chip,unsigned offset)290*4882a593Smuzhiyun static int mcp23s08_get(struct gpio_chip *chip, unsigned offset)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun struct mcp23s08 *mcp = gpiochip_get_data(chip);
293*4882a593Smuzhiyun int status, ret;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun mutex_lock(&mcp->lock);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /* REVISIT reading this clears any IRQ ... */
298*4882a593Smuzhiyun ret = mcp_read(mcp, MCP_GPIO, &status);
299*4882a593Smuzhiyun if (ret < 0)
300*4882a593Smuzhiyun status = 0;
301*4882a593Smuzhiyun else {
302*4882a593Smuzhiyun mcp->cached_gpio = status;
303*4882a593Smuzhiyun status = !!(status & (1 << offset));
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun mutex_unlock(&mcp->lock);
307*4882a593Smuzhiyun return status;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
__mcp23s08_set(struct mcp23s08 * mcp,unsigned mask,bool value)310*4882a593Smuzhiyun static int __mcp23s08_set(struct mcp23s08 *mcp, unsigned mask, bool value)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun return mcp_set_mask(mcp, MCP_OLAT, mask, value);
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
mcp23s08_set(struct gpio_chip * chip,unsigned offset,int value)315*4882a593Smuzhiyun static void mcp23s08_set(struct gpio_chip *chip, unsigned offset, int value)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun struct mcp23s08 *mcp = gpiochip_get_data(chip);
318*4882a593Smuzhiyun unsigned mask = BIT(offset);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun mutex_lock(&mcp->lock);
321*4882a593Smuzhiyun __mcp23s08_set(mcp, mask, !!value);
322*4882a593Smuzhiyun mutex_unlock(&mcp->lock);
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun static int
mcp23s08_direction_output(struct gpio_chip * chip,unsigned offset,int value)326*4882a593Smuzhiyun mcp23s08_direction_output(struct gpio_chip *chip, unsigned offset, int value)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun struct mcp23s08 *mcp = gpiochip_get_data(chip);
329*4882a593Smuzhiyun unsigned mask = BIT(offset);
330*4882a593Smuzhiyun int status;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun mutex_lock(&mcp->lock);
333*4882a593Smuzhiyun status = __mcp23s08_set(mcp, mask, value);
334*4882a593Smuzhiyun if (status == 0) {
335*4882a593Smuzhiyun status = mcp_set_mask(mcp, MCP_IODIR, mask, false);
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun mutex_unlock(&mcp->lock);
338*4882a593Smuzhiyun return status;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
mcp23s08_irq(int irq,void * data)342*4882a593Smuzhiyun static irqreturn_t mcp23s08_irq(int irq, void *data)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun struct mcp23s08 *mcp = data;
345*4882a593Smuzhiyun int intcap, intcon, intf, i, gpio, gpio_orig, intcap_mask, defval;
346*4882a593Smuzhiyun unsigned int child_irq;
347*4882a593Smuzhiyun bool intf_set, intcap_changed, gpio_bit_changed,
348*4882a593Smuzhiyun defval_changed, gpio_set;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun mutex_lock(&mcp->lock);
351*4882a593Smuzhiyun if (mcp_read(mcp, MCP_INTF, &intf))
352*4882a593Smuzhiyun goto unlock;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun if (intf == 0) {
355*4882a593Smuzhiyun /* There is no interrupt pending */
356*4882a593Smuzhiyun goto unlock;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun if (mcp_read(mcp, MCP_INTCAP, &intcap))
360*4882a593Smuzhiyun goto unlock;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun if (mcp_read(mcp, MCP_INTCON, &intcon))
363*4882a593Smuzhiyun goto unlock;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun if (mcp_read(mcp, MCP_DEFVAL, &defval))
366*4882a593Smuzhiyun goto unlock;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun /* This clears the interrupt(configurable on S18) */
369*4882a593Smuzhiyun if (mcp_read(mcp, MCP_GPIO, &gpio))
370*4882a593Smuzhiyun goto unlock;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun gpio_orig = mcp->cached_gpio;
373*4882a593Smuzhiyun mcp->cached_gpio = gpio;
374*4882a593Smuzhiyun mutex_unlock(&mcp->lock);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun dev_dbg(mcp->chip.parent,
377*4882a593Smuzhiyun "intcap 0x%04X intf 0x%04X gpio_orig 0x%04X gpio 0x%04X\n",
378*4882a593Smuzhiyun intcap, intf, gpio_orig, gpio);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun for (i = 0; i < mcp->chip.ngpio; i++) {
381*4882a593Smuzhiyun /* We must check all of the inputs on the chip,
382*4882a593Smuzhiyun * otherwise we may not notice a change on >=2 pins.
383*4882a593Smuzhiyun *
384*4882a593Smuzhiyun * On at least the mcp23s17, INTCAP is only updated
385*4882a593Smuzhiyun * one byte at a time(INTCAPA and INTCAPB are
386*4882a593Smuzhiyun * not written to at the same time - only on a per-bank
387*4882a593Smuzhiyun * basis).
388*4882a593Smuzhiyun *
389*4882a593Smuzhiyun * INTF only contains the single bit that caused the
390*4882a593Smuzhiyun * interrupt per-bank. On the mcp23s17, there is
391*4882a593Smuzhiyun * INTFA and INTFB. If two pins are changed on the A
392*4882a593Smuzhiyun * side at the same time, INTF will only have one bit
393*4882a593Smuzhiyun * set. If one pin on the A side and one pin on the B
394*4882a593Smuzhiyun * side are changed at the same time, INTF will have
395*4882a593Smuzhiyun * two bits set. Thus, INTF can't be the only check
396*4882a593Smuzhiyun * to see if the input has changed.
397*4882a593Smuzhiyun */
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun intf_set = intf & BIT(i);
400*4882a593Smuzhiyun if (i < 8 && intf_set)
401*4882a593Smuzhiyun intcap_mask = 0x00FF;
402*4882a593Smuzhiyun else if (i >= 8 && intf_set)
403*4882a593Smuzhiyun intcap_mask = 0xFF00;
404*4882a593Smuzhiyun else
405*4882a593Smuzhiyun intcap_mask = 0x00;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun intcap_changed = (intcap_mask &
408*4882a593Smuzhiyun (intcap & BIT(i))) !=
409*4882a593Smuzhiyun (intcap_mask & (BIT(i) & gpio_orig));
410*4882a593Smuzhiyun gpio_set = BIT(i) & gpio;
411*4882a593Smuzhiyun gpio_bit_changed = (BIT(i) & gpio_orig) !=
412*4882a593Smuzhiyun (BIT(i) & gpio);
413*4882a593Smuzhiyun defval_changed = (BIT(i) & intcon) &&
414*4882a593Smuzhiyun ((BIT(i) & gpio) !=
415*4882a593Smuzhiyun (BIT(i) & defval));
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun if (((gpio_bit_changed || intcap_changed) &&
418*4882a593Smuzhiyun (BIT(i) & mcp->irq_rise) && gpio_set) ||
419*4882a593Smuzhiyun ((gpio_bit_changed || intcap_changed) &&
420*4882a593Smuzhiyun (BIT(i) & mcp->irq_fall) && !gpio_set) ||
421*4882a593Smuzhiyun defval_changed) {
422*4882a593Smuzhiyun child_irq = irq_find_mapping(mcp->chip.irq.domain, i);
423*4882a593Smuzhiyun handle_nested_irq(child_irq);
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun return IRQ_HANDLED;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun unlock:
430*4882a593Smuzhiyun mutex_unlock(&mcp->lock);
431*4882a593Smuzhiyun return IRQ_HANDLED;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
mcp23s08_irq_mask(struct irq_data * data)434*4882a593Smuzhiyun static void mcp23s08_irq_mask(struct irq_data *data)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(data);
437*4882a593Smuzhiyun struct mcp23s08 *mcp = gpiochip_get_data(gc);
438*4882a593Smuzhiyun unsigned int pos = data->hwirq;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun mcp_set_bit(mcp, MCP_GPINTEN, pos, false);
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
mcp23s08_irq_unmask(struct irq_data * data)443*4882a593Smuzhiyun static void mcp23s08_irq_unmask(struct irq_data *data)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(data);
446*4882a593Smuzhiyun struct mcp23s08 *mcp = gpiochip_get_data(gc);
447*4882a593Smuzhiyun unsigned int pos = data->hwirq;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun mcp_set_bit(mcp, MCP_GPINTEN, pos, true);
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
mcp23s08_irq_set_type(struct irq_data * data,unsigned int type)452*4882a593Smuzhiyun static int mcp23s08_irq_set_type(struct irq_data *data, unsigned int type)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(data);
455*4882a593Smuzhiyun struct mcp23s08 *mcp = gpiochip_get_data(gc);
456*4882a593Smuzhiyun unsigned int pos = data->hwirq;
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun if ((type & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) {
459*4882a593Smuzhiyun mcp_set_bit(mcp, MCP_INTCON, pos, false);
460*4882a593Smuzhiyun mcp->irq_rise |= BIT(pos);
461*4882a593Smuzhiyun mcp->irq_fall |= BIT(pos);
462*4882a593Smuzhiyun } else if (type & IRQ_TYPE_EDGE_RISING) {
463*4882a593Smuzhiyun mcp_set_bit(mcp, MCP_INTCON, pos, false);
464*4882a593Smuzhiyun mcp->irq_rise |= BIT(pos);
465*4882a593Smuzhiyun mcp->irq_fall &= ~BIT(pos);
466*4882a593Smuzhiyun } else if (type & IRQ_TYPE_EDGE_FALLING) {
467*4882a593Smuzhiyun mcp_set_bit(mcp, MCP_INTCON, pos, false);
468*4882a593Smuzhiyun mcp->irq_rise &= ~BIT(pos);
469*4882a593Smuzhiyun mcp->irq_fall |= BIT(pos);
470*4882a593Smuzhiyun } else if (type & IRQ_TYPE_LEVEL_HIGH) {
471*4882a593Smuzhiyun mcp_set_bit(mcp, MCP_INTCON, pos, true);
472*4882a593Smuzhiyun mcp_set_bit(mcp, MCP_DEFVAL, pos, false);
473*4882a593Smuzhiyun } else if (type & IRQ_TYPE_LEVEL_LOW) {
474*4882a593Smuzhiyun mcp_set_bit(mcp, MCP_INTCON, pos, true);
475*4882a593Smuzhiyun mcp_set_bit(mcp, MCP_DEFVAL, pos, true);
476*4882a593Smuzhiyun } else
477*4882a593Smuzhiyun return -EINVAL;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun return 0;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
mcp23s08_irq_bus_lock(struct irq_data * data)482*4882a593Smuzhiyun static void mcp23s08_irq_bus_lock(struct irq_data *data)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(data);
485*4882a593Smuzhiyun struct mcp23s08 *mcp = gpiochip_get_data(gc);
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun mutex_lock(&mcp->lock);
488*4882a593Smuzhiyun regcache_cache_only(mcp->regmap, true);
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun
mcp23s08_irq_bus_unlock(struct irq_data * data)491*4882a593Smuzhiyun static void mcp23s08_irq_bus_unlock(struct irq_data *data)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(data);
494*4882a593Smuzhiyun struct mcp23s08 *mcp = gpiochip_get_data(gc);
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun regcache_cache_only(mcp->regmap, false);
497*4882a593Smuzhiyun regcache_sync(mcp->regmap);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun mutex_unlock(&mcp->lock);
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
mcp23s08_irq_setup(struct mcp23s08 * mcp)502*4882a593Smuzhiyun static int mcp23s08_irq_setup(struct mcp23s08 *mcp)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun struct gpio_chip *chip = &mcp->chip;
505*4882a593Smuzhiyun int err;
506*4882a593Smuzhiyun unsigned long irqflags = IRQF_ONESHOT | IRQF_SHARED;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun if (mcp->irq_active_high)
509*4882a593Smuzhiyun irqflags |= IRQF_TRIGGER_HIGH;
510*4882a593Smuzhiyun else
511*4882a593Smuzhiyun irqflags |= IRQF_TRIGGER_LOW;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun err = devm_request_threaded_irq(chip->parent, mcp->irq, NULL,
514*4882a593Smuzhiyun mcp23s08_irq,
515*4882a593Smuzhiyun irqflags, dev_name(chip->parent), mcp);
516*4882a593Smuzhiyun if (err != 0) {
517*4882a593Smuzhiyun dev_err(chip->parent, "unable to request IRQ#%d: %d\n",
518*4882a593Smuzhiyun mcp->irq, err);
519*4882a593Smuzhiyun return err;
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun return 0;
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
526*4882a593Smuzhiyun
mcp23s08_probe_one(struct mcp23s08 * mcp,struct device * dev,unsigned int addr,unsigned int type,unsigned int base)527*4882a593Smuzhiyun int mcp23s08_probe_one(struct mcp23s08 *mcp, struct device *dev,
528*4882a593Smuzhiyun unsigned int addr, unsigned int type, unsigned int base)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun int status, ret;
531*4882a593Smuzhiyun bool mirror = false;
532*4882a593Smuzhiyun bool open_drain = false;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun mutex_init(&mcp->lock);
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun mcp->dev = dev;
537*4882a593Smuzhiyun mcp->addr = addr;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun mcp->irq_active_high = false;
540*4882a593Smuzhiyun mcp->irq_chip.name = dev_name(dev);
541*4882a593Smuzhiyun mcp->irq_chip.irq_mask = mcp23s08_irq_mask;
542*4882a593Smuzhiyun mcp->irq_chip.irq_unmask = mcp23s08_irq_unmask;
543*4882a593Smuzhiyun mcp->irq_chip.irq_set_type = mcp23s08_irq_set_type;
544*4882a593Smuzhiyun mcp->irq_chip.irq_bus_lock = mcp23s08_irq_bus_lock;
545*4882a593Smuzhiyun mcp->irq_chip.irq_bus_sync_unlock = mcp23s08_irq_bus_unlock;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun mcp->chip.direction_input = mcp23s08_direction_input;
548*4882a593Smuzhiyun mcp->chip.get = mcp23s08_get;
549*4882a593Smuzhiyun mcp->chip.direction_output = mcp23s08_direction_output;
550*4882a593Smuzhiyun mcp->chip.set = mcp23s08_set;
551*4882a593Smuzhiyun #ifdef CONFIG_OF_GPIO
552*4882a593Smuzhiyun mcp->chip.of_gpio_n_cells = 2;
553*4882a593Smuzhiyun mcp->chip.of_node = dev->of_node;
554*4882a593Smuzhiyun #endif
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun mcp->chip.base = base;
557*4882a593Smuzhiyun mcp->chip.can_sleep = true;
558*4882a593Smuzhiyun mcp->chip.parent = dev;
559*4882a593Smuzhiyun mcp->chip.owner = THIS_MODULE;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun /* verify MCP_IOCON.SEQOP = 0, so sequential reads work,
562*4882a593Smuzhiyun * and MCP_IOCON.HAEN = 1, so we work with all chips.
563*4882a593Smuzhiyun */
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun ret = mcp_read(mcp, MCP_IOCON, &status);
566*4882a593Smuzhiyun if (ret < 0)
567*4882a593Smuzhiyun return dev_err_probe(dev, ret, "can't identify chip %d\n", addr);
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun mcp->irq_controller =
570*4882a593Smuzhiyun device_property_read_bool(dev, "interrupt-controller");
571*4882a593Smuzhiyun if (mcp->irq && mcp->irq_controller) {
572*4882a593Smuzhiyun mcp->irq_active_high =
573*4882a593Smuzhiyun device_property_read_bool(dev,
574*4882a593Smuzhiyun "microchip,irq-active-high");
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun mirror = device_property_read_bool(dev, "microchip,irq-mirror");
577*4882a593Smuzhiyun open_drain = device_property_read_bool(dev, "drive-open-drain");
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun if ((status & IOCON_SEQOP) || !(status & IOCON_HAEN) || mirror ||
581*4882a593Smuzhiyun mcp->irq_active_high || open_drain) {
582*4882a593Smuzhiyun /* mcp23s17 has IOCON twice, make sure they are in sync */
583*4882a593Smuzhiyun status &= ~(IOCON_SEQOP | (IOCON_SEQOP << 8));
584*4882a593Smuzhiyun status |= IOCON_HAEN | (IOCON_HAEN << 8);
585*4882a593Smuzhiyun if (mcp->irq_active_high)
586*4882a593Smuzhiyun status |= IOCON_INTPOL | (IOCON_INTPOL << 8);
587*4882a593Smuzhiyun else
588*4882a593Smuzhiyun status &= ~(IOCON_INTPOL | (IOCON_INTPOL << 8));
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun if (mirror)
591*4882a593Smuzhiyun status |= IOCON_MIRROR | (IOCON_MIRROR << 8);
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun if (open_drain)
594*4882a593Smuzhiyun status |= IOCON_ODR | (IOCON_ODR << 8);
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun if (type == MCP_TYPE_S18 || type == MCP_TYPE_018)
597*4882a593Smuzhiyun status |= IOCON_INTCC | (IOCON_INTCC << 8);
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun ret = mcp_write(mcp, MCP_IOCON, status);
600*4882a593Smuzhiyun if (ret < 0)
601*4882a593Smuzhiyun return dev_err_probe(dev, ret, "can't write IOCON %d\n", addr);
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun if (mcp->irq && mcp->irq_controller) {
605*4882a593Smuzhiyun struct gpio_irq_chip *girq = &mcp->chip.irq;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun girq->chip = &mcp->irq_chip;
608*4882a593Smuzhiyun /* This will let us handle the parent IRQ in the driver */
609*4882a593Smuzhiyun girq->parent_handler = NULL;
610*4882a593Smuzhiyun girq->num_parents = 0;
611*4882a593Smuzhiyun girq->parents = NULL;
612*4882a593Smuzhiyun girq->default_type = IRQ_TYPE_NONE;
613*4882a593Smuzhiyun girq->handler = handle_simple_irq;
614*4882a593Smuzhiyun girq->threaded = true;
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun ret = devm_gpiochip_add_data(dev, &mcp->chip, mcp);
618*4882a593Smuzhiyun if (ret < 0)
619*4882a593Smuzhiyun return dev_err_probe(dev, ret, "can't add GPIO chip\n");
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun mcp->pinctrl_desc.pctlops = &mcp_pinctrl_ops;
622*4882a593Smuzhiyun mcp->pinctrl_desc.confops = &mcp_pinconf_ops;
623*4882a593Smuzhiyun mcp->pinctrl_desc.npins = mcp->chip.ngpio;
624*4882a593Smuzhiyun if (mcp->pinctrl_desc.npins == 8)
625*4882a593Smuzhiyun mcp->pinctrl_desc.pins = mcp23x08_pins;
626*4882a593Smuzhiyun else if (mcp->pinctrl_desc.npins == 16)
627*4882a593Smuzhiyun mcp->pinctrl_desc.pins = mcp23x17_pins;
628*4882a593Smuzhiyun mcp->pinctrl_desc.owner = THIS_MODULE;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun mcp->pctldev = devm_pinctrl_register(dev, &mcp->pinctrl_desc, mcp);
631*4882a593Smuzhiyun if (IS_ERR(mcp->pctldev))
632*4882a593Smuzhiyun return dev_err_probe(dev, PTR_ERR(mcp->pctldev), "can't register controller\n");
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun if (mcp->irq) {
635*4882a593Smuzhiyun ret = mcp23s08_irq_setup(mcp);
636*4882a593Smuzhiyun if (ret)
637*4882a593Smuzhiyun return dev_err_probe(dev, ret, "can't setup IRQ\n");
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun return 0;
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mcp23s08_probe_one);
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun MODULE_LICENSE("GPL");
645