1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * MAX77620 pin control driver.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2016, NVIDIA CORPORATION. All rights reserved.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author:
8*4882a593Smuzhiyun * Chaitanya Bandi <bandik@nvidia.com>
9*4882a593Smuzhiyun * Laxman Dewangan <ldewangan@nvidia.com>
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/mfd/max77620.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
16*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
17*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
18*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/regmap.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include "core.h"
23*4882a593Smuzhiyun #include "pinconf.h"
24*4882a593Smuzhiyun #include "pinctrl-utils.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define MAX77620_PIN_NUM 8
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun enum max77620_pin_ppdrv {
29*4882a593Smuzhiyun MAX77620_PIN_UNCONFIG_DRV,
30*4882a593Smuzhiyun MAX77620_PIN_OD_DRV,
31*4882a593Smuzhiyun MAX77620_PIN_PP_DRV,
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define MAX77620_ACTIVE_FPS_SOURCE (PIN_CONFIG_END + 1)
35*4882a593Smuzhiyun #define MAX77620_ACTIVE_FPS_POWER_ON_SLOTS (PIN_CONFIG_END + 2)
36*4882a593Smuzhiyun #define MAX77620_ACTIVE_FPS_POWER_DOWN_SLOTS (PIN_CONFIG_END + 3)
37*4882a593Smuzhiyun #define MAX77620_SUSPEND_FPS_SOURCE (PIN_CONFIG_END + 4)
38*4882a593Smuzhiyun #define MAX77620_SUSPEND_FPS_POWER_ON_SLOTS (PIN_CONFIG_END + 5)
39*4882a593Smuzhiyun #define MAX77620_SUSPEND_FPS_POWER_DOWN_SLOTS (PIN_CONFIG_END + 6)
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun struct max77620_pin_function {
42*4882a593Smuzhiyun const char *name;
43*4882a593Smuzhiyun const char * const *groups;
44*4882a593Smuzhiyun unsigned int ngroups;
45*4882a593Smuzhiyun int mux_option;
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun static const struct pinconf_generic_params max77620_cfg_params[] = {
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun .property = "maxim,active-fps-source",
51*4882a593Smuzhiyun .param = MAX77620_ACTIVE_FPS_SOURCE,
52*4882a593Smuzhiyun }, {
53*4882a593Smuzhiyun .property = "maxim,active-fps-power-up-slot",
54*4882a593Smuzhiyun .param = MAX77620_ACTIVE_FPS_POWER_ON_SLOTS,
55*4882a593Smuzhiyun }, {
56*4882a593Smuzhiyun .property = "maxim,active-fps-power-down-slot",
57*4882a593Smuzhiyun .param = MAX77620_ACTIVE_FPS_POWER_DOWN_SLOTS,
58*4882a593Smuzhiyun }, {
59*4882a593Smuzhiyun .property = "maxim,suspend-fps-source",
60*4882a593Smuzhiyun .param = MAX77620_SUSPEND_FPS_SOURCE,
61*4882a593Smuzhiyun }, {
62*4882a593Smuzhiyun .property = "maxim,suspend-fps-power-up-slot",
63*4882a593Smuzhiyun .param = MAX77620_SUSPEND_FPS_POWER_ON_SLOTS,
64*4882a593Smuzhiyun }, {
65*4882a593Smuzhiyun .property = "maxim,suspend-fps-power-down-slot",
66*4882a593Smuzhiyun .param = MAX77620_SUSPEND_FPS_POWER_DOWN_SLOTS,
67*4882a593Smuzhiyun },
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun enum max77620_alternate_pinmux_option {
71*4882a593Smuzhiyun MAX77620_PINMUX_GPIO = 0,
72*4882a593Smuzhiyun MAX77620_PINMUX_LOW_POWER_MODE_CONTROL_IN = 1,
73*4882a593Smuzhiyun MAX77620_PINMUX_FLEXIBLE_POWER_SEQUENCER_OUT = 2,
74*4882a593Smuzhiyun MAX77620_PINMUX_32K_OUT1 = 3,
75*4882a593Smuzhiyun MAX77620_PINMUX_SD0_DYNAMIC_VOLTAGE_SCALING_IN = 4,
76*4882a593Smuzhiyun MAX77620_PINMUX_SD1_DYNAMIC_VOLTAGE_SCALING_IN = 5,
77*4882a593Smuzhiyun MAX77620_PINMUX_REFERENCE_OUT = 6,
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun struct max77620_pingroup {
81*4882a593Smuzhiyun const char *name;
82*4882a593Smuzhiyun const unsigned int pins[1];
83*4882a593Smuzhiyun unsigned int npins;
84*4882a593Smuzhiyun enum max77620_alternate_pinmux_option alt_option;
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun struct max77620_pin_info {
88*4882a593Smuzhiyun enum max77620_pin_ppdrv drv_type;
89*4882a593Smuzhiyun int pull_config;
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun struct max77620_fps_config {
93*4882a593Smuzhiyun int active_fps_src;
94*4882a593Smuzhiyun int active_power_up_slots;
95*4882a593Smuzhiyun int active_power_down_slots;
96*4882a593Smuzhiyun int suspend_fps_src;
97*4882a593Smuzhiyun int suspend_power_up_slots;
98*4882a593Smuzhiyun int suspend_power_down_slots;
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun struct max77620_pctrl_info {
102*4882a593Smuzhiyun struct device *dev;
103*4882a593Smuzhiyun struct pinctrl_dev *pctl;
104*4882a593Smuzhiyun struct regmap *rmap;
105*4882a593Smuzhiyun int pins_current_opt[MAX77620_GPIO_NR];
106*4882a593Smuzhiyun const struct max77620_pin_function *functions;
107*4882a593Smuzhiyun unsigned int num_functions;
108*4882a593Smuzhiyun const struct max77620_pingroup *pin_groups;
109*4882a593Smuzhiyun int num_pin_groups;
110*4882a593Smuzhiyun const struct pinctrl_pin_desc *pins;
111*4882a593Smuzhiyun unsigned int num_pins;
112*4882a593Smuzhiyun struct max77620_pin_info pin_info[MAX77620_PIN_NUM];
113*4882a593Smuzhiyun struct max77620_fps_config fps_config[MAX77620_PIN_NUM];
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun static const struct pinctrl_pin_desc max77620_pins_desc[] = {
117*4882a593Smuzhiyun PINCTRL_PIN(MAX77620_GPIO0, "gpio0"),
118*4882a593Smuzhiyun PINCTRL_PIN(MAX77620_GPIO1, "gpio1"),
119*4882a593Smuzhiyun PINCTRL_PIN(MAX77620_GPIO2, "gpio2"),
120*4882a593Smuzhiyun PINCTRL_PIN(MAX77620_GPIO3, "gpio3"),
121*4882a593Smuzhiyun PINCTRL_PIN(MAX77620_GPIO4, "gpio4"),
122*4882a593Smuzhiyun PINCTRL_PIN(MAX77620_GPIO5, "gpio5"),
123*4882a593Smuzhiyun PINCTRL_PIN(MAX77620_GPIO6, "gpio6"),
124*4882a593Smuzhiyun PINCTRL_PIN(MAX77620_GPIO7, "gpio7"),
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun static const char * const gpio_groups[] = {
128*4882a593Smuzhiyun "gpio0",
129*4882a593Smuzhiyun "gpio1",
130*4882a593Smuzhiyun "gpio2",
131*4882a593Smuzhiyun "gpio3",
132*4882a593Smuzhiyun "gpio4",
133*4882a593Smuzhiyun "gpio5",
134*4882a593Smuzhiyun "gpio6",
135*4882a593Smuzhiyun "gpio7",
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun #define FUNCTION_GROUP(fname, mux) \
139*4882a593Smuzhiyun { \
140*4882a593Smuzhiyun .name = fname, \
141*4882a593Smuzhiyun .groups = gpio_groups, \
142*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(gpio_groups), \
143*4882a593Smuzhiyun .mux_option = MAX77620_PINMUX_##mux, \
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun static const struct max77620_pin_function max77620_pin_function[] = {
147*4882a593Smuzhiyun FUNCTION_GROUP("gpio", GPIO),
148*4882a593Smuzhiyun FUNCTION_GROUP("lpm-control-in", LOW_POWER_MODE_CONTROL_IN),
149*4882a593Smuzhiyun FUNCTION_GROUP("fps-out", FLEXIBLE_POWER_SEQUENCER_OUT),
150*4882a593Smuzhiyun FUNCTION_GROUP("32k-out1", 32K_OUT1),
151*4882a593Smuzhiyun FUNCTION_GROUP("sd0-dvs-in", SD0_DYNAMIC_VOLTAGE_SCALING_IN),
152*4882a593Smuzhiyun FUNCTION_GROUP("sd1-dvs-in", SD1_DYNAMIC_VOLTAGE_SCALING_IN),
153*4882a593Smuzhiyun FUNCTION_GROUP("reference-out", REFERENCE_OUT),
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun #define MAX77620_PINGROUP(pg_name, pin_id, option) \
157*4882a593Smuzhiyun { \
158*4882a593Smuzhiyun .name = #pg_name, \
159*4882a593Smuzhiyun .pins = {MAX77620_##pin_id}, \
160*4882a593Smuzhiyun .npins = 1, \
161*4882a593Smuzhiyun .alt_option = MAX77620_PINMUX_##option, \
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun static const struct max77620_pingroup max77620_pingroups[] = {
165*4882a593Smuzhiyun MAX77620_PINGROUP(gpio0, GPIO0, LOW_POWER_MODE_CONTROL_IN),
166*4882a593Smuzhiyun MAX77620_PINGROUP(gpio1, GPIO1, FLEXIBLE_POWER_SEQUENCER_OUT),
167*4882a593Smuzhiyun MAX77620_PINGROUP(gpio2, GPIO2, FLEXIBLE_POWER_SEQUENCER_OUT),
168*4882a593Smuzhiyun MAX77620_PINGROUP(gpio3, GPIO3, FLEXIBLE_POWER_SEQUENCER_OUT),
169*4882a593Smuzhiyun MAX77620_PINGROUP(gpio4, GPIO4, 32K_OUT1),
170*4882a593Smuzhiyun MAX77620_PINGROUP(gpio5, GPIO5, SD0_DYNAMIC_VOLTAGE_SCALING_IN),
171*4882a593Smuzhiyun MAX77620_PINGROUP(gpio6, GPIO6, SD1_DYNAMIC_VOLTAGE_SCALING_IN),
172*4882a593Smuzhiyun MAX77620_PINGROUP(gpio7, GPIO7, REFERENCE_OUT),
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun
max77620_pinctrl_get_groups_count(struct pinctrl_dev * pctldev)175*4882a593Smuzhiyun static int max77620_pinctrl_get_groups_count(struct pinctrl_dev *pctldev)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun struct max77620_pctrl_info *mpci = pinctrl_dev_get_drvdata(pctldev);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun return mpci->num_pin_groups;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
max77620_pinctrl_get_group_name(struct pinctrl_dev * pctldev,unsigned int group)182*4882a593Smuzhiyun static const char *max77620_pinctrl_get_group_name(
183*4882a593Smuzhiyun struct pinctrl_dev *pctldev, unsigned int group)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun struct max77620_pctrl_info *mpci = pinctrl_dev_get_drvdata(pctldev);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun return mpci->pin_groups[group].name;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
max77620_pinctrl_get_group_pins(struct pinctrl_dev * pctldev,unsigned int group,const unsigned int ** pins,unsigned int * num_pins)190*4882a593Smuzhiyun static int max77620_pinctrl_get_group_pins(
191*4882a593Smuzhiyun struct pinctrl_dev *pctldev, unsigned int group,
192*4882a593Smuzhiyun const unsigned int **pins, unsigned int *num_pins)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun struct max77620_pctrl_info *mpci = pinctrl_dev_get_drvdata(pctldev);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun *pins = mpci->pin_groups[group].pins;
197*4882a593Smuzhiyun *num_pins = mpci->pin_groups[group].npins;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun return 0;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun static const struct pinctrl_ops max77620_pinctrl_ops = {
203*4882a593Smuzhiyun .get_groups_count = max77620_pinctrl_get_groups_count,
204*4882a593Smuzhiyun .get_group_name = max77620_pinctrl_get_group_name,
205*4882a593Smuzhiyun .get_group_pins = max77620_pinctrl_get_group_pins,
206*4882a593Smuzhiyun .dt_node_to_map = pinconf_generic_dt_node_to_map_pin,
207*4882a593Smuzhiyun .dt_free_map = pinctrl_utils_free_map,
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun
max77620_pinctrl_get_funcs_count(struct pinctrl_dev * pctldev)210*4882a593Smuzhiyun static int max77620_pinctrl_get_funcs_count(struct pinctrl_dev *pctldev)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun struct max77620_pctrl_info *mpci = pinctrl_dev_get_drvdata(pctldev);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun return mpci->num_functions;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
max77620_pinctrl_get_func_name(struct pinctrl_dev * pctldev,unsigned int function)217*4882a593Smuzhiyun static const char *max77620_pinctrl_get_func_name(struct pinctrl_dev *pctldev,
218*4882a593Smuzhiyun unsigned int function)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun struct max77620_pctrl_info *mpci = pinctrl_dev_get_drvdata(pctldev);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun return mpci->functions[function].name;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
max77620_pinctrl_get_func_groups(struct pinctrl_dev * pctldev,unsigned int function,const char * const ** groups,unsigned int * const num_groups)225*4882a593Smuzhiyun static int max77620_pinctrl_get_func_groups(struct pinctrl_dev *pctldev,
226*4882a593Smuzhiyun unsigned int function,
227*4882a593Smuzhiyun const char * const **groups,
228*4882a593Smuzhiyun unsigned int * const num_groups)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun struct max77620_pctrl_info *mpci = pinctrl_dev_get_drvdata(pctldev);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun *groups = mpci->functions[function].groups;
233*4882a593Smuzhiyun *num_groups = mpci->functions[function].ngroups;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun return 0;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
max77620_pinctrl_enable(struct pinctrl_dev * pctldev,unsigned int function,unsigned int group)238*4882a593Smuzhiyun static int max77620_pinctrl_enable(struct pinctrl_dev *pctldev,
239*4882a593Smuzhiyun unsigned int function, unsigned int group)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun struct max77620_pctrl_info *mpci = pinctrl_dev_get_drvdata(pctldev);
242*4882a593Smuzhiyun u8 val;
243*4882a593Smuzhiyun int ret;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun if (function == MAX77620_PINMUX_GPIO) {
246*4882a593Smuzhiyun val = 0;
247*4882a593Smuzhiyun } else if (function == mpci->pin_groups[group].alt_option) {
248*4882a593Smuzhiyun val = 1 << group;
249*4882a593Smuzhiyun } else {
250*4882a593Smuzhiyun dev_err(mpci->dev, "GPIO %u doesn't have function %u\n",
251*4882a593Smuzhiyun group, function);
252*4882a593Smuzhiyun return -EINVAL;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun ret = regmap_update_bits(mpci->rmap, MAX77620_REG_AME_GPIO,
255*4882a593Smuzhiyun BIT(group), val);
256*4882a593Smuzhiyun if (ret < 0)
257*4882a593Smuzhiyun dev_err(mpci->dev, "REG AME GPIO update failed: %d\n", ret);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun return ret;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun static const struct pinmux_ops max77620_pinmux_ops = {
263*4882a593Smuzhiyun .get_functions_count = max77620_pinctrl_get_funcs_count,
264*4882a593Smuzhiyun .get_function_name = max77620_pinctrl_get_func_name,
265*4882a593Smuzhiyun .get_function_groups = max77620_pinctrl_get_func_groups,
266*4882a593Smuzhiyun .set_mux = max77620_pinctrl_enable,
267*4882a593Smuzhiyun };
268*4882a593Smuzhiyun
max77620_pinconf_get(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * config)269*4882a593Smuzhiyun static int max77620_pinconf_get(struct pinctrl_dev *pctldev,
270*4882a593Smuzhiyun unsigned int pin, unsigned long *config)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun struct max77620_pctrl_info *mpci = pinctrl_dev_get_drvdata(pctldev);
273*4882a593Smuzhiyun struct device *dev = mpci->dev;
274*4882a593Smuzhiyun enum pin_config_param param = pinconf_to_config_param(*config);
275*4882a593Smuzhiyun unsigned int val;
276*4882a593Smuzhiyun int arg = 0;
277*4882a593Smuzhiyun int ret;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun switch (param) {
280*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_OPEN_DRAIN:
281*4882a593Smuzhiyun if (mpci->pin_info[pin].drv_type == MAX77620_PIN_OD_DRV)
282*4882a593Smuzhiyun arg = 1;
283*4882a593Smuzhiyun break;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_PUSH_PULL:
286*4882a593Smuzhiyun if (mpci->pin_info[pin].drv_type == MAX77620_PIN_PP_DRV)
287*4882a593Smuzhiyun arg = 1;
288*4882a593Smuzhiyun break;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
291*4882a593Smuzhiyun ret = regmap_read(mpci->rmap, MAX77620_REG_PUE_GPIO, &val);
292*4882a593Smuzhiyun if (ret < 0) {
293*4882a593Smuzhiyun dev_err(dev, "Reg PUE_GPIO read failed: %d\n", ret);
294*4882a593Smuzhiyun return ret;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun if (val & BIT(pin))
297*4882a593Smuzhiyun arg = 1;
298*4882a593Smuzhiyun break;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN:
301*4882a593Smuzhiyun ret = regmap_read(mpci->rmap, MAX77620_REG_PDE_GPIO, &val);
302*4882a593Smuzhiyun if (ret < 0) {
303*4882a593Smuzhiyun dev_err(dev, "Reg PDE_GPIO read failed: %d\n", ret);
304*4882a593Smuzhiyun return ret;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun if (val & BIT(pin))
307*4882a593Smuzhiyun arg = 1;
308*4882a593Smuzhiyun break;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun default:
311*4882a593Smuzhiyun dev_err(dev, "Properties not supported\n");
312*4882a593Smuzhiyun return -ENOTSUPP;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun *config = pinconf_to_config_packed(param, (u16)arg);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun return 0;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
max77620_get_default_fps(struct max77620_pctrl_info * mpci,int addr,int * fps)320*4882a593Smuzhiyun static int max77620_get_default_fps(struct max77620_pctrl_info *mpci,
321*4882a593Smuzhiyun int addr, int *fps)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun unsigned int val;
324*4882a593Smuzhiyun int ret;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun ret = regmap_read(mpci->rmap, addr, &val);
327*4882a593Smuzhiyun if (ret < 0) {
328*4882a593Smuzhiyun dev_err(mpci->dev, "Reg PUE_GPIO read failed: %d\n", ret);
329*4882a593Smuzhiyun return ret;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun *fps = (val & MAX77620_FPS_SRC_MASK) >> MAX77620_FPS_SRC_SHIFT;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun return 0;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
max77620_set_fps_param(struct max77620_pctrl_info * mpci,int pin,int param)336*4882a593Smuzhiyun static int max77620_set_fps_param(struct max77620_pctrl_info *mpci,
337*4882a593Smuzhiyun int pin, int param)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun struct max77620_fps_config *fps_config = &mpci->fps_config[pin];
340*4882a593Smuzhiyun int addr, ret;
341*4882a593Smuzhiyun int param_val;
342*4882a593Smuzhiyun int mask, shift;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun if ((pin < MAX77620_GPIO1) || (pin > MAX77620_GPIO3))
345*4882a593Smuzhiyun return 0;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun addr = MAX77620_REG_FPS_GPIO1 + pin - 1;
348*4882a593Smuzhiyun switch (param) {
349*4882a593Smuzhiyun case MAX77620_ACTIVE_FPS_SOURCE:
350*4882a593Smuzhiyun case MAX77620_SUSPEND_FPS_SOURCE:
351*4882a593Smuzhiyun mask = MAX77620_FPS_SRC_MASK;
352*4882a593Smuzhiyun shift = MAX77620_FPS_SRC_SHIFT;
353*4882a593Smuzhiyun param_val = fps_config->active_fps_src;
354*4882a593Smuzhiyun if (param == MAX77620_SUSPEND_FPS_SOURCE)
355*4882a593Smuzhiyun param_val = fps_config->suspend_fps_src;
356*4882a593Smuzhiyun break;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun case MAX77620_ACTIVE_FPS_POWER_ON_SLOTS:
359*4882a593Smuzhiyun case MAX77620_SUSPEND_FPS_POWER_ON_SLOTS:
360*4882a593Smuzhiyun mask = MAX77620_FPS_PU_PERIOD_MASK;
361*4882a593Smuzhiyun shift = MAX77620_FPS_PU_PERIOD_SHIFT;
362*4882a593Smuzhiyun param_val = fps_config->active_power_up_slots;
363*4882a593Smuzhiyun if (param == MAX77620_SUSPEND_FPS_POWER_ON_SLOTS)
364*4882a593Smuzhiyun param_val = fps_config->suspend_power_up_slots;
365*4882a593Smuzhiyun break;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun case MAX77620_ACTIVE_FPS_POWER_DOWN_SLOTS:
368*4882a593Smuzhiyun case MAX77620_SUSPEND_FPS_POWER_DOWN_SLOTS:
369*4882a593Smuzhiyun mask = MAX77620_FPS_PD_PERIOD_MASK;
370*4882a593Smuzhiyun shift = MAX77620_FPS_PD_PERIOD_SHIFT;
371*4882a593Smuzhiyun param_val = fps_config->active_power_down_slots;
372*4882a593Smuzhiyun if (param == MAX77620_SUSPEND_FPS_POWER_DOWN_SLOTS)
373*4882a593Smuzhiyun param_val = fps_config->suspend_power_down_slots;
374*4882a593Smuzhiyun break;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun default:
377*4882a593Smuzhiyun dev_err(mpci->dev, "Invalid parameter %d for pin %d\n",
378*4882a593Smuzhiyun param, pin);
379*4882a593Smuzhiyun return -EINVAL;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun if (param_val < 0)
383*4882a593Smuzhiyun return 0;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun ret = regmap_update_bits(mpci->rmap, addr, mask, param_val << shift);
386*4882a593Smuzhiyun if (ret < 0)
387*4882a593Smuzhiyun dev_err(mpci->dev, "Reg 0x%02x update failed %d\n", addr, ret);
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun return ret;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
max77620_pinconf_set(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * configs,unsigned int num_configs)392*4882a593Smuzhiyun static int max77620_pinconf_set(struct pinctrl_dev *pctldev,
393*4882a593Smuzhiyun unsigned int pin, unsigned long *configs,
394*4882a593Smuzhiyun unsigned int num_configs)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun struct max77620_pctrl_info *mpci = pinctrl_dev_get_drvdata(pctldev);
397*4882a593Smuzhiyun struct device *dev = mpci->dev;
398*4882a593Smuzhiyun struct max77620_fps_config *fps_config;
399*4882a593Smuzhiyun int param;
400*4882a593Smuzhiyun u32 param_val;
401*4882a593Smuzhiyun unsigned int val;
402*4882a593Smuzhiyun unsigned int pu_val;
403*4882a593Smuzhiyun unsigned int pd_val;
404*4882a593Smuzhiyun int addr, ret;
405*4882a593Smuzhiyun int i;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun for (i = 0; i < num_configs; i++) {
408*4882a593Smuzhiyun param = pinconf_to_config_param(configs[i]);
409*4882a593Smuzhiyun param_val = pinconf_to_config_argument(configs[i]);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun switch (param) {
412*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_OPEN_DRAIN:
413*4882a593Smuzhiyun val = param_val ? 0 : 1;
414*4882a593Smuzhiyun ret = regmap_update_bits(mpci->rmap,
415*4882a593Smuzhiyun MAX77620_REG_GPIO0 + pin,
416*4882a593Smuzhiyun MAX77620_CNFG_GPIO_DRV_MASK,
417*4882a593Smuzhiyun val);
418*4882a593Smuzhiyun if (ret)
419*4882a593Smuzhiyun goto report_update_failure;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun mpci->pin_info[pin].drv_type = val ?
422*4882a593Smuzhiyun MAX77620_PIN_PP_DRV : MAX77620_PIN_OD_DRV;
423*4882a593Smuzhiyun break;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_PUSH_PULL:
426*4882a593Smuzhiyun val = param_val ? 1 : 0;
427*4882a593Smuzhiyun ret = regmap_update_bits(mpci->rmap,
428*4882a593Smuzhiyun MAX77620_REG_GPIO0 + pin,
429*4882a593Smuzhiyun MAX77620_CNFG_GPIO_DRV_MASK,
430*4882a593Smuzhiyun val);
431*4882a593Smuzhiyun if (ret)
432*4882a593Smuzhiyun goto report_update_failure;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun mpci->pin_info[pin].drv_type = val ?
435*4882a593Smuzhiyun MAX77620_PIN_PP_DRV : MAX77620_PIN_OD_DRV;
436*4882a593Smuzhiyun break;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun case MAX77620_ACTIVE_FPS_SOURCE:
439*4882a593Smuzhiyun case MAX77620_ACTIVE_FPS_POWER_ON_SLOTS:
440*4882a593Smuzhiyun case MAX77620_ACTIVE_FPS_POWER_DOWN_SLOTS:
441*4882a593Smuzhiyun if ((pin < MAX77620_GPIO1) || (pin > MAX77620_GPIO3))
442*4882a593Smuzhiyun return -EINVAL;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun fps_config = &mpci->fps_config[pin];
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun if ((param == MAX77620_ACTIVE_FPS_SOURCE) &&
447*4882a593Smuzhiyun (param_val == MAX77620_FPS_SRC_DEF)) {
448*4882a593Smuzhiyun addr = MAX77620_REG_FPS_GPIO1 + pin - 1;
449*4882a593Smuzhiyun ret = max77620_get_default_fps(
450*4882a593Smuzhiyun mpci, addr,
451*4882a593Smuzhiyun &fps_config->active_fps_src);
452*4882a593Smuzhiyun if (ret < 0)
453*4882a593Smuzhiyun return ret;
454*4882a593Smuzhiyun break;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun if (param == MAX77620_ACTIVE_FPS_SOURCE)
458*4882a593Smuzhiyun fps_config->active_fps_src = param_val;
459*4882a593Smuzhiyun else if (param == MAX77620_ACTIVE_FPS_POWER_ON_SLOTS)
460*4882a593Smuzhiyun fps_config->active_power_up_slots = param_val;
461*4882a593Smuzhiyun else
462*4882a593Smuzhiyun fps_config->active_power_down_slots = param_val;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun ret = max77620_set_fps_param(mpci, pin, param);
465*4882a593Smuzhiyun if (ret < 0)
466*4882a593Smuzhiyun return ret;
467*4882a593Smuzhiyun break;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun case MAX77620_SUSPEND_FPS_SOURCE:
470*4882a593Smuzhiyun case MAX77620_SUSPEND_FPS_POWER_ON_SLOTS:
471*4882a593Smuzhiyun case MAX77620_SUSPEND_FPS_POWER_DOWN_SLOTS:
472*4882a593Smuzhiyun if ((pin < MAX77620_GPIO1) || (pin > MAX77620_GPIO3))
473*4882a593Smuzhiyun return -EINVAL;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun fps_config = &mpci->fps_config[pin];
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun if ((param == MAX77620_SUSPEND_FPS_SOURCE) &&
478*4882a593Smuzhiyun (param_val == MAX77620_FPS_SRC_DEF)) {
479*4882a593Smuzhiyun addr = MAX77620_REG_FPS_GPIO1 + pin - 1;
480*4882a593Smuzhiyun ret = max77620_get_default_fps(
481*4882a593Smuzhiyun mpci, addr,
482*4882a593Smuzhiyun &fps_config->suspend_fps_src);
483*4882a593Smuzhiyun if (ret < 0)
484*4882a593Smuzhiyun return ret;
485*4882a593Smuzhiyun break;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun if (param == MAX77620_SUSPEND_FPS_SOURCE)
489*4882a593Smuzhiyun fps_config->suspend_fps_src = param_val;
490*4882a593Smuzhiyun else if (param == MAX77620_SUSPEND_FPS_POWER_ON_SLOTS)
491*4882a593Smuzhiyun fps_config->suspend_power_up_slots = param_val;
492*4882a593Smuzhiyun else
493*4882a593Smuzhiyun fps_config->suspend_power_down_slots =
494*4882a593Smuzhiyun param_val;
495*4882a593Smuzhiyun break;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
498*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN:
499*4882a593Smuzhiyun pu_val = (param == PIN_CONFIG_BIAS_PULL_UP) ?
500*4882a593Smuzhiyun BIT(pin) : 0;
501*4882a593Smuzhiyun pd_val = (param == PIN_CONFIG_BIAS_PULL_DOWN) ?
502*4882a593Smuzhiyun BIT(pin) : 0;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun ret = regmap_update_bits(mpci->rmap,
505*4882a593Smuzhiyun MAX77620_REG_PUE_GPIO,
506*4882a593Smuzhiyun BIT(pin), pu_val);
507*4882a593Smuzhiyun if (ret < 0) {
508*4882a593Smuzhiyun dev_err(dev, "PUE_GPIO update failed: %d\n",
509*4882a593Smuzhiyun ret);
510*4882a593Smuzhiyun return ret;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun ret = regmap_update_bits(mpci->rmap,
514*4882a593Smuzhiyun MAX77620_REG_PDE_GPIO,
515*4882a593Smuzhiyun BIT(pin), pd_val);
516*4882a593Smuzhiyun if (ret < 0) {
517*4882a593Smuzhiyun dev_err(dev, "PDE_GPIO update failed: %d\n",
518*4882a593Smuzhiyun ret);
519*4882a593Smuzhiyun return ret;
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun break;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun default:
524*4882a593Smuzhiyun dev_err(dev, "Properties not supported\n");
525*4882a593Smuzhiyun return -ENOTSUPP;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun return 0;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun report_update_failure:
532*4882a593Smuzhiyun dev_err(dev, "Reg 0x%02x update failed %d\n",
533*4882a593Smuzhiyun MAX77620_REG_GPIO0 + pin, ret);
534*4882a593Smuzhiyun return ret;
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun static const struct pinconf_ops max77620_pinconf_ops = {
538*4882a593Smuzhiyun .pin_config_get = max77620_pinconf_get,
539*4882a593Smuzhiyun .pin_config_set = max77620_pinconf_set,
540*4882a593Smuzhiyun };
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun static struct pinctrl_desc max77620_pinctrl_desc = {
543*4882a593Smuzhiyun .pctlops = &max77620_pinctrl_ops,
544*4882a593Smuzhiyun .pmxops = &max77620_pinmux_ops,
545*4882a593Smuzhiyun .confops = &max77620_pinconf_ops,
546*4882a593Smuzhiyun };
547*4882a593Smuzhiyun
max77620_pinctrl_probe(struct platform_device * pdev)548*4882a593Smuzhiyun static int max77620_pinctrl_probe(struct platform_device *pdev)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun struct max77620_chip *max77620 = dev_get_drvdata(pdev->dev.parent);
551*4882a593Smuzhiyun struct max77620_pctrl_info *mpci;
552*4882a593Smuzhiyun int i;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun mpci = devm_kzalloc(&pdev->dev, sizeof(*mpci), GFP_KERNEL);
555*4882a593Smuzhiyun if (!mpci)
556*4882a593Smuzhiyun return -ENOMEM;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun mpci->dev = &pdev->dev;
559*4882a593Smuzhiyun mpci->dev->of_node = pdev->dev.parent->of_node;
560*4882a593Smuzhiyun mpci->rmap = max77620->rmap;
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun mpci->pins = max77620_pins_desc;
563*4882a593Smuzhiyun mpci->num_pins = ARRAY_SIZE(max77620_pins_desc);
564*4882a593Smuzhiyun mpci->functions = max77620_pin_function;
565*4882a593Smuzhiyun mpci->num_functions = ARRAY_SIZE(max77620_pin_function);
566*4882a593Smuzhiyun mpci->pin_groups = max77620_pingroups;
567*4882a593Smuzhiyun mpci->num_pin_groups = ARRAY_SIZE(max77620_pingroups);
568*4882a593Smuzhiyun platform_set_drvdata(pdev, mpci);
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun max77620_pinctrl_desc.name = dev_name(&pdev->dev);
571*4882a593Smuzhiyun max77620_pinctrl_desc.pins = max77620_pins_desc;
572*4882a593Smuzhiyun max77620_pinctrl_desc.npins = ARRAY_SIZE(max77620_pins_desc);
573*4882a593Smuzhiyun max77620_pinctrl_desc.num_custom_params =
574*4882a593Smuzhiyun ARRAY_SIZE(max77620_cfg_params);
575*4882a593Smuzhiyun max77620_pinctrl_desc.custom_params = max77620_cfg_params;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun for (i = 0; i < MAX77620_PIN_NUM; ++i) {
578*4882a593Smuzhiyun mpci->fps_config[i].active_fps_src = -1;
579*4882a593Smuzhiyun mpci->fps_config[i].active_power_up_slots = -1;
580*4882a593Smuzhiyun mpci->fps_config[i].active_power_down_slots = -1;
581*4882a593Smuzhiyun mpci->fps_config[i].suspend_fps_src = -1;
582*4882a593Smuzhiyun mpci->fps_config[i].suspend_power_up_slots = -1;
583*4882a593Smuzhiyun mpci->fps_config[i].suspend_power_down_slots = -1;
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun mpci->pctl = devm_pinctrl_register(&pdev->dev, &max77620_pinctrl_desc,
587*4882a593Smuzhiyun mpci);
588*4882a593Smuzhiyun if (IS_ERR(mpci->pctl)) {
589*4882a593Smuzhiyun dev_err(&pdev->dev, "Couldn't register pinctrl driver\n");
590*4882a593Smuzhiyun return PTR_ERR(mpci->pctl);
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun return 0;
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
597*4882a593Smuzhiyun static int max77620_suspend_fps_param[] = {
598*4882a593Smuzhiyun MAX77620_SUSPEND_FPS_SOURCE,
599*4882a593Smuzhiyun MAX77620_SUSPEND_FPS_POWER_ON_SLOTS,
600*4882a593Smuzhiyun MAX77620_SUSPEND_FPS_POWER_DOWN_SLOTS,
601*4882a593Smuzhiyun };
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun static int max77620_active_fps_param[] = {
604*4882a593Smuzhiyun MAX77620_ACTIVE_FPS_SOURCE,
605*4882a593Smuzhiyun MAX77620_ACTIVE_FPS_POWER_ON_SLOTS,
606*4882a593Smuzhiyun MAX77620_ACTIVE_FPS_POWER_DOWN_SLOTS,
607*4882a593Smuzhiyun };
608*4882a593Smuzhiyun
max77620_pinctrl_suspend(struct device * dev)609*4882a593Smuzhiyun static int max77620_pinctrl_suspend(struct device *dev)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun struct max77620_pctrl_info *mpci = dev_get_drvdata(dev);
612*4882a593Smuzhiyun int pin, p;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun for (pin = 0; pin < MAX77620_PIN_NUM; ++pin) {
615*4882a593Smuzhiyun if ((pin < MAX77620_GPIO1) || (pin > MAX77620_GPIO3))
616*4882a593Smuzhiyun continue;
617*4882a593Smuzhiyun for (p = 0; p < 3; ++p)
618*4882a593Smuzhiyun max77620_set_fps_param(
619*4882a593Smuzhiyun mpci, pin, max77620_suspend_fps_param[p]);
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun return 0;
623*4882a593Smuzhiyun };
624*4882a593Smuzhiyun
max77620_pinctrl_resume(struct device * dev)625*4882a593Smuzhiyun static int max77620_pinctrl_resume(struct device *dev)
626*4882a593Smuzhiyun {
627*4882a593Smuzhiyun struct max77620_pctrl_info *mpci = dev_get_drvdata(dev);
628*4882a593Smuzhiyun int pin, p;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun for (pin = 0; pin < MAX77620_PIN_NUM; ++pin) {
631*4882a593Smuzhiyun if ((pin < MAX77620_GPIO1) || (pin > MAX77620_GPIO3))
632*4882a593Smuzhiyun continue;
633*4882a593Smuzhiyun for (p = 0; p < 3; ++p)
634*4882a593Smuzhiyun max77620_set_fps_param(
635*4882a593Smuzhiyun mpci, pin, max77620_active_fps_param[p]);
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun return 0;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun #endif
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun static const struct dev_pm_ops max77620_pinctrl_pm_ops = {
643*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(
644*4882a593Smuzhiyun max77620_pinctrl_suspend, max77620_pinctrl_resume)
645*4882a593Smuzhiyun };
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun static const struct platform_device_id max77620_pinctrl_devtype[] = {
648*4882a593Smuzhiyun { .name = "max77620-pinctrl", },
649*4882a593Smuzhiyun { .name = "max20024-pinctrl", },
650*4882a593Smuzhiyun {},
651*4882a593Smuzhiyun };
652*4882a593Smuzhiyun MODULE_DEVICE_TABLE(platform, max77620_pinctrl_devtype);
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun static struct platform_driver max77620_pinctrl_driver = {
655*4882a593Smuzhiyun .driver = {
656*4882a593Smuzhiyun .name = "max77620-pinctrl",
657*4882a593Smuzhiyun .pm = &max77620_pinctrl_pm_ops,
658*4882a593Smuzhiyun },
659*4882a593Smuzhiyun .probe = max77620_pinctrl_probe,
660*4882a593Smuzhiyun .id_table = max77620_pinctrl_devtype,
661*4882a593Smuzhiyun };
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun module_platform_driver(max77620_pinctrl_driver);
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun MODULE_DESCRIPTION("MAX77620/MAX20024 pin control driver");
666*4882a593Smuzhiyun MODULE_AUTHOR("Chaitanya Bandi<bandik@nvidia.com>");
667*4882a593Smuzhiyun MODULE_AUTHOR("Laxman Dewangan<ldewangan@nvidia.com>");
668*4882a593Smuzhiyun MODULE_ALIAS("platform:max77620-pinctrl");
669*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
670