xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/pinctrl-lpc18xx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Pinctrl driver for NXP LPC18xx/LPC43xx System Control Unit (SCU)
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2015 Joachim Eastwood <manabian@gmail.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * This file is licensed under the terms of the GNU General Public
7*4882a593Smuzhiyun  * License version 2. This program is licensed "as is" without any
8*4882a593Smuzhiyun  * warranty of any kind, whether express or implied.
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/bitops.h>
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/of_device.h>
17*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
18*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
19*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include "core.h"
22*4882a593Smuzhiyun #include "pinctrl-utils.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* LPC18XX SCU analog function registers */
25*4882a593Smuzhiyun #define LPC18XX_SCU_REG_ENAIO0		0xc88
26*4882a593Smuzhiyun #define LPC18XX_SCU_REG_ENAIO1		0xc8c
27*4882a593Smuzhiyun #define LPC18XX_SCU_REG_ENAIO2		0xc90
28*4882a593Smuzhiyun #define LPC18XX_SCU_REG_ENAIO2_DAC	BIT(0)
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* LPC18XX SCU pin register definitions */
31*4882a593Smuzhiyun #define LPC18XX_SCU_PIN_MODE_MASK	0x7
32*4882a593Smuzhiyun #define LPC18XX_SCU_PIN_EPD		BIT(3)
33*4882a593Smuzhiyun #define LPC18XX_SCU_PIN_EPUN		BIT(4)
34*4882a593Smuzhiyun #define LPC18XX_SCU_PIN_EHS		BIT(5)
35*4882a593Smuzhiyun #define LPC18XX_SCU_PIN_EZI		BIT(6)
36*4882a593Smuzhiyun #define LPC18XX_SCU_PIN_ZIF		BIT(7)
37*4882a593Smuzhiyun #define LPC18XX_SCU_PIN_EHD_MASK	0x300
38*4882a593Smuzhiyun #define LPC18XX_SCU_PIN_EHD_POS		8
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define LPC18XX_SCU_USB1_EPD		BIT(2)
41*4882a593Smuzhiyun #define LPC18XX_SCU_USB1_EPWR		BIT(4)
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define LPC18XX_SCU_I2C0_EFP		BIT(0)
44*4882a593Smuzhiyun #define LPC18XX_SCU_I2C0_EHD		BIT(2)
45*4882a593Smuzhiyun #define LPC18XX_SCU_I2C0_EZI		BIT(3)
46*4882a593Smuzhiyun #define LPC18XX_SCU_I2C0_ZIF		BIT(7)
47*4882a593Smuzhiyun #define LPC18XX_SCU_I2C0_SCL_SHIFT	0
48*4882a593Smuzhiyun #define LPC18XX_SCU_I2C0_SDA_SHIFT	8
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define LPC18XX_SCU_FUNC_PER_PIN	8
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /* LPC18XX SCU pin interrupt select registers */
53*4882a593Smuzhiyun #define LPC18XX_SCU_PINTSEL0		0xe00
54*4882a593Smuzhiyun #define LPC18XX_SCU_PINTSEL1		0xe04
55*4882a593Smuzhiyun #define LPC18XX_SCU_PINTSEL_VAL_MASK	0xff
56*4882a593Smuzhiyun #define LPC18XX_SCU_PINTSEL_PORT_SHIFT	5
57*4882a593Smuzhiyun #define LPC18XX_SCU_IRQ_PER_PINTSEL	4
58*4882a593Smuzhiyun #define LPC18XX_GPIO_PINS_PER_PORT	32
59*4882a593Smuzhiyun #define LPC18XX_GPIO_PIN_INT_MAX	8
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define LPC18XX_SCU_PINTSEL_VAL(val, n) \
62*4882a593Smuzhiyun 	((val) << (((n) % LPC18XX_SCU_IRQ_PER_PINTSEL) * 8))
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /* LPC18xx pin types */
65*4882a593Smuzhiyun enum {
66*4882a593Smuzhiyun 	TYPE_ND,	/* Normal-drive */
67*4882a593Smuzhiyun 	TYPE_HD,	/* High-drive */
68*4882a593Smuzhiyun 	TYPE_HS,	/* High-speed */
69*4882a593Smuzhiyun 	TYPE_I2C0,
70*4882a593Smuzhiyun 	TYPE_USB1,
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun /* LPC18xx pin functions */
74*4882a593Smuzhiyun enum {
75*4882a593Smuzhiyun 	FUNC_R,		/* Reserved */
76*4882a593Smuzhiyun 	FUNC_ADC,
77*4882a593Smuzhiyun 	FUNC_ADCTRIG,
78*4882a593Smuzhiyun 	FUNC_CAN0,
79*4882a593Smuzhiyun 	FUNC_CAN1,
80*4882a593Smuzhiyun 	FUNC_CGU_OUT,
81*4882a593Smuzhiyun 	FUNC_CLKIN,
82*4882a593Smuzhiyun 	FUNC_CLKOUT,
83*4882a593Smuzhiyun 	FUNC_CTIN,
84*4882a593Smuzhiyun 	FUNC_CTOUT,
85*4882a593Smuzhiyun 	FUNC_DAC,
86*4882a593Smuzhiyun 	FUNC_EMC,
87*4882a593Smuzhiyun 	FUNC_EMC_ALT,
88*4882a593Smuzhiyun 	FUNC_ENET,
89*4882a593Smuzhiyun 	FUNC_ENET_ALT,
90*4882a593Smuzhiyun 	FUNC_GPIO,
91*4882a593Smuzhiyun 	FUNC_I2C0,
92*4882a593Smuzhiyun 	FUNC_I2C1,
93*4882a593Smuzhiyun 	FUNC_I2S0_RX_MCLK,
94*4882a593Smuzhiyun 	FUNC_I2S0_RX_SCK,
95*4882a593Smuzhiyun 	FUNC_I2S0_RX_SDA,
96*4882a593Smuzhiyun 	FUNC_I2S0_RX_WS,
97*4882a593Smuzhiyun 	FUNC_I2S0_TX_MCLK,
98*4882a593Smuzhiyun 	FUNC_I2S0_TX_SCK,
99*4882a593Smuzhiyun 	FUNC_I2S0_TX_SDA,
100*4882a593Smuzhiyun 	FUNC_I2S0_TX_WS,
101*4882a593Smuzhiyun 	FUNC_I2S1,
102*4882a593Smuzhiyun 	FUNC_LCD,
103*4882a593Smuzhiyun 	FUNC_LCD_ALT,
104*4882a593Smuzhiyun 	FUNC_MCTRL,
105*4882a593Smuzhiyun 	FUNC_NMI,
106*4882a593Smuzhiyun 	FUNC_QEI,
107*4882a593Smuzhiyun 	FUNC_SDMMC,
108*4882a593Smuzhiyun 	FUNC_SGPIO,
109*4882a593Smuzhiyun 	FUNC_SPI,
110*4882a593Smuzhiyun 	FUNC_SPIFI,
111*4882a593Smuzhiyun 	FUNC_SSP0,
112*4882a593Smuzhiyun 	FUNC_SSP0_ALT,
113*4882a593Smuzhiyun 	FUNC_SSP1,
114*4882a593Smuzhiyun 	FUNC_TIMER0,
115*4882a593Smuzhiyun 	FUNC_TIMER1,
116*4882a593Smuzhiyun 	FUNC_TIMER2,
117*4882a593Smuzhiyun 	FUNC_TIMER3,
118*4882a593Smuzhiyun 	FUNC_TRACE,
119*4882a593Smuzhiyun 	FUNC_UART0,
120*4882a593Smuzhiyun 	FUNC_UART1,
121*4882a593Smuzhiyun 	FUNC_UART2,
122*4882a593Smuzhiyun 	FUNC_UART3,
123*4882a593Smuzhiyun 	FUNC_USB0,
124*4882a593Smuzhiyun 	FUNC_USB1,
125*4882a593Smuzhiyun 	FUNC_MAX
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun static const char *const lpc18xx_function_names[] = {
129*4882a593Smuzhiyun 	[FUNC_R]		= "reserved",
130*4882a593Smuzhiyun 	[FUNC_ADC]		= "adc",
131*4882a593Smuzhiyun 	[FUNC_ADCTRIG]		= "adctrig",
132*4882a593Smuzhiyun 	[FUNC_CAN0]		= "can0",
133*4882a593Smuzhiyun 	[FUNC_CAN1]		= "can1",
134*4882a593Smuzhiyun 	[FUNC_CGU_OUT]		= "cgu_out",
135*4882a593Smuzhiyun 	[FUNC_CLKIN]		= "clkin",
136*4882a593Smuzhiyun 	[FUNC_CLKOUT]		= "clkout",
137*4882a593Smuzhiyun 	[FUNC_CTIN]		= "ctin",
138*4882a593Smuzhiyun 	[FUNC_CTOUT]		= "ctout",
139*4882a593Smuzhiyun 	[FUNC_DAC]		= "dac",
140*4882a593Smuzhiyun 	[FUNC_EMC]		= "emc",
141*4882a593Smuzhiyun 	[FUNC_EMC_ALT]		= "emc_alt",
142*4882a593Smuzhiyun 	[FUNC_ENET]		= "enet",
143*4882a593Smuzhiyun 	[FUNC_ENET_ALT]		= "enet_alt",
144*4882a593Smuzhiyun 	[FUNC_GPIO]		= "gpio",
145*4882a593Smuzhiyun 	[FUNC_I2C0]		= "i2c0",
146*4882a593Smuzhiyun 	[FUNC_I2C1]		= "i2c1",
147*4882a593Smuzhiyun 	[FUNC_I2S0_RX_MCLK]	= "i2s0_rx_mclk",
148*4882a593Smuzhiyun 	[FUNC_I2S0_RX_SCK]	= "i2s0_rx_sck",
149*4882a593Smuzhiyun 	[FUNC_I2S0_RX_SDA]	= "i2s0_rx_sda",
150*4882a593Smuzhiyun 	[FUNC_I2S0_RX_WS]	= "i2s0_rx_ws",
151*4882a593Smuzhiyun 	[FUNC_I2S0_TX_MCLK]	= "i2s0_tx_mclk",
152*4882a593Smuzhiyun 	[FUNC_I2S0_TX_SCK]	= "i2s0_tx_sck",
153*4882a593Smuzhiyun 	[FUNC_I2S0_TX_SDA]	= "i2s0_tx_sda",
154*4882a593Smuzhiyun 	[FUNC_I2S0_TX_WS]	= "i2s0_tx_ws",
155*4882a593Smuzhiyun 	[FUNC_I2S1]		= "i2s1",
156*4882a593Smuzhiyun 	[FUNC_LCD]		= "lcd",
157*4882a593Smuzhiyun 	[FUNC_LCD_ALT]		= "lcd_alt",
158*4882a593Smuzhiyun 	[FUNC_MCTRL]		= "mctrl",
159*4882a593Smuzhiyun 	[FUNC_NMI]		= "nmi",
160*4882a593Smuzhiyun 	[FUNC_QEI]		= "qei",
161*4882a593Smuzhiyun 	[FUNC_SDMMC]		= "sdmmc",
162*4882a593Smuzhiyun 	[FUNC_SGPIO]		= "sgpio",
163*4882a593Smuzhiyun 	[FUNC_SPI]		= "spi",
164*4882a593Smuzhiyun 	[FUNC_SPIFI]		= "spifi",
165*4882a593Smuzhiyun 	[FUNC_SSP0]		= "ssp0",
166*4882a593Smuzhiyun 	[FUNC_SSP0_ALT]		= "ssp0_alt",
167*4882a593Smuzhiyun 	[FUNC_SSP1]		= "ssp1",
168*4882a593Smuzhiyun 	[FUNC_TIMER0]		= "timer0",
169*4882a593Smuzhiyun 	[FUNC_TIMER1]		= "timer1",
170*4882a593Smuzhiyun 	[FUNC_TIMER2]		= "timer2",
171*4882a593Smuzhiyun 	[FUNC_TIMER3]		= "timer3",
172*4882a593Smuzhiyun 	[FUNC_TRACE]		= "trace",
173*4882a593Smuzhiyun 	[FUNC_UART0]		= "uart0",
174*4882a593Smuzhiyun 	[FUNC_UART1]		= "uart1",
175*4882a593Smuzhiyun 	[FUNC_UART2]		= "uart2",
176*4882a593Smuzhiyun 	[FUNC_UART3]		= "uart3",
177*4882a593Smuzhiyun 	[FUNC_USB0]		= "usb0",
178*4882a593Smuzhiyun 	[FUNC_USB1]		= "usb1",
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun struct lpc18xx_pmx_func {
182*4882a593Smuzhiyun 	const char **groups;
183*4882a593Smuzhiyun 	unsigned ngroups;
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun struct lpc18xx_scu_data {
187*4882a593Smuzhiyun 	struct pinctrl_dev *pctl;
188*4882a593Smuzhiyun 	void __iomem *base;
189*4882a593Smuzhiyun 	struct clk *clk;
190*4882a593Smuzhiyun 	struct lpc18xx_pmx_func func[FUNC_MAX];
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun struct lpc18xx_pin_caps {
194*4882a593Smuzhiyun 	unsigned int offset;
195*4882a593Smuzhiyun 	unsigned char functions[LPC18XX_SCU_FUNC_PER_PIN];
196*4882a593Smuzhiyun 	unsigned char analog;
197*4882a593Smuzhiyun 	unsigned char type;
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun /* Analog pins are required to have both bias and input disabled */
201*4882a593Smuzhiyun #define LPC18XX_SCU_ANALOG_PIN_CFG	0x10
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun /* Macros to maniupluate analog member in lpc18xx_pin_caps */
204*4882a593Smuzhiyun #define LPC18XX_ANALOG_PIN		BIT(7)
205*4882a593Smuzhiyun #define LPC18XX_ANALOG_ADC(a)		((a >> 5) & 0x3)
206*4882a593Smuzhiyun #define LPC18XX_ANALOG_BIT_MASK		0x1f
207*4882a593Smuzhiyun #define ADC0				(LPC18XX_ANALOG_PIN | (0x00 << 5))
208*4882a593Smuzhiyun #define ADC1				(LPC18XX_ANALOG_PIN | (0x01 << 5))
209*4882a593Smuzhiyun #define DAC				LPC18XX_ANALOG_PIN
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun #define LPC_P(port, pin, f0, f1, f2, f3, f4, f5, f6, f7, a, t)	\
212*4882a593Smuzhiyun static struct lpc18xx_pin_caps lpc18xx_pin_p##port##_##pin = {	\
213*4882a593Smuzhiyun 	.offset = 0x##port * 32 * 4 + pin * 4,			\
214*4882a593Smuzhiyun 	.functions = {						\
215*4882a593Smuzhiyun 			FUNC_##f0, FUNC_##f1, FUNC_##f2,	\
216*4882a593Smuzhiyun 			FUNC_##f3, FUNC_##f4, FUNC_##f5,	\
217*4882a593Smuzhiyun 			FUNC_##f6, FUNC_##f7,			\
218*4882a593Smuzhiyun 	},							\
219*4882a593Smuzhiyun 	.analog = a,						\
220*4882a593Smuzhiyun 	.type = TYPE_##t,					\
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun #define LPC_N(pname, off, f0, f1, f2, f3, f4, f5, f6, f7, a, t)	\
224*4882a593Smuzhiyun static struct lpc18xx_pin_caps lpc18xx_pin_##pname = {		\
225*4882a593Smuzhiyun 	.offset = off,						\
226*4882a593Smuzhiyun 	.functions = {						\
227*4882a593Smuzhiyun 			FUNC_##f0, FUNC_##f1, FUNC_##f2,	\
228*4882a593Smuzhiyun 			FUNC_##f3, FUNC_##f4, FUNC_##f5,	\
229*4882a593Smuzhiyun 			FUNC_##f6, FUNC_##f7,			\
230*4882a593Smuzhiyun 	},							\
231*4882a593Smuzhiyun 	.analog = a,						\
232*4882a593Smuzhiyun 	.type = TYPE_##t,					\
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun /* Pinmuxing table taken from data sheet */
237*4882a593Smuzhiyun /*    Pin    FUNC0  FUNC1  FUNC2  FUNC3   FUNC4   FUNC5   FUNC6    FUNC7 ANALOG TYPE */
238*4882a593Smuzhiyun LPC_P(0,0,   GPIO,  SSP1,  ENET,  SGPIO,      R,      R, I2S0_TX_WS,I2S1,     0, ND);
239*4882a593Smuzhiyun LPC_P(0,1,   GPIO,  SSP1,ENET_ALT,SGPIO,      R,      R,   ENET,    I2S1,     0, ND);
240*4882a593Smuzhiyun LPC_P(1,0,   GPIO,  CTIN,   EMC,      R,      R,   SSP0,  SGPIO,       R,     0, ND);
241*4882a593Smuzhiyun LPC_P(1,1,   GPIO, CTOUT,   EMC,  SGPIO,      R,   SSP0,      R,       R,     0, ND);
242*4882a593Smuzhiyun LPC_P(1,2,   GPIO, CTOUT,   EMC,  SGPIO,      R,   SSP0,      R,       R,     0, ND);
243*4882a593Smuzhiyun LPC_P(1,3,   GPIO, CTOUT, SGPIO,    EMC,   USB0,   SSP1,      R,   SDMMC,     0, ND);
244*4882a593Smuzhiyun LPC_P(1,4,   GPIO, CTOUT, SGPIO,    EMC,   USB0,   SSP1,      R,   SDMMC,     0, ND);
245*4882a593Smuzhiyun LPC_P(1,5,   GPIO, CTOUT,     R,    EMC,   USB0,   SSP1,  SGPIO,   SDMMC,     0, ND);
246*4882a593Smuzhiyun LPC_P(1,6,   GPIO,  CTIN,     R,    EMC,      R,      R,  SGPIO,   SDMMC,     0, ND);
247*4882a593Smuzhiyun LPC_P(1,7,   GPIO, UART1, CTOUT,    EMC,   USB0,      R,      R,       R,     0, ND);
248*4882a593Smuzhiyun LPC_P(1,8,   GPIO, UART1, CTOUT,    EMC,      R,      R,      R,   SDMMC,     0, ND);
249*4882a593Smuzhiyun LPC_P(1,9,   GPIO, UART1, CTOUT,    EMC,      R,      R,      R,   SDMMC,     0, ND);
250*4882a593Smuzhiyun LPC_P(1,10,  GPIO, UART1, CTOUT,    EMC,      R,      R,      R,   SDMMC,     0, ND);
251*4882a593Smuzhiyun LPC_P(1,11,  GPIO, UART1, CTOUT,    EMC,      R,      R,      R,   SDMMC,     0, ND);
252*4882a593Smuzhiyun LPC_P(1,12,  GPIO, UART1,     R,    EMC, TIMER0,      R,  SGPIO,   SDMMC,     0, ND);
253*4882a593Smuzhiyun LPC_P(1,13,  GPIO, UART1,     R,    EMC, TIMER0,      R,  SGPIO,   SDMMC,     0, ND);
254*4882a593Smuzhiyun LPC_P(1,14,  GPIO, UART1,     R,    EMC, TIMER0,      R,  SGPIO,       R,     0, ND);
255*4882a593Smuzhiyun LPC_P(1,15,  GPIO, UART2, SGPIO,   ENET, TIMER0,      R,      R,       R,     0, ND);
256*4882a593Smuzhiyun LPC_P(1,16,  GPIO, UART2, SGPIO,ENET_ALT,TIMER0,      R,      R,    ENET,     0, ND);
257*4882a593Smuzhiyun LPC_P(1,17,  GPIO, UART2,     R,   ENET, TIMER0,   CAN1,  SGPIO,       R,     0, HD);
258*4882a593Smuzhiyun LPC_P(1,18,  GPIO, UART2,     R,   ENET, TIMER0,   CAN1,  SGPIO,       R,     0, ND);
259*4882a593Smuzhiyun LPC_P(1,19,  ENET,  SSP1,     R,      R, CLKOUT,      R, I2S0_RX_MCLK,I2S1,   0, ND);
260*4882a593Smuzhiyun LPC_P(1,20,  GPIO,  SSP1,     R,   ENET, TIMER0,      R,  SGPIO,       R,     0, ND);
261*4882a593Smuzhiyun LPC_P(2,0,  SGPIO, UART0,   EMC,   USB0,   GPIO,      R, TIMER3,    ENET,     0, ND);
262*4882a593Smuzhiyun LPC_P(2,1,  SGPIO, UART0,   EMC,   USB0,   GPIO,      R, TIMER3,       R,     0, ND);
263*4882a593Smuzhiyun LPC_P(2,2,  SGPIO, UART0,   EMC,   USB0,   GPIO,   CTIN, TIMER3,       R,     0, ND);
264*4882a593Smuzhiyun LPC_P(2,3,  SGPIO,  I2C1, UART3,   CTIN,   GPIO,      R, TIMER3,    USB0,     0, HD);
265*4882a593Smuzhiyun LPC_P(2,4,  SGPIO,  I2C1, UART3,   CTIN,   GPIO,      R, TIMER3,    USB0,     0, HD);
266*4882a593Smuzhiyun LPC_P(2,5,  SGPIO,  CTIN,  USB1, ADCTRIG,  GPIO,      R, TIMER3,    USB0,     0, HD);
267*4882a593Smuzhiyun LPC_P(2,6,  SGPIO, UART0,   EMC,   USB0,   GPIO,   CTIN, TIMER3,       R,     0, ND);
268*4882a593Smuzhiyun LPC_P(2,7,   GPIO, CTOUT, UART3,    EMC,      R,      R, TIMER3,       R,     0, ND);
269*4882a593Smuzhiyun LPC_P(2,8,  SGPIO, CTOUT, UART3,    EMC,   GPIO,      R,      R,       R,     0, ND);
270*4882a593Smuzhiyun LPC_P(2,9,   GPIO, CTOUT, UART3,    EMC,      R,      R,      R,       R,     0, ND);
271*4882a593Smuzhiyun LPC_P(2,10,  GPIO, CTOUT, UART2,    EMC,      R,      R,      R,       R,     0, ND);
272*4882a593Smuzhiyun LPC_P(2,11,  GPIO, CTOUT, UART2,    EMC,      R,      R,      R,       R,     0, ND);
273*4882a593Smuzhiyun LPC_P(2,12,  GPIO, CTOUT,     R,    EMC,      R,      R,      R,   UART2,     0, ND);
274*4882a593Smuzhiyun LPC_P(2,13,  GPIO,  CTIN,     R,    EMC,      R,      R,      R,   UART2,     0, ND);
275*4882a593Smuzhiyun LPC_P(3,0,  I2S0_RX_SCK, I2S0_RX_MCLK, I2S0_TX_SCK, I2S0_TX_MCLK,SSP0,R,R,R,  0, ND);
276*4882a593Smuzhiyun LPC_P(3,1,  I2S0_TX_WS, I2S0_RX_WS,CAN0,USB1,GPIO,    R,    LCD,       R,     0, ND);
277*4882a593Smuzhiyun LPC_P(3,2,  I2S0_TX_SDA, I2S0_RX_SDA,CAN0,USB1,GPIO,  R,    LCD,      R,      0, ND);
278*4882a593Smuzhiyun LPC_P(3,3,      R,   SPI,  SSP0,  SPIFI, CGU_OUT,R, I2S0_TX_MCLK,  I2S1,      0, HS);
279*4882a593Smuzhiyun LPC_P(3,4,   GPIO,     R,     R,  SPIFI,  UART1, I2S0_TX_WS, I2S1,  LCD,      0, ND);
280*4882a593Smuzhiyun LPC_P(3,5,   GPIO,     R,     R,  SPIFI,  UART1, I2S0_TX_SDA,I2S1,  LCD,      0, ND);
281*4882a593Smuzhiyun LPC_P(3,6,   GPIO,   SPI,  SSP0,  SPIFI,      R,  SSP0_ALT,   R,      R,      0, ND);
282*4882a593Smuzhiyun LPC_P(3,7,      R,   SPI,  SSP0,  SPIFI,   GPIO,  SSP0_ALT,   R,      R,      0, ND);
283*4882a593Smuzhiyun LPC_P(3,8,      R,   SPI,  SSP0,  SPIFI,   GPIO,  SSP0_ALT,   R,      R,      0, ND);
284*4882a593Smuzhiyun LPC_P(4,0,   GPIO, MCTRL,   NMI,      R,      R,    LCD,  UART3,      R,      0, ND);
285*4882a593Smuzhiyun LPC_P(4,1,   GPIO, CTOUT,   LCD,      R,      R, LCD_ALT, UART3,   ENET, ADC0|1, ND);
286*4882a593Smuzhiyun LPC_P(4,2,   GPIO, CTOUT,   LCD,      R,      R, LCD_ALT, UART3,  SGPIO,      0, ND);
287*4882a593Smuzhiyun LPC_P(4,3,   GPIO, CTOUT,   LCD,      R,      R, LCD_ALT, UART3,  SGPIO, ADC0|0, ND);
288*4882a593Smuzhiyun LPC_P(4,4,   GPIO, CTOUT,   LCD,      R,      R, LCD_ALT, UART3,  SGPIO,    DAC, ND);
289*4882a593Smuzhiyun LPC_P(4,5,   GPIO, CTOUT,   LCD,      R,      R,      R,      R,  SGPIO,      0, ND);
290*4882a593Smuzhiyun LPC_P(4,6,   GPIO, CTOUT,   LCD,      R,      R,      R,      R,  SGPIO,      0, ND);
291*4882a593Smuzhiyun LPC_P(4,7,    LCD, CLKIN,     R,      R,      R,      R,   I2S1,I2S0_TX_SCK,  0, ND);
292*4882a593Smuzhiyun LPC_P(4,8,      R,  CTIN,   LCD,      R,   GPIO, LCD_ALT,  CAN1,  SGPIO,      0, ND);
293*4882a593Smuzhiyun LPC_P(4,9,      R,  CTIN,   LCD,      R,   GPIO, LCD_ALT,  CAN1,  SGPIO,      0, ND);
294*4882a593Smuzhiyun LPC_P(4,10,     R,  CTIN,   LCD,      R,   GPIO, LCD_ALT,     R,  SGPIO,      0, ND);
295*4882a593Smuzhiyun LPC_P(5,0,   GPIO, MCTRL,   EMC,      R,  UART1, TIMER1,      R,      R,      0, ND);
296*4882a593Smuzhiyun LPC_P(5,1,   GPIO, MCTRL,   EMC,      R,  UART1, TIMER1,      R,      R,      0, ND);
297*4882a593Smuzhiyun LPC_P(5,2,   GPIO, MCTRL,   EMC,      R,  UART1, TIMER1,      R,      R,      0, ND);
298*4882a593Smuzhiyun LPC_P(5,3,   GPIO, MCTRL,   EMC,      R,  UART1, TIMER1,      R,      R,      0, ND);
299*4882a593Smuzhiyun LPC_P(5,4,   GPIO, MCTRL,   EMC,      R,  UART1, TIMER1,      R,      R,      0, ND);
300*4882a593Smuzhiyun LPC_P(5,5,   GPIO, MCTRL,   EMC,      R,  UART1, TIMER1,      R,      R,      0, ND);
301*4882a593Smuzhiyun LPC_P(5,6,   GPIO, MCTRL,   EMC,      R,  UART1, TIMER1,      R,      R,      0, ND);
302*4882a593Smuzhiyun LPC_P(5,7,   GPIO, MCTRL,   EMC,      R,  UART1, TIMER1,      R,      R,      0, ND);
303*4882a593Smuzhiyun LPC_P(6,0,      R, I2S0_RX_MCLK,R,    R, I2S0_RX_SCK, R,      R,      R,      0, ND);
304*4882a593Smuzhiyun LPC_P(6,1,   GPIO,   EMC, UART0, I2S0_RX_WS,  R, TIMER2,      R,      R,      0, ND);
305*4882a593Smuzhiyun LPC_P(6,2,   GPIO,   EMC, UART0, I2S0_RX_SDA, R, TIMER2,      R,      R,      0, ND);
306*4882a593Smuzhiyun LPC_P(6,3,   GPIO,  USB0, SGPIO,    EMC,      R, TIMER2,      R,      R,      0, ND);
307*4882a593Smuzhiyun LPC_P(6,4,   GPIO,  CTIN, UART0,    EMC,      R,      R,      R,      R,      0, ND);
308*4882a593Smuzhiyun LPC_P(6,5,   GPIO, CTOUT, UART0,    EMC,      R,      R,      R,      R,      0, ND);
309*4882a593Smuzhiyun LPC_P(6,6,   GPIO,   EMC, SGPIO,   USB0,      R, TIMER2,      R,      R,      0, ND);
310*4882a593Smuzhiyun LPC_P(6,7,      R,   EMC, SGPIO,   USB0,   GPIO, TIMER2,      R,      R,      0, ND);
311*4882a593Smuzhiyun LPC_P(6,8,      R,   EMC, SGPIO,   USB0,   GPIO, TIMER2,      R,      R,      0, ND);
312*4882a593Smuzhiyun LPC_P(6,9,   GPIO,     R,     R,    EMC,      R, TIMER2,      R,      R,      0, ND);
313*4882a593Smuzhiyun LPC_P(6,10,  GPIO, MCTRL,     R,    EMC,      R,      R,      R,      R,      0, ND);
314*4882a593Smuzhiyun LPC_P(6,11,  GPIO,     R,     R,    EMC,      R, TIMER2,      R,      R,      0, ND);
315*4882a593Smuzhiyun LPC_P(6,12,  GPIO, CTOUT,     R,    EMC,      R,      R,      R,      R,      0, ND);
316*4882a593Smuzhiyun LPC_P(7,0,   GPIO, CTOUT,     R,    LCD,      R,      R,      R,  SGPIO,      0, ND);
317*4882a593Smuzhiyun LPC_P(7,1,   GPIO, CTOUT,I2S0_TX_WS,LCD,LCD_ALT,      R,  UART2,  SGPIO,      0, ND);
318*4882a593Smuzhiyun LPC_P(7,2,   GPIO, CTIN,I2S0_TX_SDA,LCD,LCD_ALT,      R,  UART2,  SGPIO,      0, ND);
319*4882a593Smuzhiyun LPC_P(7,3,   GPIO, CTIN,      R,    LCD,LCD_ALT,      R,      R,      R,      0, ND);
320*4882a593Smuzhiyun LPC_P(7,4,   GPIO, CTOUT,     R,    LCD,LCD_ALT,  TRACE,      R,      R, ADC0|4, ND);
321*4882a593Smuzhiyun LPC_P(7,5,   GPIO, CTOUT,     R,    LCD,LCD_ALT,  TRACE,      R,      R, ADC0|3, ND);
322*4882a593Smuzhiyun LPC_P(7,6,   GPIO, CTOUT,     R,    LCD,      R,  TRACE,      R,      R,      0, ND);
323*4882a593Smuzhiyun LPC_P(7,7,   GPIO, CTOUT,     R,    LCD,      R,  TRACE,   ENET,  SGPIO, ADC1|6, ND);
324*4882a593Smuzhiyun LPC_P(8,0,   GPIO,  USB0,     R,  MCTRL,  SGPIO,      R,      R, TIMER0,      0, HD);
325*4882a593Smuzhiyun LPC_P(8,1,   GPIO,  USB0,     R,  MCTRL,  SGPIO,      R,      R, TIMER0,      0, HD);
326*4882a593Smuzhiyun LPC_P(8,2,   GPIO,  USB0,     R,  MCTRL,  SGPIO,      R,      R, TIMER0,      0, HD);
327*4882a593Smuzhiyun LPC_P(8,3,   GPIO,  USB1,     R,    LCD, LCD_ALT,     R,      R, TIMER0,      0, ND);
328*4882a593Smuzhiyun LPC_P(8,4,   GPIO,  USB1,     R,    LCD, LCD_ALT,     R,      R, TIMER0,      0, ND);
329*4882a593Smuzhiyun LPC_P(8,5,   GPIO,  USB1,     R,    LCD, LCD_ALT,     R,      R, TIMER0,      0, ND);
330*4882a593Smuzhiyun LPC_P(8,6,   GPIO,  USB1,     R,    LCD, LCD_ALT,     R,      R, TIMER0,      0, ND);
331*4882a593Smuzhiyun LPC_P(8,7,   GPIO,  USB1,     R,    LCD, LCD_ALT,     R,      R, TIMER0,      0, ND);
332*4882a593Smuzhiyun LPC_P(8,8,      R,  USB1,     R,      R,      R,      R,CGU_OUT,   I2S1,      0, ND);
333*4882a593Smuzhiyun LPC_P(9,0,   GPIO, MCTRL,     R,      R,      R,   ENET,  SGPIO,   SSP0,      0, ND);
334*4882a593Smuzhiyun LPC_P(9,1,   GPIO, MCTRL,     R,      R, I2S0_TX_WS,ENET, SGPIO,   SSP0,      0, ND);
335*4882a593Smuzhiyun LPC_P(9,2,   GPIO, MCTRL,     R,      R, I2S0_TX_SDA,ENET,SGPIO,   SSP0,      0, ND);
336*4882a593Smuzhiyun LPC_P(9,3,   GPIO, MCTRL,  USB1,      R,      R,   ENET,  SGPIO,  UART3,      0, ND);
337*4882a593Smuzhiyun LPC_P(9,4,      R, MCTRL,  USB1,      R,   GPIO,   ENET,  SGPIO,  UART3,      0, ND);
338*4882a593Smuzhiyun LPC_P(9,5,      R, MCTRL,  USB1,      R,   GPIO,   ENET,  SGPIO,  UART0,      0, ND);
339*4882a593Smuzhiyun LPC_P(9,6,   GPIO, MCTRL,  USB1,      R,      R,   ENET,  SGPIO,  UART0,      0, ND);
340*4882a593Smuzhiyun LPC_P(a,0,      R,     R,     R,      R,      R,   I2S1, CGU_OUT,     R,      0, ND);
341*4882a593Smuzhiyun LPC_P(a,1,   GPIO,   QEI,     R,  UART2,      R,      R,      R,      R,      0, HD);
342*4882a593Smuzhiyun LPC_P(a,2,   GPIO,   QEI,     R,  UART2,      R,      R,      R,      R,      0, HD);
343*4882a593Smuzhiyun LPC_P(a,3,   GPIO,   QEI,     R,      R,      R,      R,      R,      R,      0, HD);
344*4882a593Smuzhiyun LPC_P(a,4,      R, CTOUT,     R,    EMC,   GPIO,      R,      R,      R,      0, ND);
345*4882a593Smuzhiyun LPC_P(b,0,      R, CTOUT,   LCD,      R,   GPIO,      R,      R,      R,      0, ND);
346*4882a593Smuzhiyun LPC_P(b,1,      R,  USB1,   LCD,      R,   GPIO,  CTOUT,      R,      R,      0, ND);
347*4882a593Smuzhiyun LPC_P(b,2,      R,  USB1,   LCD,      R,   GPIO,  CTOUT,      R,      R,      0, ND);
348*4882a593Smuzhiyun LPC_P(b,3,      R,  USB1,   LCD,      R,   GPIO,  CTOUT,      R,      R,      0, ND);
349*4882a593Smuzhiyun LPC_P(b,4,      R,  USB1,   LCD,      R,   GPIO,   CTIN,      R,      R,      0, ND);
350*4882a593Smuzhiyun LPC_P(b,5,      R,  USB1,   LCD,      R,   GPIO,   CTIN, LCD_ALT,     R,      0, ND);
351*4882a593Smuzhiyun LPC_P(b,6,      R,  USB1,   LCD,      R,   GPIO,   CTIN, LCD_ALT,     R, ADC0|6, ND);
352*4882a593Smuzhiyun LPC_P(c,0,      R,  USB1,     R,   ENET,    LCD,      R,      R,  SDMMC, ADC1|1, ND);
353*4882a593Smuzhiyun LPC_P(c,1,   USB1,     R, UART1,   ENET,   GPIO,      R, TIMER3,  SDMMC,      0, ND);
354*4882a593Smuzhiyun LPC_P(c,2,   USB1,     R, UART1,   ENET,   GPIO,      R,      R,  SDMMC,      0, ND);
355*4882a593Smuzhiyun LPC_P(c,3,   USB1,     R, UART1,   ENET,   GPIO,      R,      R,  SDMMC, ADC1|0, ND);
356*4882a593Smuzhiyun LPC_P(c,4,      R,  USB1,     R,   ENET,   GPIO,      R, TIMER3,  SDMMC,      0, ND);
357*4882a593Smuzhiyun LPC_P(c,5,      R,  USB1,     R,   ENET,   GPIO,      R, TIMER3,  SDMMC,      0, ND);
358*4882a593Smuzhiyun LPC_P(c,6,      R,  USB1,     R,   ENET,   GPIO,      R, TIMER3,  SDMMC,      0, ND);
359*4882a593Smuzhiyun LPC_P(c,7,      R,  USB1,     R,   ENET,   GPIO,      R, TIMER3,  SDMMC,      0, ND);
360*4882a593Smuzhiyun LPC_P(c,8,      R,  USB1,     R,   ENET,   GPIO,      R, TIMER3,  SDMMC,      0, ND);
361*4882a593Smuzhiyun LPC_P(c,9,      R,  USB1,     R,   ENET,   GPIO,      R, TIMER3,  SDMMC,      0, ND);
362*4882a593Smuzhiyun LPC_P(c,10,     R,  USB1, UART1,      R,   GPIO,      R, TIMER3,  SDMMC,      0, ND);
363*4882a593Smuzhiyun LPC_P(c,11,     R,  USB1, UART1,      R,   GPIO,      R,      R,  SDMMC,      0, ND);
364*4882a593Smuzhiyun LPC_P(c,12,     R,     R, UART1,      R,   GPIO,  SGPIO, I2S0_TX_SDA,SDMMC,   0, ND);
365*4882a593Smuzhiyun LPC_P(c,13,     R,     R, UART1,      R,   GPIO,  SGPIO, I2S0_TX_WS, SDMMC,   0, ND);
366*4882a593Smuzhiyun LPC_P(c,14,     R,     R, UART1,      R,   GPIO,  SGPIO,   ENET,  SDMMC,      0, ND);
367*4882a593Smuzhiyun LPC_P(d,0,      R, CTOUT,   EMC,      R,   GPIO,      R,      R,  SGPIO,      0, ND);
368*4882a593Smuzhiyun LPC_P(d,1,      R,     R,   EMC,      R,   GPIO,  SDMMC,      R,  SGPIO,      0, ND);
369*4882a593Smuzhiyun LPC_P(d,2,      R, CTOUT,   EMC,      R,   GPIO,      R,      R,  SGPIO,      0, ND);
370*4882a593Smuzhiyun LPC_P(d,3,      R, CTOUT,   EMC,      R,   GPIO,      R,      R,  SGPIO,      0, ND);
371*4882a593Smuzhiyun LPC_P(d,4,      R, CTOUT,   EMC,      R,   GPIO,      R,      R,  SGPIO,      0, ND);
372*4882a593Smuzhiyun LPC_P(d,5,      R, CTOUT,   EMC,      R,   GPIO,      R,      R,  SGPIO,      0, ND);
373*4882a593Smuzhiyun LPC_P(d,6,      R, CTOUT,   EMC,      R,   GPIO,      R,      R,  SGPIO,      0, ND);
374*4882a593Smuzhiyun LPC_P(d,7,      R,  CTIN,   EMC,      R,   GPIO,      R,      R,  SGPIO,      0, ND);
375*4882a593Smuzhiyun LPC_P(d,8,      R,  CTIN,   EMC,      R,   GPIO,      R,      R,  SGPIO,      0, ND);
376*4882a593Smuzhiyun LPC_P(d,9,      R, CTOUT,   EMC,      R,   GPIO,      R,      R,  SGPIO,      0, ND);
377*4882a593Smuzhiyun LPC_P(d,10,     R,  CTIN,   EMC,      R,   GPIO,      R,      R,      R,      0, ND);
378*4882a593Smuzhiyun LPC_P(d,11,     R,     R,   EMC,      R,   GPIO,   USB1,  CTOUT,      R,      0, ND);
379*4882a593Smuzhiyun LPC_P(d,12,     R,     R,   EMC,      R,   GPIO,      R,  CTOUT,      R,      0, ND);
380*4882a593Smuzhiyun LPC_P(d,13,     R,  CTIN,   EMC,      R,   GPIO,      R,  CTOUT,      R,      0, ND);
381*4882a593Smuzhiyun LPC_P(d,14,     R,     R,   EMC,      R,   GPIO,      R,  CTOUT,      R,      0, ND);
382*4882a593Smuzhiyun LPC_P(d,15,     R,     R,   EMC,      R,   GPIO,  SDMMC,  CTOUT,      R,      0, ND);
383*4882a593Smuzhiyun LPC_P(d,16,     R,     R,   EMC,      R,   GPIO,  SDMMC,  CTOUT,      R,      0, ND);
384*4882a593Smuzhiyun LPC_P(e,0,      R,     R,     R,    EMC,   GPIO,   CAN1,      R,      R,      0, ND);
385*4882a593Smuzhiyun LPC_P(e,1,      R,     R,     R,    EMC,   GPIO,   CAN1,      R,      R,      0, ND);
386*4882a593Smuzhiyun LPC_P(e,2,ADCTRIG,  CAN0,     R,    EMC,   GPIO,      R,      R,      R,      0, ND);
387*4882a593Smuzhiyun LPC_P(e,3,      R,  CAN0,ADCTRIG,   EMC,   GPIO,      R,      R,      R,      0, ND);
388*4882a593Smuzhiyun LPC_P(e,4,      R,   NMI,     R,    EMC,   GPIO,      R,      R,      R,      0, ND);
389*4882a593Smuzhiyun LPC_P(e,5,      R, CTOUT, UART1,    EMC,   GPIO,      R,      R,      R,      0, ND);
390*4882a593Smuzhiyun LPC_P(e,6,      R, CTOUT, UART1,    EMC,   GPIO,      R,      R,      R,      0, ND);
391*4882a593Smuzhiyun LPC_P(e,7,      R, CTOUT, UART1,    EMC,   GPIO,      R,      R,      R,      0, ND);
392*4882a593Smuzhiyun LPC_P(e,8,      R, CTOUT, UART1,    EMC,   GPIO,      R,      R,      R,      0, ND);
393*4882a593Smuzhiyun LPC_P(e,9,      R,  CTIN, UART1,    EMC,   GPIO,      R,      R,      R,      0, ND);
394*4882a593Smuzhiyun LPC_P(e,10,     R,  CTIN, UART1,    EMC,   GPIO,      R,      R,      R,      0, ND);
395*4882a593Smuzhiyun LPC_P(e,11,     R, CTOUT, UART1,    EMC,   GPIO,      R,      R,      R,      0, ND);
396*4882a593Smuzhiyun LPC_P(e,12,     R, CTOUT, UART1,    EMC,   GPIO,      R,      R,      R,      0, ND);
397*4882a593Smuzhiyun LPC_P(e,13,     R, CTOUT,  I2C1,    EMC,   GPIO,      R,      R,      R,      0, ND);
398*4882a593Smuzhiyun LPC_P(e,14,     R,     R,     R,    EMC,   GPIO,      R,      R,      R,      0, ND);
399*4882a593Smuzhiyun LPC_P(e,15,     R, CTOUT,  I2C1,    EMC,   GPIO,      R,      R,      R,      0, ND);
400*4882a593Smuzhiyun LPC_P(f,0,   SSP0, CLKIN,     R,      R,      R,      R,      R,   I2S1,      0, ND);
401*4882a593Smuzhiyun LPC_P(f,1,      R,     R,  SSP0,      R,   GPIO,      R,  SGPIO,      R,      0, ND);
402*4882a593Smuzhiyun LPC_P(f,2,      R, UART3,  SSP0,      R,   GPIO,      R,  SGPIO,      R,      0, ND);
403*4882a593Smuzhiyun LPC_P(f,3,      R, UART3,  SSP0,      R,   GPIO,      R,  SGPIO,      R,      0, ND);
404*4882a593Smuzhiyun LPC_P(f,4,   SSP1, CLKIN, TRACE,      R,      R, R, I2S0_TX_MCLK,I2S0_RX_SCK, 0, ND);
405*4882a593Smuzhiyun LPC_P(f,5,      R, UART3,  SSP1,  TRACE,   GPIO,      R,  SGPIO,      R, ADC1|4, ND);
406*4882a593Smuzhiyun LPC_P(f,6,      R, UART3,  SSP1,  TRACE,   GPIO,      R,  SGPIO,   I2S1, ADC1|3, ND);
407*4882a593Smuzhiyun LPC_P(f,7,      R, UART3,  SSP1,  TRACE,   GPIO,      R,  SGPIO,   I2S1, ADC1|7, ND);
408*4882a593Smuzhiyun LPC_P(f,8,      R, UART0,  CTIN,  TRACE,   GPIO,      R,  SGPIO,      R, ADC0|2, ND);
409*4882a593Smuzhiyun LPC_P(f,9,      R, UART0, CTOUT,      R,   GPIO,      R,  SGPIO,      R, ADC1|2, ND);
410*4882a593Smuzhiyun LPC_P(f,10,     R, UART0,     R,      R,   GPIO,      R,  SDMMC,      R, ADC0|5, ND);
411*4882a593Smuzhiyun LPC_P(f,11,     R, UART0,     R,      R,   GPIO,      R,  SDMMC,      R, ADC1|5, ND);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun /*    Pin      Offset FUNC0  FUNC1  FUNC2  FUNC3  FUNC4    FUNC5   FUNC6      FUNC7 ANALOG TYPE */
414*4882a593Smuzhiyun LPC_N(clk0,     0xc00, EMC, CLKOUT,   R,     R,  SDMMC,   EMC_ALT,  SSP1,      ENET,  0, HS);
415*4882a593Smuzhiyun LPC_N(clk1,     0xc04, EMC, CLKOUT,   R,     R,      R,   CGU_OUT,   R,        I2S1,  0, HS);
416*4882a593Smuzhiyun LPC_N(clk2,     0xc08, EMC, CLKOUT,   R,     R,  SDMMC,   EMC_ALT,I2S0_TX_MCLK,I2S1,  0, HS);
417*4882a593Smuzhiyun LPC_N(clk3,     0xc0c, EMC, CLKOUT,   R,     R,      R,   CGU_OUT,   R,        I2S1,  0, HS);
418*4882a593Smuzhiyun LPC_N(usb1_dm,  0xc80, R,      R,     R,     R,      R,      R,      R,          R,   0, USB1);
419*4882a593Smuzhiyun LPC_N(usb1_dp,  0xc80, R,      R,     R,     R,      R,      R,      R,          R,   0, USB1);
420*4882a593Smuzhiyun LPC_N(i2c0_scl, 0xc84, R,      R,     R,     R,      R,      R,      R,          R,   0, I2C0);
421*4882a593Smuzhiyun LPC_N(i2c0_sda, 0xc84, R,      R,     R,     R,      R,      R,      R,          R,   0, I2C0);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun #define LPC18XX_PIN_P(port, pin) {			\
424*4882a593Smuzhiyun 	.number = 0x##port * 32 + pin,			\
425*4882a593Smuzhiyun 	.name = "p"#port"_"#pin,			\
426*4882a593Smuzhiyun 	.drv_data = &lpc18xx_pin_p##port##_##pin 	\
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun /* Pin numbers for special pins */
430*4882a593Smuzhiyun enum {
431*4882a593Smuzhiyun 	PIN_CLK0 = 600,
432*4882a593Smuzhiyun 	PIN_CLK1,
433*4882a593Smuzhiyun 	PIN_CLK2,
434*4882a593Smuzhiyun 	PIN_CLK3,
435*4882a593Smuzhiyun 	PIN_USB1_DM,
436*4882a593Smuzhiyun 	PIN_USB1_DP,
437*4882a593Smuzhiyun 	PIN_I2C0_SCL,
438*4882a593Smuzhiyun 	PIN_I2C0_SDA,
439*4882a593Smuzhiyun };
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun #define LPC18XX_PIN(pname, n) {				\
442*4882a593Smuzhiyun 	.number = n,					\
443*4882a593Smuzhiyun 	.name = #pname,					\
444*4882a593Smuzhiyun 	.drv_data = &lpc18xx_pin_##pname 		\
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun static const struct pinctrl_pin_desc lpc18xx_pins[] = {
448*4882a593Smuzhiyun 	LPC18XX_PIN_P(0,0),
449*4882a593Smuzhiyun 	LPC18XX_PIN_P(0,1),
450*4882a593Smuzhiyun 	LPC18XX_PIN_P(1,0),
451*4882a593Smuzhiyun 	LPC18XX_PIN_P(1,1),
452*4882a593Smuzhiyun 	LPC18XX_PIN_P(1,2),
453*4882a593Smuzhiyun 	LPC18XX_PIN_P(1,3),
454*4882a593Smuzhiyun 	LPC18XX_PIN_P(1,4),
455*4882a593Smuzhiyun 	LPC18XX_PIN_P(1,5),
456*4882a593Smuzhiyun 	LPC18XX_PIN_P(1,6),
457*4882a593Smuzhiyun 	LPC18XX_PIN_P(1,7),
458*4882a593Smuzhiyun 	LPC18XX_PIN_P(1,8),
459*4882a593Smuzhiyun 	LPC18XX_PIN_P(1,9),
460*4882a593Smuzhiyun 	LPC18XX_PIN_P(1,10),
461*4882a593Smuzhiyun 	LPC18XX_PIN_P(1,11),
462*4882a593Smuzhiyun 	LPC18XX_PIN_P(1,12),
463*4882a593Smuzhiyun 	LPC18XX_PIN_P(1,13),
464*4882a593Smuzhiyun 	LPC18XX_PIN_P(1,14),
465*4882a593Smuzhiyun 	LPC18XX_PIN_P(1,15),
466*4882a593Smuzhiyun 	LPC18XX_PIN_P(1,16),
467*4882a593Smuzhiyun 	LPC18XX_PIN_P(1,17),
468*4882a593Smuzhiyun 	LPC18XX_PIN_P(1,18),
469*4882a593Smuzhiyun 	LPC18XX_PIN_P(1,19),
470*4882a593Smuzhiyun 	LPC18XX_PIN_P(1,20),
471*4882a593Smuzhiyun 	LPC18XX_PIN_P(2,0),
472*4882a593Smuzhiyun 	LPC18XX_PIN_P(2,1),
473*4882a593Smuzhiyun 	LPC18XX_PIN_P(2,2),
474*4882a593Smuzhiyun 	LPC18XX_PIN_P(2,3),
475*4882a593Smuzhiyun 	LPC18XX_PIN_P(2,4),
476*4882a593Smuzhiyun 	LPC18XX_PIN_P(2,5),
477*4882a593Smuzhiyun 	LPC18XX_PIN_P(2,6),
478*4882a593Smuzhiyun 	LPC18XX_PIN_P(2,7),
479*4882a593Smuzhiyun 	LPC18XX_PIN_P(2,8),
480*4882a593Smuzhiyun 	LPC18XX_PIN_P(2,9),
481*4882a593Smuzhiyun 	LPC18XX_PIN_P(2,10),
482*4882a593Smuzhiyun 	LPC18XX_PIN_P(2,11),
483*4882a593Smuzhiyun 	LPC18XX_PIN_P(2,12),
484*4882a593Smuzhiyun 	LPC18XX_PIN_P(2,13),
485*4882a593Smuzhiyun 	LPC18XX_PIN_P(3,0),
486*4882a593Smuzhiyun 	LPC18XX_PIN_P(3,1),
487*4882a593Smuzhiyun 	LPC18XX_PIN_P(3,2),
488*4882a593Smuzhiyun 	LPC18XX_PIN_P(3,3),
489*4882a593Smuzhiyun 	LPC18XX_PIN_P(3,4),
490*4882a593Smuzhiyun 	LPC18XX_PIN_P(3,5),
491*4882a593Smuzhiyun 	LPC18XX_PIN_P(3,6),
492*4882a593Smuzhiyun 	LPC18XX_PIN_P(3,7),
493*4882a593Smuzhiyun 	LPC18XX_PIN_P(3,8),
494*4882a593Smuzhiyun 	LPC18XX_PIN_P(4,0),
495*4882a593Smuzhiyun 	LPC18XX_PIN_P(4,1),
496*4882a593Smuzhiyun 	LPC18XX_PIN_P(4,2),
497*4882a593Smuzhiyun 	LPC18XX_PIN_P(4,3),
498*4882a593Smuzhiyun 	LPC18XX_PIN_P(4,4),
499*4882a593Smuzhiyun 	LPC18XX_PIN_P(4,5),
500*4882a593Smuzhiyun 	LPC18XX_PIN_P(4,6),
501*4882a593Smuzhiyun 	LPC18XX_PIN_P(4,7),
502*4882a593Smuzhiyun 	LPC18XX_PIN_P(4,8),
503*4882a593Smuzhiyun 	LPC18XX_PIN_P(4,9),
504*4882a593Smuzhiyun 	LPC18XX_PIN_P(4,10),
505*4882a593Smuzhiyun 	LPC18XX_PIN_P(5,0),
506*4882a593Smuzhiyun 	LPC18XX_PIN_P(5,1),
507*4882a593Smuzhiyun 	LPC18XX_PIN_P(5,2),
508*4882a593Smuzhiyun 	LPC18XX_PIN_P(5,3),
509*4882a593Smuzhiyun 	LPC18XX_PIN_P(5,4),
510*4882a593Smuzhiyun 	LPC18XX_PIN_P(5,5),
511*4882a593Smuzhiyun 	LPC18XX_PIN_P(5,6),
512*4882a593Smuzhiyun 	LPC18XX_PIN_P(5,7),
513*4882a593Smuzhiyun 	LPC18XX_PIN_P(6,0),
514*4882a593Smuzhiyun 	LPC18XX_PIN_P(6,1),
515*4882a593Smuzhiyun 	LPC18XX_PIN_P(6,2),
516*4882a593Smuzhiyun 	LPC18XX_PIN_P(6,3),
517*4882a593Smuzhiyun 	LPC18XX_PIN_P(6,4),
518*4882a593Smuzhiyun 	LPC18XX_PIN_P(6,5),
519*4882a593Smuzhiyun 	LPC18XX_PIN_P(6,6),
520*4882a593Smuzhiyun 	LPC18XX_PIN_P(6,7),
521*4882a593Smuzhiyun 	LPC18XX_PIN_P(6,8),
522*4882a593Smuzhiyun 	LPC18XX_PIN_P(6,9),
523*4882a593Smuzhiyun 	LPC18XX_PIN_P(6,10),
524*4882a593Smuzhiyun 	LPC18XX_PIN_P(6,11),
525*4882a593Smuzhiyun 	LPC18XX_PIN_P(6,12),
526*4882a593Smuzhiyun 	LPC18XX_PIN_P(7,0),
527*4882a593Smuzhiyun 	LPC18XX_PIN_P(7,1),
528*4882a593Smuzhiyun 	LPC18XX_PIN_P(7,2),
529*4882a593Smuzhiyun 	LPC18XX_PIN_P(7,3),
530*4882a593Smuzhiyun 	LPC18XX_PIN_P(7,4),
531*4882a593Smuzhiyun 	LPC18XX_PIN_P(7,5),
532*4882a593Smuzhiyun 	LPC18XX_PIN_P(7,6),
533*4882a593Smuzhiyun 	LPC18XX_PIN_P(7,7),
534*4882a593Smuzhiyun 	LPC18XX_PIN_P(8,0),
535*4882a593Smuzhiyun 	LPC18XX_PIN_P(8,1),
536*4882a593Smuzhiyun 	LPC18XX_PIN_P(8,2),
537*4882a593Smuzhiyun 	LPC18XX_PIN_P(8,3),
538*4882a593Smuzhiyun 	LPC18XX_PIN_P(8,4),
539*4882a593Smuzhiyun 	LPC18XX_PIN_P(8,5),
540*4882a593Smuzhiyun 	LPC18XX_PIN_P(8,6),
541*4882a593Smuzhiyun 	LPC18XX_PIN_P(8,7),
542*4882a593Smuzhiyun 	LPC18XX_PIN_P(8,8),
543*4882a593Smuzhiyun 	LPC18XX_PIN_P(9,0),
544*4882a593Smuzhiyun 	LPC18XX_PIN_P(9,1),
545*4882a593Smuzhiyun 	LPC18XX_PIN_P(9,2),
546*4882a593Smuzhiyun 	LPC18XX_PIN_P(9,3),
547*4882a593Smuzhiyun 	LPC18XX_PIN_P(9,4),
548*4882a593Smuzhiyun 	LPC18XX_PIN_P(9,5),
549*4882a593Smuzhiyun 	LPC18XX_PIN_P(9,6),
550*4882a593Smuzhiyun 	LPC18XX_PIN_P(a,0),
551*4882a593Smuzhiyun 	LPC18XX_PIN_P(a,1),
552*4882a593Smuzhiyun 	LPC18XX_PIN_P(a,2),
553*4882a593Smuzhiyun 	LPC18XX_PIN_P(a,3),
554*4882a593Smuzhiyun 	LPC18XX_PIN_P(a,4),
555*4882a593Smuzhiyun 	LPC18XX_PIN_P(b,0),
556*4882a593Smuzhiyun 	LPC18XX_PIN_P(b,1),
557*4882a593Smuzhiyun 	LPC18XX_PIN_P(b,2),
558*4882a593Smuzhiyun 	LPC18XX_PIN_P(b,3),
559*4882a593Smuzhiyun 	LPC18XX_PIN_P(b,4),
560*4882a593Smuzhiyun 	LPC18XX_PIN_P(b,5),
561*4882a593Smuzhiyun 	LPC18XX_PIN_P(b,6),
562*4882a593Smuzhiyun 	LPC18XX_PIN_P(c,0),
563*4882a593Smuzhiyun 	LPC18XX_PIN_P(c,1),
564*4882a593Smuzhiyun 	LPC18XX_PIN_P(c,2),
565*4882a593Smuzhiyun 	LPC18XX_PIN_P(c,3),
566*4882a593Smuzhiyun 	LPC18XX_PIN_P(c,4),
567*4882a593Smuzhiyun 	LPC18XX_PIN_P(c,5),
568*4882a593Smuzhiyun 	LPC18XX_PIN_P(c,6),
569*4882a593Smuzhiyun 	LPC18XX_PIN_P(c,7),
570*4882a593Smuzhiyun 	LPC18XX_PIN_P(c,8),
571*4882a593Smuzhiyun 	LPC18XX_PIN_P(c,9),
572*4882a593Smuzhiyun 	LPC18XX_PIN_P(c,10),
573*4882a593Smuzhiyun 	LPC18XX_PIN_P(c,11),
574*4882a593Smuzhiyun 	LPC18XX_PIN_P(c,12),
575*4882a593Smuzhiyun 	LPC18XX_PIN_P(c,13),
576*4882a593Smuzhiyun 	LPC18XX_PIN_P(c,14),
577*4882a593Smuzhiyun 	LPC18XX_PIN_P(d,0),
578*4882a593Smuzhiyun 	LPC18XX_PIN_P(d,1),
579*4882a593Smuzhiyun 	LPC18XX_PIN_P(d,2),
580*4882a593Smuzhiyun 	LPC18XX_PIN_P(d,3),
581*4882a593Smuzhiyun 	LPC18XX_PIN_P(d,4),
582*4882a593Smuzhiyun 	LPC18XX_PIN_P(d,5),
583*4882a593Smuzhiyun 	LPC18XX_PIN_P(d,6),
584*4882a593Smuzhiyun 	LPC18XX_PIN_P(d,7),
585*4882a593Smuzhiyun 	LPC18XX_PIN_P(d,8),
586*4882a593Smuzhiyun 	LPC18XX_PIN_P(d,9),
587*4882a593Smuzhiyun 	LPC18XX_PIN_P(d,10),
588*4882a593Smuzhiyun 	LPC18XX_PIN_P(d,11),
589*4882a593Smuzhiyun 	LPC18XX_PIN_P(d,12),
590*4882a593Smuzhiyun 	LPC18XX_PIN_P(d,13),
591*4882a593Smuzhiyun 	LPC18XX_PIN_P(d,14),
592*4882a593Smuzhiyun 	LPC18XX_PIN_P(d,15),
593*4882a593Smuzhiyun 	LPC18XX_PIN_P(d,16),
594*4882a593Smuzhiyun 	LPC18XX_PIN_P(e,0),
595*4882a593Smuzhiyun 	LPC18XX_PIN_P(e,1),
596*4882a593Smuzhiyun 	LPC18XX_PIN_P(e,2),
597*4882a593Smuzhiyun 	LPC18XX_PIN_P(e,3),
598*4882a593Smuzhiyun 	LPC18XX_PIN_P(e,4),
599*4882a593Smuzhiyun 	LPC18XX_PIN_P(e,5),
600*4882a593Smuzhiyun 	LPC18XX_PIN_P(e,6),
601*4882a593Smuzhiyun 	LPC18XX_PIN_P(e,7),
602*4882a593Smuzhiyun 	LPC18XX_PIN_P(e,8),
603*4882a593Smuzhiyun 	LPC18XX_PIN_P(e,9),
604*4882a593Smuzhiyun 	LPC18XX_PIN_P(e,10),
605*4882a593Smuzhiyun 	LPC18XX_PIN_P(e,11),
606*4882a593Smuzhiyun 	LPC18XX_PIN_P(e,12),
607*4882a593Smuzhiyun 	LPC18XX_PIN_P(e,13),
608*4882a593Smuzhiyun 	LPC18XX_PIN_P(e,14),
609*4882a593Smuzhiyun 	LPC18XX_PIN_P(e,15),
610*4882a593Smuzhiyun 	LPC18XX_PIN_P(f,0),
611*4882a593Smuzhiyun 	LPC18XX_PIN_P(f,1),
612*4882a593Smuzhiyun 	LPC18XX_PIN_P(f,2),
613*4882a593Smuzhiyun 	LPC18XX_PIN_P(f,3),
614*4882a593Smuzhiyun 	LPC18XX_PIN_P(f,4),
615*4882a593Smuzhiyun 	LPC18XX_PIN_P(f,5),
616*4882a593Smuzhiyun 	LPC18XX_PIN_P(f,6),
617*4882a593Smuzhiyun 	LPC18XX_PIN_P(f,7),
618*4882a593Smuzhiyun 	LPC18XX_PIN_P(f,8),
619*4882a593Smuzhiyun 	LPC18XX_PIN_P(f,9),
620*4882a593Smuzhiyun 	LPC18XX_PIN_P(f,10),
621*4882a593Smuzhiyun 	LPC18XX_PIN_P(f,11),
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	LPC18XX_PIN(clk0, PIN_CLK0),
624*4882a593Smuzhiyun 	LPC18XX_PIN(clk1, PIN_CLK1),
625*4882a593Smuzhiyun 	LPC18XX_PIN(clk2, PIN_CLK2),
626*4882a593Smuzhiyun 	LPC18XX_PIN(clk3, PIN_CLK3),
627*4882a593Smuzhiyun 	LPC18XX_PIN(usb1_dm,  PIN_USB1_DM),
628*4882a593Smuzhiyun 	LPC18XX_PIN(usb1_dp,  PIN_USB1_DP),
629*4882a593Smuzhiyun 	LPC18XX_PIN(i2c0_scl, PIN_I2C0_SCL),
630*4882a593Smuzhiyun 	LPC18XX_PIN(i2c0_sda, PIN_I2C0_SDA),
631*4882a593Smuzhiyun };
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun /* PIN_CONFIG_GPIO_PIN_INT: route gpio to the gpio pin interrupt controller */
634*4882a593Smuzhiyun #define PIN_CONFIG_GPIO_PIN_INT		(PIN_CONFIG_END + 1)
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun static const struct pinconf_generic_params lpc18xx_params[] = {
637*4882a593Smuzhiyun 	{"nxp,gpio-pin-interrupt", PIN_CONFIG_GPIO_PIN_INT, 0},
638*4882a593Smuzhiyun };
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
641*4882a593Smuzhiyun static const struct pin_config_item lpc18xx_conf_items[ARRAY_SIZE(lpc18xx_params)] = {
642*4882a593Smuzhiyun 	PCONFDUMP(PIN_CONFIG_GPIO_PIN_INT, "gpio pin int", NULL, true),
643*4882a593Smuzhiyun };
644*4882a593Smuzhiyun #endif
645*4882a593Smuzhiyun 
lpc18xx_pconf_get_usb1(enum pin_config_param param,int * arg,u32 reg)646*4882a593Smuzhiyun static int lpc18xx_pconf_get_usb1(enum pin_config_param param, int *arg, u32 reg)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun 	switch (param) {
649*4882a593Smuzhiyun 	case PIN_CONFIG_LOW_POWER_MODE:
650*4882a593Smuzhiyun 		if (reg & LPC18XX_SCU_USB1_EPWR)
651*4882a593Smuzhiyun 			*arg = 0;
652*4882a593Smuzhiyun 		else
653*4882a593Smuzhiyun 			*arg = 1;
654*4882a593Smuzhiyun 		break;
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_DISABLE:
657*4882a593Smuzhiyun 		if (reg & LPC18XX_SCU_USB1_EPD)
658*4882a593Smuzhiyun 			return -EINVAL;
659*4882a593Smuzhiyun 		break;
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_DOWN:
662*4882a593Smuzhiyun 		if (reg & LPC18XX_SCU_USB1_EPD)
663*4882a593Smuzhiyun 			*arg = 1;
664*4882a593Smuzhiyun 		else
665*4882a593Smuzhiyun 			return -EINVAL;
666*4882a593Smuzhiyun 		break;
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	default:
669*4882a593Smuzhiyun 		return -ENOTSUPP;
670*4882a593Smuzhiyun 	}
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	return 0;
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun 
lpc18xx_pconf_get_i2c0(enum pin_config_param param,int * arg,u32 reg,unsigned pin)675*4882a593Smuzhiyun static int lpc18xx_pconf_get_i2c0(enum pin_config_param param, int *arg, u32 reg,
676*4882a593Smuzhiyun 				  unsigned pin)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun 	u8 shift;
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	if (pin == PIN_I2C0_SCL)
681*4882a593Smuzhiyun 		shift = LPC18XX_SCU_I2C0_SCL_SHIFT;
682*4882a593Smuzhiyun 	else
683*4882a593Smuzhiyun 		shift = LPC18XX_SCU_I2C0_SDA_SHIFT;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	switch (param) {
686*4882a593Smuzhiyun 	case PIN_CONFIG_INPUT_ENABLE:
687*4882a593Smuzhiyun 		if (reg & (LPC18XX_SCU_I2C0_EZI << shift))
688*4882a593Smuzhiyun 			*arg = 1;
689*4882a593Smuzhiyun 		else
690*4882a593Smuzhiyun 			return -EINVAL;
691*4882a593Smuzhiyun 		break;
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	case PIN_CONFIG_SLEW_RATE:
694*4882a593Smuzhiyun 		if (reg & (LPC18XX_SCU_I2C0_EHD << shift))
695*4882a593Smuzhiyun 			*arg = 1;
696*4882a593Smuzhiyun 		else
697*4882a593Smuzhiyun 			*arg = 0;
698*4882a593Smuzhiyun 		break;
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	case PIN_CONFIG_INPUT_SCHMITT:
701*4882a593Smuzhiyun 		if (reg & (LPC18XX_SCU_I2C0_EFP << shift))
702*4882a593Smuzhiyun 			*arg = 3;
703*4882a593Smuzhiyun 		else
704*4882a593Smuzhiyun 			*arg = 50;
705*4882a593Smuzhiyun 		break;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
708*4882a593Smuzhiyun 		if (reg & (LPC18XX_SCU_I2C0_ZIF << shift))
709*4882a593Smuzhiyun 			return -EINVAL;
710*4882a593Smuzhiyun 		else
711*4882a593Smuzhiyun 			*arg = 1;
712*4882a593Smuzhiyun 		break;
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	default:
715*4882a593Smuzhiyun 		return -ENOTSUPP;
716*4882a593Smuzhiyun 	}
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	return 0;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun 
lpc18xx_pin_to_gpio(struct pinctrl_dev * pctldev,unsigned pin)721*4882a593Smuzhiyun static int lpc18xx_pin_to_gpio(struct pinctrl_dev *pctldev, unsigned pin)
722*4882a593Smuzhiyun {
723*4882a593Smuzhiyun 	struct pinctrl_gpio_range *range;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	range = pinctrl_find_gpio_range_from_pin_nolock(pctldev, pin);
726*4882a593Smuzhiyun 	if (!range)
727*4882a593Smuzhiyun 		return -EINVAL;
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	return pin - range->pin_base + range->base;
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun 
lpc18xx_get_pintsel(void __iomem * addr,u32 val,int * arg)732*4882a593Smuzhiyun static int lpc18xx_get_pintsel(void __iomem *addr, u32 val, int *arg)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun 	u32 reg_val;
735*4882a593Smuzhiyun 	int i;
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	reg_val = readl(addr);
738*4882a593Smuzhiyun 	for (i = 0; i < LPC18XX_SCU_IRQ_PER_PINTSEL; i++) {
739*4882a593Smuzhiyun 		if ((reg_val & LPC18XX_SCU_PINTSEL_VAL_MASK) == val)
740*4882a593Smuzhiyun 			return 0;
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 		reg_val >>= BITS_PER_BYTE;
743*4882a593Smuzhiyun 		*arg += 1;
744*4882a593Smuzhiyun 	}
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	return -EINVAL;
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun 
lpc18xx_gpio_to_pintsel_val(int gpio)749*4882a593Smuzhiyun static u32 lpc18xx_gpio_to_pintsel_val(int gpio)
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun 	unsigned int gpio_port, gpio_pin;
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	gpio_port = gpio / LPC18XX_GPIO_PINS_PER_PORT;
754*4882a593Smuzhiyun 	gpio_pin  = gpio % LPC18XX_GPIO_PINS_PER_PORT;
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	return gpio_pin | (gpio_port << LPC18XX_SCU_PINTSEL_PORT_SHIFT);
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun 
lpc18xx_pconf_get_gpio_pin_int(struct pinctrl_dev * pctldev,int * arg,unsigned pin)759*4882a593Smuzhiyun static int lpc18xx_pconf_get_gpio_pin_int(struct pinctrl_dev *pctldev,
760*4882a593Smuzhiyun 					  int *arg, unsigned pin)
761*4882a593Smuzhiyun {
762*4882a593Smuzhiyun 	struct lpc18xx_scu_data *scu = pinctrl_dev_get_drvdata(pctldev);
763*4882a593Smuzhiyun 	int gpio, ret;
764*4882a593Smuzhiyun 	u32 val;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	gpio = lpc18xx_pin_to_gpio(pctldev, pin);
767*4882a593Smuzhiyun 	if (gpio < 0)
768*4882a593Smuzhiyun 		return -ENOTSUPP;
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	val = lpc18xx_gpio_to_pintsel_val(gpio);
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	/*
773*4882a593Smuzhiyun 	 * Check if this pin has been enabled as a interrupt in any of the two
774*4882a593Smuzhiyun 	 * PINTSEL registers. *arg indicates which interrupt number (0-7).
775*4882a593Smuzhiyun 	 */
776*4882a593Smuzhiyun 	*arg = 0;
777*4882a593Smuzhiyun 	ret = lpc18xx_get_pintsel(scu->base + LPC18XX_SCU_PINTSEL0, val, arg);
778*4882a593Smuzhiyun 	if (ret == 0)
779*4882a593Smuzhiyun 		return ret;
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	return lpc18xx_get_pintsel(scu->base + LPC18XX_SCU_PINTSEL1, val, arg);
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun 
lpc18xx_pconf_get_pin(struct pinctrl_dev * pctldev,unsigned param,int * arg,u32 reg,unsigned pin,struct lpc18xx_pin_caps * pin_cap)784*4882a593Smuzhiyun static int lpc18xx_pconf_get_pin(struct pinctrl_dev *pctldev, unsigned param,
785*4882a593Smuzhiyun 				 int *arg, u32 reg, unsigned pin,
786*4882a593Smuzhiyun 				 struct lpc18xx_pin_caps *pin_cap)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun 	switch (param) {
789*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_DISABLE:
790*4882a593Smuzhiyun 		if ((!(reg & LPC18XX_SCU_PIN_EPD)) && (reg & LPC18XX_SCU_PIN_EPUN))
791*4882a593Smuzhiyun 			;
792*4882a593Smuzhiyun 		else
793*4882a593Smuzhiyun 			return -EINVAL;
794*4882a593Smuzhiyun 		break;
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_UP:
797*4882a593Smuzhiyun 		if (reg & LPC18XX_SCU_PIN_EPUN)
798*4882a593Smuzhiyun 			return -EINVAL;
799*4882a593Smuzhiyun 		else
800*4882a593Smuzhiyun 			*arg = 1;
801*4882a593Smuzhiyun 		break;
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_DOWN:
804*4882a593Smuzhiyun 		if (reg & LPC18XX_SCU_PIN_EPD)
805*4882a593Smuzhiyun 			*arg = 1;
806*4882a593Smuzhiyun 		else
807*4882a593Smuzhiyun 			return -EINVAL;
808*4882a593Smuzhiyun 		break;
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	case PIN_CONFIG_INPUT_ENABLE:
811*4882a593Smuzhiyun 		if (reg & LPC18XX_SCU_PIN_EZI)
812*4882a593Smuzhiyun 			*arg = 1;
813*4882a593Smuzhiyun 		else
814*4882a593Smuzhiyun 			return -EINVAL;
815*4882a593Smuzhiyun 		break;
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	case PIN_CONFIG_SLEW_RATE:
818*4882a593Smuzhiyun 		if (pin_cap->type == TYPE_HD)
819*4882a593Smuzhiyun 			return -ENOTSUPP;
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 		if (reg & LPC18XX_SCU_PIN_EHS)
822*4882a593Smuzhiyun 			*arg = 1;
823*4882a593Smuzhiyun 		else
824*4882a593Smuzhiyun 			*arg = 0;
825*4882a593Smuzhiyun 		break;
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 	case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
828*4882a593Smuzhiyun 		if (reg & LPC18XX_SCU_PIN_ZIF)
829*4882a593Smuzhiyun 			return -EINVAL;
830*4882a593Smuzhiyun 		else
831*4882a593Smuzhiyun 			*arg = 1;
832*4882a593Smuzhiyun 		break;
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	case PIN_CONFIG_DRIVE_STRENGTH:
835*4882a593Smuzhiyun 		if (pin_cap->type != TYPE_HD)
836*4882a593Smuzhiyun 			return -ENOTSUPP;
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 		*arg = (reg & LPC18XX_SCU_PIN_EHD_MASK) >> LPC18XX_SCU_PIN_EHD_POS;
839*4882a593Smuzhiyun 		switch (*arg) {
840*4882a593Smuzhiyun 		case 3: *arg += 5;
841*4882a593Smuzhiyun 			fallthrough;
842*4882a593Smuzhiyun 		case 2: *arg += 5;
843*4882a593Smuzhiyun 			fallthrough;
844*4882a593Smuzhiyun 		case 1: *arg += 3;
845*4882a593Smuzhiyun 			fallthrough;
846*4882a593Smuzhiyun 		case 0: *arg += 4;
847*4882a593Smuzhiyun 		}
848*4882a593Smuzhiyun 		break;
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	case PIN_CONFIG_GPIO_PIN_INT:
851*4882a593Smuzhiyun 		return lpc18xx_pconf_get_gpio_pin_int(pctldev, arg, pin);
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	default:
854*4882a593Smuzhiyun 		return -ENOTSUPP;
855*4882a593Smuzhiyun 	}
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	return 0;
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun 
lpc18xx_get_pin_caps(unsigned pin)860*4882a593Smuzhiyun static struct lpc18xx_pin_caps *lpc18xx_get_pin_caps(unsigned pin)
861*4882a593Smuzhiyun {
862*4882a593Smuzhiyun 	int i;
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(lpc18xx_pins); i++) {
865*4882a593Smuzhiyun 		if (lpc18xx_pins[i].number == pin)
866*4882a593Smuzhiyun 			return lpc18xx_pins[i].drv_data;
867*4882a593Smuzhiyun 	}
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	return NULL;
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun 
lpc18xx_pconf_get(struct pinctrl_dev * pctldev,unsigned pin,unsigned long * config)872*4882a593Smuzhiyun static int lpc18xx_pconf_get(struct pinctrl_dev *pctldev, unsigned pin,
873*4882a593Smuzhiyun 			     unsigned long *config)
874*4882a593Smuzhiyun {
875*4882a593Smuzhiyun 	struct lpc18xx_scu_data *scu = pinctrl_dev_get_drvdata(pctldev);
876*4882a593Smuzhiyun 	enum pin_config_param param = pinconf_to_config_param(*config);
877*4882a593Smuzhiyun 	struct lpc18xx_pin_caps *pin_cap;
878*4882a593Smuzhiyun 	int ret, arg = 0;
879*4882a593Smuzhiyun 	u32 reg;
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	pin_cap = lpc18xx_get_pin_caps(pin);
882*4882a593Smuzhiyun 	if (!pin_cap)
883*4882a593Smuzhiyun 		return -EINVAL;
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	reg = readl(scu->base + pin_cap->offset);
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	if (pin_cap->type == TYPE_I2C0)
888*4882a593Smuzhiyun 		ret = lpc18xx_pconf_get_i2c0(param, &arg, reg, pin);
889*4882a593Smuzhiyun 	else if (pin_cap->type == TYPE_USB1)
890*4882a593Smuzhiyun 		ret = lpc18xx_pconf_get_usb1(param, &arg, reg);
891*4882a593Smuzhiyun 	else
892*4882a593Smuzhiyun 		ret = lpc18xx_pconf_get_pin(pctldev, param, &arg, reg, pin, pin_cap);
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	if (ret < 0)
895*4882a593Smuzhiyun 		return ret;
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	*config = pinconf_to_config_packed(param, (u16)arg);
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	return 0;
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun 
lpc18xx_pconf_set_usb1(struct pinctrl_dev * pctldev,enum pin_config_param param,u32 param_val,u32 * reg)902*4882a593Smuzhiyun static int lpc18xx_pconf_set_usb1(struct pinctrl_dev *pctldev,
903*4882a593Smuzhiyun 				  enum pin_config_param param,
904*4882a593Smuzhiyun 				  u32 param_val, u32 *reg)
905*4882a593Smuzhiyun {
906*4882a593Smuzhiyun 	switch (param) {
907*4882a593Smuzhiyun 	case PIN_CONFIG_LOW_POWER_MODE:
908*4882a593Smuzhiyun 		if (param_val)
909*4882a593Smuzhiyun 			*reg &= ~LPC18XX_SCU_USB1_EPWR;
910*4882a593Smuzhiyun 		else
911*4882a593Smuzhiyun 			*reg |= LPC18XX_SCU_USB1_EPWR;
912*4882a593Smuzhiyun 		break;
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_DISABLE:
915*4882a593Smuzhiyun 		*reg &= ~LPC18XX_SCU_USB1_EPD;
916*4882a593Smuzhiyun 		break;
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_DOWN:
919*4882a593Smuzhiyun 		*reg |= LPC18XX_SCU_USB1_EPD;
920*4882a593Smuzhiyun 		break;
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	default:
923*4882a593Smuzhiyun 		dev_err(pctldev->dev, "Property not supported\n");
924*4882a593Smuzhiyun 		return -ENOTSUPP;
925*4882a593Smuzhiyun 	}
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	return 0;
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun 
lpc18xx_pconf_set_i2c0(struct pinctrl_dev * pctldev,enum pin_config_param param,u32 param_val,u32 * reg,unsigned pin)930*4882a593Smuzhiyun static int lpc18xx_pconf_set_i2c0(struct pinctrl_dev *pctldev,
931*4882a593Smuzhiyun 				  enum pin_config_param param,
932*4882a593Smuzhiyun 				  u32 param_val, u32 *reg,
933*4882a593Smuzhiyun 				  unsigned pin)
934*4882a593Smuzhiyun {
935*4882a593Smuzhiyun 	u8 shift;
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	if (pin == PIN_I2C0_SCL)
938*4882a593Smuzhiyun 		shift = LPC18XX_SCU_I2C0_SCL_SHIFT;
939*4882a593Smuzhiyun 	else
940*4882a593Smuzhiyun 		shift = LPC18XX_SCU_I2C0_SDA_SHIFT;
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	switch (param) {
943*4882a593Smuzhiyun 	case PIN_CONFIG_INPUT_ENABLE:
944*4882a593Smuzhiyun 		if (param_val)
945*4882a593Smuzhiyun 			*reg |= (LPC18XX_SCU_I2C0_EZI << shift);
946*4882a593Smuzhiyun 		else
947*4882a593Smuzhiyun 			*reg &= ~(LPC18XX_SCU_I2C0_EZI << shift);
948*4882a593Smuzhiyun 		break;
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	case PIN_CONFIG_SLEW_RATE:
951*4882a593Smuzhiyun 		if (param_val)
952*4882a593Smuzhiyun 			*reg |= (LPC18XX_SCU_I2C0_EHD << shift);
953*4882a593Smuzhiyun 		else
954*4882a593Smuzhiyun 			*reg &= ~(LPC18XX_SCU_I2C0_EHD << shift);
955*4882a593Smuzhiyun 		break;
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	case PIN_CONFIG_INPUT_SCHMITT:
958*4882a593Smuzhiyun 		if (param_val == 3)
959*4882a593Smuzhiyun 			*reg |= (LPC18XX_SCU_I2C0_EFP << shift);
960*4882a593Smuzhiyun 		else if (param_val == 50)
961*4882a593Smuzhiyun 			*reg &= ~(LPC18XX_SCU_I2C0_EFP << shift);
962*4882a593Smuzhiyun 		else
963*4882a593Smuzhiyun 			return -ENOTSUPP;
964*4882a593Smuzhiyun 		break;
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
967*4882a593Smuzhiyun 		if (param_val)
968*4882a593Smuzhiyun 			*reg &= ~(LPC18XX_SCU_I2C0_ZIF << shift);
969*4882a593Smuzhiyun 		else
970*4882a593Smuzhiyun 			*reg |= (LPC18XX_SCU_I2C0_ZIF << shift);
971*4882a593Smuzhiyun 		break;
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	default:
974*4882a593Smuzhiyun 		dev_err(pctldev->dev, "Property not supported\n");
975*4882a593Smuzhiyun 		return -ENOTSUPP;
976*4882a593Smuzhiyun 	}
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	return 0;
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun 
lpc18xx_pconf_set_gpio_pin_int(struct pinctrl_dev * pctldev,u32 param_val,unsigned pin)981*4882a593Smuzhiyun static int lpc18xx_pconf_set_gpio_pin_int(struct pinctrl_dev *pctldev,
982*4882a593Smuzhiyun 					  u32 param_val, unsigned pin)
983*4882a593Smuzhiyun {
984*4882a593Smuzhiyun 	struct lpc18xx_scu_data *scu = pinctrl_dev_get_drvdata(pctldev);
985*4882a593Smuzhiyun 	u32 val, reg_val, reg_offset = LPC18XX_SCU_PINTSEL0;
986*4882a593Smuzhiyun 	int gpio;
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 	if (param_val >= LPC18XX_GPIO_PIN_INT_MAX)
989*4882a593Smuzhiyun 		return -EINVAL;
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	gpio = lpc18xx_pin_to_gpio(pctldev, pin);
992*4882a593Smuzhiyun 	if (gpio < 0)
993*4882a593Smuzhiyun 		return -ENOTSUPP;
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	val = lpc18xx_gpio_to_pintsel_val(gpio);
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 	reg_offset += (param_val / LPC18XX_SCU_IRQ_PER_PINTSEL) * sizeof(u32);
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 	reg_val = readl(scu->base + reg_offset);
1000*4882a593Smuzhiyun 	reg_val &= ~LPC18XX_SCU_PINTSEL_VAL(LPC18XX_SCU_PINTSEL_VAL_MASK, param_val);
1001*4882a593Smuzhiyun 	reg_val |= LPC18XX_SCU_PINTSEL_VAL(val, param_val);
1002*4882a593Smuzhiyun 	writel(reg_val, scu->base + reg_offset);
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	return 0;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun 
lpc18xx_pconf_set_pin(struct pinctrl_dev * pctldev,unsigned param,u32 param_val,u32 * reg,unsigned pin,struct lpc18xx_pin_caps * pin_cap)1007*4882a593Smuzhiyun static int lpc18xx_pconf_set_pin(struct pinctrl_dev *pctldev, unsigned param,
1008*4882a593Smuzhiyun 				 u32 param_val, u32 *reg, unsigned pin,
1009*4882a593Smuzhiyun 				 struct lpc18xx_pin_caps *pin_cap)
1010*4882a593Smuzhiyun {
1011*4882a593Smuzhiyun 	switch (param) {
1012*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_DISABLE:
1013*4882a593Smuzhiyun 		*reg &= ~LPC18XX_SCU_PIN_EPD;
1014*4882a593Smuzhiyun 		*reg |= LPC18XX_SCU_PIN_EPUN;
1015*4882a593Smuzhiyun 		break;
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_UP:
1018*4882a593Smuzhiyun 		*reg &= ~LPC18XX_SCU_PIN_EPUN;
1019*4882a593Smuzhiyun 		break;
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_DOWN:
1022*4882a593Smuzhiyun 		*reg |= LPC18XX_SCU_PIN_EPD;
1023*4882a593Smuzhiyun 		break;
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 	case PIN_CONFIG_INPUT_ENABLE:
1026*4882a593Smuzhiyun 		if (param_val)
1027*4882a593Smuzhiyun 			*reg |= LPC18XX_SCU_PIN_EZI;
1028*4882a593Smuzhiyun 		else
1029*4882a593Smuzhiyun 			*reg &= ~LPC18XX_SCU_PIN_EZI;
1030*4882a593Smuzhiyun 		break;
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	case PIN_CONFIG_SLEW_RATE:
1033*4882a593Smuzhiyun 		if (pin_cap->type == TYPE_HD) {
1034*4882a593Smuzhiyun 			dev_err(pctldev->dev, "Slew rate unsupported on high-drive pins\n");
1035*4882a593Smuzhiyun 			return -ENOTSUPP;
1036*4882a593Smuzhiyun 		}
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 		if (param_val == 0)
1039*4882a593Smuzhiyun 			*reg &= ~LPC18XX_SCU_PIN_EHS;
1040*4882a593Smuzhiyun 		else
1041*4882a593Smuzhiyun 			*reg |= LPC18XX_SCU_PIN_EHS;
1042*4882a593Smuzhiyun 		break;
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 	case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
1045*4882a593Smuzhiyun 		if (param_val)
1046*4882a593Smuzhiyun 			*reg &= ~LPC18XX_SCU_PIN_ZIF;
1047*4882a593Smuzhiyun 		else
1048*4882a593Smuzhiyun 			*reg |= LPC18XX_SCU_PIN_ZIF;
1049*4882a593Smuzhiyun 		break;
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	case PIN_CONFIG_DRIVE_STRENGTH:
1052*4882a593Smuzhiyun 		if (pin_cap->type != TYPE_HD) {
1053*4882a593Smuzhiyun 			dev_err(pctldev->dev, "Drive strength available only on high-drive pins\n");
1054*4882a593Smuzhiyun 			return -ENOTSUPP;
1055*4882a593Smuzhiyun 		}
1056*4882a593Smuzhiyun 		*reg &= ~LPC18XX_SCU_PIN_EHD_MASK;
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 		switch (param_val) {
1059*4882a593Smuzhiyun 		case 20: param_val -= 5;
1060*4882a593Smuzhiyun 			fallthrough;
1061*4882a593Smuzhiyun 		case 14: param_val -= 5;
1062*4882a593Smuzhiyun 			fallthrough;
1063*4882a593Smuzhiyun 		case  8: param_val -= 3;
1064*4882a593Smuzhiyun 			fallthrough;
1065*4882a593Smuzhiyun 		case  4: param_val -= 4;
1066*4882a593Smuzhiyun 			 break;
1067*4882a593Smuzhiyun 		default:
1068*4882a593Smuzhiyun 			dev_err(pctldev->dev, "Drive strength %u unsupported\n", param_val);
1069*4882a593Smuzhiyun 			return -ENOTSUPP;
1070*4882a593Smuzhiyun 		}
1071*4882a593Smuzhiyun 		*reg |= param_val << LPC18XX_SCU_PIN_EHD_POS;
1072*4882a593Smuzhiyun 		break;
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	case PIN_CONFIG_GPIO_PIN_INT:
1075*4882a593Smuzhiyun 		return lpc18xx_pconf_set_gpio_pin_int(pctldev, param_val, pin);
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 	default:
1078*4882a593Smuzhiyun 		dev_err(pctldev->dev, "Property not supported\n");
1079*4882a593Smuzhiyun 		return -ENOTSUPP;
1080*4882a593Smuzhiyun 	}
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	return 0;
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun 
lpc18xx_pconf_set(struct pinctrl_dev * pctldev,unsigned pin,unsigned long * configs,unsigned num_configs)1085*4882a593Smuzhiyun static int lpc18xx_pconf_set(struct pinctrl_dev *pctldev, unsigned pin,
1086*4882a593Smuzhiyun 			     unsigned long *configs, unsigned num_configs)
1087*4882a593Smuzhiyun {
1088*4882a593Smuzhiyun 	struct lpc18xx_scu_data *scu = pinctrl_dev_get_drvdata(pctldev);
1089*4882a593Smuzhiyun 	struct lpc18xx_pin_caps *pin_cap;
1090*4882a593Smuzhiyun 	enum pin_config_param param;
1091*4882a593Smuzhiyun 	u32 param_val;
1092*4882a593Smuzhiyun 	u32 reg;
1093*4882a593Smuzhiyun 	int ret;
1094*4882a593Smuzhiyun 	int i;
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	pin_cap = lpc18xx_get_pin_caps(pin);
1097*4882a593Smuzhiyun 	if (!pin_cap)
1098*4882a593Smuzhiyun 		return -EINVAL;
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 	reg = readl(scu->base + pin_cap->offset);
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 	for (i = 0; i < num_configs; i++) {
1103*4882a593Smuzhiyun 		param = pinconf_to_config_param(configs[i]);
1104*4882a593Smuzhiyun 		param_val = pinconf_to_config_argument(configs[i]);
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun 		if (pin_cap->type == TYPE_I2C0)
1107*4882a593Smuzhiyun 			ret = lpc18xx_pconf_set_i2c0(pctldev, param, param_val, &reg, pin);
1108*4882a593Smuzhiyun 		else if (pin_cap->type == TYPE_USB1)
1109*4882a593Smuzhiyun 			ret = lpc18xx_pconf_set_usb1(pctldev, param, param_val, &reg);
1110*4882a593Smuzhiyun 		else
1111*4882a593Smuzhiyun 			ret = lpc18xx_pconf_set_pin(pctldev, param, param_val, &reg, pin, pin_cap);
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 		if (ret)
1114*4882a593Smuzhiyun 			return ret;
1115*4882a593Smuzhiyun 	}
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun 	writel(reg, scu->base + pin_cap->offset);
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 	return 0;
1120*4882a593Smuzhiyun }
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun static const struct pinconf_ops lpc18xx_pconf_ops = {
1123*4882a593Smuzhiyun 	.is_generic	= true,
1124*4882a593Smuzhiyun 	.pin_config_get	= lpc18xx_pconf_get,
1125*4882a593Smuzhiyun 	.pin_config_set	= lpc18xx_pconf_set,
1126*4882a593Smuzhiyun };
1127*4882a593Smuzhiyun 
lpc18xx_pmx_get_funcs_count(struct pinctrl_dev * pctldev)1128*4882a593Smuzhiyun static int lpc18xx_pmx_get_funcs_count(struct pinctrl_dev *pctldev)
1129*4882a593Smuzhiyun {
1130*4882a593Smuzhiyun 	return ARRAY_SIZE(lpc18xx_function_names);
1131*4882a593Smuzhiyun }
1132*4882a593Smuzhiyun 
lpc18xx_pmx_get_func_name(struct pinctrl_dev * pctldev,unsigned function)1133*4882a593Smuzhiyun static const char *lpc18xx_pmx_get_func_name(struct pinctrl_dev *pctldev,
1134*4882a593Smuzhiyun 					     unsigned function)
1135*4882a593Smuzhiyun {
1136*4882a593Smuzhiyun 	return lpc18xx_function_names[function];
1137*4882a593Smuzhiyun }
1138*4882a593Smuzhiyun 
lpc18xx_pmx_get_func_groups(struct pinctrl_dev * pctldev,unsigned function,const char * const ** groups,unsigned * const num_groups)1139*4882a593Smuzhiyun static int lpc18xx_pmx_get_func_groups(struct pinctrl_dev *pctldev,
1140*4882a593Smuzhiyun 				       unsigned function,
1141*4882a593Smuzhiyun 				       const char *const **groups,
1142*4882a593Smuzhiyun 				       unsigned *const num_groups)
1143*4882a593Smuzhiyun {
1144*4882a593Smuzhiyun 	struct lpc18xx_scu_data *scu = pinctrl_dev_get_drvdata(pctldev);
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	*groups  = scu->func[function].groups;
1147*4882a593Smuzhiyun 	*num_groups = scu->func[function].ngroups;
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	return 0;
1150*4882a593Smuzhiyun }
1151*4882a593Smuzhiyun 
lpc18xx_pmx_set(struct pinctrl_dev * pctldev,unsigned function,unsigned group)1152*4882a593Smuzhiyun static int lpc18xx_pmx_set(struct pinctrl_dev *pctldev, unsigned function,
1153*4882a593Smuzhiyun 			   unsigned group)
1154*4882a593Smuzhiyun {
1155*4882a593Smuzhiyun 	struct lpc18xx_scu_data *scu = pinctrl_dev_get_drvdata(pctldev);
1156*4882a593Smuzhiyun 	struct lpc18xx_pin_caps *pin = lpc18xx_pins[group].drv_data;
1157*4882a593Smuzhiyun 	int func;
1158*4882a593Smuzhiyun 	u32 reg;
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	/* Dedicated USB1 and I2C0 pins doesn't support muxing */
1161*4882a593Smuzhiyun 	if (pin->type == TYPE_USB1) {
1162*4882a593Smuzhiyun 		if (function == FUNC_USB1)
1163*4882a593Smuzhiyun 			return 0;
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 		goto fail;
1166*4882a593Smuzhiyun 	}
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	if (pin->type == TYPE_I2C0) {
1169*4882a593Smuzhiyun 		if (function == FUNC_I2C0)
1170*4882a593Smuzhiyun 			return 0;
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 		goto fail;
1173*4882a593Smuzhiyun 	}
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun 	if (function == FUNC_ADC && (pin->analog & LPC18XX_ANALOG_PIN)) {
1176*4882a593Smuzhiyun 		u32 offset;
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 		writel(LPC18XX_SCU_ANALOG_PIN_CFG, scu->base + pin->offset);
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 		if (LPC18XX_ANALOG_ADC(pin->analog) == 0)
1181*4882a593Smuzhiyun 			offset = LPC18XX_SCU_REG_ENAIO0;
1182*4882a593Smuzhiyun 		else
1183*4882a593Smuzhiyun 			offset = LPC18XX_SCU_REG_ENAIO1;
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 		reg = readl(scu->base + offset);
1186*4882a593Smuzhiyun 		reg |= pin->analog & LPC18XX_ANALOG_BIT_MASK;
1187*4882a593Smuzhiyun 		writel(reg, scu->base + offset);
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 		return 0;
1190*4882a593Smuzhiyun 	}
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 	if (function == FUNC_DAC && (pin->analog & LPC18XX_ANALOG_PIN)) {
1193*4882a593Smuzhiyun 		writel(LPC18XX_SCU_ANALOG_PIN_CFG, scu->base + pin->offset);
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun 		reg = readl(scu->base + LPC18XX_SCU_REG_ENAIO2);
1196*4882a593Smuzhiyun 		reg |= LPC18XX_SCU_REG_ENAIO2_DAC;
1197*4882a593Smuzhiyun 		writel(reg, scu->base + LPC18XX_SCU_REG_ENAIO2);
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 		return 0;
1200*4882a593Smuzhiyun 	}
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun 	for (func = 0; func < LPC18XX_SCU_FUNC_PER_PIN; func++) {
1203*4882a593Smuzhiyun 		if (function == pin->functions[func])
1204*4882a593Smuzhiyun 			break;
1205*4882a593Smuzhiyun 	}
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	if (func >= LPC18XX_SCU_FUNC_PER_PIN)
1208*4882a593Smuzhiyun 		goto fail;
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun 	reg = readl(scu->base + pin->offset);
1211*4882a593Smuzhiyun 	reg &= ~LPC18XX_SCU_PIN_MODE_MASK;
1212*4882a593Smuzhiyun 	writel(reg | func, scu->base + pin->offset);
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun 	return 0;
1215*4882a593Smuzhiyun fail:
1216*4882a593Smuzhiyun 	dev_err(pctldev->dev, "Pin %s can't be %s\n", lpc18xx_pins[group].name,
1217*4882a593Smuzhiyun 						      lpc18xx_function_names[function]);
1218*4882a593Smuzhiyun 	return -EINVAL;
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun static const struct pinmux_ops lpc18xx_pmx_ops = {
1222*4882a593Smuzhiyun 	.get_functions_count	= lpc18xx_pmx_get_funcs_count,
1223*4882a593Smuzhiyun 	.get_function_name	= lpc18xx_pmx_get_func_name,
1224*4882a593Smuzhiyun 	.get_function_groups	= lpc18xx_pmx_get_func_groups,
1225*4882a593Smuzhiyun 	.set_mux		= lpc18xx_pmx_set,
1226*4882a593Smuzhiyun };
1227*4882a593Smuzhiyun 
lpc18xx_pctl_get_groups_count(struct pinctrl_dev * pctldev)1228*4882a593Smuzhiyun static int lpc18xx_pctl_get_groups_count(struct pinctrl_dev *pctldev)
1229*4882a593Smuzhiyun {
1230*4882a593Smuzhiyun 	return ARRAY_SIZE(lpc18xx_pins);
1231*4882a593Smuzhiyun }
1232*4882a593Smuzhiyun 
lpc18xx_pctl_get_group_name(struct pinctrl_dev * pctldev,unsigned group)1233*4882a593Smuzhiyun static const char *lpc18xx_pctl_get_group_name(struct pinctrl_dev *pctldev,
1234*4882a593Smuzhiyun 					       unsigned group)
1235*4882a593Smuzhiyun {
1236*4882a593Smuzhiyun 	return lpc18xx_pins[group].name;
1237*4882a593Smuzhiyun }
1238*4882a593Smuzhiyun 
lpc18xx_pctl_get_group_pins(struct pinctrl_dev * pctldev,unsigned group,const unsigned ** pins,unsigned * num_pins)1239*4882a593Smuzhiyun static int lpc18xx_pctl_get_group_pins(struct pinctrl_dev *pctldev,
1240*4882a593Smuzhiyun 				       unsigned group,
1241*4882a593Smuzhiyun 				       const unsigned **pins,
1242*4882a593Smuzhiyun 				       unsigned *num_pins)
1243*4882a593Smuzhiyun {
1244*4882a593Smuzhiyun 	*pins = &lpc18xx_pins[group].number;
1245*4882a593Smuzhiyun 	*num_pins = 1;
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	return 0;
1248*4882a593Smuzhiyun }
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun static const struct pinctrl_ops lpc18xx_pctl_ops = {
1251*4882a593Smuzhiyun 	.get_groups_count	= lpc18xx_pctl_get_groups_count,
1252*4882a593Smuzhiyun 	.get_group_name		= lpc18xx_pctl_get_group_name,
1253*4882a593Smuzhiyun 	.get_group_pins		= lpc18xx_pctl_get_group_pins,
1254*4882a593Smuzhiyun 	.dt_node_to_map		= pinconf_generic_dt_node_to_map_pin,
1255*4882a593Smuzhiyun 	.dt_free_map		= pinctrl_utils_free_map,
1256*4882a593Smuzhiyun };
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun static struct pinctrl_desc lpc18xx_scu_desc = {
1259*4882a593Smuzhiyun 	.name = "lpc18xx/43xx-scu",
1260*4882a593Smuzhiyun 	.pins = lpc18xx_pins,
1261*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(lpc18xx_pins),
1262*4882a593Smuzhiyun 	.pctlops = &lpc18xx_pctl_ops,
1263*4882a593Smuzhiyun 	.pmxops = &lpc18xx_pmx_ops,
1264*4882a593Smuzhiyun 	.confops = &lpc18xx_pconf_ops,
1265*4882a593Smuzhiyun 	.num_custom_params = ARRAY_SIZE(lpc18xx_params),
1266*4882a593Smuzhiyun 	.custom_params = lpc18xx_params,
1267*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
1268*4882a593Smuzhiyun 	.custom_conf_items = lpc18xx_conf_items,
1269*4882a593Smuzhiyun #endif
1270*4882a593Smuzhiyun 	.owner = THIS_MODULE,
1271*4882a593Smuzhiyun };
1272*4882a593Smuzhiyun 
lpc18xx_valid_pin_function(unsigned pin,unsigned function)1273*4882a593Smuzhiyun static bool lpc18xx_valid_pin_function(unsigned pin, unsigned function)
1274*4882a593Smuzhiyun {
1275*4882a593Smuzhiyun 	struct lpc18xx_pin_caps *p = lpc18xx_pins[pin].drv_data;
1276*4882a593Smuzhiyun 	int i;
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun 	if (function == FUNC_DAC && p->analog == DAC)
1279*4882a593Smuzhiyun 		return true;
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun 	if (function == FUNC_ADC && p->analog)
1282*4882a593Smuzhiyun 		return true;
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 	if (function == FUNC_I2C0 && p->type == TYPE_I2C0)
1285*4882a593Smuzhiyun 		return true;
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun 	if (function == FUNC_USB1 && p->type == TYPE_USB1)
1288*4882a593Smuzhiyun 		return true;
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun 	for (i = 0; i < LPC18XX_SCU_FUNC_PER_PIN; i++) {
1291*4882a593Smuzhiyun 		if (function == p->functions[i])
1292*4882a593Smuzhiyun 			return true;
1293*4882a593Smuzhiyun 	}
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 	return false;
1296*4882a593Smuzhiyun }
1297*4882a593Smuzhiyun 
lpc18xx_create_group_func_map(struct device * dev,struct lpc18xx_scu_data * scu)1298*4882a593Smuzhiyun static int lpc18xx_create_group_func_map(struct device *dev,
1299*4882a593Smuzhiyun 					 struct lpc18xx_scu_data *scu)
1300*4882a593Smuzhiyun {
1301*4882a593Smuzhiyun 	u16 pins[ARRAY_SIZE(lpc18xx_pins)];
1302*4882a593Smuzhiyun 	int func, ngroups, i;
1303*4882a593Smuzhiyun 
1304*4882a593Smuzhiyun 	for (func = 0; func < FUNC_MAX; func++) {
1305*4882a593Smuzhiyun 		for (ngroups = 0, i = 0; i < ARRAY_SIZE(lpc18xx_pins); i++) {
1306*4882a593Smuzhiyun 			if (lpc18xx_valid_pin_function(i, func))
1307*4882a593Smuzhiyun 				pins[ngroups++] = i;
1308*4882a593Smuzhiyun 		}
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 		scu->func[func].ngroups = ngroups;
1311*4882a593Smuzhiyun 		scu->func[func].groups = devm_kcalloc(dev,
1312*4882a593Smuzhiyun 						      ngroups, sizeof(char *),
1313*4882a593Smuzhiyun 						      GFP_KERNEL);
1314*4882a593Smuzhiyun 		if (!scu->func[func].groups)
1315*4882a593Smuzhiyun 			return -ENOMEM;
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 		for (i = 0; i < ngroups; i++)
1318*4882a593Smuzhiyun 			scu->func[func].groups[i] = lpc18xx_pins[pins[i]].name;
1319*4882a593Smuzhiyun 	}
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun 	return 0;
1322*4882a593Smuzhiyun }
1323*4882a593Smuzhiyun 
lpc18xx_scu_probe(struct platform_device * pdev)1324*4882a593Smuzhiyun static int lpc18xx_scu_probe(struct platform_device *pdev)
1325*4882a593Smuzhiyun {
1326*4882a593Smuzhiyun 	struct lpc18xx_scu_data *scu;
1327*4882a593Smuzhiyun 	int ret;
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 	scu = devm_kzalloc(&pdev->dev, sizeof(*scu), GFP_KERNEL);
1330*4882a593Smuzhiyun 	if (!scu)
1331*4882a593Smuzhiyun 		return -ENOMEM;
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun 	scu->base = devm_platform_ioremap_resource(pdev, 0);
1334*4882a593Smuzhiyun 	if (IS_ERR(scu->base))
1335*4882a593Smuzhiyun 		return PTR_ERR(scu->base);
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun 	scu->clk = devm_clk_get(&pdev->dev, NULL);
1338*4882a593Smuzhiyun 	if (IS_ERR(scu->clk)) {
1339*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Input clock not found.\n");
1340*4882a593Smuzhiyun 		return PTR_ERR(scu->clk);
1341*4882a593Smuzhiyun 	}
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun 	ret = lpc18xx_create_group_func_map(&pdev->dev, scu);
1344*4882a593Smuzhiyun 	if (ret) {
1345*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Unable to create group func map.\n");
1346*4882a593Smuzhiyun 		return ret;
1347*4882a593Smuzhiyun 	}
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun 	ret = clk_prepare_enable(scu->clk);
1350*4882a593Smuzhiyun 	if (ret) {
1351*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Unable to enable clock.\n");
1352*4882a593Smuzhiyun 		return ret;
1353*4882a593Smuzhiyun 	}
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun 	platform_set_drvdata(pdev, scu);
1356*4882a593Smuzhiyun 
1357*4882a593Smuzhiyun 	scu->pctl = devm_pinctrl_register(&pdev->dev, &lpc18xx_scu_desc, scu);
1358*4882a593Smuzhiyun 	if (IS_ERR(scu->pctl)) {
1359*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Could not register pinctrl driver\n");
1360*4882a593Smuzhiyun 		clk_disable_unprepare(scu->clk);
1361*4882a593Smuzhiyun 		return PTR_ERR(scu->pctl);
1362*4882a593Smuzhiyun 	}
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun 	return 0;
1365*4882a593Smuzhiyun }
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun static const struct of_device_id lpc18xx_scu_match[] = {
1368*4882a593Smuzhiyun 	{ .compatible = "nxp,lpc1850-scu" },
1369*4882a593Smuzhiyun 	{},
1370*4882a593Smuzhiyun };
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun static struct platform_driver lpc18xx_scu_driver = {
1373*4882a593Smuzhiyun 	.probe		= lpc18xx_scu_probe,
1374*4882a593Smuzhiyun 	.driver = {
1375*4882a593Smuzhiyun 		.name		= "lpc18xx-scu",
1376*4882a593Smuzhiyun 		.of_match_table	= lpc18xx_scu_match,
1377*4882a593Smuzhiyun 		.suppress_bind_attrs = true,
1378*4882a593Smuzhiyun 	},
1379*4882a593Smuzhiyun };
1380*4882a593Smuzhiyun builtin_platform_driver(lpc18xx_scu_driver);
1381