1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Driver for the Gemini pin controller
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2017 Linus Walleij <linus.walleij@linaro.org>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This is a group-only pin controller.
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/init.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/pinctrl/machine.h>
14*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
15*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
16*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
17*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun #include <linux/regmap.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include "pinctrl-utils.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define DRIVER_NAME "pinctrl-gemini"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /**
27*4882a593Smuzhiyun * struct gemini_pin_conf - information about configuring a pin
28*4882a593Smuzhiyun * @pin: the pin number
29*4882a593Smuzhiyun * @reg: config register
30*4882a593Smuzhiyun * @mask: the bits affecting the configuration of the pin
31*4882a593Smuzhiyun */
32*4882a593Smuzhiyun struct gemini_pin_conf {
33*4882a593Smuzhiyun unsigned int pin;
34*4882a593Smuzhiyun u32 reg;
35*4882a593Smuzhiyun u32 mask;
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /**
39*4882a593Smuzhiyun * struct gemini_pmx - state holder for the gemini pin controller
40*4882a593Smuzhiyun * @dev: a pointer back to containing device
41*4882a593Smuzhiyun * @virtbase: the offset to the controller in virtual memory
42*4882a593Smuzhiyun * @map: regmap to access registers
43*4882a593Smuzhiyun * @is_3512: whether the SoC/package is the 3512 variant
44*4882a593Smuzhiyun * @is_3516: whether the SoC/package is the 3516 variant
45*4882a593Smuzhiyun * @flash_pin: whether the flash pin (extended pins for parallel
46*4882a593Smuzhiyun * flash) is set
47*4882a593Smuzhiyun * @confs: pin config information
48*4882a593Smuzhiyun * @nconfs: number of pin config information items
49*4882a593Smuzhiyun */
50*4882a593Smuzhiyun struct gemini_pmx {
51*4882a593Smuzhiyun struct device *dev;
52*4882a593Smuzhiyun struct pinctrl_dev *pctl;
53*4882a593Smuzhiyun struct regmap *map;
54*4882a593Smuzhiyun bool is_3512;
55*4882a593Smuzhiyun bool is_3516;
56*4882a593Smuzhiyun bool flash_pin;
57*4882a593Smuzhiyun const struct gemini_pin_conf *confs;
58*4882a593Smuzhiyun unsigned int nconfs;
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /**
62*4882a593Smuzhiyun * struct gemini_pin_group - describes a Gemini pin group
63*4882a593Smuzhiyun * @name: the name of this specific pin group
64*4882a593Smuzhiyun * @pins: an array of discrete physical pins used in this group, taken
65*4882a593Smuzhiyun * from the driver-local pin enumeration space
66*4882a593Smuzhiyun * @num_pins: the number of pins in this group array, i.e. the number of
67*4882a593Smuzhiyun * elements in .pins so we can iterate over that array
68*4882a593Smuzhiyun * @mask: bits to clear to enable this when doing pin muxing
69*4882a593Smuzhiyun * @value: bits to set to enable this when doing pin muxing
70*4882a593Smuzhiyun * @driving_mask: bitmask for the IO Pad driving register for this
71*4882a593Smuzhiyun * group, if it supports altering the driving strength of
72*4882a593Smuzhiyun * its lines.
73*4882a593Smuzhiyun */
74*4882a593Smuzhiyun struct gemini_pin_group {
75*4882a593Smuzhiyun const char *name;
76*4882a593Smuzhiyun const unsigned int *pins;
77*4882a593Smuzhiyun const unsigned int num_pins;
78*4882a593Smuzhiyun u32 mask;
79*4882a593Smuzhiyun u32 value;
80*4882a593Smuzhiyun u32 driving_mask;
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* Some straight-forward control registers */
84*4882a593Smuzhiyun #define GLOBAL_WORD_ID 0x00
85*4882a593Smuzhiyun #define GLOBAL_STATUS 0x04
86*4882a593Smuzhiyun #define GLOBAL_STATUS_FLPIN BIT(20)
87*4882a593Smuzhiyun #define GLOBAL_IODRIVE 0x10
88*4882a593Smuzhiyun #define GLOBAL_GMAC_CTRL_SKEW 0x1c
89*4882a593Smuzhiyun #define GLOBAL_GMAC0_DATA_SKEW 0x20
90*4882a593Smuzhiyun #define GLOBAL_GMAC1_DATA_SKEW 0x24
91*4882a593Smuzhiyun /*
92*4882a593Smuzhiyun * Global Miscellaneous Control Register
93*4882a593Smuzhiyun * This register controls all Gemini pad/pin multiplexing
94*4882a593Smuzhiyun *
95*4882a593Smuzhiyun * It is a tricky register though:
96*4882a593Smuzhiyun * - For the bits named *_ENABLE, once you DISABLE something, it simply cannot
97*4882a593Smuzhiyun * be brought back online, so it means permanent disablement of the
98*4882a593Smuzhiyun * corresponding pads.
99*4882a593Smuzhiyun * - For the bits named *_DISABLE, once you enable something, it cannot be
100*4882a593Smuzhiyun * DISABLED again. So you select a flash configuration once, and then
101*4882a593Smuzhiyun * you are stuck with it.
102*4882a593Smuzhiyun */
103*4882a593Smuzhiyun #define GLOBAL_MISC_CTRL 0x30
104*4882a593Smuzhiyun #define GEMINI_GMAC_IOSEL_MASK GENMASK(28, 27)
105*4882a593Smuzhiyun /* Not really used */
106*4882a593Smuzhiyun #define GEMINI_GMAC_IOSEL_GMAC0_GMII BIT(28)
107*4882a593Smuzhiyun /* Activated with GMAC1 */
108*4882a593Smuzhiyun #define GEMINI_GMAC_IOSEL_GMAC0_GMAC1_RGMII BIT(27)
109*4882a593Smuzhiyun /* This will be the default */
110*4882a593Smuzhiyun #define GEMINI_GMAC_IOSEL_GMAC0_RGMII_GMAC1_GPIO2 0
111*4882a593Smuzhiyun #define TVC_CLK_PAD_ENABLE BIT(20)
112*4882a593Smuzhiyun #define PCI_CLK_PAD_ENABLE BIT(17)
113*4882a593Smuzhiyun #define LPC_CLK_PAD_ENABLE BIT(16)
114*4882a593Smuzhiyun #define TVC_PADS_ENABLE BIT(9)
115*4882a593Smuzhiyun #define SSP_PADS_ENABLE BIT(8)
116*4882a593Smuzhiyun #define LCD_PADS_ENABLE BIT(7)
117*4882a593Smuzhiyun #define LPC_PADS_ENABLE BIT(6)
118*4882a593Smuzhiyun #define PCI_PADS_ENABLE BIT(5)
119*4882a593Smuzhiyun #define IDE_PADS_ENABLE BIT(4)
120*4882a593Smuzhiyun #define DRAM_PADS_POWERDOWN BIT(3)
121*4882a593Smuzhiyun #define NAND_PADS_DISABLE BIT(2)
122*4882a593Smuzhiyun #define PFLASH_PADS_DISABLE BIT(1)
123*4882a593Smuzhiyun #define SFLASH_PADS_DISABLE BIT(0)
124*4882a593Smuzhiyun #define PADS_MASK (GENMASK(9, 0) | BIT(16) | BIT(17) | BIT(20) | BIT(27))
125*4882a593Smuzhiyun #define PADS_MAXBIT 27
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* Ordered by bit index */
128*4882a593Smuzhiyun static const char * const gemini_padgroups[] = {
129*4882a593Smuzhiyun "serial flash",
130*4882a593Smuzhiyun "parallel flash",
131*4882a593Smuzhiyun "NAND flash",
132*4882a593Smuzhiyun "DRAM",
133*4882a593Smuzhiyun "IDE",
134*4882a593Smuzhiyun "PCI",
135*4882a593Smuzhiyun "LPC",
136*4882a593Smuzhiyun "LCD",
137*4882a593Smuzhiyun "SSP",
138*4882a593Smuzhiyun "TVC",
139*4882a593Smuzhiyun NULL, NULL, NULL, NULL, NULL, NULL,
140*4882a593Smuzhiyun "LPC CLK",
141*4882a593Smuzhiyun "PCI CLK",
142*4882a593Smuzhiyun NULL, NULL,
143*4882a593Smuzhiyun "TVC CLK",
144*4882a593Smuzhiyun NULL, NULL, NULL, NULL, NULL,
145*4882a593Smuzhiyun "GMAC1",
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun static const struct pinctrl_pin_desc gemini_3512_pins[] = {
149*4882a593Smuzhiyun /* Row A */
150*4882a593Smuzhiyun PINCTRL_PIN(0, "A1 VREF CTRL"),
151*4882a593Smuzhiyun PINCTRL_PIN(1, "A2 VCC2IO CTRL"),
152*4882a593Smuzhiyun PINCTRL_PIN(2, "A3 DRAM CK"),
153*4882a593Smuzhiyun PINCTRL_PIN(3, "A4 DRAM CK N"),
154*4882a593Smuzhiyun PINCTRL_PIN(4, "A5 DRAM A5"),
155*4882a593Smuzhiyun PINCTRL_PIN(5, "A6 DRAM CKE"),
156*4882a593Smuzhiyun PINCTRL_PIN(6, "A7 DRAM DQ11"),
157*4882a593Smuzhiyun PINCTRL_PIN(7, "A8 DRAM DQ0"),
158*4882a593Smuzhiyun PINCTRL_PIN(8, "A9 DRAM DQ5"),
159*4882a593Smuzhiyun PINCTRL_PIN(9, "A10 DRAM DQ6"),
160*4882a593Smuzhiyun PINCTRL_PIN(10, "A11 DRAM DRAM VREF"),
161*4882a593Smuzhiyun PINCTRL_PIN(11, "A12 DRAM BA1"),
162*4882a593Smuzhiyun PINCTRL_PIN(12, "A13 DRAM A2"),
163*4882a593Smuzhiyun PINCTRL_PIN(13, "A14 PCI GNT1 N"),
164*4882a593Smuzhiyun PINCTRL_PIN(14, "A15 PCI REQ9 N"),
165*4882a593Smuzhiyun PINCTRL_PIN(15, "A16 PCI REQ2 N"),
166*4882a593Smuzhiyun PINCTRL_PIN(16, "A17 PCI REQ3 N"),
167*4882a593Smuzhiyun PINCTRL_PIN(17, "A18 PCI AD31"),
168*4882a593Smuzhiyun /* Row B */
169*4882a593Smuzhiyun PINCTRL_PIN(18, "B1 VCCK CTRL"),
170*4882a593Smuzhiyun PINCTRL_PIN(19, "B2 PWR EN"),
171*4882a593Smuzhiyun PINCTRL_PIN(20, "B3 RTC CLKI"),
172*4882a593Smuzhiyun PINCTRL_PIN(21, "B4 DRAM A4"),
173*4882a593Smuzhiyun PINCTRL_PIN(22, "B5 DRAM A6"),
174*4882a593Smuzhiyun PINCTRL_PIN(23, "B6 DRAM A12"),
175*4882a593Smuzhiyun PINCTRL_PIN(24, "B7 DRAM DQS1"),
176*4882a593Smuzhiyun PINCTRL_PIN(25, "B8 DRAM DQ15"),
177*4882a593Smuzhiyun PINCTRL_PIN(26, "B9 DRAM DQ4"),
178*4882a593Smuzhiyun PINCTRL_PIN(27, "B10 DRAM DQS0"),
179*4882a593Smuzhiyun PINCTRL_PIN(28, "B11 DRAM WE N"),
180*4882a593Smuzhiyun PINCTRL_PIN(29, "B12 DRAM A10"),
181*4882a593Smuzhiyun PINCTRL_PIN(30, "B13 DRAM A3"),
182*4882a593Smuzhiyun PINCTRL_PIN(31, "B14 PCI GNT0 N"),
183*4882a593Smuzhiyun PINCTRL_PIN(32, "B15 PCI GNT3 N"),
184*4882a593Smuzhiyun PINCTRL_PIN(33, "B16 PCI REQ1 N"),
185*4882a593Smuzhiyun PINCTRL_PIN(34, "B17 PCI AD30"),
186*4882a593Smuzhiyun PINCTRL_PIN(35, "B18 PCI AD29"),
187*4882a593Smuzhiyun /* Row C */
188*4882a593Smuzhiyun PINCTRL_PIN(36, "C1 CIR RST N"), /* REALLY? CIR is not in 3512... */
189*4882a593Smuzhiyun PINCTRL_PIN(37, "C2 XTALI"),
190*4882a593Smuzhiyun PINCTRL_PIN(38, "C3 PWR BTN"),
191*4882a593Smuzhiyun PINCTRL_PIN(39, "C4 RTC CLKO"),
192*4882a593Smuzhiyun PINCTRL_PIN(40, "C5 DRAM A7"),
193*4882a593Smuzhiyun PINCTRL_PIN(41, "C6 DRAM A11"),
194*4882a593Smuzhiyun PINCTRL_PIN(42, "C7 DRAM DQ10"),
195*4882a593Smuzhiyun PINCTRL_PIN(43, "C8 DRAM DQ14"),
196*4882a593Smuzhiyun PINCTRL_PIN(44, "C9 DRAM DQ3"),
197*4882a593Smuzhiyun PINCTRL_PIN(45, "C10 DRAM DQ7"),
198*4882a593Smuzhiyun PINCTRL_PIN(46, "C11 DRAM CAS N"),
199*4882a593Smuzhiyun PINCTRL_PIN(47, "C12 DRAM A0"),
200*4882a593Smuzhiyun PINCTRL_PIN(48, "C13 PCI INT0 N"),
201*4882a593Smuzhiyun PINCTRL_PIN(49, "C14 EXT RESET N"),
202*4882a593Smuzhiyun PINCTRL_PIN(50, "C15 PCI GNT2 N"),
203*4882a593Smuzhiyun PINCTRL_PIN(51, "C16 PCI AD28"),
204*4882a593Smuzhiyun PINCTRL_PIN(52, "C17 PCI AD27"),
205*4882a593Smuzhiyun PINCTRL_PIN(53, "C18 PCI AD26"),
206*4882a593Smuzhiyun /* Row D */
207*4882a593Smuzhiyun PINCTRL_PIN(54, "D1 AVCCKHA"),
208*4882a593Smuzhiyun PINCTRL_PIN(55, "D2 AGNDIOHA"),
209*4882a593Smuzhiyun PINCTRL_PIN(56, "D3 XTALO"),
210*4882a593Smuzhiyun PINCTRL_PIN(57, "D4 AVCC3IOHA"),
211*4882a593Smuzhiyun PINCTRL_PIN(58, "D5 DRAM A8"),
212*4882a593Smuzhiyun PINCTRL_PIN(59, "D6 DRAM A9"),
213*4882a593Smuzhiyun PINCTRL_PIN(60, "D7 DRAM DQ9"),
214*4882a593Smuzhiyun PINCTRL_PIN(61, "D8 DRAM DQ13"),
215*4882a593Smuzhiyun PINCTRL_PIN(62, "D9 DRAM DQ2"),
216*4882a593Smuzhiyun PINCTRL_PIN(63, "D10 DRAM A13"),
217*4882a593Smuzhiyun PINCTRL_PIN(64, "D11 DRAM RAS N"),
218*4882a593Smuzhiyun PINCTRL_PIN(65, "D12 DRAM A1"),
219*4882a593Smuzhiyun PINCTRL_PIN(66, "D13 PCI INTC N"),
220*4882a593Smuzhiyun PINCTRL_PIN(67, "D14 PCI CLK"),
221*4882a593Smuzhiyun PINCTRL_PIN(68, "D15 PCI AD25"),
222*4882a593Smuzhiyun PINCTRL_PIN(69, "D16 PCI AD24"),
223*4882a593Smuzhiyun PINCTRL_PIN(70, "D17 PCI CBE3 N"),
224*4882a593Smuzhiyun PINCTRL_PIN(71, "D18 PCI AD23"),
225*4882a593Smuzhiyun /* Row E */
226*4882a593Smuzhiyun PINCTRL_PIN(72, "E1 AVCC3IOHA"),
227*4882a593Smuzhiyun PINCTRL_PIN(73, "E2 EBG"),
228*4882a593Smuzhiyun PINCTRL_PIN(74, "E3 AVCC3IOHB"),
229*4882a593Smuzhiyun PINCTRL_PIN(75, "E4 REXT"),
230*4882a593Smuzhiyun PINCTRL_PIN(76, "E5 GND"),
231*4882a593Smuzhiyun PINCTRL_PIN(77, "E6 DRAM DQM1"),
232*4882a593Smuzhiyun PINCTRL_PIN(78, "E7 DRAM DQ8"),
233*4882a593Smuzhiyun PINCTRL_PIN(79, "E8 DRAM DQ12"),
234*4882a593Smuzhiyun PINCTRL_PIN(80, "E9 DRAM DQ1"),
235*4882a593Smuzhiyun PINCTRL_PIN(81, "E10 DRAM DQM0"),
236*4882a593Smuzhiyun PINCTRL_PIN(82, "E11 DRAM BA0"),
237*4882a593Smuzhiyun PINCTRL_PIN(83, "E12 PCI INTA N"),
238*4882a593Smuzhiyun PINCTRL_PIN(84, "E13 PCI INTB N"),
239*4882a593Smuzhiyun PINCTRL_PIN(85, "E14 GND"),
240*4882a593Smuzhiyun PINCTRL_PIN(86, "E15 PCI AD22"),
241*4882a593Smuzhiyun PINCTRL_PIN(87, "E16 PCI AD21"),
242*4882a593Smuzhiyun PINCTRL_PIN(88, "E17 PCI AD20"),
243*4882a593Smuzhiyun PINCTRL_PIN(89, "E18 PCI AD19"),
244*4882a593Smuzhiyun /* Row F */
245*4882a593Smuzhiyun PINCTRL_PIN(90, "F1 SATA0 RXDP"),
246*4882a593Smuzhiyun PINCTRL_PIN(91, "F2 SATA0 RXDN"),
247*4882a593Smuzhiyun PINCTRL_PIN(92, "F3 AGNDK 0"),
248*4882a593Smuzhiyun PINCTRL_PIN(93, "F4 AVCC3 S"),
249*4882a593Smuzhiyun PINCTRL_PIN(94, "F5 AVCCK P"),
250*4882a593Smuzhiyun PINCTRL_PIN(95, "F6 GND"),
251*4882a593Smuzhiyun PINCTRL_PIN(96, "F7 VCC2IOHA 2"),
252*4882a593Smuzhiyun PINCTRL_PIN(97, "F8 VCC2IOHA 2"),
253*4882a593Smuzhiyun PINCTRL_PIN(98, "F9 V1"),
254*4882a593Smuzhiyun PINCTRL_PIN(99, "F10 V1"),
255*4882a593Smuzhiyun PINCTRL_PIN(100, "F11 VCC2IOHA 2"),
256*4882a593Smuzhiyun PINCTRL_PIN(101, "F12 VCC2IOHA 2"),
257*4882a593Smuzhiyun PINCTRL_PIN(102, "F13 GND"),
258*4882a593Smuzhiyun PINCTRL_PIN(103, "F14 PCI AD18"),
259*4882a593Smuzhiyun PINCTRL_PIN(104, "F15 PCI AD17"),
260*4882a593Smuzhiyun PINCTRL_PIN(105, "F16 PCI AD16"),
261*4882a593Smuzhiyun PINCTRL_PIN(106, "F17 PCI CBE2 N"),
262*4882a593Smuzhiyun PINCTRL_PIN(107, "F18 PCI FRAME N"),
263*4882a593Smuzhiyun /* Row G */
264*4882a593Smuzhiyun PINCTRL_PIN(108, "G1 SATA0 TXDP"),
265*4882a593Smuzhiyun PINCTRL_PIN(109, "G2 SATA0 TXDN"),
266*4882a593Smuzhiyun PINCTRL_PIN(110, "G3 AGNDK 1"),
267*4882a593Smuzhiyun PINCTRL_PIN(111, "G4 AVCCK 0"),
268*4882a593Smuzhiyun PINCTRL_PIN(112, "G5 TEST CLKOUT"),
269*4882a593Smuzhiyun PINCTRL_PIN(113, "G6 AGND"),
270*4882a593Smuzhiyun PINCTRL_PIN(114, "G7 GND"),
271*4882a593Smuzhiyun PINCTRL_PIN(115, "G8 VCC2IOHA 2"),
272*4882a593Smuzhiyun PINCTRL_PIN(116, "G9 V1"),
273*4882a593Smuzhiyun PINCTRL_PIN(117, "G10 V1"),
274*4882a593Smuzhiyun PINCTRL_PIN(118, "G11 VCC2IOHA 2"),
275*4882a593Smuzhiyun PINCTRL_PIN(119, "G12 GND"),
276*4882a593Smuzhiyun PINCTRL_PIN(120, "G13 VCC3IOHA"),
277*4882a593Smuzhiyun PINCTRL_PIN(121, "G14 PCI IRDY N"),
278*4882a593Smuzhiyun PINCTRL_PIN(122, "G15 PCI TRDY N"),
279*4882a593Smuzhiyun PINCTRL_PIN(123, "G16 PCI DEVSEL N"),
280*4882a593Smuzhiyun PINCTRL_PIN(124, "G17 PCI STOP N"),
281*4882a593Smuzhiyun PINCTRL_PIN(125, "G18 PCI PAR"),
282*4882a593Smuzhiyun /* Row H */
283*4882a593Smuzhiyun PINCTRL_PIN(126, "H1 SATA1 TXDP"),
284*4882a593Smuzhiyun PINCTRL_PIN(127, "H2 SATA1 TXDN"),
285*4882a593Smuzhiyun PINCTRL_PIN(128, "H3 AGNDK 2"),
286*4882a593Smuzhiyun PINCTRL_PIN(129, "H4 AVCCK 1"),
287*4882a593Smuzhiyun PINCTRL_PIN(130, "H5 AVCCK S"),
288*4882a593Smuzhiyun PINCTRL_PIN(131, "H6 AVCCKHB"),
289*4882a593Smuzhiyun PINCTRL_PIN(132, "H7 AGND"),
290*4882a593Smuzhiyun PINCTRL_PIN(133, "H8 GND"),
291*4882a593Smuzhiyun PINCTRL_PIN(134, "H9 GND"),
292*4882a593Smuzhiyun PINCTRL_PIN(135, "H10 GND"),
293*4882a593Smuzhiyun PINCTRL_PIN(136, "H11 GND"),
294*4882a593Smuzhiyun PINCTRL_PIN(137, "H12 VCC3IOHA"),
295*4882a593Smuzhiyun PINCTRL_PIN(138, "H13 VCC3IOHA"),
296*4882a593Smuzhiyun PINCTRL_PIN(139, "H14 PCI CBE1 N"),
297*4882a593Smuzhiyun PINCTRL_PIN(140, "H15 PCI AD15"),
298*4882a593Smuzhiyun PINCTRL_PIN(141, "H16 PCI AD14"),
299*4882a593Smuzhiyun PINCTRL_PIN(142, "H17 PCI AD13"),
300*4882a593Smuzhiyun PINCTRL_PIN(143, "H18 PCI AD12"),
301*4882a593Smuzhiyun /* Row J (for some reason I is skipped) */
302*4882a593Smuzhiyun PINCTRL_PIN(144, "J1 SATA1 RXDP"),
303*4882a593Smuzhiyun PINCTRL_PIN(145, "J2 SATA1 RXDN"),
304*4882a593Smuzhiyun PINCTRL_PIN(146, "J3 AGNDK 3"),
305*4882a593Smuzhiyun PINCTRL_PIN(147, "J4 AVCCK 2"),
306*4882a593Smuzhiyun PINCTRL_PIN(148, "J5 IDE DA1"),
307*4882a593Smuzhiyun PINCTRL_PIN(149, "J6 V1"),
308*4882a593Smuzhiyun PINCTRL_PIN(150, "J7 V1"),
309*4882a593Smuzhiyun PINCTRL_PIN(151, "J8 GND"),
310*4882a593Smuzhiyun PINCTRL_PIN(152, "J9 GND"),
311*4882a593Smuzhiyun PINCTRL_PIN(153, "J10 GND"),
312*4882a593Smuzhiyun PINCTRL_PIN(154, "J11 GND"),
313*4882a593Smuzhiyun PINCTRL_PIN(155, "J12 V1"),
314*4882a593Smuzhiyun PINCTRL_PIN(156, "J13 V1"),
315*4882a593Smuzhiyun PINCTRL_PIN(157, "J14 PCI AD11"),
316*4882a593Smuzhiyun PINCTRL_PIN(158, "J15 PCI AD10"),
317*4882a593Smuzhiyun PINCTRL_PIN(159, "J16 PCI AD9"),
318*4882a593Smuzhiyun PINCTRL_PIN(160, "J17 PCI AD8"),
319*4882a593Smuzhiyun PINCTRL_PIN(161, "J18 PCI CBE0 N"),
320*4882a593Smuzhiyun /* Row K */
321*4882a593Smuzhiyun PINCTRL_PIN(162, "K1 IDE CS1 N"),
322*4882a593Smuzhiyun PINCTRL_PIN(163, "K2 IDE CS0 N"),
323*4882a593Smuzhiyun PINCTRL_PIN(164, "K3 AVCCK 3"),
324*4882a593Smuzhiyun PINCTRL_PIN(165, "K4 IDE DA2"),
325*4882a593Smuzhiyun PINCTRL_PIN(166, "K5 IDE DA0"),
326*4882a593Smuzhiyun PINCTRL_PIN(167, "K6 V1"),
327*4882a593Smuzhiyun PINCTRL_PIN(168, "K7 V1"),
328*4882a593Smuzhiyun PINCTRL_PIN(169, "K8 GND"),
329*4882a593Smuzhiyun PINCTRL_PIN(170, "K9 GND"),
330*4882a593Smuzhiyun PINCTRL_PIN(171, "K10 GND"),
331*4882a593Smuzhiyun PINCTRL_PIN(172, "K11 GND"),
332*4882a593Smuzhiyun PINCTRL_PIN(173, "K12 V1"),
333*4882a593Smuzhiyun PINCTRL_PIN(174, "K13 V1"),
334*4882a593Smuzhiyun PINCTRL_PIN(175, "K14 PCI AD3"),
335*4882a593Smuzhiyun PINCTRL_PIN(176, "K15 PCI AD4"),
336*4882a593Smuzhiyun PINCTRL_PIN(177, "K16 PCI AD5"),
337*4882a593Smuzhiyun PINCTRL_PIN(178, "K17 PCI AD6"),
338*4882a593Smuzhiyun PINCTRL_PIN(179, "K18 PCI AD7"),
339*4882a593Smuzhiyun /* Row L */
340*4882a593Smuzhiyun PINCTRL_PIN(180, "L1 IDE INTRQ"),
341*4882a593Smuzhiyun PINCTRL_PIN(181, "L2 IDE DMACK N"),
342*4882a593Smuzhiyun PINCTRL_PIN(182, "L3 IDE IORDY"),
343*4882a593Smuzhiyun PINCTRL_PIN(183, "L4 IDE DIOR N"),
344*4882a593Smuzhiyun PINCTRL_PIN(184, "L5 IDE DIOW N"),
345*4882a593Smuzhiyun PINCTRL_PIN(185, "L6 VCC3IOHA"),
346*4882a593Smuzhiyun PINCTRL_PIN(186, "L7 VCC3IOHA"),
347*4882a593Smuzhiyun PINCTRL_PIN(187, "L8 GND"),
348*4882a593Smuzhiyun PINCTRL_PIN(188, "L9 GND"),
349*4882a593Smuzhiyun PINCTRL_PIN(189, "L10 GND"),
350*4882a593Smuzhiyun PINCTRL_PIN(190, "L11 GND"),
351*4882a593Smuzhiyun PINCTRL_PIN(191, "L12 VCC3IOHA"),
352*4882a593Smuzhiyun PINCTRL_PIN(192, "L13 VCC3IOHA"),
353*4882a593Smuzhiyun PINCTRL_PIN(193, "L14 GPIO0 30"),
354*4882a593Smuzhiyun PINCTRL_PIN(194, "L15 GPIO0 31"),
355*4882a593Smuzhiyun PINCTRL_PIN(195, "L16 PCI AD0"),
356*4882a593Smuzhiyun PINCTRL_PIN(196, "L17 PCI AD1"),
357*4882a593Smuzhiyun PINCTRL_PIN(197, "L18 PCI AD2"),
358*4882a593Smuzhiyun /* Row M */
359*4882a593Smuzhiyun PINCTRL_PIN(198, "M1 IDE DMARQ"),
360*4882a593Smuzhiyun PINCTRL_PIN(199, "M2 IDE DD15"),
361*4882a593Smuzhiyun PINCTRL_PIN(200, "M3 IDE DD0"),
362*4882a593Smuzhiyun PINCTRL_PIN(201, "M4 IDE DD14"),
363*4882a593Smuzhiyun PINCTRL_PIN(202, "M5 IDE DD1"),
364*4882a593Smuzhiyun PINCTRL_PIN(203, "M6 VCC3IOHA"),
365*4882a593Smuzhiyun PINCTRL_PIN(204, "M7 GND"),
366*4882a593Smuzhiyun PINCTRL_PIN(205, "M8 VCC2IOHA 1"),
367*4882a593Smuzhiyun PINCTRL_PIN(206, "M9 V1"),
368*4882a593Smuzhiyun PINCTRL_PIN(207, "M10 V1"),
369*4882a593Smuzhiyun PINCTRL_PIN(208, "M11 VCC3IOHA"),
370*4882a593Smuzhiyun PINCTRL_PIN(209, "M12 GND"),
371*4882a593Smuzhiyun PINCTRL_PIN(210, "M13 VCC3IOHA"),
372*4882a593Smuzhiyun PINCTRL_PIN(211, "M14 GPIO0 25"),
373*4882a593Smuzhiyun PINCTRL_PIN(212, "M15 GPIO0 26"),
374*4882a593Smuzhiyun PINCTRL_PIN(213, "M16 GPIO0 27"),
375*4882a593Smuzhiyun PINCTRL_PIN(214, "M17 GPIO0 28"),
376*4882a593Smuzhiyun PINCTRL_PIN(215, "M18 GPIO0 29"),
377*4882a593Smuzhiyun /* Row N */
378*4882a593Smuzhiyun PINCTRL_PIN(216, "N1 IDE DD13"),
379*4882a593Smuzhiyun PINCTRL_PIN(217, "N2 IDE DD2"),
380*4882a593Smuzhiyun PINCTRL_PIN(218, "N3 IDE DD12"),
381*4882a593Smuzhiyun PINCTRL_PIN(219, "N4 IDE DD3"),
382*4882a593Smuzhiyun PINCTRL_PIN(220, "N5 IDE DD11"),
383*4882a593Smuzhiyun PINCTRL_PIN(221, "N6 GND"),
384*4882a593Smuzhiyun PINCTRL_PIN(222, "N7 VCC2IOHA 1"),
385*4882a593Smuzhiyun PINCTRL_PIN(223, "N8 VCC2IOHA 1"),
386*4882a593Smuzhiyun PINCTRL_PIN(224, "N9 V1"),
387*4882a593Smuzhiyun PINCTRL_PIN(225, "N10 V1"),
388*4882a593Smuzhiyun PINCTRL_PIN(226, "N11 VCC3IOHA"),
389*4882a593Smuzhiyun PINCTRL_PIN(227, "N12 VCC3IOHA"),
390*4882a593Smuzhiyun PINCTRL_PIN(228, "N13 GND"),
391*4882a593Smuzhiyun PINCTRL_PIN(229, "N14 GPIO0 20"),
392*4882a593Smuzhiyun PINCTRL_PIN(230, "N15 GPIO0 21"),
393*4882a593Smuzhiyun PINCTRL_PIN(231, "N16 GPIO0 22"),
394*4882a593Smuzhiyun PINCTRL_PIN(232, "N17 GPIO0 23"),
395*4882a593Smuzhiyun PINCTRL_PIN(233, "N18 GPIO0 24"),
396*4882a593Smuzhiyun /* Row P (for some reason O is skipped) */
397*4882a593Smuzhiyun PINCTRL_PIN(234, "P1 IDE DD4"),
398*4882a593Smuzhiyun PINCTRL_PIN(235, "P2 IDE DD10"),
399*4882a593Smuzhiyun PINCTRL_PIN(236, "P3 IDE DD5"),
400*4882a593Smuzhiyun PINCTRL_PIN(237, "P4 IDE DD9"),
401*4882a593Smuzhiyun PINCTRL_PIN(238, "P5 GND"),
402*4882a593Smuzhiyun PINCTRL_PIN(239, "P6 USB XSCO"),
403*4882a593Smuzhiyun PINCTRL_PIN(240, "P7 GMAC0 TXD3"),
404*4882a593Smuzhiyun PINCTRL_PIN(241, "P8 GMAC0 TXEN"),
405*4882a593Smuzhiyun PINCTRL_PIN(242, "P9 GMAC0 RXD2"),
406*4882a593Smuzhiyun PINCTRL_PIN(243, "P10 GMAC1 TXC"),
407*4882a593Smuzhiyun PINCTRL_PIN(244, "P11 GMAC1 RXD1"),
408*4882a593Smuzhiyun PINCTRL_PIN(245, "P12 MODE SEL 1"),
409*4882a593Smuzhiyun PINCTRL_PIN(246, "P13 GPIO1 28"),
410*4882a593Smuzhiyun PINCTRL_PIN(247, "P14 GND"),
411*4882a593Smuzhiyun PINCTRL_PIN(248, "P15 GPIO0 5"),
412*4882a593Smuzhiyun PINCTRL_PIN(249, "P16 GPIO0 17"),
413*4882a593Smuzhiyun PINCTRL_PIN(250, "P17 GPIO0 18"),
414*4882a593Smuzhiyun PINCTRL_PIN(251, "P18 GPIO0 19"),
415*4882a593Smuzhiyun /* Row R (for some reason Q us skipped) */
416*4882a593Smuzhiyun PINCTRL_PIN(252, "R1 IDE DD6"),
417*4882a593Smuzhiyun PINCTRL_PIN(253, "R2 IDE DD8"),
418*4882a593Smuzhiyun PINCTRL_PIN(254, "R3 IDE DD7"),
419*4882a593Smuzhiyun PINCTRL_PIN(255, "R4 IDE RESET N"),
420*4882a593Smuzhiyun PINCTRL_PIN(256, "R5 ICE0 DBGACK"),
421*4882a593Smuzhiyun PINCTRL_PIN(257, "R6 USB XSCI"),
422*4882a593Smuzhiyun PINCTRL_PIN(258, "R7 GMAC0 TXD2"),
423*4882a593Smuzhiyun PINCTRL_PIN(259, "R8 GMAC0 RXDV"),
424*4882a593Smuzhiyun PINCTRL_PIN(260, "R9 GMAC0 RXD3"),
425*4882a593Smuzhiyun PINCTRL_PIN(261, "R10 GMAC1 TXD0"),
426*4882a593Smuzhiyun PINCTRL_PIN(262, "R11 GMAC1 RXD0"),
427*4882a593Smuzhiyun PINCTRL_PIN(263, "R12 MODE SEL 0"),
428*4882a593Smuzhiyun PINCTRL_PIN(264, "R13 MODE SEL 3"),
429*4882a593Smuzhiyun PINCTRL_PIN(265, "R14 GPIO0 0"),
430*4882a593Smuzhiyun PINCTRL_PIN(266, "R15 GPIO0 4"),
431*4882a593Smuzhiyun PINCTRL_PIN(267, "R16 GPIO0 9"),
432*4882a593Smuzhiyun PINCTRL_PIN(268, "R17 GPIO0 15"),
433*4882a593Smuzhiyun PINCTRL_PIN(269, "R18 GPIO0 16"),
434*4882a593Smuzhiyun /* Row T (for some reason S is skipped) */
435*4882a593Smuzhiyun PINCTRL_PIN(270, "T1 ICE0 DBGRQ"),
436*4882a593Smuzhiyun PINCTRL_PIN(271, "T2 ICE0 IDO"),
437*4882a593Smuzhiyun PINCTRL_PIN(272, "T3 ICE0 ICK"),
438*4882a593Smuzhiyun PINCTRL_PIN(273, "T4 ICE0 IMS"),
439*4882a593Smuzhiyun PINCTRL_PIN(274, "T5 ICE0 IDI"),
440*4882a593Smuzhiyun PINCTRL_PIN(275, "T6 USB RREF"),
441*4882a593Smuzhiyun PINCTRL_PIN(276, "T7 GMAC0 TXD1"),
442*4882a593Smuzhiyun PINCTRL_PIN(277, "T8 GMAC0 RXC"),
443*4882a593Smuzhiyun PINCTRL_PIN(278, "T9 GMAC0 CRS"),
444*4882a593Smuzhiyun PINCTRL_PIN(279, "T10 GMAC1 TXD1"),
445*4882a593Smuzhiyun PINCTRL_PIN(280, "T11 GMAC1 RXC"),
446*4882a593Smuzhiyun PINCTRL_PIN(281, "T12 GMAC1 CRS"),
447*4882a593Smuzhiyun PINCTRL_PIN(282, "T13 EXT CLK"),
448*4882a593Smuzhiyun PINCTRL_PIN(283, "T14 GPIO1 31"),
449*4882a593Smuzhiyun PINCTRL_PIN(284, "T15 GPIO0 3"),
450*4882a593Smuzhiyun PINCTRL_PIN(285, "T16 GPIO0 8"),
451*4882a593Smuzhiyun PINCTRL_PIN(286, "T17 GPIO0 12"),
452*4882a593Smuzhiyun PINCTRL_PIN(287, "T18 GPIO0 14"),
453*4882a593Smuzhiyun /* Row U */
454*4882a593Smuzhiyun PINCTRL_PIN(288, "U1 ICE0 IRST N"),
455*4882a593Smuzhiyun PINCTRL_PIN(289, "U2 USB0 VCCHSRT"),
456*4882a593Smuzhiyun PINCTRL_PIN(290, "U3 USB0 DP"),
457*4882a593Smuzhiyun PINCTRL_PIN(291, "U4 USB VCCA U20"),
458*4882a593Smuzhiyun PINCTRL_PIN(292, "U5 USB1 DP"),
459*4882a593Smuzhiyun PINCTRL_PIN(293, "U6 USB1 GNDHSRT 1"),
460*4882a593Smuzhiyun PINCTRL_PIN(294, "U7 GMAC0 TXD0"),
461*4882a593Smuzhiyun PINCTRL_PIN(295, "U8 GMAC0 RXD0"),
462*4882a593Smuzhiyun PINCTRL_PIN(296, "U9 GMAC1 COL"),
463*4882a593Smuzhiyun PINCTRL_PIN(297, "U10 GMAC1 TXD2"),
464*4882a593Smuzhiyun PINCTRL_PIN(298, "U11 GMAC1 RXDV"),
465*4882a593Smuzhiyun PINCTRL_PIN(299, "U12 GMAC1 RXD3"),
466*4882a593Smuzhiyun PINCTRL_PIN(300, "U13 MODE SEL 2"),
467*4882a593Smuzhiyun PINCTRL_PIN(301, "U14 GPIO1 30"),
468*4882a593Smuzhiyun PINCTRL_PIN(302, "U15 GPIO0 2"),
469*4882a593Smuzhiyun PINCTRL_PIN(303, "U16 GPIO0 7"),
470*4882a593Smuzhiyun PINCTRL_PIN(304, "U17 GPIO0 11"),
471*4882a593Smuzhiyun PINCTRL_PIN(305, "U18 GPIO0 13"),
472*4882a593Smuzhiyun /* Row V */
473*4882a593Smuzhiyun PINCTRL_PIN(306, "V1 USB0 GNDHSRT"),
474*4882a593Smuzhiyun PINCTRL_PIN(307, "V2 USB0 DM"),
475*4882a593Smuzhiyun PINCTRL_PIN(308, "V3 USB GNDA U20"),
476*4882a593Smuzhiyun PINCTRL_PIN(309, "V4 USB1 DM"),
477*4882a593Smuzhiyun PINCTRL_PIN(310, "V5 USB1 VCCHSRT1"),
478*4882a593Smuzhiyun PINCTRL_PIN(311, "V6 GMAC0 COL"),
479*4882a593Smuzhiyun PINCTRL_PIN(312, "V7 GMAC0 TXC"),
480*4882a593Smuzhiyun PINCTRL_PIN(313, "V8 GMAC0 RXD1"),
481*4882a593Smuzhiyun PINCTRL_PIN(314, "V9 REF CLK"),
482*4882a593Smuzhiyun PINCTRL_PIN(315, "V10 GMAC1 TXD3"),
483*4882a593Smuzhiyun PINCTRL_PIN(316, "V11 GMAC1 TXEN"),
484*4882a593Smuzhiyun PINCTRL_PIN(317, "V12 GMAC1 RXD2"),
485*4882a593Smuzhiyun PINCTRL_PIN(318, "V13 M30 CLK"),
486*4882a593Smuzhiyun PINCTRL_PIN(319, "V14 GPIO1 29"),
487*4882a593Smuzhiyun PINCTRL_PIN(320, "V15 GPIO0 1"),
488*4882a593Smuzhiyun PINCTRL_PIN(321, "V16 GPIO0 6"),
489*4882a593Smuzhiyun PINCTRL_PIN(322, "V17 GPIO0 10"),
490*4882a593Smuzhiyun PINCTRL_PIN(323, "V18 SYS RESET N"),
491*4882a593Smuzhiyun };
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun /* Digital ground */
495*4882a593Smuzhiyun static const unsigned int gnd_3512_pins[] = {
496*4882a593Smuzhiyun 76, 85, 95, 102, 114, 119, 133, 134, 135, 136, 151, 152, 153, 154, 169,
497*4882a593Smuzhiyun 170, 171, 172, 187, 188, 189, 190, 204, 209, 221, 228, 238, 247
498*4882a593Smuzhiyun };
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun static const unsigned int dram_3512_pins[] = {
501*4882a593Smuzhiyun 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 21, 22, 23, 24, 25, 26, 27, 28, 29,
502*4882a593Smuzhiyun 30, 40, 41, 42, 43, 44, 45, 46, 47, 58, 59, 60, 61, 62, 63, 64, 65, 77,
503*4882a593Smuzhiyun 78, 79, 80, 81, 82
504*4882a593Smuzhiyun };
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun static const unsigned int rtc_3512_pins[] = { 57, 20, 39 };
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun static const unsigned int power_3512_pins[] = { 19, 38, 36, 55, 37, 56, 54, 72 };
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun static const unsigned int system_3512_pins[] = {
511*4882a593Smuzhiyun 318, 264, 300, 245, 263, 282, 314, 323, 49,
512*4882a593Smuzhiyun };
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun static const unsigned int vcontrol_3512_pins[] = { 18, 0, 1 };
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun static const unsigned int ice_3512_pins[] = { 256, 270, 271, 272, 273, 274, 288 };
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun static const unsigned int ide_3512_pins[] = {
519*4882a593Smuzhiyun 162, 163, 165, 166, 148, 180, 181, 182, 183, 184, 198, 199, 200, 201, 202,
520*4882a593Smuzhiyun 216, 217, 218, 219, 220, 234, 235, 236, 237, 252, 253, 254, 255
521*4882a593Smuzhiyun };
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun static const unsigned int sata_3512_pins[] = {
524*4882a593Smuzhiyun 75, 74, 73, 93, 94, 131, 112, 130, 92, 91, 90, 111, 110, 109, 108, 129,
525*4882a593Smuzhiyun 128, 127, 126, 147, 146, 145, 144, 164
526*4882a593Smuzhiyun };
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun static const unsigned int usb_3512_pins[] = {
529*4882a593Smuzhiyun 306, 289, 307, 290, 239, 257, 275, 308, 291, 309, 292, 310, 293
530*4882a593Smuzhiyun };
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun /* GMII, ethernet pins */
533*4882a593Smuzhiyun static const unsigned int gmii_gmac0_3512_pins[] = {
534*4882a593Smuzhiyun 240, 241, 242, 258, 259, 260, 276, 277, 278, 294, 295, 311, 312, 313
535*4882a593Smuzhiyun };
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun static const unsigned int gmii_gmac1_3512_pins[] = {
538*4882a593Smuzhiyun 243, 244, 261, 262, 279, 280, 281, 296, 297, 298, 299, 315, 316, 317
539*4882a593Smuzhiyun };
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun static const unsigned int pci_3512_pins[] = {
542*4882a593Smuzhiyun 13, 14, 15, 16, 17, 31, 32, 33, 34, 35, 48, 50, 51, 52, 53, 66, 67, 68, 69,
543*4882a593Smuzhiyun 70, 71, 83, 84, 86, 87, 88, 89, 103, 104, 105, 106, 107, 121, 122, 123,
544*4882a593Smuzhiyun 124, 125, 139, 140, 141, 142, 143, 157, 158, 159, 160, 161, 175, 176, 177,
545*4882a593Smuzhiyun 178, 179, 195, 196, 197
546*4882a593Smuzhiyun };
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun /*
549*4882a593Smuzhiyun * Apparently the LPC interface is using the PCICLK for the clocking so
550*4882a593Smuzhiyun * PCI needs to be active at the same time.
551*4882a593Smuzhiyun */
552*4882a593Smuzhiyun static const unsigned int lpc_3512_pins[] = {
553*4882a593Smuzhiyun 285, /* LPC_LAD[0] */
554*4882a593Smuzhiyun 304, /* LPC_SERIRQ */
555*4882a593Smuzhiyun 286, /* LPC_LAD[2] */
556*4882a593Smuzhiyun 305, /* LPC_LFRAME# */
557*4882a593Smuzhiyun 287, /* LPC_LAD[3] */
558*4882a593Smuzhiyun 268, /* LPC_LAD[1] */
559*4882a593Smuzhiyun };
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun /* Character LCD */
562*4882a593Smuzhiyun static const unsigned int lcd_3512_pins[] = {
563*4882a593Smuzhiyun 262, 244, 317, 299, 246, 319, 301, 283, 269, 233, 211
564*4882a593Smuzhiyun };
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun static const unsigned int ssp_3512_pins[] = {
567*4882a593Smuzhiyun 285, /* SSP_97RST# SSP AC97 Reset, active low */
568*4882a593Smuzhiyun 304, /* SSP_FSC */
569*4882a593Smuzhiyun 286, /* SSP_ECLK */
570*4882a593Smuzhiyun 305, /* SSP_TXD */
571*4882a593Smuzhiyun 287, /* SSP_RXD */
572*4882a593Smuzhiyun 268, /* SSP_SCLK */
573*4882a593Smuzhiyun };
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun static const unsigned int uart_rxtx_3512_pins[] = {
576*4882a593Smuzhiyun 267, /* UART_SIN serial input, RX */
577*4882a593Smuzhiyun 322, /* UART_SOUT serial output, TX */
578*4882a593Smuzhiyun };
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun static const unsigned int uart_modem_3512_pins[] = {
581*4882a593Smuzhiyun 285, /* UART_NDCD DCD carrier detect */
582*4882a593Smuzhiyun 304, /* UART_NDTR DTR data terminal ready */
583*4882a593Smuzhiyun 286, /* UART_NDSR DSR data set ready */
584*4882a593Smuzhiyun 305, /* UART_NRTS RTS request to send */
585*4882a593Smuzhiyun 287, /* UART_NCTS CTS clear to send */
586*4882a593Smuzhiyun 268, /* UART_NRI RI ring indicator */
587*4882a593Smuzhiyun };
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun static const unsigned int tvc_3512_pins[] = {
590*4882a593Smuzhiyun 246, /* TVC_DATA[0] */
591*4882a593Smuzhiyun 319, /* TVC_DATA[1] */
592*4882a593Smuzhiyun 301, /* TVC_DATA[2] */
593*4882a593Smuzhiyun 283, /* TVC_DATA[3] */
594*4882a593Smuzhiyun 320, /* TVC_DATA[4] */
595*4882a593Smuzhiyun 302, /* TVC_DATA[5] */
596*4882a593Smuzhiyun 284, /* TVC_DATA[6] */
597*4882a593Smuzhiyun 266, /* TVC_DATA[7] */
598*4882a593Smuzhiyun };
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun static const unsigned int tvc_clk_3512_pins[] = {
601*4882a593Smuzhiyun 265, /* TVC_CLK */
602*4882a593Smuzhiyun };
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun /* NAND flash pins */
605*4882a593Smuzhiyun static const unsigned int nflash_3512_pins[] = {
606*4882a593Smuzhiyun 199, 200, 201, 202, 216, 217, 218, 219, 220, 234, 235, 236, 237, 252,
607*4882a593Smuzhiyun 253, 254, 249, 250, 232, 233, 211, 193, 194
608*4882a593Smuzhiyun };
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun /* Parallel (NOR) flash pins, D[0-15], A[16-25], CE0, CE1, RB, WE, OE, ALE */
611*4882a593Smuzhiyun static const unsigned int pflash_3512_pins[] = {
612*4882a593Smuzhiyun 162, 163, 165, 166, 148, 199, 200, 201, 202, 216, 217, 218, 219, 220,
613*4882a593Smuzhiyun 234, 235, 236, 237, 252, 253, 254, 251, 229, 232, 233, 211, 212, 213,
614*4882a593Smuzhiyun 214, 215, 193, 194
615*4882a593Smuzhiyun };
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun /*
618*4882a593Smuzhiyun * The parallel flash can be set up in a 26-bit address bus mode exposing
619*4882a593Smuzhiyun * A[0-15] (A[15] takes the place of ALE), but it has the
620*4882a593Smuzhiyun * side effect of stealing pins from GMAC1 and TVC so these blocks cannot be
621*4882a593Smuzhiyun * used at the same time.
622*4882a593Smuzhiyun */
623*4882a593Smuzhiyun static const unsigned int pflash_3512_pins_extended[] = {
624*4882a593Smuzhiyun 162, 163, 165, 166, 148, 199, 200, 201, 202, 216, 217, 218, 219, 220,
625*4882a593Smuzhiyun 234, 235, 236, 237, 252, 253, 254, 251, 229, 232, 233, 211, 212, 213,
626*4882a593Smuzhiyun 214, 215, 193, 194,
627*4882a593Smuzhiyun /* The extra pins */
628*4882a593Smuzhiyun 296, 315, 297, 279, 261, 243, 316, 298, 280, 262, 244, 317, 299, 281,
629*4882a593Smuzhiyun 265,
630*4882a593Smuzhiyun };
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun /* Serial flash pins CE0, CE1, DI, DO, CK */
633*4882a593Smuzhiyun static const unsigned int sflash_3512_pins[] = { 230, 231, 232, 233, 211 };
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun /* The GPIO0A (0) pin overlap with TVC CLK and extended parallel flash */
636*4882a593Smuzhiyun static const unsigned int gpio0a_3512_pins[] = { 265 };
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun /* The GPIO0B (1-4) pins overlap with TVC and ICE */
639*4882a593Smuzhiyun static const unsigned int gpio0b_3512_pins[] = { 320, 302, 284, 266 };
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun /* The GPIO0C (5-7) pins overlap with ICE */
642*4882a593Smuzhiyun static const unsigned int gpio0c_3512_pins[] = { 248, 321, 303 };
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun /* The GPIO0D (9,10) pins overlap with UART RX/TX */
645*4882a593Smuzhiyun static const unsigned int gpio0d_3512_pins[] = { 267, 322 };
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun /* The GPIO0E (8,11-15) pins overlap with LPC, UART modem pins, SSP */
648*4882a593Smuzhiyun static const unsigned int gpio0e_3512_pins[] = { 285, 304, 286, 305, 287, 268 };
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun /* The GPIO0F (16) pins overlap with LCD */
651*4882a593Smuzhiyun static const unsigned int gpio0f_3512_pins[] = { 269 };
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun /* The GPIO0G (17,18) pins overlap with NAND flash CE0, CE1 */
654*4882a593Smuzhiyun static const unsigned int gpio0g_3512_pins[] = { 249, 250 };
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun /* The GPIO0H (19,20) pins overlap with parallel flash CE0, CE1 */
657*4882a593Smuzhiyun static const unsigned int gpio0h_3512_pins[] = { 251, 229 };
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun /* The GPIO0I (21,22) pins overlap with serial flash CE0, CE1 */
660*4882a593Smuzhiyun static const unsigned int gpio0i_3512_pins[] = { 230, 231 };
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun /* The GPIO0J (23) pins overlap with all flash */
663*4882a593Smuzhiyun static const unsigned int gpio0j_3512_pins[] = { 232 };
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun /* The GPIO0K (24,25) pins overlap with all flash and LCD */
666*4882a593Smuzhiyun static const unsigned int gpio0k_3512_pins[] = { 233, 211 };
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun /* The GPIO0L (26-29) pins overlap with parallel flash */
669*4882a593Smuzhiyun static const unsigned int gpio0l_3512_pins[] = { 212, 213, 214, 215 };
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun /* The GPIO0M (30,31) pins overlap with parallel flash and NAND flash */
672*4882a593Smuzhiyun static const unsigned int gpio0m_3512_pins[] = { 193, 194 };
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun /* The GPIO1A (0-4) pins that overlap with IDE and parallel flash */
675*4882a593Smuzhiyun static const unsigned int gpio1a_3512_pins[] = { 162, 163, 165, 166, 148 };
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun /* The GPIO1B (5-10, 27) pins overlap with just IDE */
678*4882a593Smuzhiyun static const unsigned int gpio1b_3512_pins[] = {
679*4882a593Smuzhiyun 180, 181, 182, 183, 184, 198, 255
680*4882a593Smuzhiyun };
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun /* The GPIO1C (11-26) pins overlap with IDE, parallel flash and NAND flash */
683*4882a593Smuzhiyun static const unsigned int gpio1c_3512_pins[] = {
684*4882a593Smuzhiyun 199, 200, 201, 202, 216, 217, 218, 219, 220, 234, 235, 236, 237,
685*4882a593Smuzhiyun 252, 253, 254
686*4882a593Smuzhiyun };
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun /* The GPIO1D (28-31) pins overlap with LCD and TVC */
689*4882a593Smuzhiyun static const unsigned int gpio1d_3512_pins[] = { 246, 319, 301, 283 };
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun /* The GPIO2A (0-3) pins overlap with GMII GMAC1 and extended parallel flash */
692*4882a593Smuzhiyun static const unsigned int gpio2a_3512_pins[] = { 315, 297, 279, 261 };
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun /* The GPIO2B (4-7) pins overlap with GMII GMAC1, extended parallel flash and LCD */
695*4882a593Smuzhiyun static const unsigned int gpio2b_3512_pins[] = { 262, 244, 317, 299 };
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun /* The GPIO2C (8-31) pins overlap with PCI */
698*4882a593Smuzhiyun static const unsigned int gpio2c_3512_pins[] = {
699*4882a593Smuzhiyun 17, 34, 35, 51, 52, 53, 68, 69, 71, 86, 87, 88, 89, 103, 104, 105,
700*4882a593Smuzhiyun 140, 141, 142, 143, 157, 158, 159, 160
701*4882a593Smuzhiyun };
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun /* Groups for the 3512 SoC/package */
704*4882a593Smuzhiyun static const struct gemini_pin_group gemini_3512_pin_groups[] = {
705*4882a593Smuzhiyun {
706*4882a593Smuzhiyun .name = "gndgrp",
707*4882a593Smuzhiyun .pins = gnd_3512_pins,
708*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gnd_3512_pins),
709*4882a593Smuzhiyun },
710*4882a593Smuzhiyun {
711*4882a593Smuzhiyun .name = "dramgrp",
712*4882a593Smuzhiyun .pins = dram_3512_pins,
713*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(dram_3512_pins),
714*4882a593Smuzhiyun .mask = DRAM_PADS_POWERDOWN,
715*4882a593Smuzhiyun },
716*4882a593Smuzhiyun {
717*4882a593Smuzhiyun .name = "rtcgrp",
718*4882a593Smuzhiyun .pins = rtc_3512_pins,
719*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(rtc_3512_pins),
720*4882a593Smuzhiyun },
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun .name = "powergrp",
723*4882a593Smuzhiyun .pins = power_3512_pins,
724*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(power_3512_pins),
725*4882a593Smuzhiyun },
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun .name = "systemgrp",
728*4882a593Smuzhiyun .pins = system_3512_pins,
729*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(system_3512_pins),
730*4882a593Smuzhiyun },
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun .name = "vcontrolgrp",
733*4882a593Smuzhiyun .pins = vcontrol_3512_pins,
734*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(vcontrol_3512_pins),
735*4882a593Smuzhiyun },
736*4882a593Smuzhiyun {
737*4882a593Smuzhiyun .name = "icegrp",
738*4882a593Smuzhiyun .pins = ice_3512_pins,
739*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(ice_3512_pins),
740*4882a593Smuzhiyun /* Conflict with some GPIO groups */
741*4882a593Smuzhiyun },
742*4882a593Smuzhiyun {
743*4882a593Smuzhiyun .name = "idegrp",
744*4882a593Smuzhiyun .pins = ide_3512_pins,
745*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(ide_3512_pins),
746*4882a593Smuzhiyun /* Conflict with all flash usage */
747*4882a593Smuzhiyun .value = IDE_PADS_ENABLE | NAND_PADS_DISABLE |
748*4882a593Smuzhiyun PFLASH_PADS_DISABLE | SFLASH_PADS_DISABLE,
749*4882a593Smuzhiyun .driving_mask = GENMASK(21, 20),
750*4882a593Smuzhiyun },
751*4882a593Smuzhiyun {
752*4882a593Smuzhiyun .name = "satagrp",
753*4882a593Smuzhiyun .pins = sata_3512_pins,
754*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(sata_3512_pins),
755*4882a593Smuzhiyun },
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun .name = "usbgrp",
758*4882a593Smuzhiyun .pins = usb_3512_pins,
759*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(usb_3512_pins),
760*4882a593Smuzhiyun },
761*4882a593Smuzhiyun {
762*4882a593Smuzhiyun .name = "gmii_gmac0_grp",
763*4882a593Smuzhiyun .pins = gmii_gmac0_3512_pins,
764*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gmii_gmac0_3512_pins),
765*4882a593Smuzhiyun .driving_mask = GENMASK(17, 16),
766*4882a593Smuzhiyun },
767*4882a593Smuzhiyun {
768*4882a593Smuzhiyun .name = "gmii_gmac1_grp",
769*4882a593Smuzhiyun .pins = gmii_gmac1_3512_pins,
770*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gmii_gmac1_3512_pins),
771*4882a593Smuzhiyun /* Bring out RGMII on the GMAC1 pins */
772*4882a593Smuzhiyun .value = GEMINI_GMAC_IOSEL_GMAC0_GMAC1_RGMII,
773*4882a593Smuzhiyun .driving_mask = GENMASK(19, 18),
774*4882a593Smuzhiyun },
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun .name = "pcigrp",
777*4882a593Smuzhiyun .pins = pci_3512_pins,
778*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(pci_3512_pins),
779*4882a593Smuzhiyun /* Conflict only with GPIO2 */
780*4882a593Smuzhiyun .value = PCI_PADS_ENABLE | PCI_CLK_PAD_ENABLE,
781*4882a593Smuzhiyun .driving_mask = GENMASK(23, 22),
782*4882a593Smuzhiyun },
783*4882a593Smuzhiyun {
784*4882a593Smuzhiyun .name = "lpcgrp",
785*4882a593Smuzhiyun .pins = lpc_3512_pins,
786*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(lpc_3512_pins),
787*4882a593Smuzhiyun /* Conflict with SSP and UART modem pins */
788*4882a593Smuzhiyun .mask = SSP_PADS_ENABLE,
789*4882a593Smuzhiyun .value = LPC_PADS_ENABLE | LPC_CLK_PAD_ENABLE,
790*4882a593Smuzhiyun },
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun .name = "lcdgrp",
793*4882a593Smuzhiyun .pins = lcd_3512_pins,
794*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(lcd_3512_pins),
795*4882a593Smuzhiyun /* Conflict with TVC and ICE */
796*4882a593Smuzhiyun .mask = TVC_PADS_ENABLE,
797*4882a593Smuzhiyun .value = LCD_PADS_ENABLE,
798*4882a593Smuzhiyun },
799*4882a593Smuzhiyun {
800*4882a593Smuzhiyun .name = "sspgrp",
801*4882a593Smuzhiyun .pins = ssp_3512_pins,
802*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(ssp_3512_pins),
803*4882a593Smuzhiyun /* Conflict with LPC and UART modem pins */
804*4882a593Smuzhiyun .mask = LPC_PADS_ENABLE,
805*4882a593Smuzhiyun .value = SSP_PADS_ENABLE,
806*4882a593Smuzhiyun },
807*4882a593Smuzhiyun {
808*4882a593Smuzhiyun .name = "uartrxtxgrp",
809*4882a593Smuzhiyun .pins = uart_rxtx_3512_pins,
810*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(uart_rxtx_3512_pins),
811*4882a593Smuzhiyun /* No conflicts except GPIO */
812*4882a593Smuzhiyun },
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun .name = "uartmodemgrp",
815*4882a593Smuzhiyun .pins = uart_modem_3512_pins,
816*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(uart_modem_3512_pins),
817*4882a593Smuzhiyun /*
818*4882a593Smuzhiyun * Conflict with LPC and SSP,
819*4882a593Smuzhiyun * so when those are both disabled, modem UART can thrive.
820*4882a593Smuzhiyun */
821*4882a593Smuzhiyun .mask = LPC_PADS_ENABLE | SSP_PADS_ENABLE,
822*4882a593Smuzhiyun },
823*4882a593Smuzhiyun {
824*4882a593Smuzhiyun .name = "tvcgrp",
825*4882a593Smuzhiyun .pins = tvc_3512_pins,
826*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(tvc_3512_pins),
827*4882a593Smuzhiyun /* Conflict with character LCD and ICE */
828*4882a593Smuzhiyun .mask = LCD_PADS_ENABLE,
829*4882a593Smuzhiyun .value = TVC_PADS_ENABLE,
830*4882a593Smuzhiyun },
831*4882a593Smuzhiyun {
832*4882a593Smuzhiyun .name = "tvcclkgrp",
833*4882a593Smuzhiyun .pins = tvc_clk_3512_pins,
834*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(tvc_clk_3512_pins),
835*4882a593Smuzhiyun .value = TVC_CLK_PAD_ENABLE,
836*4882a593Smuzhiyun },
837*4882a593Smuzhiyun /*
838*4882a593Smuzhiyun * The construction is done such that it is possible to use a serial
839*4882a593Smuzhiyun * flash together with a NAND or parallel (NOR) flash, but it is not
840*4882a593Smuzhiyun * possible to use NAND and parallel flash together. To use serial
841*4882a593Smuzhiyun * flash with one of the two others, the muxbits need to be flipped
842*4882a593Smuzhiyun * around before any access.
843*4882a593Smuzhiyun */
844*4882a593Smuzhiyun {
845*4882a593Smuzhiyun .name = "nflashgrp",
846*4882a593Smuzhiyun .pins = nflash_3512_pins,
847*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(nflash_3512_pins),
848*4882a593Smuzhiyun /* Conflict with IDE, parallel and serial flash */
849*4882a593Smuzhiyun .mask = NAND_PADS_DISABLE | IDE_PADS_ENABLE,
850*4882a593Smuzhiyun .value = PFLASH_PADS_DISABLE | SFLASH_PADS_DISABLE,
851*4882a593Smuzhiyun },
852*4882a593Smuzhiyun {
853*4882a593Smuzhiyun .name = "pflashgrp",
854*4882a593Smuzhiyun .pins = pflash_3512_pins,
855*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(pflash_3512_pins),
856*4882a593Smuzhiyun /* Conflict with IDE, NAND and serial flash */
857*4882a593Smuzhiyun .mask = PFLASH_PADS_DISABLE | IDE_PADS_ENABLE,
858*4882a593Smuzhiyun .value = NAND_PADS_DISABLE | SFLASH_PADS_DISABLE,
859*4882a593Smuzhiyun },
860*4882a593Smuzhiyun {
861*4882a593Smuzhiyun .name = "sflashgrp",
862*4882a593Smuzhiyun .pins = sflash_3512_pins,
863*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(sflash_3512_pins),
864*4882a593Smuzhiyun /* Conflict with IDE, NAND and parallel flash */
865*4882a593Smuzhiyun .mask = SFLASH_PADS_DISABLE | IDE_PADS_ENABLE,
866*4882a593Smuzhiyun .value = NAND_PADS_DISABLE | PFLASH_PADS_DISABLE,
867*4882a593Smuzhiyun },
868*4882a593Smuzhiyun {
869*4882a593Smuzhiyun .name = "gpio0agrp",
870*4882a593Smuzhiyun .pins = gpio0a_3512_pins,
871*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio0a_3512_pins),
872*4882a593Smuzhiyun /* Conflict with TVC CLK */
873*4882a593Smuzhiyun .mask = TVC_CLK_PAD_ENABLE,
874*4882a593Smuzhiyun },
875*4882a593Smuzhiyun {
876*4882a593Smuzhiyun .name = "gpio0bgrp",
877*4882a593Smuzhiyun .pins = gpio0b_3512_pins,
878*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio0b_3512_pins),
879*4882a593Smuzhiyun /* Conflict with TVC and ICE */
880*4882a593Smuzhiyun .mask = TVC_PADS_ENABLE,
881*4882a593Smuzhiyun },
882*4882a593Smuzhiyun {
883*4882a593Smuzhiyun .name = "gpio0cgrp",
884*4882a593Smuzhiyun .pins = gpio0c_3512_pins,
885*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio0c_3512_pins),
886*4882a593Smuzhiyun /* Conflict with ICE */
887*4882a593Smuzhiyun },
888*4882a593Smuzhiyun {
889*4882a593Smuzhiyun .name = "gpio0dgrp",
890*4882a593Smuzhiyun .pins = gpio0d_3512_pins,
891*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio0d_3512_pins),
892*4882a593Smuzhiyun /* Conflict with UART RX/TX */
893*4882a593Smuzhiyun },
894*4882a593Smuzhiyun {
895*4882a593Smuzhiyun .name = "gpio0egrp",
896*4882a593Smuzhiyun .pins = gpio0e_3512_pins,
897*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio0e_3512_pins),
898*4882a593Smuzhiyun /* Conflict with LPC, UART modem pins, SSP */
899*4882a593Smuzhiyun .mask = LPC_PADS_ENABLE | SSP_PADS_ENABLE,
900*4882a593Smuzhiyun },
901*4882a593Smuzhiyun {
902*4882a593Smuzhiyun .name = "gpio0fgrp",
903*4882a593Smuzhiyun .pins = gpio0f_3512_pins,
904*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio0f_3512_pins),
905*4882a593Smuzhiyun /* Conflict with LCD */
906*4882a593Smuzhiyun .mask = LCD_PADS_ENABLE,
907*4882a593Smuzhiyun },
908*4882a593Smuzhiyun {
909*4882a593Smuzhiyun .name = "gpio0ggrp",
910*4882a593Smuzhiyun .pins = gpio0g_3512_pins,
911*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio0g_3512_pins),
912*4882a593Smuzhiyun /* Conflict with NAND flash */
913*4882a593Smuzhiyun .value = NAND_PADS_DISABLE,
914*4882a593Smuzhiyun },
915*4882a593Smuzhiyun {
916*4882a593Smuzhiyun .name = "gpio0hgrp",
917*4882a593Smuzhiyun .pins = gpio0h_3512_pins,
918*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio0h_3512_pins),
919*4882a593Smuzhiyun /* Conflict with parallel flash */
920*4882a593Smuzhiyun .value = PFLASH_PADS_DISABLE,
921*4882a593Smuzhiyun },
922*4882a593Smuzhiyun {
923*4882a593Smuzhiyun .name = "gpio0igrp",
924*4882a593Smuzhiyun .pins = gpio0i_3512_pins,
925*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio0i_3512_pins),
926*4882a593Smuzhiyun /* Conflict with serial flash */
927*4882a593Smuzhiyun .value = SFLASH_PADS_DISABLE,
928*4882a593Smuzhiyun },
929*4882a593Smuzhiyun {
930*4882a593Smuzhiyun .name = "gpio0jgrp",
931*4882a593Smuzhiyun .pins = gpio0j_3512_pins,
932*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio0j_3512_pins),
933*4882a593Smuzhiyun /* Conflict with all flash */
934*4882a593Smuzhiyun .value = PFLASH_PADS_DISABLE | NAND_PADS_DISABLE |
935*4882a593Smuzhiyun SFLASH_PADS_DISABLE,
936*4882a593Smuzhiyun },
937*4882a593Smuzhiyun {
938*4882a593Smuzhiyun .name = "gpio0kgrp",
939*4882a593Smuzhiyun .pins = gpio0k_3512_pins,
940*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio0k_3512_pins),
941*4882a593Smuzhiyun /* Conflict with all flash and LCD */
942*4882a593Smuzhiyun .mask = LCD_PADS_ENABLE,
943*4882a593Smuzhiyun .value = PFLASH_PADS_DISABLE | NAND_PADS_DISABLE |
944*4882a593Smuzhiyun SFLASH_PADS_DISABLE,
945*4882a593Smuzhiyun },
946*4882a593Smuzhiyun {
947*4882a593Smuzhiyun .name = "gpio0lgrp",
948*4882a593Smuzhiyun .pins = gpio0l_3512_pins,
949*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio0l_3512_pins),
950*4882a593Smuzhiyun /* Conflict with parallel flash */
951*4882a593Smuzhiyun .value = PFLASH_PADS_DISABLE,
952*4882a593Smuzhiyun },
953*4882a593Smuzhiyun {
954*4882a593Smuzhiyun .name = "gpio0mgrp",
955*4882a593Smuzhiyun .pins = gpio0m_3512_pins,
956*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio0m_3512_pins),
957*4882a593Smuzhiyun /* Conflict with parallel and NAND flash */
958*4882a593Smuzhiyun .value = PFLASH_PADS_DISABLE | NAND_PADS_DISABLE,
959*4882a593Smuzhiyun },
960*4882a593Smuzhiyun {
961*4882a593Smuzhiyun .name = "gpio1agrp",
962*4882a593Smuzhiyun .pins = gpio1a_3512_pins,
963*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio1a_3512_pins),
964*4882a593Smuzhiyun /* Conflict with IDE and parallel flash */
965*4882a593Smuzhiyun .mask = IDE_PADS_ENABLE,
966*4882a593Smuzhiyun .value = PFLASH_PADS_DISABLE,
967*4882a593Smuzhiyun },
968*4882a593Smuzhiyun {
969*4882a593Smuzhiyun .name = "gpio1bgrp",
970*4882a593Smuzhiyun .pins = gpio1b_3512_pins,
971*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio1b_3512_pins),
972*4882a593Smuzhiyun /* Conflict with IDE only */
973*4882a593Smuzhiyun .mask = IDE_PADS_ENABLE,
974*4882a593Smuzhiyun },
975*4882a593Smuzhiyun {
976*4882a593Smuzhiyun .name = "gpio1cgrp",
977*4882a593Smuzhiyun .pins = gpio1c_3512_pins,
978*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio1c_3512_pins),
979*4882a593Smuzhiyun /* Conflict with IDE, parallel and NAND flash */
980*4882a593Smuzhiyun .mask = IDE_PADS_ENABLE,
981*4882a593Smuzhiyun .value = NAND_PADS_DISABLE | PFLASH_PADS_DISABLE,
982*4882a593Smuzhiyun },
983*4882a593Smuzhiyun {
984*4882a593Smuzhiyun .name = "gpio1dgrp",
985*4882a593Smuzhiyun .pins = gpio1d_3512_pins,
986*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio1d_3512_pins),
987*4882a593Smuzhiyun /* Conflict with LCD and TVC */
988*4882a593Smuzhiyun .mask = LCD_PADS_ENABLE | TVC_PADS_ENABLE,
989*4882a593Smuzhiyun },
990*4882a593Smuzhiyun {
991*4882a593Smuzhiyun .name = "gpio2agrp",
992*4882a593Smuzhiyun .pins = gpio2a_3512_pins,
993*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio2a_3512_pins),
994*4882a593Smuzhiyun .mask = GEMINI_GMAC_IOSEL_GMAC0_GMAC1_RGMII,
995*4882a593Smuzhiyun /* Conflict with GMII GMAC1 and extended parallel flash */
996*4882a593Smuzhiyun },
997*4882a593Smuzhiyun {
998*4882a593Smuzhiyun .name = "gpio2bgrp",
999*4882a593Smuzhiyun .pins = gpio2b_3512_pins,
1000*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio2b_3512_pins),
1001*4882a593Smuzhiyun /* Conflict with GMII GMAC1, extended parallel flash and LCD */
1002*4882a593Smuzhiyun .mask = LCD_PADS_ENABLE | GEMINI_GMAC_IOSEL_GMAC0_GMAC1_RGMII,
1003*4882a593Smuzhiyun },
1004*4882a593Smuzhiyun {
1005*4882a593Smuzhiyun .name = "gpio2cgrp",
1006*4882a593Smuzhiyun .pins = gpio2c_3512_pins,
1007*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio2c_3512_pins),
1008*4882a593Smuzhiyun /* Conflict with PCI */
1009*4882a593Smuzhiyun .mask = PCI_PADS_ENABLE,
1010*4882a593Smuzhiyun },
1011*4882a593Smuzhiyun };
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun /* Pin names for the pinmux subsystem, 3516 variant */
1014*4882a593Smuzhiyun static const struct pinctrl_pin_desc gemini_3516_pins[] = {
1015*4882a593Smuzhiyun /* Row A */
1016*4882a593Smuzhiyun PINCTRL_PIN(0, "A1 AVCC3IOHA"),
1017*4882a593Smuzhiyun PINCTRL_PIN(1, "A2 DRAM CK N"),
1018*4882a593Smuzhiyun PINCTRL_PIN(2, "A3 DRAM CK"),
1019*4882a593Smuzhiyun PINCTRL_PIN(3, "A4 DRAM DQM1"),
1020*4882a593Smuzhiyun PINCTRL_PIN(4, "A5 DRAM DQ9"),
1021*4882a593Smuzhiyun PINCTRL_PIN(5, "A6 DRAM DQ13"),
1022*4882a593Smuzhiyun PINCTRL_PIN(6, "A7 DRAM DQ1"),
1023*4882a593Smuzhiyun PINCTRL_PIN(7, "A8 DRAM DQ2"),
1024*4882a593Smuzhiyun PINCTRL_PIN(8, "A9 DRAM DQ4"),
1025*4882a593Smuzhiyun PINCTRL_PIN(9, "A10 DRAM VREF"),
1026*4882a593Smuzhiyun PINCTRL_PIN(10, "A11 DRAM DQ24"),
1027*4882a593Smuzhiyun PINCTRL_PIN(11, "A12 DRAM DQ28"),
1028*4882a593Smuzhiyun PINCTRL_PIN(12, "A13 DRAM DQ30"),
1029*4882a593Smuzhiyun PINCTRL_PIN(13, "A14 DRAM DQ18"),
1030*4882a593Smuzhiyun PINCTRL_PIN(14, "A15 DRAM DQ21"),
1031*4882a593Smuzhiyun PINCTRL_PIN(15, "A16 DRAM CAS_N"),
1032*4882a593Smuzhiyun PINCTRL_PIN(16, "A17 DRAM BA1"),
1033*4882a593Smuzhiyun PINCTRL_PIN(17, "A18 PCI INTA N"),
1034*4882a593Smuzhiyun PINCTRL_PIN(18, "A19 PCI INTB N"),
1035*4882a593Smuzhiyun PINCTRL_PIN(19, "A20 PCI INTC N"),
1036*4882a593Smuzhiyun /* Row B */
1037*4882a593Smuzhiyun PINCTRL_PIN(20, "B1 PWR EN"),
1038*4882a593Smuzhiyun PINCTRL_PIN(21, "B2 GND"),
1039*4882a593Smuzhiyun PINCTRL_PIN(22, "B3 RTC CLKO"),
1040*4882a593Smuzhiyun PINCTRL_PIN(23, "B4 DRAM A5"),
1041*4882a593Smuzhiyun PINCTRL_PIN(24, "B5 DRAM A6"),
1042*4882a593Smuzhiyun PINCTRL_PIN(25, "B6 DRAM DQS1"),
1043*4882a593Smuzhiyun PINCTRL_PIN(26, "B7 DRAM DQ11"),
1044*4882a593Smuzhiyun PINCTRL_PIN(27, "B8 DRAM DQ0"),
1045*4882a593Smuzhiyun PINCTRL_PIN(28, "B9 DRAM DQS0"),
1046*4882a593Smuzhiyun PINCTRL_PIN(29, "B10 DRAM DQ7"),
1047*4882a593Smuzhiyun PINCTRL_PIN(30, "B11 DRAM DQS3"),
1048*4882a593Smuzhiyun PINCTRL_PIN(31, "B12 DRAM DQ27"),
1049*4882a593Smuzhiyun PINCTRL_PIN(32, "B13 DRAM DQ31"),
1050*4882a593Smuzhiyun PINCTRL_PIN(33, "B14 DRAM DQ20"),
1051*4882a593Smuzhiyun PINCTRL_PIN(34, "B15 DRAM DQS2"),
1052*4882a593Smuzhiyun PINCTRL_PIN(35, "B16 DRAM WE N"),
1053*4882a593Smuzhiyun PINCTRL_PIN(36, "B17 DRAM A10"),
1054*4882a593Smuzhiyun PINCTRL_PIN(37, "B18 DRAM A2"),
1055*4882a593Smuzhiyun PINCTRL_PIN(38, "B19 GND"),
1056*4882a593Smuzhiyun PINCTRL_PIN(39, "B20 PCI GNT0 N"),
1057*4882a593Smuzhiyun /* Row C */
1058*4882a593Smuzhiyun PINCTRL_PIN(40, "C1 AGNDIOHA"),
1059*4882a593Smuzhiyun PINCTRL_PIN(41, "C2 XTALI"),
1060*4882a593Smuzhiyun PINCTRL_PIN(42, "C3 GND"),
1061*4882a593Smuzhiyun PINCTRL_PIN(43, "C4 RTC CLKI"),
1062*4882a593Smuzhiyun PINCTRL_PIN(44, "C5 DRAM A12"),
1063*4882a593Smuzhiyun PINCTRL_PIN(45, "C6 DRAM A11"),
1064*4882a593Smuzhiyun PINCTRL_PIN(46, "C7 DRAM DQ8"),
1065*4882a593Smuzhiyun PINCTRL_PIN(47, "C8 DRAM DQ10"),
1066*4882a593Smuzhiyun PINCTRL_PIN(48, "C9 DRAM DQ3"),
1067*4882a593Smuzhiyun PINCTRL_PIN(49, "C10 DRAM DQ6"),
1068*4882a593Smuzhiyun PINCTRL_PIN(50, "C11 DRAM DQM0"),
1069*4882a593Smuzhiyun PINCTRL_PIN(51, "C12 DRAM DQ26"),
1070*4882a593Smuzhiyun PINCTRL_PIN(52, "C13 DRAM DQ16"),
1071*4882a593Smuzhiyun PINCTRL_PIN(53, "C14 DRAM DQ22"),
1072*4882a593Smuzhiyun PINCTRL_PIN(54, "C15 DRAM DQM2"),
1073*4882a593Smuzhiyun PINCTRL_PIN(55, "C16 DRAM BA0"),
1074*4882a593Smuzhiyun PINCTRL_PIN(56, "C17 DRAM A3"),
1075*4882a593Smuzhiyun PINCTRL_PIN(57, "C18 GND"),
1076*4882a593Smuzhiyun PINCTRL_PIN(58, "C19 PCI GNT1 N"),
1077*4882a593Smuzhiyun PINCTRL_PIN(59, "C20 PCI REQ2 N"),
1078*4882a593Smuzhiyun /* Row D */
1079*4882a593Smuzhiyun PINCTRL_PIN(60, "D1 AVCC3IOAHA"),
1080*4882a593Smuzhiyun PINCTRL_PIN(61, "D2 AVCCKHA"),
1081*4882a593Smuzhiyun PINCTRL_PIN(62, "D3 XTALO"),
1082*4882a593Smuzhiyun PINCTRL_PIN(63, "D4 GND"),
1083*4882a593Smuzhiyun PINCTRL_PIN(64, "D5 CIR RXD"),
1084*4882a593Smuzhiyun PINCTRL_PIN(65, "D6 DRAM A7"),
1085*4882a593Smuzhiyun PINCTRL_PIN(66, "D7 DRAM A4"),
1086*4882a593Smuzhiyun PINCTRL_PIN(67, "D8 DRAM A8"),
1087*4882a593Smuzhiyun PINCTRL_PIN(68, "D9 DRAM CKE"),
1088*4882a593Smuzhiyun PINCTRL_PIN(69, "D10 DRAM DQ14"),
1089*4882a593Smuzhiyun PINCTRL_PIN(70, "D11 DRAM DQ5"),
1090*4882a593Smuzhiyun PINCTRL_PIN(71, "D12 DRAM DQ25"),
1091*4882a593Smuzhiyun PINCTRL_PIN(72, "D13 DRAM DQ17"),
1092*4882a593Smuzhiyun PINCTRL_PIN(73, "D14 DRAM DQ23"),
1093*4882a593Smuzhiyun PINCTRL_PIN(74, "D15 DRAM RAS N"),
1094*4882a593Smuzhiyun PINCTRL_PIN(75, "D16 DRAM A1"),
1095*4882a593Smuzhiyun PINCTRL_PIN(76, "D17 GND"),
1096*4882a593Smuzhiyun PINCTRL_PIN(77, "D18 EXT RESET N"),
1097*4882a593Smuzhiyun PINCTRL_PIN(78, "D19 PCI REQ1 N"),
1098*4882a593Smuzhiyun PINCTRL_PIN(79, "D20 PCI REQ3 N"),
1099*4882a593Smuzhiyun /* Row E */
1100*4882a593Smuzhiyun PINCTRL_PIN(80, "E1 VCC2IO CTRL"),
1101*4882a593Smuzhiyun PINCTRL_PIN(81, "E2 VREF CTRL"),
1102*4882a593Smuzhiyun PINCTRL_PIN(82, "E3 CIR RST N"),
1103*4882a593Smuzhiyun PINCTRL_PIN(83, "E4 PWR BTN"),
1104*4882a593Smuzhiyun PINCTRL_PIN(84, "E5 GND"),
1105*4882a593Smuzhiyun PINCTRL_PIN(85, "E6 CIR TXD"),
1106*4882a593Smuzhiyun PINCTRL_PIN(86, "E7 VCCK CTRL"),
1107*4882a593Smuzhiyun PINCTRL_PIN(87, "E8 DRAM A9"),
1108*4882a593Smuzhiyun PINCTRL_PIN(88, "E9 DRAM DQ12"),
1109*4882a593Smuzhiyun PINCTRL_PIN(89, "E10 DRAM DQ15"),
1110*4882a593Smuzhiyun PINCTRL_PIN(90, "E11 DRAM DQM3"),
1111*4882a593Smuzhiyun PINCTRL_PIN(91, "E12 DRAM DQ29"),
1112*4882a593Smuzhiyun PINCTRL_PIN(92, "E13 DRAM DQ19"),
1113*4882a593Smuzhiyun PINCTRL_PIN(93, "E14 DRAM A13"),
1114*4882a593Smuzhiyun PINCTRL_PIN(94, "E15 DRAM A0"),
1115*4882a593Smuzhiyun PINCTRL_PIN(95, "E16 GND"),
1116*4882a593Smuzhiyun PINCTRL_PIN(96, "E17 PCI INTD N"),
1117*4882a593Smuzhiyun PINCTRL_PIN(97, "E18 PCI GNT3 N"),
1118*4882a593Smuzhiyun PINCTRL_PIN(98, "E19 PCI AD29"),
1119*4882a593Smuzhiyun PINCTRL_PIN(99, "E20 PCI AD28"),
1120*4882a593Smuzhiyun /* Row F */
1121*4882a593Smuzhiyun PINCTRL_PIN(100, "F1 AVCCKHB"),
1122*4882a593Smuzhiyun PINCTRL_PIN(101, "F2 AVCCK P"),
1123*4882a593Smuzhiyun PINCTRL_PIN(102, "F3 EBG"),
1124*4882a593Smuzhiyun PINCTRL_PIN(103, "F4 REXT"),
1125*4882a593Smuzhiyun PINCTRL_PIN(104, "F5 AVCC3IOHB"),
1126*4882a593Smuzhiyun PINCTRL_PIN(105, "F6 GND"),
1127*4882a593Smuzhiyun PINCTRL_PIN(106, "F7 VCC2IOHA 2"),
1128*4882a593Smuzhiyun PINCTRL_PIN(107, "F8 VCC2IOHA 2"),
1129*4882a593Smuzhiyun PINCTRL_PIN(108, "F9 VCC2IOHA 2"),
1130*4882a593Smuzhiyun PINCTRL_PIN(109, "F10 V1"),
1131*4882a593Smuzhiyun PINCTRL_PIN(110, "F11 V1"),
1132*4882a593Smuzhiyun PINCTRL_PIN(111, "F12 VCC2IOHA 2"),
1133*4882a593Smuzhiyun PINCTRL_PIN(112, "F13 VCC2IOHA 2"),
1134*4882a593Smuzhiyun PINCTRL_PIN(113, "F14 VCC2IOHA 2"),
1135*4882a593Smuzhiyun PINCTRL_PIN(114, "F15 GND"),
1136*4882a593Smuzhiyun PINCTRL_PIN(115, "F16 PCI CLK"),
1137*4882a593Smuzhiyun PINCTRL_PIN(116, "F17 PCI GNT2 N"),
1138*4882a593Smuzhiyun PINCTRL_PIN(117, "F18 PCI AD31"),
1139*4882a593Smuzhiyun PINCTRL_PIN(118, "F19 PCI AD26"),
1140*4882a593Smuzhiyun PINCTRL_PIN(119, "F20 PCI CBE3 N"),
1141*4882a593Smuzhiyun /* Row G */
1142*4882a593Smuzhiyun PINCTRL_PIN(120, "G1 SATA0 RXDP"),
1143*4882a593Smuzhiyun PINCTRL_PIN(121, "G2 SATA0 RXDN"),
1144*4882a593Smuzhiyun PINCTRL_PIN(122, "G3 AGNDK 0"),
1145*4882a593Smuzhiyun PINCTRL_PIN(123, "G4 AVCCK S"),
1146*4882a593Smuzhiyun PINCTRL_PIN(124, "G5 AVCC3 S"),
1147*4882a593Smuzhiyun PINCTRL_PIN(125, "G6 VCC2IOHA 2"),
1148*4882a593Smuzhiyun PINCTRL_PIN(126, "G7 GND"),
1149*4882a593Smuzhiyun PINCTRL_PIN(127, "G8 VCC2IOHA 2"),
1150*4882a593Smuzhiyun PINCTRL_PIN(128, "G9 V1"),
1151*4882a593Smuzhiyun PINCTRL_PIN(129, "G10 V1"),
1152*4882a593Smuzhiyun PINCTRL_PIN(130, "G11 V1"),
1153*4882a593Smuzhiyun PINCTRL_PIN(131, "G12 V1"),
1154*4882a593Smuzhiyun PINCTRL_PIN(132, "G13 VCC2IOHA 2"),
1155*4882a593Smuzhiyun PINCTRL_PIN(133, "G14 GND"),
1156*4882a593Smuzhiyun PINCTRL_PIN(134, "G15 VCC3IOHA"),
1157*4882a593Smuzhiyun PINCTRL_PIN(135, "G16 PCI REQ0 N"),
1158*4882a593Smuzhiyun PINCTRL_PIN(136, "G17 PCI AD30"),
1159*4882a593Smuzhiyun PINCTRL_PIN(137, "G18 PCI AD24"),
1160*4882a593Smuzhiyun PINCTRL_PIN(138, "G19 PCI AD23"),
1161*4882a593Smuzhiyun PINCTRL_PIN(139, "G20 PCI AD21"),
1162*4882a593Smuzhiyun /* Row H */
1163*4882a593Smuzhiyun PINCTRL_PIN(140, "H1 SATA0 TXDP"),
1164*4882a593Smuzhiyun PINCTRL_PIN(141, "H2 SATA0 TXDN"),
1165*4882a593Smuzhiyun PINCTRL_PIN(142, "H3 AGNDK 1"),
1166*4882a593Smuzhiyun PINCTRL_PIN(143, "H4 AVCCK 0"),
1167*4882a593Smuzhiyun PINCTRL_PIN(144, "H5 TEST CLKOUT"),
1168*4882a593Smuzhiyun PINCTRL_PIN(145, "H6 AGND"),
1169*4882a593Smuzhiyun PINCTRL_PIN(146, "H7 VCC2IOHA 2"),
1170*4882a593Smuzhiyun PINCTRL_PIN(147, "H8 GND"),
1171*4882a593Smuzhiyun PINCTRL_PIN(148, "H9 GND"),
1172*4882a593Smuzhiyun PINCTRL_PIN(149, "H10 GDN"),
1173*4882a593Smuzhiyun PINCTRL_PIN(150, "H11 GND"),
1174*4882a593Smuzhiyun PINCTRL_PIN(151, "H12 GND"),
1175*4882a593Smuzhiyun PINCTRL_PIN(152, "H13 GND"),
1176*4882a593Smuzhiyun PINCTRL_PIN(153, "H14 VCC3IOHA"),
1177*4882a593Smuzhiyun PINCTRL_PIN(154, "H15 VCC3IOHA"),
1178*4882a593Smuzhiyun PINCTRL_PIN(155, "H16 PCI AD27"),
1179*4882a593Smuzhiyun PINCTRL_PIN(156, "H17 PCI AD25"),
1180*4882a593Smuzhiyun PINCTRL_PIN(157, "H18 PCI AD22"),
1181*4882a593Smuzhiyun PINCTRL_PIN(158, "H19 PCI AD18"),
1182*4882a593Smuzhiyun PINCTRL_PIN(159, "H20 PCI AD17"),
1183*4882a593Smuzhiyun /* Row J (for some reason I is skipped) */
1184*4882a593Smuzhiyun PINCTRL_PIN(160, "J1 SATA1 TXDP"),
1185*4882a593Smuzhiyun PINCTRL_PIN(161, "J2 SATA1 TXDN"),
1186*4882a593Smuzhiyun PINCTRL_PIN(162, "J3 AGNDK 2"),
1187*4882a593Smuzhiyun PINCTRL_PIN(163, "J4 AVCCK 1"),
1188*4882a593Smuzhiyun PINCTRL_PIN(164, "J5 AGND"),
1189*4882a593Smuzhiyun PINCTRL_PIN(165, "J6 AGND"),
1190*4882a593Smuzhiyun PINCTRL_PIN(166, "J7 V1"),
1191*4882a593Smuzhiyun PINCTRL_PIN(167, "J8 GND"),
1192*4882a593Smuzhiyun PINCTRL_PIN(168, "J9 GND"),
1193*4882a593Smuzhiyun PINCTRL_PIN(169, "J10 GND"),
1194*4882a593Smuzhiyun PINCTRL_PIN(170, "J11 GND"),
1195*4882a593Smuzhiyun PINCTRL_PIN(171, "J12 GND"),
1196*4882a593Smuzhiyun PINCTRL_PIN(172, "J13 GND"),
1197*4882a593Smuzhiyun PINCTRL_PIN(173, "J14 V1"),
1198*4882a593Smuzhiyun PINCTRL_PIN(174, "J15 VCC3IOHA"),
1199*4882a593Smuzhiyun PINCTRL_PIN(175, "J16 PCI AD19"),
1200*4882a593Smuzhiyun PINCTRL_PIN(176, "J17 PCI AD20"),
1201*4882a593Smuzhiyun PINCTRL_PIN(177, "J18 PCI AD16"),
1202*4882a593Smuzhiyun PINCTRL_PIN(178, "J19 PCI CBE2 N"),
1203*4882a593Smuzhiyun PINCTRL_PIN(179, "J20 PCI FRAME N"),
1204*4882a593Smuzhiyun /* Row K */
1205*4882a593Smuzhiyun PINCTRL_PIN(180, "K1 SATA1 RXDP"),
1206*4882a593Smuzhiyun PINCTRL_PIN(181, "K2 SATA1 RXDN"),
1207*4882a593Smuzhiyun PINCTRL_PIN(182, "K3 AGNDK 3"),
1208*4882a593Smuzhiyun PINCTRL_PIN(183, "K4 AVCCK 2"),
1209*4882a593Smuzhiyun PINCTRL_PIN(184, "K5 AGND"),
1210*4882a593Smuzhiyun PINCTRL_PIN(185, "K6 V1"),
1211*4882a593Smuzhiyun PINCTRL_PIN(186, "K7 V1"),
1212*4882a593Smuzhiyun PINCTRL_PIN(187, "K8 GND"),
1213*4882a593Smuzhiyun PINCTRL_PIN(188, "K9 GND"),
1214*4882a593Smuzhiyun PINCTRL_PIN(189, "K10 GND"),
1215*4882a593Smuzhiyun PINCTRL_PIN(190, "K11 GND"),
1216*4882a593Smuzhiyun PINCTRL_PIN(191, "K12 GND"),
1217*4882a593Smuzhiyun PINCTRL_PIN(192, "K13 GND"),
1218*4882a593Smuzhiyun PINCTRL_PIN(193, "K14 V1"),
1219*4882a593Smuzhiyun PINCTRL_PIN(194, "K15 V1"),
1220*4882a593Smuzhiyun PINCTRL_PIN(195, "K16 PCI TRDY N"),
1221*4882a593Smuzhiyun PINCTRL_PIN(196, "K17 PCI IRDY N"),
1222*4882a593Smuzhiyun PINCTRL_PIN(197, "K18 PCI DEVSEL N"),
1223*4882a593Smuzhiyun PINCTRL_PIN(198, "K19 PCI STOP N"),
1224*4882a593Smuzhiyun PINCTRL_PIN(199, "K20 PCI PAR"),
1225*4882a593Smuzhiyun /* Row L */
1226*4882a593Smuzhiyun PINCTRL_PIN(200, "L1 IDE CS0 N"),
1227*4882a593Smuzhiyun PINCTRL_PIN(201, "L2 IDE DA0"),
1228*4882a593Smuzhiyun PINCTRL_PIN(202, "L3 AVCCK 3"),
1229*4882a593Smuzhiyun PINCTRL_PIN(203, "L4 AGND"),
1230*4882a593Smuzhiyun PINCTRL_PIN(204, "L5 IDE DIOR N"),
1231*4882a593Smuzhiyun PINCTRL_PIN(205, "L6 V1"),
1232*4882a593Smuzhiyun PINCTRL_PIN(206, "L7 V1"),
1233*4882a593Smuzhiyun PINCTRL_PIN(207, "L8 GND"),
1234*4882a593Smuzhiyun PINCTRL_PIN(208, "L9 GND"),
1235*4882a593Smuzhiyun PINCTRL_PIN(209, "L10 GND"),
1236*4882a593Smuzhiyun PINCTRL_PIN(210, "L11 GND"),
1237*4882a593Smuzhiyun PINCTRL_PIN(211, "L12 GND"),
1238*4882a593Smuzhiyun PINCTRL_PIN(212, "L13 GND"),
1239*4882a593Smuzhiyun PINCTRL_PIN(213, "L14 V1"),
1240*4882a593Smuzhiyun PINCTRL_PIN(214, "L15 V1"),
1241*4882a593Smuzhiyun PINCTRL_PIN(215, "L16 PCI AD12"),
1242*4882a593Smuzhiyun PINCTRL_PIN(216, "L17 PCI AD13"),
1243*4882a593Smuzhiyun PINCTRL_PIN(217, "L18 PCI AD14"),
1244*4882a593Smuzhiyun PINCTRL_PIN(218, "L19 PCI AD15"),
1245*4882a593Smuzhiyun PINCTRL_PIN(219, "L20 PCI CBE1 N"),
1246*4882a593Smuzhiyun /* Row M */
1247*4882a593Smuzhiyun PINCTRL_PIN(220, "M1 IDE DA1"),
1248*4882a593Smuzhiyun PINCTRL_PIN(221, "M2 IDE CS1 N"),
1249*4882a593Smuzhiyun PINCTRL_PIN(222, "M3 IDE DA2"),
1250*4882a593Smuzhiyun PINCTRL_PIN(223, "M4 IDE DMACK N"),
1251*4882a593Smuzhiyun PINCTRL_PIN(224, "M5 IDE DD1"),
1252*4882a593Smuzhiyun PINCTRL_PIN(225, "M6 VCC3IOHA"),
1253*4882a593Smuzhiyun PINCTRL_PIN(226, "M7 V1"),
1254*4882a593Smuzhiyun PINCTRL_PIN(227, "M8 GND"),
1255*4882a593Smuzhiyun PINCTRL_PIN(228, "M9 GND"),
1256*4882a593Smuzhiyun PINCTRL_PIN(229, "M10 GND"),
1257*4882a593Smuzhiyun PINCTRL_PIN(230, "M11 GND"),
1258*4882a593Smuzhiyun PINCTRL_PIN(231, "M12 GND"),
1259*4882a593Smuzhiyun PINCTRL_PIN(232, "M13 GND"),
1260*4882a593Smuzhiyun PINCTRL_PIN(233, "M14 V1"),
1261*4882a593Smuzhiyun PINCTRL_PIN(234, "M15 VCC3IOHA"),
1262*4882a593Smuzhiyun PINCTRL_PIN(235, "M16 PCI AD7"),
1263*4882a593Smuzhiyun PINCTRL_PIN(236, "M17 PCI AD6"),
1264*4882a593Smuzhiyun PINCTRL_PIN(237, "M18 PCI AD9"),
1265*4882a593Smuzhiyun PINCTRL_PIN(238, "M19 PCI AD10"),
1266*4882a593Smuzhiyun PINCTRL_PIN(239, "M20 PCI AD11"),
1267*4882a593Smuzhiyun /* Row N */
1268*4882a593Smuzhiyun PINCTRL_PIN(240, "N1 IDE IORDY"),
1269*4882a593Smuzhiyun PINCTRL_PIN(241, "N2 IDE INTRQ"),
1270*4882a593Smuzhiyun PINCTRL_PIN(242, "N3 IDE DIOW N"),
1271*4882a593Smuzhiyun PINCTRL_PIN(243, "N4 IDE DD15"),
1272*4882a593Smuzhiyun PINCTRL_PIN(244, "N5 IDE DMARQ"),
1273*4882a593Smuzhiyun PINCTRL_PIN(245, "N6 VCC3IOHA"),
1274*4882a593Smuzhiyun PINCTRL_PIN(246, "N7 VCC3IOHA"),
1275*4882a593Smuzhiyun PINCTRL_PIN(247, "N8 GND"),
1276*4882a593Smuzhiyun PINCTRL_PIN(248, "N9 GND"),
1277*4882a593Smuzhiyun PINCTRL_PIN(249, "N10 GND"),
1278*4882a593Smuzhiyun PINCTRL_PIN(250, "N11 GND"),
1279*4882a593Smuzhiyun PINCTRL_PIN(251, "N12 GND"),
1280*4882a593Smuzhiyun PINCTRL_PIN(252, "N13 GND"),
1281*4882a593Smuzhiyun PINCTRL_PIN(253, "N14 VCC3IOHA"),
1282*4882a593Smuzhiyun PINCTRL_PIN(254, "N15 VCC3IOHA"),
1283*4882a593Smuzhiyun PINCTRL_PIN(255, "N16 PCI CLKRUN N"),
1284*4882a593Smuzhiyun PINCTRL_PIN(256, "N17 PCI AD0"),
1285*4882a593Smuzhiyun PINCTRL_PIN(257, "N18 PCI AD4"),
1286*4882a593Smuzhiyun PINCTRL_PIN(258, "N19 PCI CBE0 N"),
1287*4882a593Smuzhiyun PINCTRL_PIN(259, "N20 PCI AD8"),
1288*4882a593Smuzhiyun /* Row P (for some reason O is skipped) */
1289*4882a593Smuzhiyun PINCTRL_PIN(260, "P1 IDE DD0"),
1290*4882a593Smuzhiyun PINCTRL_PIN(261, "P2 IDE DD14"),
1291*4882a593Smuzhiyun PINCTRL_PIN(262, "P3 IDE DD2"),
1292*4882a593Smuzhiyun PINCTRL_PIN(263, "P4 IDE DD4"),
1293*4882a593Smuzhiyun PINCTRL_PIN(264, "P5 IDE DD3"),
1294*4882a593Smuzhiyun PINCTRL_PIN(265, "P6 VCC3IOHA"),
1295*4882a593Smuzhiyun PINCTRL_PIN(266, "P7 GND"),
1296*4882a593Smuzhiyun PINCTRL_PIN(267, "P8 VCC2IOHA 1"),
1297*4882a593Smuzhiyun PINCTRL_PIN(268, "P9 V1"),
1298*4882a593Smuzhiyun PINCTRL_PIN(269, "P10 V1"),
1299*4882a593Smuzhiyun PINCTRL_PIN(270, "P11 V1"),
1300*4882a593Smuzhiyun PINCTRL_PIN(271, "P12 V1"),
1301*4882a593Smuzhiyun PINCTRL_PIN(272, "P13 VCC3IOHA"),
1302*4882a593Smuzhiyun PINCTRL_PIN(273, "P14 GND"),
1303*4882a593Smuzhiyun PINCTRL_PIN(274, "P15 VCC3IOHA"),
1304*4882a593Smuzhiyun PINCTRL_PIN(275, "P16 GPIO0 30"),
1305*4882a593Smuzhiyun PINCTRL_PIN(276, "P17 GPIO0 28"),
1306*4882a593Smuzhiyun PINCTRL_PIN(277, "P18 PCI AD1"),
1307*4882a593Smuzhiyun PINCTRL_PIN(278, "P19 PCI AD3"),
1308*4882a593Smuzhiyun PINCTRL_PIN(279, "P20 PCI AD5"),
1309*4882a593Smuzhiyun /* Row R (for some reason Q us skipped) */
1310*4882a593Smuzhiyun PINCTRL_PIN(280, "R1 IDE DD13"),
1311*4882a593Smuzhiyun PINCTRL_PIN(281, "R2 IDE DD12"),
1312*4882a593Smuzhiyun PINCTRL_PIN(282, "R3 IDE DD10"),
1313*4882a593Smuzhiyun PINCTRL_PIN(283, "R4 IDE DD6"),
1314*4882a593Smuzhiyun PINCTRL_PIN(284, "R5 ICE0 IDI"),
1315*4882a593Smuzhiyun PINCTRL_PIN(285, "R6 GND"),
1316*4882a593Smuzhiyun PINCTRL_PIN(286, "R7 VCC2IOHA 1"),
1317*4882a593Smuzhiyun PINCTRL_PIN(287, "R8 VCC2IOHA 1"),
1318*4882a593Smuzhiyun PINCTRL_PIN(288, "R9 VCC2IOHA 1"),
1319*4882a593Smuzhiyun PINCTRL_PIN(289, "R10 V1"),
1320*4882a593Smuzhiyun PINCTRL_PIN(290, "R11 V1"),
1321*4882a593Smuzhiyun PINCTRL_PIN(291, "R12 VCC3IOHA"),
1322*4882a593Smuzhiyun PINCTRL_PIN(292, "R13 VCC3IOHA"),
1323*4882a593Smuzhiyun PINCTRL_PIN(293, "R14 VCC3IOHA"),
1324*4882a593Smuzhiyun PINCTRL_PIN(294, "R15 GND"),
1325*4882a593Smuzhiyun PINCTRL_PIN(295, "R16 GPIO0 23"),
1326*4882a593Smuzhiyun PINCTRL_PIN(296, "R17 GPIO0 21"),
1327*4882a593Smuzhiyun PINCTRL_PIN(297, "R18 GPIO0 26"),
1328*4882a593Smuzhiyun PINCTRL_PIN(298, "R19 GPIO0 31"),
1329*4882a593Smuzhiyun PINCTRL_PIN(299, "R20 PCI AD2"),
1330*4882a593Smuzhiyun /* Row T (for some reason S is skipped) */
1331*4882a593Smuzhiyun PINCTRL_PIN(300, "T1 IDE DD11"),
1332*4882a593Smuzhiyun PINCTRL_PIN(301, "T2 IDE DD5"),
1333*4882a593Smuzhiyun PINCTRL_PIN(302, "T3 IDE DD8"),
1334*4882a593Smuzhiyun PINCTRL_PIN(303, "T4 ICE0 IDO"),
1335*4882a593Smuzhiyun PINCTRL_PIN(304, "T5 GND"),
1336*4882a593Smuzhiyun PINCTRL_PIN(305, "T6 USB GNDA U20"),
1337*4882a593Smuzhiyun PINCTRL_PIN(306, "T7 GMAC0 TXD0"),
1338*4882a593Smuzhiyun PINCTRL_PIN(307, "T8 GMAC0 TXEN"),
1339*4882a593Smuzhiyun PINCTRL_PIN(308, "T9 GMAC1 TXD3"),
1340*4882a593Smuzhiyun PINCTRL_PIN(309, "T10 GMAC1 RXDV"),
1341*4882a593Smuzhiyun PINCTRL_PIN(310, "T11 GMAC1 RXD2"),
1342*4882a593Smuzhiyun PINCTRL_PIN(311, "T12 GPIO1 29"),
1343*4882a593Smuzhiyun PINCTRL_PIN(312, "T13 GPIO0 3"),
1344*4882a593Smuzhiyun PINCTRL_PIN(313, "T14 GPIO0 9"),
1345*4882a593Smuzhiyun PINCTRL_PIN(314, "T15 GPIO0 16"),
1346*4882a593Smuzhiyun PINCTRL_PIN(315, "T16 GND"),
1347*4882a593Smuzhiyun PINCTRL_PIN(316, "T17 GPIO0 14"),
1348*4882a593Smuzhiyun PINCTRL_PIN(317, "T18 GPIO0 19"),
1349*4882a593Smuzhiyun PINCTRL_PIN(318, "T19 GPIO0 27"),
1350*4882a593Smuzhiyun PINCTRL_PIN(319, "T20 GPIO0 29"),
1351*4882a593Smuzhiyun /* Row U */
1352*4882a593Smuzhiyun PINCTRL_PIN(320, "U1 IDE DD9"),
1353*4882a593Smuzhiyun PINCTRL_PIN(321, "U2 IDE DD7"),
1354*4882a593Smuzhiyun PINCTRL_PIN(322, "U3 ICE0 ICK"),
1355*4882a593Smuzhiyun PINCTRL_PIN(323, "U4 GND"),
1356*4882a593Smuzhiyun PINCTRL_PIN(324, "U5 USB XSCO"),
1357*4882a593Smuzhiyun PINCTRL_PIN(325, "U6 GMAC0 TXD1"),
1358*4882a593Smuzhiyun PINCTRL_PIN(326, "U7 GMAC0 TXD3"),
1359*4882a593Smuzhiyun PINCTRL_PIN(327, "U8 GMAC0 TXC"),
1360*4882a593Smuzhiyun PINCTRL_PIN(328, "U9 GMAC0 RXD3"),
1361*4882a593Smuzhiyun PINCTRL_PIN(329, "U10 GMAC1 TXD0"),
1362*4882a593Smuzhiyun PINCTRL_PIN(330, "U11 GMAC1 CRS"),
1363*4882a593Smuzhiyun PINCTRL_PIN(331, "U12 EXT CLK"),
1364*4882a593Smuzhiyun PINCTRL_PIN(332, "U13 DEV DEF"),
1365*4882a593Smuzhiyun PINCTRL_PIN(333, "U14 GPIO0 0"),
1366*4882a593Smuzhiyun PINCTRL_PIN(334, "U15 GPIO0 4"),
1367*4882a593Smuzhiyun PINCTRL_PIN(335, "U16 GPIO0 10"),
1368*4882a593Smuzhiyun PINCTRL_PIN(336, "U17 GND"),
1369*4882a593Smuzhiyun PINCTRL_PIN(337, "U18 GPIO0 17"),
1370*4882a593Smuzhiyun PINCTRL_PIN(338, "U19 GPIO0 22"),
1371*4882a593Smuzhiyun PINCTRL_PIN(339, "U20 GPIO0 25"),
1372*4882a593Smuzhiyun /* Row V */
1373*4882a593Smuzhiyun PINCTRL_PIN(340, "V1 ICE0 DBGACK"),
1374*4882a593Smuzhiyun PINCTRL_PIN(341, "V2 ICE0 DBGRQ"),
1375*4882a593Smuzhiyun PINCTRL_PIN(342, "V3 GND"),
1376*4882a593Smuzhiyun PINCTRL_PIN(343, "V4 ICE0 IRST N"),
1377*4882a593Smuzhiyun PINCTRL_PIN(344, "V5 USB XSCI"),
1378*4882a593Smuzhiyun PINCTRL_PIN(345, "V6 GMAC0 COL"),
1379*4882a593Smuzhiyun PINCTRL_PIN(346, "V7 GMAC0 TXD2"),
1380*4882a593Smuzhiyun PINCTRL_PIN(347, "V8 GMAC0 RXDV"),
1381*4882a593Smuzhiyun PINCTRL_PIN(348, "V9 GMAC0 RXD1"),
1382*4882a593Smuzhiyun PINCTRL_PIN(349, "V10 GMAC1 COL"),
1383*4882a593Smuzhiyun PINCTRL_PIN(350, "V11 GMAC1 TXC"),
1384*4882a593Smuzhiyun PINCTRL_PIN(351, "V12 GMAC1 RXD1"),
1385*4882a593Smuzhiyun PINCTRL_PIN(352, "V13 MODE SEL1"),
1386*4882a593Smuzhiyun PINCTRL_PIN(353, "V14 GPIO1 28"),
1387*4882a593Smuzhiyun PINCTRL_PIN(354, "V15 GPIO0 1"),
1388*4882a593Smuzhiyun PINCTRL_PIN(355, "V16 GPIO0 8"),
1389*4882a593Smuzhiyun PINCTRL_PIN(356, "V17 GPIO0 11"),
1390*4882a593Smuzhiyun PINCTRL_PIN(357, "V18 GND"),
1391*4882a593Smuzhiyun PINCTRL_PIN(358, "V19 GPIO0 18"),
1392*4882a593Smuzhiyun PINCTRL_PIN(359, "V20 GPIO0 24"),
1393*4882a593Smuzhiyun /* Row W */
1394*4882a593Smuzhiyun PINCTRL_PIN(360, "W1 IDE RESET N"),
1395*4882a593Smuzhiyun PINCTRL_PIN(361, "W2 GND"),
1396*4882a593Smuzhiyun PINCTRL_PIN(362, "W3 USB0 VCCHSRT"),
1397*4882a593Smuzhiyun PINCTRL_PIN(363, "W4 USB0 DP"),
1398*4882a593Smuzhiyun PINCTRL_PIN(364, "W5 USB VCCA U20"),
1399*4882a593Smuzhiyun PINCTRL_PIN(365, "W6 USB1 DP"),
1400*4882a593Smuzhiyun PINCTRL_PIN(366, "W7 USB1 GNDHSRT"),
1401*4882a593Smuzhiyun PINCTRL_PIN(367, "W8 GMAC0 RXD0"),
1402*4882a593Smuzhiyun PINCTRL_PIN(368, "W9 GMAC0 CRS"),
1403*4882a593Smuzhiyun PINCTRL_PIN(369, "W10 GMAC1 TXD2"),
1404*4882a593Smuzhiyun PINCTRL_PIN(370, "W11 GMAC1 TXEN"),
1405*4882a593Smuzhiyun PINCTRL_PIN(371, "W12 GMAC1 RXD3"),
1406*4882a593Smuzhiyun PINCTRL_PIN(372, "W13 MODE SEL0"),
1407*4882a593Smuzhiyun PINCTRL_PIN(373, "W14 MODE SEL3"),
1408*4882a593Smuzhiyun PINCTRL_PIN(374, "W15 GPIO1 31"),
1409*4882a593Smuzhiyun PINCTRL_PIN(375, "W16 GPIO0 5"),
1410*4882a593Smuzhiyun PINCTRL_PIN(376, "W17 GPIO0 7"),
1411*4882a593Smuzhiyun PINCTRL_PIN(377, "W18 GPIO0 12"),
1412*4882a593Smuzhiyun PINCTRL_PIN(378, "W19 GND"),
1413*4882a593Smuzhiyun PINCTRL_PIN(379, "W20 GPIO0 20"),
1414*4882a593Smuzhiyun /* Row Y */
1415*4882a593Smuzhiyun PINCTRL_PIN(380, "Y1 ICE0 IMS"),
1416*4882a593Smuzhiyun PINCTRL_PIN(381, "Y2 USB0 GNDHSRT"),
1417*4882a593Smuzhiyun PINCTRL_PIN(382, "Y3 USB0 DM"),
1418*4882a593Smuzhiyun PINCTRL_PIN(383, "Y4 USB RREF"),
1419*4882a593Smuzhiyun PINCTRL_PIN(384, "Y5 USB1 DM"),
1420*4882a593Smuzhiyun PINCTRL_PIN(385, "Y6 USB1 VCCHSRT"),
1421*4882a593Smuzhiyun PINCTRL_PIN(386, "Y7 GMAC0 RXC"),
1422*4882a593Smuzhiyun PINCTRL_PIN(387, "Y8 GMAC0 RXD2"),
1423*4882a593Smuzhiyun PINCTRL_PIN(388, "Y9 REF CLK"),
1424*4882a593Smuzhiyun PINCTRL_PIN(389, "Y10 GMAC1 TXD1"),
1425*4882a593Smuzhiyun PINCTRL_PIN(390, "Y11 GMAC1 RXC"),
1426*4882a593Smuzhiyun PINCTRL_PIN(391, "Y12 GMAC1 RXD0"),
1427*4882a593Smuzhiyun PINCTRL_PIN(392, "Y13 M30 CLK"),
1428*4882a593Smuzhiyun PINCTRL_PIN(393, "Y14 MODE SEL2"),
1429*4882a593Smuzhiyun PINCTRL_PIN(394, "Y15 GPIO1 30"),
1430*4882a593Smuzhiyun PINCTRL_PIN(395, "Y16 GPIO0 2"),
1431*4882a593Smuzhiyun PINCTRL_PIN(396, "Y17 GPIO0 6"),
1432*4882a593Smuzhiyun PINCTRL_PIN(397, "Y18 SYS RESET N"),
1433*4882a593Smuzhiyun PINCTRL_PIN(398, "Y19 GPIO0 13"),
1434*4882a593Smuzhiyun PINCTRL_PIN(399, "Y20 GPIO0 15"),
1435*4882a593Smuzhiyun };
1436*4882a593Smuzhiyun
1437*4882a593Smuzhiyun /* Digital ground */
1438*4882a593Smuzhiyun static const unsigned int gnd_3516_pins[] = {
1439*4882a593Smuzhiyun 21, 38, 42, 57, 63, 76, 84, 95, 105, 114, 126, 133, 147, 148, 149, 150,
1440*4882a593Smuzhiyun 151, 152, 167, 168, 169, 170, 171, 172, 187, 188, 189, 190, 191, 192,
1441*4882a593Smuzhiyun 207, 208, 209, 210, 211, 212, 227, 228, 229, 230, 231, 232, 247, 248,
1442*4882a593Smuzhiyun 249, 250, 251, 252, 266, 273, 285, 294, 304, 315, 323, 336, 342, 357,
1443*4882a593Smuzhiyun 361, 378
1444*4882a593Smuzhiyun };
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun static const unsigned int dram_3516_pins[] = {
1447*4882a593Smuzhiyun 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 23, 24, 25, 26,
1448*4882a593Smuzhiyun 27, 28, 29, 30, 31, 32, 33, 34, 35, 36, 37, 44, 45, 46, 47, 48, 49, 50,
1449*4882a593Smuzhiyun 51, 52, 53, 54, 55, 56, 65, 66, 67, 68, 69, 70, 71, 72, 73, 74, 75,
1450*4882a593Smuzhiyun 87, 88, 89, 90, 91, 92, 93, 94
1451*4882a593Smuzhiyun };
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun static const unsigned int rtc_3516_pins[] = { 0, 43, 22 };
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun static const unsigned int power_3516_pins[] = { 20, 83, 40, 41, 60, 61, 62 };
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun static const unsigned int cir_3516_pins[] = { 85, 64, 82 };
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun static const unsigned int system_3516_pins[] = {
1460*4882a593Smuzhiyun 332, 392, 372, 373, 393, 352, 331, 388, 397, 77
1461*4882a593Smuzhiyun };
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun static const unsigned int vcontrol_3516_pins[] = { 86, 81, 80 };
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun static const unsigned int ice_3516_pins[] = { 340, 341, 303, 322, 380, 284, 343 };
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun static const unsigned int ide_3516_pins[] = {
1468*4882a593Smuzhiyun 200, 201, 204, 220, 221, 222, 223, 224, 240, 241, 242, 243, 244, 260,
1469*4882a593Smuzhiyun 261, 262, 263, 264, 280, 281, 282, 283, 300, 301, 302, 320, 321, 360
1470*4882a593Smuzhiyun };
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun static const unsigned int sata_3516_pins[] = {
1473*4882a593Smuzhiyun 100, 101, 102, 103, 104, 120, 121, 122, 123, 124, 140, 141, 142, 143,
1474*4882a593Smuzhiyun 144, 160, 161, 162, 163, 180, 181, 182, 183, 202
1475*4882a593Smuzhiyun };
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun static const unsigned int usb_3516_pins[] = {
1478*4882a593Smuzhiyun 305, 324, 344, 362, 363, 364, 365, 366, 381, 382, 383, 384, 385
1479*4882a593Smuzhiyun };
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun /* GMII, ethernet pins */
1482*4882a593Smuzhiyun static const unsigned int gmii_gmac0_3516_pins[] = {
1483*4882a593Smuzhiyun 306, 307, 325, 326, 327, 328, 345, 346, 347, 348, 367, 368, 386, 387
1484*4882a593Smuzhiyun };
1485*4882a593Smuzhiyun
1486*4882a593Smuzhiyun static const unsigned int gmii_gmac1_3516_pins[] = {
1487*4882a593Smuzhiyun 308, 309, 310, 329, 330, 349, 350, 351, 369, 370, 371, 389, 390, 391
1488*4882a593Smuzhiyun };
1489*4882a593Smuzhiyun
1490*4882a593Smuzhiyun static const unsigned int pci_3516_pins[] = {
1491*4882a593Smuzhiyun 17, 18, 19, 39, 58, 59, 78, 79, 96, 97, 98, 99, 115, 116, 117, 118,
1492*4882a593Smuzhiyun 119, 135, 136, 137, 138, 139, 155, 156, 157, 158, 159, 175, 176, 177,
1493*4882a593Smuzhiyun 178, 179, 195, 196, 197, 198, 199, 215, 216, 217, 218, 219, 235, 236,
1494*4882a593Smuzhiyun 237, 238, 239, 255, 256, 257, 258, 259, 277, 278, 279, 299
1495*4882a593Smuzhiyun };
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun /*
1498*4882a593Smuzhiyun * Apparently the LPC interface is using the PCICLK for the clocking so
1499*4882a593Smuzhiyun * PCI needs to be active at the same time.
1500*4882a593Smuzhiyun */
1501*4882a593Smuzhiyun static const unsigned int lpc_3516_pins[] = {
1502*4882a593Smuzhiyun 355, /* LPC_LAD[0] */
1503*4882a593Smuzhiyun 356, /* LPC_SERIRQ */
1504*4882a593Smuzhiyun 377, /* LPC_LAD[2] */
1505*4882a593Smuzhiyun 398, /* LPC_LFRAME# */
1506*4882a593Smuzhiyun 316, /* LPC_LAD[3] */
1507*4882a593Smuzhiyun 399, /* LPC_LAD[1] */
1508*4882a593Smuzhiyun };
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun /* Character LCD */
1511*4882a593Smuzhiyun static const unsigned int lcd_3516_pins[] = {
1512*4882a593Smuzhiyun 391, 351, 310, 371, 353, 311, 394, 374, 314, 359, 339
1513*4882a593Smuzhiyun };
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun static const unsigned int ssp_3516_pins[] = {
1516*4882a593Smuzhiyun 355, /* SSP_97RST# SSP AC97 Reset, active low */
1517*4882a593Smuzhiyun 356, /* SSP_FSC */
1518*4882a593Smuzhiyun 377, /* SSP_ECLK */
1519*4882a593Smuzhiyun 398, /* SSP_TXD */
1520*4882a593Smuzhiyun 316, /* SSP_RXD */
1521*4882a593Smuzhiyun 399, /* SSP_SCLK */
1522*4882a593Smuzhiyun };
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun static const unsigned int uart_rxtx_3516_pins[] = {
1525*4882a593Smuzhiyun 313, /* UART_SIN serial input, RX */
1526*4882a593Smuzhiyun 335, /* UART_SOUT serial output, TX */
1527*4882a593Smuzhiyun };
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun static const unsigned int uart_modem_3516_pins[] = {
1530*4882a593Smuzhiyun 355, /* UART_NDCD DCD carrier detect */
1531*4882a593Smuzhiyun 356, /* UART_NDTR DTR data terminal ready */
1532*4882a593Smuzhiyun 377, /* UART_NDSR DSR data set ready */
1533*4882a593Smuzhiyun 398, /* UART_NRTS RTS request to send */
1534*4882a593Smuzhiyun 316, /* UART_NCTS CTS clear to send */
1535*4882a593Smuzhiyun 399, /* UART_NRI RI ring indicator */
1536*4882a593Smuzhiyun };
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun static const unsigned int tvc_3516_pins[] = {
1539*4882a593Smuzhiyun 353, /* TVC_DATA[0] */
1540*4882a593Smuzhiyun 311, /* TVC_DATA[1] */
1541*4882a593Smuzhiyun 394, /* TVC_DATA[2] */
1542*4882a593Smuzhiyun 374, /* TVC_DATA[3] */
1543*4882a593Smuzhiyun 354, /* TVC_DATA[4] */
1544*4882a593Smuzhiyun 395, /* TVC_DATA[5] */
1545*4882a593Smuzhiyun 312, /* TVC_DATA[6] */
1546*4882a593Smuzhiyun 334, /* TVC_DATA[7] */
1547*4882a593Smuzhiyun };
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun static const unsigned int tvc_clk_3516_pins[] = {
1550*4882a593Smuzhiyun 333, /* TVC_CLK */
1551*4882a593Smuzhiyun };
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun /* NAND flash pins */
1554*4882a593Smuzhiyun static const unsigned int nflash_3516_pins[] = {
1555*4882a593Smuzhiyun 243, 260, 261, 224, 280, 262, 281, 264, 300, 263, 282, 301, 320, 283,
1556*4882a593Smuzhiyun 302, 321, 337, 358, 295, 359, 339, 275, 298
1557*4882a593Smuzhiyun };
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun /* Parallel (NOR) flash pins, D[0-15], A[16-25], CE0, CE1, RB, WE, OE, ALE */
1560*4882a593Smuzhiyun static const unsigned int pflash_3516_pins[] = {
1561*4882a593Smuzhiyun 221, 200, 222, 201, 220, 243, 260, 261, 224, 280, 262, 281, 264, 300,
1562*4882a593Smuzhiyun 263, 282, 301, 320, 283, 302, 321, 317, 379, 295, 359, 339, 297, 318,
1563*4882a593Smuzhiyun 276, 319, 275, 298
1564*4882a593Smuzhiyun };
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun /*
1567*4882a593Smuzhiyun * The parallel flash can be set up in a 26-bit address bus mode exposing
1568*4882a593Smuzhiyun * A[0-15] (A[15] takes the place of ALE), but it has the
1569*4882a593Smuzhiyun * side effect of stealing pins from GMAC1 and TVC so these blocks cannot be
1570*4882a593Smuzhiyun * used at the same time.
1571*4882a593Smuzhiyun */
1572*4882a593Smuzhiyun static const unsigned int pflash_3516_pins_extended[] = {
1573*4882a593Smuzhiyun 221, 200, 222, 201, 220, 243, 260, 261, 224, 280, 262, 281, 264, 300,
1574*4882a593Smuzhiyun 263, 282, 301, 320, 283, 302, 321, 317, 379, 295, 359, 339, 297, 318,
1575*4882a593Smuzhiyun 276, 319, 275, 298,
1576*4882a593Smuzhiyun /* The extra pins */
1577*4882a593Smuzhiyun 349, 308, 369, 389, 329, 350, 370, 309, 390, 391, 351, 310, 371, 330,
1578*4882a593Smuzhiyun 333
1579*4882a593Smuzhiyun };
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun /* Serial flash pins CE0, CE1, DI, DO, CK */
1582*4882a593Smuzhiyun static const unsigned int sflash_3516_pins[] = { 296, 338, 295, 359, 339 };
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun /* The GPIO0A (0-4) pins overlap with TVC and extended parallel flash */
1585*4882a593Smuzhiyun static const unsigned int gpio0a_3516_pins[] = { 354, 395, 312, 334 };
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun /* The GPIO0B (5-7) pins overlap with ICE */
1588*4882a593Smuzhiyun static const unsigned int gpio0b_3516_pins[] = { 375, 396, 376 };
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun /* The GPIO0C (8,11-15) pins overlap with LPC, UART and SSP */
1591*4882a593Smuzhiyun static const unsigned int gpio0c_3516_pins[] = { 355, 356, 377, 398, 316, 399 };
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun /* The GPIO0D (9,10) pins overlap with UART RX/TX */
1594*4882a593Smuzhiyun static const unsigned int gpio0d_3516_pins[] = { 313, 335 };
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun /* The GPIO0E (16) pins overlap with LCD */
1597*4882a593Smuzhiyun static const unsigned int gpio0e_3516_pins[] = { 314 };
1598*4882a593Smuzhiyun
1599*4882a593Smuzhiyun /* The GPIO0F (17,18) pins overlap with NAND flash CE0, CE1 */
1600*4882a593Smuzhiyun static const unsigned int gpio0f_3516_pins[] = { 337, 358 };
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun /* The GPIO0G (19,20,26-29) pins overlap with parallel flash */
1603*4882a593Smuzhiyun static const unsigned int gpio0g_3516_pins[] = { 317, 379, 297, 318, 276, 319 };
1604*4882a593Smuzhiyun
1605*4882a593Smuzhiyun /* The GPIO0H (21,22) pins overlap with serial flash CE0, CE1 */
1606*4882a593Smuzhiyun static const unsigned int gpio0h_3516_pins[] = { 296, 338 };
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun /* The GPIO0I (23) pins overlap with all flash */
1609*4882a593Smuzhiyun static const unsigned int gpio0i_3516_pins[] = { 295 };
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun /* The GPIO0J (24,25) pins overlap with all flash and LCD */
1612*4882a593Smuzhiyun static const unsigned int gpio0j_3516_pins[] = { 359, 339 };
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun /* The GPIO0K (30,31) pins overlap with NAND flash */
1615*4882a593Smuzhiyun static const unsigned int gpio0k_3516_pins[] = { 275, 298 };
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun /* The GPIO0L (0) pins overlap with TVC_CLK */
1618*4882a593Smuzhiyun static const unsigned int gpio0l_3516_pins[] = { 333 };
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun /* The GPIO1A (0-4) pins that overlap with IDE and parallel flash */
1621*4882a593Smuzhiyun static const unsigned int gpio1a_3516_pins[] = { 221, 200, 222, 201, 220 };
1622*4882a593Smuzhiyun
1623*4882a593Smuzhiyun /* The GPIO1B (5-10,27) pins overlap with just IDE */
1624*4882a593Smuzhiyun static const unsigned int gpio1b_3516_pins[] = { 241, 223, 240, 204, 242, 244, 360 };
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun /* The GPIO1C (11-26) pins overlap with IDE, parallel flash and NAND flash */
1627*4882a593Smuzhiyun static const unsigned int gpio1c_3516_pins[] = {
1628*4882a593Smuzhiyun 243, 260, 261, 224, 280, 262, 281, 264, 300, 263, 282, 301, 320, 283,
1629*4882a593Smuzhiyun 302, 321
1630*4882a593Smuzhiyun };
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun /* The GPIO1D (28-31) pins overlap with TVC */
1633*4882a593Smuzhiyun static const unsigned int gpio1d_3516_pins[] = { 353, 311, 394, 374 };
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun /* The GPIO2A (0-3) pins overlap with GMII GMAC1 and extended parallel flash */
1636*4882a593Smuzhiyun static const unsigned int gpio2a_3516_pins[] = { 308, 369, 389, 329 };
1637*4882a593Smuzhiyun
1638*4882a593Smuzhiyun /* The GPIO2B (4-7) pins overlap with GMII GMAC1, extended parallel flash and LCD */
1639*4882a593Smuzhiyun static const unsigned int gpio2b_3516_pins[] = { 391, 351, 310, 371 };
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun /* The GPIO2C (8-31) pins overlap with PCI */
1642*4882a593Smuzhiyun static const unsigned int gpio2c_3516_pins[] = {
1643*4882a593Smuzhiyun 259, 237, 238, 239, 215, 216, 217, 218, 177, 159, 158, 175, 176, 139,
1644*4882a593Smuzhiyun 157, 138, 137, 156, 118, 155, 99, 98, 136, 117
1645*4882a593Smuzhiyun };
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun /* Groups for the 3516 SoC/package */
1648*4882a593Smuzhiyun static const struct gemini_pin_group gemini_3516_pin_groups[] = {
1649*4882a593Smuzhiyun {
1650*4882a593Smuzhiyun .name = "gndgrp",
1651*4882a593Smuzhiyun .pins = gnd_3516_pins,
1652*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gnd_3516_pins),
1653*4882a593Smuzhiyun },
1654*4882a593Smuzhiyun {
1655*4882a593Smuzhiyun .name = "dramgrp",
1656*4882a593Smuzhiyun .pins = dram_3516_pins,
1657*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(dram_3516_pins),
1658*4882a593Smuzhiyun .mask = DRAM_PADS_POWERDOWN,
1659*4882a593Smuzhiyun },
1660*4882a593Smuzhiyun {
1661*4882a593Smuzhiyun .name = "rtcgrp",
1662*4882a593Smuzhiyun .pins = rtc_3516_pins,
1663*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(rtc_3516_pins),
1664*4882a593Smuzhiyun },
1665*4882a593Smuzhiyun {
1666*4882a593Smuzhiyun .name = "powergrp",
1667*4882a593Smuzhiyun .pins = power_3516_pins,
1668*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(power_3516_pins),
1669*4882a593Smuzhiyun },
1670*4882a593Smuzhiyun {
1671*4882a593Smuzhiyun .name = "cirgrp",
1672*4882a593Smuzhiyun .pins = cir_3516_pins,
1673*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(cir_3516_pins),
1674*4882a593Smuzhiyun },
1675*4882a593Smuzhiyun {
1676*4882a593Smuzhiyun .name = "systemgrp",
1677*4882a593Smuzhiyun .pins = system_3516_pins,
1678*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(system_3516_pins),
1679*4882a593Smuzhiyun },
1680*4882a593Smuzhiyun {
1681*4882a593Smuzhiyun .name = "vcontrolgrp",
1682*4882a593Smuzhiyun .pins = vcontrol_3516_pins,
1683*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(vcontrol_3516_pins),
1684*4882a593Smuzhiyun },
1685*4882a593Smuzhiyun {
1686*4882a593Smuzhiyun .name = "icegrp",
1687*4882a593Smuzhiyun .pins = ice_3516_pins,
1688*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(ice_3516_pins),
1689*4882a593Smuzhiyun /* Conflict with some GPIO groups */
1690*4882a593Smuzhiyun },
1691*4882a593Smuzhiyun {
1692*4882a593Smuzhiyun .name = "idegrp",
1693*4882a593Smuzhiyun .pins = ide_3516_pins,
1694*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(ide_3516_pins),
1695*4882a593Smuzhiyun /* Conflict with all flash usage */
1696*4882a593Smuzhiyun .value = IDE_PADS_ENABLE | NAND_PADS_DISABLE |
1697*4882a593Smuzhiyun PFLASH_PADS_DISABLE | SFLASH_PADS_DISABLE,
1698*4882a593Smuzhiyun .driving_mask = GENMASK(21, 20),
1699*4882a593Smuzhiyun },
1700*4882a593Smuzhiyun {
1701*4882a593Smuzhiyun .name = "satagrp",
1702*4882a593Smuzhiyun .pins = sata_3516_pins,
1703*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(sata_3516_pins),
1704*4882a593Smuzhiyun },
1705*4882a593Smuzhiyun {
1706*4882a593Smuzhiyun .name = "usbgrp",
1707*4882a593Smuzhiyun .pins = usb_3516_pins,
1708*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(usb_3516_pins),
1709*4882a593Smuzhiyun },
1710*4882a593Smuzhiyun {
1711*4882a593Smuzhiyun .name = "gmii_gmac0_grp",
1712*4882a593Smuzhiyun .pins = gmii_gmac0_3516_pins,
1713*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gmii_gmac0_3516_pins),
1714*4882a593Smuzhiyun .mask = GEMINI_GMAC_IOSEL_MASK,
1715*4882a593Smuzhiyun .driving_mask = GENMASK(17, 16),
1716*4882a593Smuzhiyun },
1717*4882a593Smuzhiyun {
1718*4882a593Smuzhiyun .name = "gmii_gmac1_grp",
1719*4882a593Smuzhiyun .pins = gmii_gmac1_3516_pins,
1720*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gmii_gmac1_3516_pins),
1721*4882a593Smuzhiyun /* Bring out RGMII on the GMAC1 pins */
1722*4882a593Smuzhiyun .mask = GEMINI_GMAC_IOSEL_MASK,
1723*4882a593Smuzhiyun .value = GEMINI_GMAC_IOSEL_GMAC0_GMAC1_RGMII,
1724*4882a593Smuzhiyun .driving_mask = GENMASK(19, 18),
1725*4882a593Smuzhiyun },
1726*4882a593Smuzhiyun {
1727*4882a593Smuzhiyun .name = "pcigrp",
1728*4882a593Smuzhiyun .pins = pci_3516_pins,
1729*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(pci_3516_pins),
1730*4882a593Smuzhiyun /* Conflict only with GPIO2 */
1731*4882a593Smuzhiyun .value = PCI_PADS_ENABLE | PCI_CLK_PAD_ENABLE,
1732*4882a593Smuzhiyun .driving_mask = GENMASK(23, 22),
1733*4882a593Smuzhiyun },
1734*4882a593Smuzhiyun {
1735*4882a593Smuzhiyun .name = "lpcgrp",
1736*4882a593Smuzhiyun .pins = lpc_3516_pins,
1737*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(lpc_3516_pins),
1738*4882a593Smuzhiyun /* Conflict with SSP */
1739*4882a593Smuzhiyun .mask = SSP_PADS_ENABLE,
1740*4882a593Smuzhiyun .value = LPC_PADS_ENABLE | LPC_CLK_PAD_ENABLE,
1741*4882a593Smuzhiyun },
1742*4882a593Smuzhiyun {
1743*4882a593Smuzhiyun .name = "lcdgrp",
1744*4882a593Smuzhiyun .pins = lcd_3516_pins,
1745*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(lcd_3516_pins),
1746*4882a593Smuzhiyun .mask = TVC_PADS_ENABLE,
1747*4882a593Smuzhiyun .value = LCD_PADS_ENABLE,
1748*4882a593Smuzhiyun },
1749*4882a593Smuzhiyun {
1750*4882a593Smuzhiyun .name = "sspgrp",
1751*4882a593Smuzhiyun .pins = ssp_3516_pins,
1752*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(ssp_3516_pins),
1753*4882a593Smuzhiyun /* Conflict with LPC */
1754*4882a593Smuzhiyun .mask = LPC_PADS_ENABLE,
1755*4882a593Smuzhiyun .value = SSP_PADS_ENABLE,
1756*4882a593Smuzhiyun },
1757*4882a593Smuzhiyun {
1758*4882a593Smuzhiyun .name = "uartrxtxgrp",
1759*4882a593Smuzhiyun .pins = uart_rxtx_3516_pins,
1760*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(uart_rxtx_3516_pins),
1761*4882a593Smuzhiyun /* No conflicts except GPIO */
1762*4882a593Smuzhiyun },
1763*4882a593Smuzhiyun {
1764*4882a593Smuzhiyun .name = "uartmodemgrp",
1765*4882a593Smuzhiyun .pins = uart_modem_3516_pins,
1766*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(uart_modem_3516_pins),
1767*4882a593Smuzhiyun /*
1768*4882a593Smuzhiyun * Conflict with LPC and SSP,
1769*4882a593Smuzhiyun * so when those are both disabled, modem UART can thrive.
1770*4882a593Smuzhiyun */
1771*4882a593Smuzhiyun .mask = LPC_PADS_ENABLE | SSP_PADS_ENABLE,
1772*4882a593Smuzhiyun },
1773*4882a593Smuzhiyun {
1774*4882a593Smuzhiyun .name = "tvcgrp",
1775*4882a593Smuzhiyun .pins = tvc_3516_pins,
1776*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(tvc_3516_pins),
1777*4882a593Smuzhiyun /* Conflict with character LCD */
1778*4882a593Smuzhiyun .mask = LCD_PADS_ENABLE,
1779*4882a593Smuzhiyun .value = TVC_PADS_ENABLE,
1780*4882a593Smuzhiyun },
1781*4882a593Smuzhiyun {
1782*4882a593Smuzhiyun .name = "tvcclkgrp",
1783*4882a593Smuzhiyun .pins = tvc_clk_3516_pins,
1784*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(tvc_clk_3516_pins),
1785*4882a593Smuzhiyun .value = TVC_CLK_PAD_ENABLE,
1786*4882a593Smuzhiyun },
1787*4882a593Smuzhiyun /*
1788*4882a593Smuzhiyun * The construction is done such that it is possible to use a serial
1789*4882a593Smuzhiyun * flash together with a NAND or parallel (NOR) flash, but it is not
1790*4882a593Smuzhiyun * possible to use NAND and parallel flash together. To use serial
1791*4882a593Smuzhiyun * flash with one of the two others, the muxbits need to be flipped
1792*4882a593Smuzhiyun * around before any access.
1793*4882a593Smuzhiyun */
1794*4882a593Smuzhiyun {
1795*4882a593Smuzhiyun .name = "nflashgrp",
1796*4882a593Smuzhiyun .pins = nflash_3516_pins,
1797*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(nflash_3516_pins),
1798*4882a593Smuzhiyun /* Conflict with IDE, parallel and serial flash */
1799*4882a593Smuzhiyun .mask = NAND_PADS_DISABLE | IDE_PADS_ENABLE,
1800*4882a593Smuzhiyun .value = PFLASH_PADS_DISABLE | SFLASH_PADS_DISABLE,
1801*4882a593Smuzhiyun },
1802*4882a593Smuzhiyun {
1803*4882a593Smuzhiyun .name = "pflashgrp",
1804*4882a593Smuzhiyun .pins = pflash_3516_pins,
1805*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(pflash_3516_pins),
1806*4882a593Smuzhiyun /* Conflict with IDE, NAND and serial flash */
1807*4882a593Smuzhiyun .mask = PFLASH_PADS_DISABLE | IDE_PADS_ENABLE,
1808*4882a593Smuzhiyun .value = NAND_PADS_DISABLE | SFLASH_PADS_DISABLE,
1809*4882a593Smuzhiyun },
1810*4882a593Smuzhiyun {
1811*4882a593Smuzhiyun .name = "sflashgrp",
1812*4882a593Smuzhiyun .pins = sflash_3516_pins,
1813*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(sflash_3516_pins),
1814*4882a593Smuzhiyun /* Conflict with IDE, NAND and parallel flash */
1815*4882a593Smuzhiyun .mask = SFLASH_PADS_DISABLE | IDE_PADS_ENABLE,
1816*4882a593Smuzhiyun .value = NAND_PADS_DISABLE | PFLASH_PADS_DISABLE,
1817*4882a593Smuzhiyun },
1818*4882a593Smuzhiyun {
1819*4882a593Smuzhiyun .name = "gpio0agrp",
1820*4882a593Smuzhiyun .pins = gpio0a_3516_pins,
1821*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio0a_3516_pins),
1822*4882a593Smuzhiyun /* Conflict with TVC and ICE */
1823*4882a593Smuzhiyun .mask = TVC_PADS_ENABLE,
1824*4882a593Smuzhiyun },
1825*4882a593Smuzhiyun {
1826*4882a593Smuzhiyun .name = "gpio0bgrp",
1827*4882a593Smuzhiyun .pins = gpio0b_3516_pins,
1828*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio0b_3516_pins),
1829*4882a593Smuzhiyun /* Conflict with ICE */
1830*4882a593Smuzhiyun },
1831*4882a593Smuzhiyun {
1832*4882a593Smuzhiyun .name = "gpio0cgrp",
1833*4882a593Smuzhiyun .pins = gpio0c_3516_pins,
1834*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio0c_3516_pins),
1835*4882a593Smuzhiyun /* Conflict with LPC, UART and SSP */
1836*4882a593Smuzhiyun .mask = LPC_PADS_ENABLE | SSP_PADS_ENABLE,
1837*4882a593Smuzhiyun },
1838*4882a593Smuzhiyun {
1839*4882a593Smuzhiyun .name = "gpio0dgrp",
1840*4882a593Smuzhiyun .pins = gpio0d_3516_pins,
1841*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio0d_3516_pins),
1842*4882a593Smuzhiyun /* Conflict with UART */
1843*4882a593Smuzhiyun },
1844*4882a593Smuzhiyun {
1845*4882a593Smuzhiyun .name = "gpio0egrp",
1846*4882a593Smuzhiyun .pins = gpio0e_3516_pins,
1847*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio0e_3516_pins),
1848*4882a593Smuzhiyun /* Conflict with LCD */
1849*4882a593Smuzhiyun .mask = LCD_PADS_ENABLE,
1850*4882a593Smuzhiyun },
1851*4882a593Smuzhiyun {
1852*4882a593Smuzhiyun .name = "gpio0fgrp",
1853*4882a593Smuzhiyun .pins = gpio0f_3516_pins,
1854*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio0f_3516_pins),
1855*4882a593Smuzhiyun /* Conflict with NAND flash */
1856*4882a593Smuzhiyun .value = NAND_PADS_DISABLE,
1857*4882a593Smuzhiyun },
1858*4882a593Smuzhiyun {
1859*4882a593Smuzhiyun .name = "gpio0ggrp",
1860*4882a593Smuzhiyun .pins = gpio0g_3516_pins,
1861*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio0g_3516_pins),
1862*4882a593Smuzhiyun /* Conflict with parallel flash */
1863*4882a593Smuzhiyun .value = PFLASH_PADS_DISABLE,
1864*4882a593Smuzhiyun },
1865*4882a593Smuzhiyun {
1866*4882a593Smuzhiyun .name = "gpio0hgrp",
1867*4882a593Smuzhiyun .pins = gpio0h_3516_pins,
1868*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio0h_3516_pins),
1869*4882a593Smuzhiyun /* Conflict with serial flash */
1870*4882a593Smuzhiyun .value = SFLASH_PADS_DISABLE,
1871*4882a593Smuzhiyun },
1872*4882a593Smuzhiyun {
1873*4882a593Smuzhiyun .name = "gpio0igrp",
1874*4882a593Smuzhiyun .pins = gpio0i_3516_pins,
1875*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio0i_3516_pins),
1876*4882a593Smuzhiyun /* Conflict with all flash */
1877*4882a593Smuzhiyun .value = PFLASH_PADS_DISABLE | NAND_PADS_DISABLE |
1878*4882a593Smuzhiyun SFLASH_PADS_DISABLE,
1879*4882a593Smuzhiyun },
1880*4882a593Smuzhiyun {
1881*4882a593Smuzhiyun .name = "gpio0jgrp",
1882*4882a593Smuzhiyun .pins = gpio0j_3516_pins,
1883*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio0j_3516_pins),
1884*4882a593Smuzhiyun /* Conflict with all flash and LCD */
1885*4882a593Smuzhiyun .mask = LCD_PADS_ENABLE,
1886*4882a593Smuzhiyun .value = PFLASH_PADS_DISABLE | NAND_PADS_DISABLE |
1887*4882a593Smuzhiyun SFLASH_PADS_DISABLE,
1888*4882a593Smuzhiyun },
1889*4882a593Smuzhiyun {
1890*4882a593Smuzhiyun .name = "gpio0kgrp",
1891*4882a593Smuzhiyun .pins = gpio0k_3516_pins,
1892*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio0k_3516_pins),
1893*4882a593Smuzhiyun /* Conflict with parallel and NAND flash */
1894*4882a593Smuzhiyun .value = PFLASH_PADS_DISABLE | NAND_PADS_DISABLE,
1895*4882a593Smuzhiyun },
1896*4882a593Smuzhiyun {
1897*4882a593Smuzhiyun .name = "gpio0lgrp",
1898*4882a593Smuzhiyun .pins = gpio0l_3516_pins,
1899*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio0l_3516_pins),
1900*4882a593Smuzhiyun /* Conflict with TVE CLK */
1901*4882a593Smuzhiyun .mask = TVC_CLK_PAD_ENABLE,
1902*4882a593Smuzhiyun },
1903*4882a593Smuzhiyun {
1904*4882a593Smuzhiyun .name = "gpio1agrp",
1905*4882a593Smuzhiyun .pins = gpio1a_3516_pins,
1906*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio1a_3516_pins),
1907*4882a593Smuzhiyun /* Conflict with IDE and parallel flash */
1908*4882a593Smuzhiyun .mask = IDE_PADS_ENABLE,
1909*4882a593Smuzhiyun .value = PFLASH_PADS_DISABLE,
1910*4882a593Smuzhiyun },
1911*4882a593Smuzhiyun {
1912*4882a593Smuzhiyun .name = "gpio1bgrp",
1913*4882a593Smuzhiyun .pins = gpio1b_3516_pins,
1914*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio1b_3516_pins),
1915*4882a593Smuzhiyun /* Conflict with IDE only */
1916*4882a593Smuzhiyun .mask = IDE_PADS_ENABLE,
1917*4882a593Smuzhiyun },
1918*4882a593Smuzhiyun {
1919*4882a593Smuzhiyun .name = "gpio1cgrp",
1920*4882a593Smuzhiyun .pins = gpio1c_3516_pins,
1921*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio1c_3516_pins),
1922*4882a593Smuzhiyun /* Conflict with IDE, parallel and NAND flash */
1923*4882a593Smuzhiyun .mask = IDE_PADS_ENABLE,
1924*4882a593Smuzhiyun .value = NAND_PADS_DISABLE | PFLASH_PADS_DISABLE,
1925*4882a593Smuzhiyun },
1926*4882a593Smuzhiyun {
1927*4882a593Smuzhiyun .name = "gpio1dgrp",
1928*4882a593Smuzhiyun .pins = gpio1d_3516_pins,
1929*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio1d_3516_pins),
1930*4882a593Smuzhiyun /* Conflict with TVC */
1931*4882a593Smuzhiyun .mask = TVC_PADS_ENABLE,
1932*4882a593Smuzhiyun },
1933*4882a593Smuzhiyun {
1934*4882a593Smuzhiyun .name = "gpio2agrp",
1935*4882a593Smuzhiyun .pins = gpio2a_3516_pins,
1936*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio2a_3516_pins),
1937*4882a593Smuzhiyun .mask = GEMINI_GMAC_IOSEL_GMAC0_GMAC1_RGMII,
1938*4882a593Smuzhiyun /* Conflict with GMII GMAC1 and extended parallel flash */
1939*4882a593Smuzhiyun },
1940*4882a593Smuzhiyun {
1941*4882a593Smuzhiyun .name = "gpio2bgrp",
1942*4882a593Smuzhiyun .pins = gpio2b_3516_pins,
1943*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio2b_3516_pins),
1944*4882a593Smuzhiyun /* Conflict with GMII GMAC1, extended parallel flash and LCD */
1945*4882a593Smuzhiyun .mask = LCD_PADS_ENABLE | GEMINI_GMAC_IOSEL_GMAC0_GMAC1_RGMII,
1946*4882a593Smuzhiyun },
1947*4882a593Smuzhiyun {
1948*4882a593Smuzhiyun .name = "gpio2cgrp",
1949*4882a593Smuzhiyun .pins = gpio2c_3516_pins,
1950*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(gpio2c_3516_pins),
1951*4882a593Smuzhiyun /* Conflict with PCI */
1952*4882a593Smuzhiyun .mask = PCI_PADS_ENABLE,
1953*4882a593Smuzhiyun },
1954*4882a593Smuzhiyun };
1955*4882a593Smuzhiyun
gemini_get_groups_count(struct pinctrl_dev * pctldev)1956*4882a593Smuzhiyun static int gemini_get_groups_count(struct pinctrl_dev *pctldev)
1957*4882a593Smuzhiyun {
1958*4882a593Smuzhiyun struct gemini_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
1959*4882a593Smuzhiyun
1960*4882a593Smuzhiyun if (pmx->is_3512)
1961*4882a593Smuzhiyun return ARRAY_SIZE(gemini_3512_pin_groups);
1962*4882a593Smuzhiyun if (pmx->is_3516)
1963*4882a593Smuzhiyun return ARRAY_SIZE(gemini_3516_pin_groups);
1964*4882a593Smuzhiyun return 0;
1965*4882a593Smuzhiyun }
1966*4882a593Smuzhiyun
gemini_get_group_name(struct pinctrl_dev * pctldev,unsigned int selector)1967*4882a593Smuzhiyun static const char *gemini_get_group_name(struct pinctrl_dev *pctldev,
1968*4882a593Smuzhiyun unsigned int selector)
1969*4882a593Smuzhiyun {
1970*4882a593Smuzhiyun struct gemini_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
1971*4882a593Smuzhiyun
1972*4882a593Smuzhiyun if (pmx->is_3512)
1973*4882a593Smuzhiyun return gemini_3512_pin_groups[selector].name;
1974*4882a593Smuzhiyun if (pmx->is_3516)
1975*4882a593Smuzhiyun return gemini_3516_pin_groups[selector].name;
1976*4882a593Smuzhiyun return NULL;
1977*4882a593Smuzhiyun }
1978*4882a593Smuzhiyun
gemini_get_group_pins(struct pinctrl_dev * pctldev,unsigned int selector,const unsigned int ** pins,unsigned int * num_pins)1979*4882a593Smuzhiyun static int gemini_get_group_pins(struct pinctrl_dev *pctldev,
1980*4882a593Smuzhiyun unsigned int selector,
1981*4882a593Smuzhiyun const unsigned int **pins,
1982*4882a593Smuzhiyun unsigned int *num_pins)
1983*4882a593Smuzhiyun {
1984*4882a593Smuzhiyun struct gemini_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
1985*4882a593Smuzhiyun
1986*4882a593Smuzhiyun /* The special case with the 3516 flash pin */
1987*4882a593Smuzhiyun if (pmx->flash_pin &&
1988*4882a593Smuzhiyun pmx->is_3512 &&
1989*4882a593Smuzhiyun !strcmp(gemini_3512_pin_groups[selector].name, "pflashgrp")) {
1990*4882a593Smuzhiyun *pins = pflash_3512_pins_extended;
1991*4882a593Smuzhiyun *num_pins = ARRAY_SIZE(pflash_3512_pins_extended);
1992*4882a593Smuzhiyun return 0;
1993*4882a593Smuzhiyun }
1994*4882a593Smuzhiyun if (pmx->flash_pin &&
1995*4882a593Smuzhiyun pmx->is_3516 &&
1996*4882a593Smuzhiyun !strcmp(gemini_3516_pin_groups[selector].name, "pflashgrp")) {
1997*4882a593Smuzhiyun *pins = pflash_3516_pins_extended;
1998*4882a593Smuzhiyun *num_pins = ARRAY_SIZE(pflash_3516_pins_extended);
1999*4882a593Smuzhiyun return 0;
2000*4882a593Smuzhiyun }
2001*4882a593Smuzhiyun if (pmx->is_3512) {
2002*4882a593Smuzhiyun *pins = gemini_3512_pin_groups[selector].pins;
2003*4882a593Smuzhiyun *num_pins = gemini_3512_pin_groups[selector].num_pins;
2004*4882a593Smuzhiyun }
2005*4882a593Smuzhiyun if (pmx->is_3516) {
2006*4882a593Smuzhiyun *pins = gemini_3516_pin_groups[selector].pins;
2007*4882a593Smuzhiyun *num_pins = gemini_3516_pin_groups[selector].num_pins;
2008*4882a593Smuzhiyun }
2009*4882a593Smuzhiyun return 0;
2010*4882a593Smuzhiyun }
2011*4882a593Smuzhiyun
gemini_pin_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned int offset)2012*4882a593Smuzhiyun static void gemini_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
2013*4882a593Smuzhiyun unsigned int offset)
2014*4882a593Smuzhiyun {
2015*4882a593Smuzhiyun seq_printf(s, " " DRIVER_NAME);
2016*4882a593Smuzhiyun }
2017*4882a593Smuzhiyun
2018*4882a593Smuzhiyun static const struct pinctrl_ops gemini_pctrl_ops = {
2019*4882a593Smuzhiyun .get_groups_count = gemini_get_groups_count,
2020*4882a593Smuzhiyun .get_group_name = gemini_get_group_name,
2021*4882a593Smuzhiyun .get_group_pins = gemini_get_group_pins,
2022*4882a593Smuzhiyun .pin_dbg_show = gemini_pin_dbg_show,
2023*4882a593Smuzhiyun .dt_node_to_map = pinconf_generic_dt_node_to_map_all,
2024*4882a593Smuzhiyun .dt_free_map = pinconf_generic_dt_free_map,
2025*4882a593Smuzhiyun };
2026*4882a593Smuzhiyun
2027*4882a593Smuzhiyun /**
2028*4882a593Smuzhiyun * struct gemini_pmx_func - describes Gemini pinmux functions
2029*4882a593Smuzhiyun * @name: the name of this specific function
2030*4882a593Smuzhiyun * @groups: corresponding pin groups
2031*4882a593Smuzhiyun */
2032*4882a593Smuzhiyun struct gemini_pmx_func {
2033*4882a593Smuzhiyun const char *name;
2034*4882a593Smuzhiyun const char * const *groups;
2035*4882a593Smuzhiyun const unsigned int num_groups;
2036*4882a593Smuzhiyun };
2037*4882a593Smuzhiyun
2038*4882a593Smuzhiyun static const char * const dramgrps[] = { "dramgrp" };
2039*4882a593Smuzhiyun static const char * const rtcgrps[] = { "rtcgrp" };
2040*4882a593Smuzhiyun static const char * const powergrps[] = { "powergrp" };
2041*4882a593Smuzhiyun static const char * const cirgrps[] = { "cirgrp" };
2042*4882a593Smuzhiyun static const char * const systemgrps[] = { "systemgrp" };
2043*4882a593Smuzhiyun static const char * const vcontrolgrps[] = { "vcontrolgrp" };
2044*4882a593Smuzhiyun static const char * const icegrps[] = { "icegrp" };
2045*4882a593Smuzhiyun static const char * const idegrps[] = { "idegrp" };
2046*4882a593Smuzhiyun static const char * const satagrps[] = { "satagrp" };
2047*4882a593Smuzhiyun static const char * const usbgrps[] = { "usbgrp" };
2048*4882a593Smuzhiyun static const char * const gmiigrps[] = { "gmii_gmac0_grp", "gmii_gmac1_grp" };
2049*4882a593Smuzhiyun static const char * const pcigrps[] = { "pcigrp" };
2050*4882a593Smuzhiyun static const char * const lpcgrps[] = { "lpcgrp" };
2051*4882a593Smuzhiyun static const char * const lcdgrps[] = { "lcdgrp" };
2052*4882a593Smuzhiyun static const char * const sspgrps[] = { "sspgrp" };
2053*4882a593Smuzhiyun static const char * const uartgrps[] = { "uartrxtxgrp", "uartmodemgrp" };
2054*4882a593Smuzhiyun static const char * const tvcgrps[] = { "tvcgrp" };
2055*4882a593Smuzhiyun static const char * const nflashgrps[] = { "nflashgrp" };
2056*4882a593Smuzhiyun static const char * const pflashgrps[] = { "pflashgrp", "pflashextgrp" };
2057*4882a593Smuzhiyun static const char * const sflashgrps[] = { "sflashgrp" };
2058*4882a593Smuzhiyun static const char * const gpio0grps[] = { "gpio0agrp", "gpio0bgrp", "gpio0cgrp",
2059*4882a593Smuzhiyun "gpio0dgrp", "gpio0egrp", "gpio0fgrp",
2060*4882a593Smuzhiyun "gpio0ggrp", "gpio0hgrp", "gpio0igrp",
2061*4882a593Smuzhiyun "gpio0jgrp", "gpio0kgrp", "gpio0lgrp",
2062*4882a593Smuzhiyun "gpio0mgrp" };
2063*4882a593Smuzhiyun static const char * const gpio1grps[] = { "gpio1agrp", "gpio1bgrp", "gpio1cgrp",
2064*4882a593Smuzhiyun "gpio1dgrp" };
2065*4882a593Smuzhiyun static const char * const gpio2grps[] = { "gpio2agrp", "gpio2bgrp", "gpio2cgrp" };
2066*4882a593Smuzhiyun
2067*4882a593Smuzhiyun static const struct gemini_pmx_func gemini_pmx_functions[] = {
2068*4882a593Smuzhiyun {
2069*4882a593Smuzhiyun .name = "dram",
2070*4882a593Smuzhiyun .groups = dramgrps,
2071*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(idegrps),
2072*4882a593Smuzhiyun },
2073*4882a593Smuzhiyun {
2074*4882a593Smuzhiyun .name = "rtc",
2075*4882a593Smuzhiyun .groups = rtcgrps,
2076*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(rtcgrps),
2077*4882a593Smuzhiyun },
2078*4882a593Smuzhiyun {
2079*4882a593Smuzhiyun .name = "power",
2080*4882a593Smuzhiyun .groups = powergrps,
2081*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(powergrps),
2082*4882a593Smuzhiyun },
2083*4882a593Smuzhiyun {
2084*4882a593Smuzhiyun /* This function is strictly unavailable on 3512 */
2085*4882a593Smuzhiyun .name = "cir",
2086*4882a593Smuzhiyun .groups = cirgrps,
2087*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(cirgrps),
2088*4882a593Smuzhiyun },
2089*4882a593Smuzhiyun {
2090*4882a593Smuzhiyun .name = "system",
2091*4882a593Smuzhiyun .groups = systemgrps,
2092*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(systemgrps),
2093*4882a593Smuzhiyun },
2094*4882a593Smuzhiyun {
2095*4882a593Smuzhiyun .name = "vcontrol",
2096*4882a593Smuzhiyun .groups = vcontrolgrps,
2097*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(vcontrolgrps),
2098*4882a593Smuzhiyun },
2099*4882a593Smuzhiyun {
2100*4882a593Smuzhiyun .name = "ice",
2101*4882a593Smuzhiyun .groups = icegrps,
2102*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(icegrps),
2103*4882a593Smuzhiyun },
2104*4882a593Smuzhiyun {
2105*4882a593Smuzhiyun .name = "ide",
2106*4882a593Smuzhiyun .groups = idegrps,
2107*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(idegrps),
2108*4882a593Smuzhiyun },
2109*4882a593Smuzhiyun {
2110*4882a593Smuzhiyun .name = "sata",
2111*4882a593Smuzhiyun .groups = satagrps,
2112*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(satagrps),
2113*4882a593Smuzhiyun },
2114*4882a593Smuzhiyun {
2115*4882a593Smuzhiyun .name = "usb",
2116*4882a593Smuzhiyun .groups = usbgrps,
2117*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(usbgrps),
2118*4882a593Smuzhiyun },
2119*4882a593Smuzhiyun {
2120*4882a593Smuzhiyun .name = "gmii",
2121*4882a593Smuzhiyun .groups = gmiigrps,
2122*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(gmiigrps),
2123*4882a593Smuzhiyun },
2124*4882a593Smuzhiyun {
2125*4882a593Smuzhiyun .name = "pci",
2126*4882a593Smuzhiyun .groups = pcigrps,
2127*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(pcigrps),
2128*4882a593Smuzhiyun },
2129*4882a593Smuzhiyun {
2130*4882a593Smuzhiyun .name = "lpc",
2131*4882a593Smuzhiyun .groups = lpcgrps,
2132*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(lpcgrps),
2133*4882a593Smuzhiyun },
2134*4882a593Smuzhiyun {
2135*4882a593Smuzhiyun .name = "lcd",
2136*4882a593Smuzhiyun .groups = lcdgrps,
2137*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(lcdgrps),
2138*4882a593Smuzhiyun },
2139*4882a593Smuzhiyun {
2140*4882a593Smuzhiyun .name = "ssp",
2141*4882a593Smuzhiyun .groups = sspgrps,
2142*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(sspgrps),
2143*4882a593Smuzhiyun },
2144*4882a593Smuzhiyun {
2145*4882a593Smuzhiyun .name = "uart",
2146*4882a593Smuzhiyun .groups = uartgrps,
2147*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(uartgrps),
2148*4882a593Smuzhiyun },
2149*4882a593Smuzhiyun {
2150*4882a593Smuzhiyun .name = "tvc",
2151*4882a593Smuzhiyun .groups = tvcgrps,
2152*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(tvcgrps),
2153*4882a593Smuzhiyun },
2154*4882a593Smuzhiyun {
2155*4882a593Smuzhiyun .name = "nflash",
2156*4882a593Smuzhiyun .groups = nflashgrps,
2157*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(nflashgrps),
2158*4882a593Smuzhiyun },
2159*4882a593Smuzhiyun {
2160*4882a593Smuzhiyun .name = "pflash",
2161*4882a593Smuzhiyun .groups = pflashgrps,
2162*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(pflashgrps),
2163*4882a593Smuzhiyun },
2164*4882a593Smuzhiyun {
2165*4882a593Smuzhiyun .name = "sflash",
2166*4882a593Smuzhiyun .groups = sflashgrps,
2167*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(sflashgrps),
2168*4882a593Smuzhiyun },
2169*4882a593Smuzhiyun {
2170*4882a593Smuzhiyun .name = "gpio0",
2171*4882a593Smuzhiyun .groups = gpio0grps,
2172*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(gpio0grps),
2173*4882a593Smuzhiyun },
2174*4882a593Smuzhiyun {
2175*4882a593Smuzhiyun .name = "gpio1",
2176*4882a593Smuzhiyun .groups = gpio1grps,
2177*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(gpio1grps),
2178*4882a593Smuzhiyun },
2179*4882a593Smuzhiyun {
2180*4882a593Smuzhiyun .name = "gpio2",
2181*4882a593Smuzhiyun .groups = gpio2grps,
2182*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(gpio2grps),
2183*4882a593Smuzhiyun },
2184*4882a593Smuzhiyun };
2185*4882a593Smuzhiyun
2186*4882a593Smuzhiyun
gemini_pmx_set_mux(struct pinctrl_dev * pctldev,unsigned int selector,unsigned int group)2187*4882a593Smuzhiyun static int gemini_pmx_set_mux(struct pinctrl_dev *pctldev,
2188*4882a593Smuzhiyun unsigned int selector,
2189*4882a593Smuzhiyun unsigned int group)
2190*4882a593Smuzhiyun {
2191*4882a593Smuzhiyun struct gemini_pmx *pmx;
2192*4882a593Smuzhiyun const struct gemini_pmx_func *func;
2193*4882a593Smuzhiyun const struct gemini_pin_group *grp;
2194*4882a593Smuzhiyun u32 before, after, expected;
2195*4882a593Smuzhiyun unsigned long tmp;
2196*4882a593Smuzhiyun int i;
2197*4882a593Smuzhiyun
2198*4882a593Smuzhiyun pmx = pinctrl_dev_get_drvdata(pctldev);
2199*4882a593Smuzhiyun
2200*4882a593Smuzhiyun func = &gemini_pmx_functions[selector];
2201*4882a593Smuzhiyun if (pmx->is_3512)
2202*4882a593Smuzhiyun grp = &gemini_3512_pin_groups[group];
2203*4882a593Smuzhiyun else if (pmx->is_3516)
2204*4882a593Smuzhiyun grp = &gemini_3516_pin_groups[group];
2205*4882a593Smuzhiyun else {
2206*4882a593Smuzhiyun dev_err(pmx->dev, "invalid SoC type\n");
2207*4882a593Smuzhiyun return -ENODEV;
2208*4882a593Smuzhiyun }
2209*4882a593Smuzhiyun
2210*4882a593Smuzhiyun dev_dbg(pmx->dev,
2211*4882a593Smuzhiyun "ACTIVATE function \"%s\" with group \"%s\"\n",
2212*4882a593Smuzhiyun func->name, grp->name);
2213*4882a593Smuzhiyun
2214*4882a593Smuzhiyun regmap_read(pmx->map, GLOBAL_MISC_CTRL, &before);
2215*4882a593Smuzhiyun regmap_update_bits(pmx->map, GLOBAL_MISC_CTRL,
2216*4882a593Smuzhiyun grp->mask | grp->value,
2217*4882a593Smuzhiyun grp->value);
2218*4882a593Smuzhiyun regmap_read(pmx->map, GLOBAL_MISC_CTRL, &after);
2219*4882a593Smuzhiyun
2220*4882a593Smuzhiyun /* Which bits changed */
2221*4882a593Smuzhiyun before &= PADS_MASK;
2222*4882a593Smuzhiyun after &= PADS_MASK;
2223*4882a593Smuzhiyun expected = before &= ~grp->mask;
2224*4882a593Smuzhiyun expected |= grp->value;
2225*4882a593Smuzhiyun expected &= PADS_MASK;
2226*4882a593Smuzhiyun
2227*4882a593Smuzhiyun /* Print changed states */
2228*4882a593Smuzhiyun tmp = grp->mask;
2229*4882a593Smuzhiyun for_each_set_bit(i, &tmp, PADS_MAXBIT) {
2230*4882a593Smuzhiyun bool enabled = !(i > 3);
2231*4882a593Smuzhiyun
2232*4882a593Smuzhiyun /* Did not go low though it should */
2233*4882a593Smuzhiyun if (after & BIT(i)) {
2234*4882a593Smuzhiyun dev_err(pmx->dev,
2235*4882a593Smuzhiyun "pin group %s could not be %s: "
2236*4882a593Smuzhiyun "probably a hardware limitation\n",
2237*4882a593Smuzhiyun gemini_padgroups[i],
2238*4882a593Smuzhiyun enabled ? "enabled" : "disabled");
2239*4882a593Smuzhiyun dev_err(pmx->dev,
2240*4882a593Smuzhiyun "GLOBAL MISC CTRL before: %08x, after %08x, expected %08x\n",
2241*4882a593Smuzhiyun before, after, expected);
2242*4882a593Smuzhiyun } else {
2243*4882a593Smuzhiyun dev_dbg(pmx->dev,
2244*4882a593Smuzhiyun "padgroup %s %s\n",
2245*4882a593Smuzhiyun gemini_padgroups[i],
2246*4882a593Smuzhiyun enabled ? "enabled" : "disabled");
2247*4882a593Smuzhiyun }
2248*4882a593Smuzhiyun }
2249*4882a593Smuzhiyun
2250*4882a593Smuzhiyun tmp = grp->value;
2251*4882a593Smuzhiyun for_each_set_bit(i, &tmp, PADS_MAXBIT) {
2252*4882a593Smuzhiyun bool enabled = (i > 3);
2253*4882a593Smuzhiyun
2254*4882a593Smuzhiyun /* Did not go high though it should */
2255*4882a593Smuzhiyun if (!(after & BIT(i))) {
2256*4882a593Smuzhiyun dev_err(pmx->dev,
2257*4882a593Smuzhiyun "pin group %s could not be %s: "
2258*4882a593Smuzhiyun "probably a hardware limitation\n",
2259*4882a593Smuzhiyun gemini_padgroups[i],
2260*4882a593Smuzhiyun enabled ? "enabled" : "disabled");
2261*4882a593Smuzhiyun dev_err(pmx->dev,
2262*4882a593Smuzhiyun "GLOBAL MISC CTRL before: %08x, after %08x, expected %08x\n",
2263*4882a593Smuzhiyun before, after, expected);
2264*4882a593Smuzhiyun } else {
2265*4882a593Smuzhiyun dev_dbg(pmx->dev,
2266*4882a593Smuzhiyun "padgroup %s %s\n",
2267*4882a593Smuzhiyun gemini_padgroups[i],
2268*4882a593Smuzhiyun enabled ? "enabled" : "disabled");
2269*4882a593Smuzhiyun }
2270*4882a593Smuzhiyun }
2271*4882a593Smuzhiyun
2272*4882a593Smuzhiyun return 0;
2273*4882a593Smuzhiyun }
2274*4882a593Smuzhiyun
gemini_pmx_get_funcs_count(struct pinctrl_dev * pctldev)2275*4882a593Smuzhiyun static int gemini_pmx_get_funcs_count(struct pinctrl_dev *pctldev)
2276*4882a593Smuzhiyun {
2277*4882a593Smuzhiyun return ARRAY_SIZE(gemini_pmx_functions);
2278*4882a593Smuzhiyun }
2279*4882a593Smuzhiyun
gemini_pmx_get_func_name(struct pinctrl_dev * pctldev,unsigned int selector)2280*4882a593Smuzhiyun static const char *gemini_pmx_get_func_name(struct pinctrl_dev *pctldev,
2281*4882a593Smuzhiyun unsigned int selector)
2282*4882a593Smuzhiyun {
2283*4882a593Smuzhiyun return gemini_pmx_functions[selector].name;
2284*4882a593Smuzhiyun }
2285*4882a593Smuzhiyun
gemini_pmx_get_groups(struct pinctrl_dev * pctldev,unsigned int selector,const char * const ** groups,unsigned int * const num_groups)2286*4882a593Smuzhiyun static int gemini_pmx_get_groups(struct pinctrl_dev *pctldev,
2287*4882a593Smuzhiyun unsigned int selector,
2288*4882a593Smuzhiyun const char * const **groups,
2289*4882a593Smuzhiyun unsigned int * const num_groups)
2290*4882a593Smuzhiyun {
2291*4882a593Smuzhiyun *groups = gemini_pmx_functions[selector].groups;
2292*4882a593Smuzhiyun *num_groups = gemini_pmx_functions[selector].num_groups;
2293*4882a593Smuzhiyun return 0;
2294*4882a593Smuzhiyun }
2295*4882a593Smuzhiyun
2296*4882a593Smuzhiyun static const struct pinmux_ops gemini_pmx_ops = {
2297*4882a593Smuzhiyun .get_functions_count = gemini_pmx_get_funcs_count,
2298*4882a593Smuzhiyun .get_function_name = gemini_pmx_get_func_name,
2299*4882a593Smuzhiyun .get_function_groups = gemini_pmx_get_groups,
2300*4882a593Smuzhiyun .set_mux = gemini_pmx_set_mux,
2301*4882a593Smuzhiyun };
2302*4882a593Smuzhiyun
2303*4882a593Smuzhiyun #define GEMINI_CFGPIN(_n, _r, _lb, _hb) { \
2304*4882a593Smuzhiyun .pin = _n, \
2305*4882a593Smuzhiyun .reg = _r, \
2306*4882a593Smuzhiyun .mask = GENMASK(_hb, _lb) \
2307*4882a593Smuzhiyun }
2308*4882a593Smuzhiyun
2309*4882a593Smuzhiyun static const struct gemini_pin_conf gemini_confs_3512[] = {
2310*4882a593Smuzhiyun GEMINI_CFGPIN(259, GLOBAL_GMAC_CTRL_SKEW, 0, 3), /* GMAC0 RXDV */
2311*4882a593Smuzhiyun GEMINI_CFGPIN(277, GLOBAL_GMAC_CTRL_SKEW, 4, 7), /* GMAC0 RXC */
2312*4882a593Smuzhiyun GEMINI_CFGPIN(241, GLOBAL_GMAC_CTRL_SKEW, 8, 11), /* GMAC0 TXEN */
2313*4882a593Smuzhiyun GEMINI_CFGPIN(312, GLOBAL_GMAC_CTRL_SKEW, 12, 15), /* GMAC0 TXC */
2314*4882a593Smuzhiyun GEMINI_CFGPIN(298, GLOBAL_GMAC_CTRL_SKEW, 16, 19), /* GMAC1 RXDV */
2315*4882a593Smuzhiyun GEMINI_CFGPIN(280, GLOBAL_GMAC_CTRL_SKEW, 20, 23), /* GMAC1 RXC */
2316*4882a593Smuzhiyun GEMINI_CFGPIN(316, GLOBAL_GMAC_CTRL_SKEW, 24, 27), /* GMAC1 TXEN */
2317*4882a593Smuzhiyun GEMINI_CFGPIN(243, GLOBAL_GMAC_CTRL_SKEW, 28, 31), /* GMAC1 TXC */
2318*4882a593Smuzhiyun GEMINI_CFGPIN(295, GLOBAL_GMAC0_DATA_SKEW, 0, 3), /* GMAC0 RXD0 */
2319*4882a593Smuzhiyun GEMINI_CFGPIN(313, GLOBAL_GMAC0_DATA_SKEW, 4, 7), /* GMAC0 RXD1 */
2320*4882a593Smuzhiyun GEMINI_CFGPIN(242, GLOBAL_GMAC0_DATA_SKEW, 8, 11), /* GMAC0 RXD2 */
2321*4882a593Smuzhiyun GEMINI_CFGPIN(260, GLOBAL_GMAC0_DATA_SKEW, 12, 15), /* GMAC0 RXD3 */
2322*4882a593Smuzhiyun GEMINI_CFGPIN(294, GLOBAL_GMAC0_DATA_SKEW, 16, 19), /* GMAC0 TXD0 */
2323*4882a593Smuzhiyun GEMINI_CFGPIN(276, GLOBAL_GMAC0_DATA_SKEW, 20, 23), /* GMAC0 TXD1 */
2324*4882a593Smuzhiyun GEMINI_CFGPIN(258, GLOBAL_GMAC0_DATA_SKEW, 24, 27), /* GMAC0 TXD2 */
2325*4882a593Smuzhiyun GEMINI_CFGPIN(240, GLOBAL_GMAC0_DATA_SKEW, 28, 31), /* GMAC0 TXD3 */
2326*4882a593Smuzhiyun GEMINI_CFGPIN(262, GLOBAL_GMAC1_DATA_SKEW, 0, 3), /* GMAC1 RXD0 */
2327*4882a593Smuzhiyun GEMINI_CFGPIN(244, GLOBAL_GMAC1_DATA_SKEW, 4, 7), /* GMAC1 RXD1 */
2328*4882a593Smuzhiyun GEMINI_CFGPIN(317, GLOBAL_GMAC1_DATA_SKEW, 8, 11), /* GMAC1 RXD2 */
2329*4882a593Smuzhiyun GEMINI_CFGPIN(299, GLOBAL_GMAC1_DATA_SKEW, 12, 15), /* GMAC1 RXD3 */
2330*4882a593Smuzhiyun GEMINI_CFGPIN(261, GLOBAL_GMAC1_DATA_SKEW, 16, 19), /* GMAC1 TXD0 */
2331*4882a593Smuzhiyun GEMINI_CFGPIN(279, GLOBAL_GMAC1_DATA_SKEW, 20, 23), /* GMAC1 TXD1 */
2332*4882a593Smuzhiyun GEMINI_CFGPIN(297, GLOBAL_GMAC1_DATA_SKEW, 24, 27), /* GMAC1 TXD2 */
2333*4882a593Smuzhiyun GEMINI_CFGPIN(315, GLOBAL_GMAC1_DATA_SKEW, 28, 31), /* GMAC1 TXD3 */
2334*4882a593Smuzhiyun };
2335*4882a593Smuzhiyun
2336*4882a593Smuzhiyun static const struct gemini_pin_conf gemini_confs_3516[] = {
2337*4882a593Smuzhiyun GEMINI_CFGPIN(347, GLOBAL_GMAC_CTRL_SKEW, 0, 3), /* GMAC0 RXDV */
2338*4882a593Smuzhiyun GEMINI_CFGPIN(386, GLOBAL_GMAC_CTRL_SKEW, 4, 7), /* GMAC0 RXC */
2339*4882a593Smuzhiyun GEMINI_CFGPIN(307, GLOBAL_GMAC_CTRL_SKEW, 8, 11), /* GMAC0 TXEN */
2340*4882a593Smuzhiyun GEMINI_CFGPIN(327, GLOBAL_GMAC_CTRL_SKEW, 12, 15), /* GMAC0 TXC */
2341*4882a593Smuzhiyun GEMINI_CFGPIN(309, GLOBAL_GMAC_CTRL_SKEW, 16, 19), /* GMAC1 RXDV */
2342*4882a593Smuzhiyun GEMINI_CFGPIN(390, GLOBAL_GMAC_CTRL_SKEW, 20, 23), /* GMAC1 RXC */
2343*4882a593Smuzhiyun GEMINI_CFGPIN(370, GLOBAL_GMAC_CTRL_SKEW, 24, 27), /* GMAC1 TXEN */
2344*4882a593Smuzhiyun GEMINI_CFGPIN(350, GLOBAL_GMAC_CTRL_SKEW, 28, 31), /* GMAC1 TXC */
2345*4882a593Smuzhiyun GEMINI_CFGPIN(367, GLOBAL_GMAC0_DATA_SKEW, 0, 3), /* GMAC0 RXD0 */
2346*4882a593Smuzhiyun GEMINI_CFGPIN(348, GLOBAL_GMAC0_DATA_SKEW, 4, 7), /* GMAC0 RXD1 */
2347*4882a593Smuzhiyun GEMINI_CFGPIN(387, GLOBAL_GMAC0_DATA_SKEW, 8, 11), /* GMAC0 RXD2 */
2348*4882a593Smuzhiyun GEMINI_CFGPIN(328, GLOBAL_GMAC0_DATA_SKEW, 12, 15), /* GMAC0 RXD3 */
2349*4882a593Smuzhiyun GEMINI_CFGPIN(306, GLOBAL_GMAC0_DATA_SKEW, 16, 19), /* GMAC0 TXD0 */
2350*4882a593Smuzhiyun GEMINI_CFGPIN(325, GLOBAL_GMAC0_DATA_SKEW, 20, 23), /* GMAC0 TXD1 */
2351*4882a593Smuzhiyun GEMINI_CFGPIN(346, GLOBAL_GMAC0_DATA_SKEW, 24, 27), /* GMAC0 TXD2 */
2352*4882a593Smuzhiyun GEMINI_CFGPIN(326, GLOBAL_GMAC0_DATA_SKEW, 28, 31), /* GMAC0 TXD3 */
2353*4882a593Smuzhiyun GEMINI_CFGPIN(391, GLOBAL_GMAC1_DATA_SKEW, 0, 3), /* GMAC1 RXD0 */
2354*4882a593Smuzhiyun GEMINI_CFGPIN(351, GLOBAL_GMAC1_DATA_SKEW, 4, 7), /* GMAC1 RXD1 */
2355*4882a593Smuzhiyun GEMINI_CFGPIN(310, GLOBAL_GMAC1_DATA_SKEW, 8, 11), /* GMAC1 RXD2 */
2356*4882a593Smuzhiyun GEMINI_CFGPIN(371, GLOBAL_GMAC1_DATA_SKEW, 12, 15), /* GMAC1 RXD3 */
2357*4882a593Smuzhiyun GEMINI_CFGPIN(329, GLOBAL_GMAC1_DATA_SKEW, 16, 19), /* GMAC1 TXD0 */
2358*4882a593Smuzhiyun GEMINI_CFGPIN(389, GLOBAL_GMAC1_DATA_SKEW, 20, 23), /* GMAC1 TXD1 */
2359*4882a593Smuzhiyun GEMINI_CFGPIN(369, GLOBAL_GMAC1_DATA_SKEW, 24, 27), /* GMAC1 TXD2 */
2360*4882a593Smuzhiyun GEMINI_CFGPIN(308, GLOBAL_GMAC1_DATA_SKEW, 28, 31), /* GMAC1 TXD3 */
2361*4882a593Smuzhiyun };
2362*4882a593Smuzhiyun
gemini_get_pin_conf(struct gemini_pmx * pmx,unsigned int pin)2363*4882a593Smuzhiyun static const struct gemini_pin_conf *gemini_get_pin_conf(struct gemini_pmx *pmx,
2364*4882a593Smuzhiyun unsigned int pin)
2365*4882a593Smuzhiyun {
2366*4882a593Smuzhiyun const struct gemini_pin_conf *retconf;
2367*4882a593Smuzhiyun int i;
2368*4882a593Smuzhiyun
2369*4882a593Smuzhiyun for (i = 0; i < pmx->nconfs; i++) {
2370*4882a593Smuzhiyun retconf = &pmx->confs[i];
2371*4882a593Smuzhiyun if (retconf->pin == pin)
2372*4882a593Smuzhiyun return retconf;
2373*4882a593Smuzhiyun }
2374*4882a593Smuzhiyun return NULL;
2375*4882a593Smuzhiyun }
2376*4882a593Smuzhiyun
gemini_pinconf_get(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * config)2377*4882a593Smuzhiyun static int gemini_pinconf_get(struct pinctrl_dev *pctldev, unsigned int pin,
2378*4882a593Smuzhiyun unsigned long *config)
2379*4882a593Smuzhiyun {
2380*4882a593Smuzhiyun struct gemini_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
2381*4882a593Smuzhiyun enum pin_config_param param = pinconf_to_config_param(*config);
2382*4882a593Smuzhiyun const struct gemini_pin_conf *conf;
2383*4882a593Smuzhiyun u32 val;
2384*4882a593Smuzhiyun
2385*4882a593Smuzhiyun switch (param) {
2386*4882a593Smuzhiyun case PIN_CONFIG_SKEW_DELAY:
2387*4882a593Smuzhiyun conf = gemini_get_pin_conf(pmx, pin);
2388*4882a593Smuzhiyun if (!conf)
2389*4882a593Smuzhiyun return -ENOTSUPP;
2390*4882a593Smuzhiyun regmap_read(pmx->map, conf->reg, &val);
2391*4882a593Smuzhiyun val &= conf->mask;
2392*4882a593Smuzhiyun val >>= (ffs(conf->mask) - 1);
2393*4882a593Smuzhiyun *config = pinconf_to_config_packed(PIN_CONFIG_SKEW_DELAY, val);
2394*4882a593Smuzhiyun break;
2395*4882a593Smuzhiyun default:
2396*4882a593Smuzhiyun return -ENOTSUPP;
2397*4882a593Smuzhiyun }
2398*4882a593Smuzhiyun
2399*4882a593Smuzhiyun return 0;
2400*4882a593Smuzhiyun }
2401*4882a593Smuzhiyun
gemini_pinconf_set(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * configs,unsigned int num_configs)2402*4882a593Smuzhiyun static int gemini_pinconf_set(struct pinctrl_dev *pctldev, unsigned int pin,
2403*4882a593Smuzhiyun unsigned long *configs, unsigned int num_configs)
2404*4882a593Smuzhiyun {
2405*4882a593Smuzhiyun struct gemini_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
2406*4882a593Smuzhiyun const struct gemini_pin_conf *conf;
2407*4882a593Smuzhiyun enum pin_config_param param;
2408*4882a593Smuzhiyun u32 arg;
2409*4882a593Smuzhiyun int ret = 0;
2410*4882a593Smuzhiyun int i;
2411*4882a593Smuzhiyun
2412*4882a593Smuzhiyun for (i = 0; i < num_configs; i++) {
2413*4882a593Smuzhiyun param = pinconf_to_config_param(configs[i]);
2414*4882a593Smuzhiyun arg = pinconf_to_config_argument(configs[i]);
2415*4882a593Smuzhiyun
2416*4882a593Smuzhiyun switch (param) {
2417*4882a593Smuzhiyun case PIN_CONFIG_SKEW_DELAY:
2418*4882a593Smuzhiyun if (arg > 0xf)
2419*4882a593Smuzhiyun return -EINVAL;
2420*4882a593Smuzhiyun conf = gemini_get_pin_conf(pmx, pin);
2421*4882a593Smuzhiyun if (!conf) {
2422*4882a593Smuzhiyun dev_err(pmx->dev,
2423*4882a593Smuzhiyun "invalid pin for skew delay %d\n", pin);
2424*4882a593Smuzhiyun return -ENOTSUPP;
2425*4882a593Smuzhiyun }
2426*4882a593Smuzhiyun arg <<= (ffs(conf->mask) - 1);
2427*4882a593Smuzhiyun dev_dbg(pmx->dev,
2428*4882a593Smuzhiyun "set pin %d to skew delay mask %08x, val %08x\n",
2429*4882a593Smuzhiyun pin, conf->mask, arg);
2430*4882a593Smuzhiyun regmap_update_bits(pmx->map, conf->reg, conf->mask, arg);
2431*4882a593Smuzhiyun break;
2432*4882a593Smuzhiyun default:
2433*4882a593Smuzhiyun dev_err(pmx->dev, "Invalid config param %04x\n", param);
2434*4882a593Smuzhiyun return -ENOTSUPP;
2435*4882a593Smuzhiyun }
2436*4882a593Smuzhiyun }
2437*4882a593Smuzhiyun
2438*4882a593Smuzhiyun return ret;
2439*4882a593Smuzhiyun }
2440*4882a593Smuzhiyun
gemini_pinconf_group_set(struct pinctrl_dev * pctldev,unsigned selector,unsigned long * configs,unsigned num_configs)2441*4882a593Smuzhiyun static int gemini_pinconf_group_set(struct pinctrl_dev *pctldev,
2442*4882a593Smuzhiyun unsigned selector,
2443*4882a593Smuzhiyun unsigned long *configs,
2444*4882a593Smuzhiyun unsigned num_configs)
2445*4882a593Smuzhiyun {
2446*4882a593Smuzhiyun struct gemini_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
2447*4882a593Smuzhiyun const struct gemini_pin_group *grp = NULL;
2448*4882a593Smuzhiyun enum pin_config_param param;
2449*4882a593Smuzhiyun u32 arg;
2450*4882a593Smuzhiyun u32 val;
2451*4882a593Smuzhiyun int i;
2452*4882a593Smuzhiyun
2453*4882a593Smuzhiyun if (pmx->is_3512)
2454*4882a593Smuzhiyun grp = &gemini_3512_pin_groups[selector];
2455*4882a593Smuzhiyun if (pmx->is_3516)
2456*4882a593Smuzhiyun grp = &gemini_3516_pin_groups[selector];
2457*4882a593Smuzhiyun
2458*4882a593Smuzhiyun /* First figure out if this group supports configs */
2459*4882a593Smuzhiyun if (!grp->driving_mask) {
2460*4882a593Smuzhiyun dev_err(pmx->dev, "pin config group \"%s\" does "
2461*4882a593Smuzhiyun "not support drive strength setting\n",
2462*4882a593Smuzhiyun grp->name);
2463*4882a593Smuzhiyun return -EINVAL;
2464*4882a593Smuzhiyun }
2465*4882a593Smuzhiyun
2466*4882a593Smuzhiyun for (i = 0; i < num_configs; i++) {
2467*4882a593Smuzhiyun param = pinconf_to_config_param(configs[i]);
2468*4882a593Smuzhiyun arg = pinconf_to_config_argument(configs[i]);
2469*4882a593Smuzhiyun
2470*4882a593Smuzhiyun switch (param) {
2471*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_STRENGTH:
2472*4882a593Smuzhiyun switch (arg) {
2473*4882a593Smuzhiyun case 4:
2474*4882a593Smuzhiyun val = 0;
2475*4882a593Smuzhiyun break;
2476*4882a593Smuzhiyun case 8:
2477*4882a593Smuzhiyun val = 1;
2478*4882a593Smuzhiyun break;
2479*4882a593Smuzhiyun case 12:
2480*4882a593Smuzhiyun val = 2;
2481*4882a593Smuzhiyun break;
2482*4882a593Smuzhiyun case 16:
2483*4882a593Smuzhiyun val = 3;
2484*4882a593Smuzhiyun break;
2485*4882a593Smuzhiyun default:
2486*4882a593Smuzhiyun dev_err(pmx->dev,
2487*4882a593Smuzhiyun "invalid drive strength %d mA\n",
2488*4882a593Smuzhiyun arg);
2489*4882a593Smuzhiyun return -ENOTSUPP;
2490*4882a593Smuzhiyun }
2491*4882a593Smuzhiyun val <<= (ffs(grp->driving_mask) - 1);
2492*4882a593Smuzhiyun regmap_update_bits(pmx->map, GLOBAL_IODRIVE,
2493*4882a593Smuzhiyun grp->driving_mask,
2494*4882a593Smuzhiyun val);
2495*4882a593Smuzhiyun dev_dbg(pmx->dev,
2496*4882a593Smuzhiyun "set group %s to %d mA drive strength mask %08x val %08x\n",
2497*4882a593Smuzhiyun grp->name, arg, grp->driving_mask, val);
2498*4882a593Smuzhiyun break;
2499*4882a593Smuzhiyun default:
2500*4882a593Smuzhiyun dev_err(pmx->dev, "invalid config param %04x\n", param);
2501*4882a593Smuzhiyun return -ENOTSUPP;
2502*4882a593Smuzhiyun }
2503*4882a593Smuzhiyun }
2504*4882a593Smuzhiyun
2505*4882a593Smuzhiyun return 0;
2506*4882a593Smuzhiyun }
2507*4882a593Smuzhiyun
2508*4882a593Smuzhiyun static const struct pinconf_ops gemini_pinconf_ops = {
2509*4882a593Smuzhiyun .pin_config_get = gemini_pinconf_get,
2510*4882a593Smuzhiyun .pin_config_set = gemini_pinconf_set,
2511*4882a593Smuzhiyun .pin_config_group_set = gemini_pinconf_group_set,
2512*4882a593Smuzhiyun .is_generic = true,
2513*4882a593Smuzhiyun };
2514*4882a593Smuzhiyun
2515*4882a593Smuzhiyun static struct pinctrl_desc gemini_pmx_desc = {
2516*4882a593Smuzhiyun .name = DRIVER_NAME,
2517*4882a593Smuzhiyun .pctlops = &gemini_pctrl_ops,
2518*4882a593Smuzhiyun .pmxops = &gemini_pmx_ops,
2519*4882a593Smuzhiyun .confops = &gemini_pinconf_ops,
2520*4882a593Smuzhiyun .owner = THIS_MODULE,
2521*4882a593Smuzhiyun };
2522*4882a593Smuzhiyun
gemini_pmx_probe(struct platform_device * pdev)2523*4882a593Smuzhiyun static int gemini_pmx_probe(struct platform_device *pdev)
2524*4882a593Smuzhiyun {
2525*4882a593Smuzhiyun struct gemini_pmx *pmx;
2526*4882a593Smuzhiyun struct regmap *map;
2527*4882a593Smuzhiyun struct device *dev = &pdev->dev;
2528*4882a593Smuzhiyun struct device *parent;
2529*4882a593Smuzhiyun unsigned long tmp;
2530*4882a593Smuzhiyun u32 val;
2531*4882a593Smuzhiyun int ret;
2532*4882a593Smuzhiyun int i;
2533*4882a593Smuzhiyun
2534*4882a593Smuzhiyun /* Create state holders etc for this driver */
2535*4882a593Smuzhiyun pmx = devm_kzalloc(&pdev->dev, sizeof(*pmx), GFP_KERNEL);
2536*4882a593Smuzhiyun if (!pmx)
2537*4882a593Smuzhiyun return -ENOMEM;
2538*4882a593Smuzhiyun
2539*4882a593Smuzhiyun pmx->dev = &pdev->dev;
2540*4882a593Smuzhiyun parent = dev->parent;
2541*4882a593Smuzhiyun if (!parent) {
2542*4882a593Smuzhiyun dev_err(dev, "no parent to pin controller\n");
2543*4882a593Smuzhiyun return -ENODEV;
2544*4882a593Smuzhiyun }
2545*4882a593Smuzhiyun map = syscon_node_to_regmap(parent->of_node);
2546*4882a593Smuzhiyun if (IS_ERR(map)) {
2547*4882a593Smuzhiyun dev_err(dev, "no syscon regmap\n");
2548*4882a593Smuzhiyun return PTR_ERR(map);
2549*4882a593Smuzhiyun }
2550*4882a593Smuzhiyun pmx->map = map;
2551*4882a593Smuzhiyun
2552*4882a593Smuzhiyun /* Check that regmap works at first call, then no more */
2553*4882a593Smuzhiyun ret = regmap_read(map, GLOBAL_WORD_ID, &val);
2554*4882a593Smuzhiyun if (ret) {
2555*4882a593Smuzhiyun dev_err(dev, "cannot access regmap\n");
2556*4882a593Smuzhiyun return ret;
2557*4882a593Smuzhiyun }
2558*4882a593Smuzhiyun val >>= 8;
2559*4882a593Smuzhiyun val &= 0xffff;
2560*4882a593Smuzhiyun if (val == 0x3512) {
2561*4882a593Smuzhiyun pmx->is_3512 = true;
2562*4882a593Smuzhiyun pmx->confs = gemini_confs_3512;
2563*4882a593Smuzhiyun pmx->nconfs = ARRAY_SIZE(gemini_confs_3512);
2564*4882a593Smuzhiyun gemini_pmx_desc.pins = gemini_3512_pins;
2565*4882a593Smuzhiyun gemini_pmx_desc.npins = ARRAY_SIZE(gemini_3512_pins);
2566*4882a593Smuzhiyun dev_info(dev, "detected 3512 chip variant\n");
2567*4882a593Smuzhiyun } else if (val == 0x3516) {
2568*4882a593Smuzhiyun pmx->is_3516 = true;
2569*4882a593Smuzhiyun pmx->confs = gemini_confs_3516;
2570*4882a593Smuzhiyun pmx->nconfs = ARRAY_SIZE(gemini_confs_3516);
2571*4882a593Smuzhiyun gemini_pmx_desc.pins = gemini_3516_pins;
2572*4882a593Smuzhiyun gemini_pmx_desc.npins = ARRAY_SIZE(gemini_3516_pins);
2573*4882a593Smuzhiyun dev_info(dev, "detected 3516 chip variant\n");
2574*4882a593Smuzhiyun } else {
2575*4882a593Smuzhiyun dev_err(dev, "unknown chip ID: %04x\n", val);
2576*4882a593Smuzhiyun return -ENODEV;
2577*4882a593Smuzhiyun }
2578*4882a593Smuzhiyun
2579*4882a593Smuzhiyun ret = regmap_read(map, GLOBAL_MISC_CTRL, &val);
2580*4882a593Smuzhiyun dev_info(dev, "GLOBAL MISC CTRL at boot: 0x%08x\n", val);
2581*4882a593Smuzhiyun /* Mask off relevant pads */
2582*4882a593Smuzhiyun val &= PADS_MASK;
2583*4882a593Smuzhiyun /* Invert the meaning of the DRAM+flash pads */
2584*4882a593Smuzhiyun val ^= 0x0f;
2585*4882a593Smuzhiyun /* Print initial state */
2586*4882a593Smuzhiyun tmp = val;
2587*4882a593Smuzhiyun for_each_set_bit(i, &tmp, PADS_MAXBIT) {
2588*4882a593Smuzhiyun dev_dbg(dev, "pad group %s %s\n", gemini_padgroups[i],
2589*4882a593Smuzhiyun (val & BIT(i)) ? "enabled" : "disabled");
2590*4882a593Smuzhiyun }
2591*4882a593Smuzhiyun
2592*4882a593Smuzhiyun /* Check if flash pin is set */
2593*4882a593Smuzhiyun regmap_read(map, GLOBAL_STATUS, &val);
2594*4882a593Smuzhiyun pmx->flash_pin = !!(val & GLOBAL_STATUS_FLPIN);
2595*4882a593Smuzhiyun dev_info(dev, "flash pin is %s\n", pmx->flash_pin ? "set" : "not set");
2596*4882a593Smuzhiyun
2597*4882a593Smuzhiyun pmx->pctl = devm_pinctrl_register(dev, &gemini_pmx_desc, pmx);
2598*4882a593Smuzhiyun if (IS_ERR(pmx->pctl)) {
2599*4882a593Smuzhiyun dev_err(dev, "could not register pinmux driver\n");
2600*4882a593Smuzhiyun return PTR_ERR(pmx->pctl);
2601*4882a593Smuzhiyun }
2602*4882a593Smuzhiyun
2603*4882a593Smuzhiyun dev_info(dev, "initialized Gemini pin control driver\n");
2604*4882a593Smuzhiyun
2605*4882a593Smuzhiyun return 0;
2606*4882a593Smuzhiyun }
2607*4882a593Smuzhiyun
2608*4882a593Smuzhiyun static const struct of_device_id gemini_pinctrl_match[] = {
2609*4882a593Smuzhiyun { .compatible = "cortina,gemini-pinctrl" },
2610*4882a593Smuzhiyun {},
2611*4882a593Smuzhiyun };
2612*4882a593Smuzhiyun
2613*4882a593Smuzhiyun static struct platform_driver gemini_pmx_driver = {
2614*4882a593Smuzhiyun .driver = {
2615*4882a593Smuzhiyun .name = DRIVER_NAME,
2616*4882a593Smuzhiyun .of_match_table = gemini_pinctrl_match,
2617*4882a593Smuzhiyun },
2618*4882a593Smuzhiyun .probe = gemini_pmx_probe,
2619*4882a593Smuzhiyun };
2620*4882a593Smuzhiyun
gemini_pmx_init(void)2621*4882a593Smuzhiyun static int __init gemini_pmx_init(void)
2622*4882a593Smuzhiyun {
2623*4882a593Smuzhiyun return platform_driver_register(&gemini_pmx_driver);
2624*4882a593Smuzhiyun }
2625*4882a593Smuzhiyun arch_initcall(gemini_pmx_init);
2626