1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * linux/drivers/pinctrl/pinmux-falcon.c
4*4882a593Smuzhiyun * based on linux/drivers/pinctrl/pinmux-pxa910.c
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 2012 Thomas Langer <thomas.langer@lantiq.com>
7*4882a593Smuzhiyun * Copyright (C) 2012 John Crispin <john@phrozen.org>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/gpio/driver.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun #include <linux/export.h>
14*4882a593Smuzhiyun #include <linux/err.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <linux/of_platform.h>
18*4882a593Smuzhiyun #include <linux/of_address.h>
19*4882a593Smuzhiyun #include <linux/of_gpio.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include "pinctrl-lantiq.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include <lantiq_soc.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* Multiplexer Control Register */
27*4882a593Smuzhiyun #define LTQ_PADC_MUX(x) (x * 0x4)
28*4882a593Smuzhiyun /* Pull Up Enable Register */
29*4882a593Smuzhiyun #define LTQ_PADC_PUEN 0x80
30*4882a593Smuzhiyun /* Pull Down Enable Register */
31*4882a593Smuzhiyun #define LTQ_PADC_PDEN 0x84
32*4882a593Smuzhiyun /* Slew Rate Control Register */
33*4882a593Smuzhiyun #define LTQ_PADC_SRC 0x88
34*4882a593Smuzhiyun /* Drive Current Control Register */
35*4882a593Smuzhiyun #define LTQ_PADC_DCC 0x8C
36*4882a593Smuzhiyun /* Pad Control Availability Register */
37*4882a593Smuzhiyun #define LTQ_PADC_AVAIL 0xF0
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define pad_r32(p, reg) ltq_r32(p + reg)
40*4882a593Smuzhiyun #define pad_w32(p, val, reg) ltq_w32(val, p + reg)
41*4882a593Smuzhiyun #define pad_w32_mask(c, clear, set, reg) \
42*4882a593Smuzhiyun pad_w32(c, (pad_r32(c, reg) & ~(clear)) | (set), reg)
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define pad_getbit(m, r, p) (!!(ltq_r32(m + r) & (1 << p)))
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define PORTS 5
47*4882a593Smuzhiyun #define PINS 32
48*4882a593Smuzhiyun #define PORT(x) (x / PINS)
49*4882a593Smuzhiyun #define PORT_PIN(x) (x % PINS)
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define MFP_FALCON(a, f0, f1, f2, f3) \
52*4882a593Smuzhiyun { \
53*4882a593Smuzhiyun .name = #a, \
54*4882a593Smuzhiyun .pin = a, \
55*4882a593Smuzhiyun .func = { \
56*4882a593Smuzhiyun FALCON_MUX_##f0, \
57*4882a593Smuzhiyun FALCON_MUX_##f1, \
58*4882a593Smuzhiyun FALCON_MUX_##f2, \
59*4882a593Smuzhiyun FALCON_MUX_##f3, \
60*4882a593Smuzhiyun }, \
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #define GRP_MUX(a, m, p) \
64*4882a593Smuzhiyun { \
65*4882a593Smuzhiyun .name = a, \
66*4882a593Smuzhiyun .mux = FALCON_MUX_##m, \
67*4882a593Smuzhiyun .pins = p, \
68*4882a593Smuzhiyun .npins = ARRAY_SIZE(p), \
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun enum falcon_mux {
72*4882a593Smuzhiyun FALCON_MUX_GPIO = 0,
73*4882a593Smuzhiyun FALCON_MUX_RST,
74*4882a593Smuzhiyun FALCON_MUX_NTR,
75*4882a593Smuzhiyun FALCON_MUX_PPS,
76*4882a593Smuzhiyun FALCON_MUX_MDIO,
77*4882a593Smuzhiyun FALCON_MUX_LED,
78*4882a593Smuzhiyun FALCON_MUX_SPI,
79*4882a593Smuzhiyun FALCON_MUX_ASC,
80*4882a593Smuzhiyun FALCON_MUX_I2C,
81*4882a593Smuzhiyun FALCON_MUX_HOSTIF,
82*4882a593Smuzhiyun FALCON_MUX_SLIC,
83*4882a593Smuzhiyun FALCON_MUX_JTAG,
84*4882a593Smuzhiyun FALCON_MUX_PCM,
85*4882a593Smuzhiyun FALCON_MUX_MII,
86*4882a593Smuzhiyun FALCON_MUX_PHY,
87*4882a593Smuzhiyun FALCON_MUX_NONE = 0xffff,
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun static struct pinctrl_pin_desc falcon_pads[PORTS * PINS];
91*4882a593Smuzhiyun static int pad_count[PORTS];
92*4882a593Smuzhiyun
lantiq_load_pin_desc(struct pinctrl_pin_desc * d,int bank,int len)93*4882a593Smuzhiyun static void lantiq_load_pin_desc(struct pinctrl_pin_desc *d, int bank, int len)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun int base = bank * PINS;
96*4882a593Smuzhiyun int i;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun for (i = 0; i < len; i++) {
99*4882a593Smuzhiyun d[i].number = base + i;
100*4882a593Smuzhiyun d[i].name = kasprintf(GFP_KERNEL, "io%d", base + i);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun pad_count[bank] = len;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun static struct ltq_mfp_pin falcon_mfp[] = {
106*4882a593Smuzhiyun /* pin f0 f1 f2 f3 */
107*4882a593Smuzhiyun MFP_FALCON(GPIO0, RST, GPIO, NONE, NONE),
108*4882a593Smuzhiyun MFP_FALCON(GPIO1, GPIO, GPIO, NONE, NONE),
109*4882a593Smuzhiyun MFP_FALCON(GPIO2, GPIO, GPIO, NONE, NONE),
110*4882a593Smuzhiyun MFP_FALCON(GPIO3, GPIO, GPIO, NONE, NONE),
111*4882a593Smuzhiyun MFP_FALCON(GPIO4, NTR, GPIO, NONE, NONE),
112*4882a593Smuzhiyun MFP_FALCON(GPIO5, NTR, GPIO, PPS, NONE),
113*4882a593Smuzhiyun MFP_FALCON(GPIO6, RST, GPIO, NONE, NONE),
114*4882a593Smuzhiyun MFP_FALCON(GPIO7, MDIO, GPIO, NONE, NONE),
115*4882a593Smuzhiyun MFP_FALCON(GPIO8, MDIO, GPIO, NONE, NONE),
116*4882a593Smuzhiyun MFP_FALCON(GPIO9, LED, GPIO, NONE, NONE),
117*4882a593Smuzhiyun MFP_FALCON(GPIO10, LED, GPIO, NONE, NONE),
118*4882a593Smuzhiyun MFP_FALCON(GPIO11, LED, GPIO, NONE, NONE),
119*4882a593Smuzhiyun MFP_FALCON(GPIO12, LED, GPIO, NONE, NONE),
120*4882a593Smuzhiyun MFP_FALCON(GPIO13, LED, GPIO, NONE, NONE),
121*4882a593Smuzhiyun MFP_FALCON(GPIO14, LED, GPIO, NONE, NONE),
122*4882a593Smuzhiyun MFP_FALCON(GPIO32, ASC, GPIO, NONE, NONE),
123*4882a593Smuzhiyun MFP_FALCON(GPIO33, ASC, GPIO, NONE, NONE),
124*4882a593Smuzhiyun MFP_FALCON(GPIO34, SPI, GPIO, NONE, NONE),
125*4882a593Smuzhiyun MFP_FALCON(GPIO35, SPI, GPIO, NONE, NONE),
126*4882a593Smuzhiyun MFP_FALCON(GPIO36, SPI, GPIO, NONE, NONE),
127*4882a593Smuzhiyun MFP_FALCON(GPIO37, SPI, GPIO, NONE, NONE),
128*4882a593Smuzhiyun MFP_FALCON(GPIO38, SPI, GPIO, NONE, NONE),
129*4882a593Smuzhiyun MFP_FALCON(GPIO39, I2C, GPIO, NONE, NONE),
130*4882a593Smuzhiyun MFP_FALCON(GPIO40, I2C, GPIO, NONE, NONE),
131*4882a593Smuzhiyun MFP_FALCON(GPIO41, HOSTIF, GPIO, HOSTIF, JTAG),
132*4882a593Smuzhiyun MFP_FALCON(GPIO42, HOSTIF, GPIO, HOSTIF, NONE),
133*4882a593Smuzhiyun MFP_FALCON(GPIO43, SLIC, GPIO, NONE, NONE),
134*4882a593Smuzhiyun MFP_FALCON(GPIO44, SLIC, GPIO, PCM, ASC),
135*4882a593Smuzhiyun MFP_FALCON(GPIO45, SLIC, GPIO, PCM, ASC),
136*4882a593Smuzhiyun MFP_FALCON(GPIO64, MII, GPIO, NONE, NONE),
137*4882a593Smuzhiyun MFP_FALCON(GPIO65, MII, GPIO, NONE, NONE),
138*4882a593Smuzhiyun MFP_FALCON(GPIO66, MII, GPIO, NONE, NONE),
139*4882a593Smuzhiyun MFP_FALCON(GPIO67, MII, GPIO, NONE, NONE),
140*4882a593Smuzhiyun MFP_FALCON(GPIO68, MII, GPIO, NONE, NONE),
141*4882a593Smuzhiyun MFP_FALCON(GPIO69, MII, GPIO, NONE, NONE),
142*4882a593Smuzhiyun MFP_FALCON(GPIO70, MII, GPIO, NONE, NONE),
143*4882a593Smuzhiyun MFP_FALCON(GPIO71, MII, GPIO, NONE, NONE),
144*4882a593Smuzhiyun MFP_FALCON(GPIO72, MII, GPIO, NONE, NONE),
145*4882a593Smuzhiyun MFP_FALCON(GPIO73, MII, GPIO, NONE, NONE),
146*4882a593Smuzhiyun MFP_FALCON(GPIO74, MII, GPIO, NONE, NONE),
147*4882a593Smuzhiyun MFP_FALCON(GPIO75, MII, GPIO, NONE, NONE),
148*4882a593Smuzhiyun MFP_FALCON(GPIO76, MII, GPIO, NONE, NONE),
149*4882a593Smuzhiyun MFP_FALCON(GPIO77, MII, GPIO, NONE, NONE),
150*4882a593Smuzhiyun MFP_FALCON(GPIO78, MII, GPIO, NONE, NONE),
151*4882a593Smuzhiyun MFP_FALCON(GPIO79, MII, GPIO, NONE, NONE),
152*4882a593Smuzhiyun MFP_FALCON(GPIO80, MII, GPIO, NONE, NONE),
153*4882a593Smuzhiyun MFP_FALCON(GPIO81, MII, GPIO, NONE, NONE),
154*4882a593Smuzhiyun MFP_FALCON(GPIO82, MII, GPIO, NONE, NONE),
155*4882a593Smuzhiyun MFP_FALCON(GPIO83, MII, GPIO, NONE, NONE),
156*4882a593Smuzhiyun MFP_FALCON(GPIO84, MII, GPIO, NONE, NONE),
157*4882a593Smuzhiyun MFP_FALCON(GPIO85, MII, GPIO, NONE, NONE),
158*4882a593Smuzhiyun MFP_FALCON(GPIO86, MII, GPIO, NONE, NONE),
159*4882a593Smuzhiyun MFP_FALCON(GPIO87, MII, GPIO, NONE, NONE),
160*4882a593Smuzhiyun MFP_FALCON(GPIO88, PHY, GPIO, NONE, NONE),
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun static const unsigned pins_por[] = {GPIO0};
164*4882a593Smuzhiyun static const unsigned pins_ntr[] = {GPIO4};
165*4882a593Smuzhiyun static const unsigned pins_ntr8k[] = {GPIO5};
166*4882a593Smuzhiyun static const unsigned pins_pps[] = {GPIO5};
167*4882a593Smuzhiyun static const unsigned pins_hrst[] = {GPIO6};
168*4882a593Smuzhiyun static const unsigned pins_mdio[] = {GPIO7, GPIO8};
169*4882a593Smuzhiyun static const unsigned pins_bled[] = {GPIO9, GPIO10, GPIO11,
170*4882a593Smuzhiyun GPIO12, GPIO13, GPIO14};
171*4882a593Smuzhiyun static const unsigned pins_asc0[] = {GPIO32, GPIO33};
172*4882a593Smuzhiyun static const unsigned pins_spi[] = {GPIO34, GPIO35, GPIO36};
173*4882a593Smuzhiyun static const unsigned pins_spi_cs0[] = {GPIO37};
174*4882a593Smuzhiyun static const unsigned pins_spi_cs1[] = {GPIO38};
175*4882a593Smuzhiyun static const unsigned pins_i2c[] = {GPIO39, GPIO40};
176*4882a593Smuzhiyun static const unsigned pins_jtag[] = {GPIO41};
177*4882a593Smuzhiyun static const unsigned pins_slic[] = {GPIO43, GPIO44, GPIO45};
178*4882a593Smuzhiyun static const unsigned pins_pcm[] = {GPIO44, GPIO45};
179*4882a593Smuzhiyun static const unsigned pins_asc1[] = {GPIO44, GPIO45};
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun static struct ltq_pin_group falcon_grps[] = {
182*4882a593Smuzhiyun GRP_MUX("por", RST, pins_por),
183*4882a593Smuzhiyun GRP_MUX("ntr", NTR, pins_ntr),
184*4882a593Smuzhiyun GRP_MUX("ntr8k", NTR, pins_ntr8k),
185*4882a593Smuzhiyun GRP_MUX("pps", PPS, pins_pps),
186*4882a593Smuzhiyun GRP_MUX("hrst", RST, pins_hrst),
187*4882a593Smuzhiyun GRP_MUX("mdio", MDIO, pins_mdio),
188*4882a593Smuzhiyun GRP_MUX("bootled", LED, pins_bled),
189*4882a593Smuzhiyun GRP_MUX("asc0", ASC, pins_asc0),
190*4882a593Smuzhiyun GRP_MUX("spi", SPI, pins_spi),
191*4882a593Smuzhiyun GRP_MUX("spi cs0", SPI, pins_spi_cs0),
192*4882a593Smuzhiyun GRP_MUX("spi cs1", SPI, pins_spi_cs1),
193*4882a593Smuzhiyun GRP_MUX("i2c", I2C, pins_i2c),
194*4882a593Smuzhiyun GRP_MUX("jtag", JTAG, pins_jtag),
195*4882a593Smuzhiyun GRP_MUX("slic", SLIC, pins_slic),
196*4882a593Smuzhiyun GRP_MUX("pcm", PCM, pins_pcm),
197*4882a593Smuzhiyun GRP_MUX("asc1", ASC, pins_asc1),
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun static const char * const ltq_rst_grps[] = {"por", "hrst"};
201*4882a593Smuzhiyun static const char * const ltq_ntr_grps[] = {"ntr", "ntr8k", "pps"};
202*4882a593Smuzhiyun static const char * const ltq_mdio_grps[] = {"mdio"};
203*4882a593Smuzhiyun static const char * const ltq_bled_grps[] = {"bootled"};
204*4882a593Smuzhiyun static const char * const ltq_asc_grps[] = {"asc0", "asc1"};
205*4882a593Smuzhiyun static const char * const ltq_spi_grps[] = {"spi", "spi cs0", "spi cs1"};
206*4882a593Smuzhiyun static const char * const ltq_i2c_grps[] = {"i2c"};
207*4882a593Smuzhiyun static const char * const ltq_jtag_grps[] = {"jtag"};
208*4882a593Smuzhiyun static const char * const ltq_slic_grps[] = {"slic"};
209*4882a593Smuzhiyun static const char * const ltq_pcm_grps[] = {"pcm"};
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun static struct ltq_pmx_func falcon_funcs[] = {
212*4882a593Smuzhiyun {"rst", ARRAY_AND_SIZE(ltq_rst_grps)},
213*4882a593Smuzhiyun {"ntr", ARRAY_AND_SIZE(ltq_ntr_grps)},
214*4882a593Smuzhiyun {"mdio", ARRAY_AND_SIZE(ltq_mdio_grps)},
215*4882a593Smuzhiyun {"led", ARRAY_AND_SIZE(ltq_bled_grps)},
216*4882a593Smuzhiyun {"asc", ARRAY_AND_SIZE(ltq_asc_grps)},
217*4882a593Smuzhiyun {"spi", ARRAY_AND_SIZE(ltq_spi_grps)},
218*4882a593Smuzhiyun {"i2c", ARRAY_AND_SIZE(ltq_i2c_grps)},
219*4882a593Smuzhiyun {"jtag", ARRAY_AND_SIZE(ltq_jtag_grps)},
220*4882a593Smuzhiyun {"slic", ARRAY_AND_SIZE(ltq_slic_grps)},
221*4882a593Smuzhiyun {"pcm", ARRAY_AND_SIZE(ltq_pcm_grps)},
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /* --------- pinconf related code --------- */
falcon_pinconf_group_get(struct pinctrl_dev * pctrldev,unsigned group,unsigned long * config)228*4882a593Smuzhiyun static int falcon_pinconf_group_get(struct pinctrl_dev *pctrldev,
229*4882a593Smuzhiyun unsigned group, unsigned long *config)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun return -ENOTSUPP;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
falcon_pinconf_group_set(struct pinctrl_dev * pctrldev,unsigned group,unsigned long * configs,unsigned num_configs)234*4882a593Smuzhiyun static int falcon_pinconf_group_set(struct pinctrl_dev *pctrldev,
235*4882a593Smuzhiyun unsigned group, unsigned long *configs,
236*4882a593Smuzhiyun unsigned num_configs)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun return -ENOTSUPP;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
falcon_pinconf_get(struct pinctrl_dev * pctrldev,unsigned pin,unsigned long * config)241*4882a593Smuzhiyun static int falcon_pinconf_get(struct pinctrl_dev *pctrldev,
242*4882a593Smuzhiyun unsigned pin, unsigned long *config)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun struct ltq_pinmux_info *info = pinctrl_dev_get_drvdata(pctrldev);
245*4882a593Smuzhiyun enum ltq_pinconf_param param = LTQ_PINCONF_UNPACK_PARAM(*config);
246*4882a593Smuzhiyun void __iomem *mem = info->membase[PORT(pin)];
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun switch (param) {
249*4882a593Smuzhiyun case LTQ_PINCONF_PARAM_DRIVE_CURRENT:
250*4882a593Smuzhiyun *config = LTQ_PINCONF_PACK(param,
251*4882a593Smuzhiyun !!pad_getbit(mem, LTQ_PADC_DCC, PORT_PIN(pin)));
252*4882a593Smuzhiyun break;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun case LTQ_PINCONF_PARAM_SLEW_RATE:
255*4882a593Smuzhiyun *config = LTQ_PINCONF_PACK(param,
256*4882a593Smuzhiyun !!pad_getbit(mem, LTQ_PADC_SRC, PORT_PIN(pin)));
257*4882a593Smuzhiyun break;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun case LTQ_PINCONF_PARAM_PULL:
260*4882a593Smuzhiyun if (pad_getbit(mem, LTQ_PADC_PDEN, PORT_PIN(pin)))
261*4882a593Smuzhiyun *config = LTQ_PINCONF_PACK(param, 1);
262*4882a593Smuzhiyun else if (pad_getbit(mem, LTQ_PADC_PUEN, PORT_PIN(pin)))
263*4882a593Smuzhiyun *config = LTQ_PINCONF_PACK(param, 2);
264*4882a593Smuzhiyun else
265*4882a593Smuzhiyun *config = LTQ_PINCONF_PACK(param, 0);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun break;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun default:
270*4882a593Smuzhiyun return -ENOTSUPP;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun return 0;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
falcon_pinconf_set(struct pinctrl_dev * pctrldev,unsigned pin,unsigned long * configs,unsigned num_configs)276*4882a593Smuzhiyun static int falcon_pinconf_set(struct pinctrl_dev *pctrldev,
277*4882a593Smuzhiyun unsigned pin, unsigned long *configs,
278*4882a593Smuzhiyun unsigned num_configs)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun enum ltq_pinconf_param param;
281*4882a593Smuzhiyun int arg;
282*4882a593Smuzhiyun struct ltq_pinmux_info *info = pinctrl_dev_get_drvdata(pctrldev);
283*4882a593Smuzhiyun void __iomem *mem = info->membase[PORT(pin)];
284*4882a593Smuzhiyun u32 reg;
285*4882a593Smuzhiyun int i;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun for (i = 0; i < num_configs; i++) {
288*4882a593Smuzhiyun param = LTQ_PINCONF_UNPACK_PARAM(configs[i]);
289*4882a593Smuzhiyun arg = LTQ_PINCONF_UNPACK_ARG(configs[i]);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun switch (param) {
292*4882a593Smuzhiyun case LTQ_PINCONF_PARAM_DRIVE_CURRENT:
293*4882a593Smuzhiyun reg = LTQ_PADC_DCC;
294*4882a593Smuzhiyun break;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun case LTQ_PINCONF_PARAM_SLEW_RATE:
297*4882a593Smuzhiyun reg = LTQ_PADC_SRC;
298*4882a593Smuzhiyun break;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun case LTQ_PINCONF_PARAM_PULL:
301*4882a593Smuzhiyun if (arg == 1)
302*4882a593Smuzhiyun reg = LTQ_PADC_PDEN;
303*4882a593Smuzhiyun else
304*4882a593Smuzhiyun reg = LTQ_PADC_PUEN;
305*4882a593Smuzhiyun break;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun default:
308*4882a593Smuzhiyun pr_err("%s: Invalid config param %04x\n",
309*4882a593Smuzhiyun pinctrl_dev_get_name(pctrldev), param);
310*4882a593Smuzhiyun return -ENOTSUPP;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun pad_w32(mem, BIT(PORT_PIN(pin)), reg);
314*4882a593Smuzhiyun if (!(pad_r32(mem, reg) & BIT(PORT_PIN(pin))))
315*4882a593Smuzhiyun return -ENOTSUPP;
316*4882a593Smuzhiyun } /* for each config */
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun return 0;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
falcon_pinconf_dbg_show(struct pinctrl_dev * pctrldev,struct seq_file * s,unsigned offset)321*4882a593Smuzhiyun static void falcon_pinconf_dbg_show(struct pinctrl_dev *pctrldev,
322*4882a593Smuzhiyun struct seq_file *s, unsigned offset)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun unsigned long config;
325*4882a593Smuzhiyun struct pin_desc *desc;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun struct ltq_pinmux_info *info = pinctrl_dev_get_drvdata(pctrldev);
328*4882a593Smuzhiyun int port = PORT(offset);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun seq_printf(s, " (port %d) mux %d -- ", port,
331*4882a593Smuzhiyun pad_r32(info->membase[port], LTQ_PADC_MUX(PORT_PIN(offset))));
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun config = LTQ_PINCONF_PACK(LTQ_PINCONF_PARAM_PULL, 0);
334*4882a593Smuzhiyun if (!falcon_pinconf_get(pctrldev, offset, &config))
335*4882a593Smuzhiyun seq_printf(s, "pull %d ",
336*4882a593Smuzhiyun (int)LTQ_PINCONF_UNPACK_ARG(config));
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun config = LTQ_PINCONF_PACK(LTQ_PINCONF_PARAM_DRIVE_CURRENT, 0);
339*4882a593Smuzhiyun if (!falcon_pinconf_get(pctrldev, offset, &config))
340*4882a593Smuzhiyun seq_printf(s, "drive-current %d ",
341*4882a593Smuzhiyun (int)LTQ_PINCONF_UNPACK_ARG(config));
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun config = LTQ_PINCONF_PACK(LTQ_PINCONF_PARAM_SLEW_RATE, 0);
344*4882a593Smuzhiyun if (!falcon_pinconf_get(pctrldev, offset, &config))
345*4882a593Smuzhiyun seq_printf(s, "slew-rate %d ",
346*4882a593Smuzhiyun (int)LTQ_PINCONF_UNPACK_ARG(config));
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun desc = pin_desc_get(pctrldev, offset);
349*4882a593Smuzhiyun if (desc) {
350*4882a593Smuzhiyun if (desc->gpio_owner)
351*4882a593Smuzhiyun seq_printf(s, " owner: %s", desc->gpio_owner);
352*4882a593Smuzhiyun } else {
353*4882a593Smuzhiyun seq_printf(s, " not registered");
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
falcon_pinconf_group_dbg_show(struct pinctrl_dev * pctrldev,struct seq_file * s,unsigned selector)357*4882a593Smuzhiyun static void falcon_pinconf_group_dbg_show(struct pinctrl_dev *pctrldev,
358*4882a593Smuzhiyun struct seq_file *s, unsigned selector)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun static const struct pinconf_ops falcon_pinconf_ops = {
363*4882a593Smuzhiyun .pin_config_get = falcon_pinconf_get,
364*4882a593Smuzhiyun .pin_config_set = falcon_pinconf_set,
365*4882a593Smuzhiyun .pin_config_group_get = falcon_pinconf_group_get,
366*4882a593Smuzhiyun .pin_config_group_set = falcon_pinconf_group_set,
367*4882a593Smuzhiyun .pin_config_dbg_show = falcon_pinconf_dbg_show,
368*4882a593Smuzhiyun .pin_config_group_dbg_show = falcon_pinconf_group_dbg_show,
369*4882a593Smuzhiyun };
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun static struct pinctrl_desc falcon_pctrl_desc = {
372*4882a593Smuzhiyun .owner = THIS_MODULE,
373*4882a593Smuzhiyun .pins = falcon_pads,
374*4882a593Smuzhiyun .confops = &falcon_pinconf_ops,
375*4882a593Smuzhiyun };
376*4882a593Smuzhiyun
falcon_mux_apply(struct pinctrl_dev * pctrldev,int mfp,int mux)377*4882a593Smuzhiyun static inline int falcon_mux_apply(struct pinctrl_dev *pctrldev,
378*4882a593Smuzhiyun int mfp, int mux)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun struct ltq_pinmux_info *info = pinctrl_dev_get_drvdata(pctrldev);
381*4882a593Smuzhiyun int port = PORT(info->mfp[mfp].pin);
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun if ((port >= PORTS) || (!info->membase[port]))
384*4882a593Smuzhiyun return -ENODEV;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun pad_w32(info->membase[port], mux,
387*4882a593Smuzhiyun LTQ_PADC_MUX(PORT_PIN(info->mfp[mfp].pin)));
388*4882a593Smuzhiyun return 0;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun static const struct ltq_cfg_param falcon_cfg_params[] = {
392*4882a593Smuzhiyun {"lantiq,pull", LTQ_PINCONF_PARAM_PULL},
393*4882a593Smuzhiyun {"lantiq,drive-current", LTQ_PINCONF_PARAM_DRIVE_CURRENT},
394*4882a593Smuzhiyun {"lantiq,slew-rate", LTQ_PINCONF_PARAM_SLEW_RATE},
395*4882a593Smuzhiyun };
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun static struct ltq_pinmux_info falcon_info = {
398*4882a593Smuzhiyun .desc = &falcon_pctrl_desc,
399*4882a593Smuzhiyun .apply_mux = falcon_mux_apply,
400*4882a593Smuzhiyun .params = falcon_cfg_params,
401*4882a593Smuzhiyun .num_params = ARRAY_SIZE(falcon_cfg_params),
402*4882a593Smuzhiyun };
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun /* --------- register the pinctrl layer --------- */
408*4882a593Smuzhiyun
pinctrl_falcon_get_range_size(int id)409*4882a593Smuzhiyun int pinctrl_falcon_get_range_size(int id)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun u32 avail;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun if ((id >= PORTS) || (!falcon_info.membase[id]))
414*4882a593Smuzhiyun return -EINVAL;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun avail = pad_r32(falcon_info.membase[id], LTQ_PADC_AVAIL);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun return fls(avail);
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
pinctrl_falcon_add_gpio_range(struct pinctrl_gpio_range * range)421*4882a593Smuzhiyun void pinctrl_falcon_add_gpio_range(struct pinctrl_gpio_range *range)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun pinctrl_add_gpio_range(falcon_info.pctrl, range);
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
pinctrl_falcon_probe(struct platform_device * pdev)426*4882a593Smuzhiyun static int pinctrl_falcon_probe(struct platform_device *pdev)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun struct device_node *np;
429*4882a593Smuzhiyun int pad_count = 0;
430*4882a593Smuzhiyun int ret = 0;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun /* load and remap the pad resources of the different banks */
433*4882a593Smuzhiyun for_each_compatible_node(np, NULL, "lantiq,pad-falcon") {
434*4882a593Smuzhiyun const __be32 *bank = of_get_property(np, "lantiq,bank", NULL);
435*4882a593Smuzhiyun struct resource res;
436*4882a593Smuzhiyun struct platform_device *ppdev;
437*4882a593Smuzhiyun u32 avail;
438*4882a593Smuzhiyun int pins;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun if (!of_device_is_available(np))
441*4882a593Smuzhiyun continue;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun if (!bank || *bank >= PORTS)
444*4882a593Smuzhiyun continue;
445*4882a593Smuzhiyun if (of_address_to_resource(np, 0, &res))
446*4882a593Smuzhiyun continue;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun ppdev = of_find_device_by_node(np);
449*4882a593Smuzhiyun if (!ppdev) {
450*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to find pad pdev\n");
451*4882a593Smuzhiyun continue;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun falcon_info.clk[*bank] = clk_get(&ppdev->dev, NULL);
455*4882a593Smuzhiyun put_device(&ppdev->dev);
456*4882a593Smuzhiyun if (IS_ERR(falcon_info.clk[*bank])) {
457*4882a593Smuzhiyun dev_err(&ppdev->dev, "failed to get clock\n");
458*4882a593Smuzhiyun of_node_put(np);
459*4882a593Smuzhiyun return PTR_ERR(falcon_info.clk[*bank]);
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun falcon_info.membase[*bank] = devm_ioremap_resource(&pdev->dev,
462*4882a593Smuzhiyun &res);
463*4882a593Smuzhiyun if (IS_ERR(falcon_info.membase[*bank])) {
464*4882a593Smuzhiyun of_node_put(np);
465*4882a593Smuzhiyun return PTR_ERR(falcon_info.membase[*bank]);
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun avail = pad_r32(falcon_info.membase[*bank],
469*4882a593Smuzhiyun LTQ_PADC_AVAIL);
470*4882a593Smuzhiyun pins = fls(avail);
471*4882a593Smuzhiyun lantiq_load_pin_desc(&falcon_pads[pad_count], *bank, pins);
472*4882a593Smuzhiyun pad_count += pins;
473*4882a593Smuzhiyun clk_enable(falcon_info.clk[*bank]);
474*4882a593Smuzhiyun dev_dbg(&pdev->dev, "found %s with %d pads\n",
475*4882a593Smuzhiyun res.name, pins);
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun dev_dbg(&pdev->dev, "found a total of %d pads\n", pad_count);
478*4882a593Smuzhiyun falcon_pctrl_desc.name = dev_name(&pdev->dev);
479*4882a593Smuzhiyun falcon_pctrl_desc.npins = pad_count;
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun falcon_info.mfp = falcon_mfp;
482*4882a593Smuzhiyun falcon_info.num_mfp = ARRAY_SIZE(falcon_mfp);
483*4882a593Smuzhiyun falcon_info.grps = falcon_grps;
484*4882a593Smuzhiyun falcon_info.num_grps = ARRAY_SIZE(falcon_grps);
485*4882a593Smuzhiyun falcon_info.funcs = falcon_funcs;
486*4882a593Smuzhiyun falcon_info.num_funcs = ARRAY_SIZE(falcon_funcs);
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun ret = ltq_pinctrl_register(pdev, &falcon_info);
489*4882a593Smuzhiyun if (!ret)
490*4882a593Smuzhiyun dev_info(&pdev->dev, "Init done\n");
491*4882a593Smuzhiyun return ret;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun static const struct of_device_id falcon_match[] = {
495*4882a593Smuzhiyun { .compatible = "lantiq,pinctrl-falcon" },
496*4882a593Smuzhiyun {},
497*4882a593Smuzhiyun };
498*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, falcon_match);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun static struct platform_driver pinctrl_falcon_driver = {
501*4882a593Smuzhiyun .probe = pinctrl_falcon_probe,
502*4882a593Smuzhiyun .driver = {
503*4882a593Smuzhiyun .name = "pinctrl-falcon",
504*4882a593Smuzhiyun .of_match_table = falcon_match,
505*4882a593Smuzhiyun },
506*4882a593Smuzhiyun };
507*4882a593Smuzhiyun
pinctrl_falcon_init(void)508*4882a593Smuzhiyun int __init pinctrl_falcon_init(void)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun return platform_driver_register(&pinctrl_falcon_driver);
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun core_initcall_sync(pinctrl_falcon_init);
514