xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/pinctrl-equilibrium.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright (C) 2019 Intel Corporation */
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include <linux/gpio/driver.h>
5*4882a593Smuzhiyun #include <linux/module.h>
6*4882a593Smuzhiyun #include <linux/of.h>
7*4882a593Smuzhiyun #include <linux/of_address.h>
8*4882a593Smuzhiyun #include <linux/of_irq.h>
9*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
10*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
11*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
12*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include "core.h"
16*4882a593Smuzhiyun #include "pinconf.h"
17*4882a593Smuzhiyun #include "pinmux.h"
18*4882a593Smuzhiyun #include "pinctrl-equilibrium.h"
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define PIN_NAME_FMT	"io-%d"
21*4882a593Smuzhiyun #define PIN_NAME_LEN	10
22*4882a593Smuzhiyun #define PAD_REG_OFF	0x100
23*4882a593Smuzhiyun 
eqbr_gpio_disable_irq(struct irq_data * d)24*4882a593Smuzhiyun static void eqbr_gpio_disable_irq(struct irq_data *d)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
27*4882a593Smuzhiyun 	struct eqbr_gpio_ctrl *gctrl = gpiochip_get_data(gc);
28*4882a593Smuzhiyun 	unsigned int offset = irqd_to_hwirq(d);
29*4882a593Smuzhiyun 	unsigned long flags;
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gctrl->lock, flags);
32*4882a593Smuzhiyun 	writel(BIT(offset), gctrl->membase + GPIO_IRNENCLR);
33*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gctrl->lock, flags);
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun 
eqbr_gpio_enable_irq(struct irq_data * d)36*4882a593Smuzhiyun static void eqbr_gpio_enable_irq(struct irq_data *d)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
39*4882a593Smuzhiyun 	struct eqbr_gpio_ctrl *gctrl = gpiochip_get_data(gc);
40*4882a593Smuzhiyun 	unsigned int offset = irqd_to_hwirq(d);
41*4882a593Smuzhiyun 	unsigned long flags;
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	gc->direction_input(gc, offset);
44*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gctrl->lock, flags);
45*4882a593Smuzhiyun 	writel(BIT(offset), gctrl->membase + GPIO_IRNRNSET);
46*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gctrl->lock, flags);
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun 
eqbr_gpio_ack_irq(struct irq_data * d)49*4882a593Smuzhiyun static void eqbr_gpio_ack_irq(struct irq_data *d)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
52*4882a593Smuzhiyun 	struct eqbr_gpio_ctrl *gctrl = gpiochip_get_data(gc);
53*4882a593Smuzhiyun 	unsigned int offset = irqd_to_hwirq(d);
54*4882a593Smuzhiyun 	unsigned long flags;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gctrl->lock, flags);
57*4882a593Smuzhiyun 	writel(BIT(offset), gctrl->membase + GPIO_IRNCR);
58*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gctrl->lock, flags);
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun 
eqbr_gpio_mask_ack_irq(struct irq_data * d)61*4882a593Smuzhiyun static void eqbr_gpio_mask_ack_irq(struct irq_data *d)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun 	eqbr_gpio_disable_irq(d);
64*4882a593Smuzhiyun 	eqbr_gpio_ack_irq(d);
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun 
eqbr_cfg_bit(void __iomem * addr,unsigned int offset,unsigned int set)67*4882a593Smuzhiyun static inline void eqbr_cfg_bit(void __iomem *addr,
68*4882a593Smuzhiyun 				unsigned int offset, unsigned int set)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	if (set)
71*4882a593Smuzhiyun 		writel(readl(addr) | BIT(offset), addr);
72*4882a593Smuzhiyun 	else
73*4882a593Smuzhiyun 		writel(readl(addr) & ~BIT(offset), addr);
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun 
eqbr_irq_type_cfg(struct gpio_irq_type * type,struct eqbr_gpio_ctrl * gctrl,unsigned int offset)76*4882a593Smuzhiyun static int eqbr_irq_type_cfg(struct gpio_irq_type *type,
77*4882a593Smuzhiyun 			     struct eqbr_gpio_ctrl *gctrl,
78*4882a593Smuzhiyun 			     unsigned int offset)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun 	unsigned long flags;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gctrl->lock, flags);
83*4882a593Smuzhiyun 	eqbr_cfg_bit(gctrl->membase + GPIO_IRNCFG, offset, type->trig_type);
84*4882a593Smuzhiyun 	eqbr_cfg_bit(gctrl->membase + GPIO_EXINTCR1, offset, type->trig_type);
85*4882a593Smuzhiyun 	eqbr_cfg_bit(gctrl->membase + GPIO_EXINTCR0, offset, type->logic_type);
86*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gctrl->lock, flags);
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	return 0;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun 
eqbr_gpio_set_irq_type(struct irq_data * d,unsigned int type)91*4882a593Smuzhiyun static int eqbr_gpio_set_irq_type(struct irq_data *d, unsigned int type)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
94*4882a593Smuzhiyun 	struct eqbr_gpio_ctrl *gctrl = gpiochip_get_data(gc);
95*4882a593Smuzhiyun 	unsigned int offset = irqd_to_hwirq(d);
96*4882a593Smuzhiyun 	struct gpio_irq_type it;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	memset(&it, 0, sizeof(it));
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	if ((type & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_NONE)
101*4882a593Smuzhiyun 		return 0;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	switch (type) {
104*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_RISING:
105*4882a593Smuzhiyun 		it.trig_type = GPIO_EDGE_TRIG;
106*4882a593Smuzhiyun 		it.edge_type = GPIO_SINGLE_EDGE;
107*4882a593Smuzhiyun 		it.logic_type = GPIO_POSITIVE_TRIG;
108*4882a593Smuzhiyun 		break;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_FALLING:
111*4882a593Smuzhiyun 		it.trig_type = GPIO_EDGE_TRIG;
112*4882a593Smuzhiyun 		it.edge_type = GPIO_SINGLE_EDGE;
113*4882a593Smuzhiyun 		it.logic_type = GPIO_NEGATIVE_TRIG;
114*4882a593Smuzhiyun 		break;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_BOTH:
117*4882a593Smuzhiyun 		it.trig_type = GPIO_EDGE_TRIG;
118*4882a593Smuzhiyun 		it.edge_type = GPIO_BOTH_EDGE;
119*4882a593Smuzhiyun 		it.logic_type = GPIO_POSITIVE_TRIG;
120*4882a593Smuzhiyun 		break;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_HIGH:
123*4882a593Smuzhiyun 		it.trig_type = GPIO_LEVEL_TRIG;
124*4882a593Smuzhiyun 		it.edge_type = GPIO_SINGLE_EDGE;
125*4882a593Smuzhiyun 		it.logic_type = GPIO_POSITIVE_TRIG;
126*4882a593Smuzhiyun 		break;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_LOW:
129*4882a593Smuzhiyun 		it.trig_type = GPIO_LEVEL_TRIG;
130*4882a593Smuzhiyun 		it.edge_type = GPIO_SINGLE_EDGE;
131*4882a593Smuzhiyun 		it.logic_type = GPIO_NEGATIVE_TRIG;
132*4882a593Smuzhiyun 		break;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	default:
135*4882a593Smuzhiyun 		return -EINVAL;
136*4882a593Smuzhiyun 	}
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	eqbr_irq_type_cfg(&it, gctrl, offset);
139*4882a593Smuzhiyun 	if (it.trig_type == GPIO_EDGE_TRIG)
140*4882a593Smuzhiyun 		irq_set_handler_locked(d, handle_edge_irq);
141*4882a593Smuzhiyun 	else
142*4882a593Smuzhiyun 		irq_set_handler_locked(d, handle_level_irq);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	return 0;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun 
eqbr_irq_handler(struct irq_desc * desc)147*4882a593Smuzhiyun static void eqbr_irq_handler(struct irq_desc *desc)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_desc_get_handler_data(desc);
150*4882a593Smuzhiyun 	struct eqbr_gpio_ctrl *gctrl = gpiochip_get_data(gc);
151*4882a593Smuzhiyun 	struct irq_chip *ic = irq_desc_get_chip(desc);
152*4882a593Smuzhiyun 	unsigned long pins, offset;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	chained_irq_enter(ic, desc);
155*4882a593Smuzhiyun 	pins = readl(gctrl->membase + GPIO_IRNCR);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	for_each_set_bit(offset, &pins, gc->ngpio)
158*4882a593Smuzhiyun 		generic_handle_irq(irq_find_mapping(gc->irq.domain, offset));
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	chained_irq_exit(ic, desc);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun 
gpiochip_setup(struct device * dev,struct eqbr_gpio_ctrl * gctrl)163*4882a593Smuzhiyun static int gpiochip_setup(struct device *dev, struct eqbr_gpio_ctrl *gctrl)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	struct gpio_irq_chip *girq;
166*4882a593Smuzhiyun 	struct gpio_chip *gc;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	gc = &gctrl->chip;
169*4882a593Smuzhiyun 	gc->label = gctrl->name;
170*4882a593Smuzhiyun #if defined(CONFIG_OF_GPIO)
171*4882a593Smuzhiyun 	gc->of_node = gctrl->node;
172*4882a593Smuzhiyun #endif
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	if (!of_property_read_bool(gctrl->node, "interrupt-controller")) {
175*4882a593Smuzhiyun 		dev_dbg(dev, "gc %s: doesn't act as interrupt controller!\n",
176*4882a593Smuzhiyun 			gctrl->name);
177*4882a593Smuzhiyun 		return 0;
178*4882a593Smuzhiyun 	}
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	gctrl->ic.name = "gpio_irq";
181*4882a593Smuzhiyun 	gctrl->ic.irq_mask = eqbr_gpio_disable_irq;
182*4882a593Smuzhiyun 	gctrl->ic.irq_unmask = eqbr_gpio_enable_irq;
183*4882a593Smuzhiyun 	gctrl->ic.irq_ack = eqbr_gpio_ack_irq;
184*4882a593Smuzhiyun 	gctrl->ic.irq_mask_ack = eqbr_gpio_mask_ack_irq;
185*4882a593Smuzhiyun 	gctrl->ic.irq_set_type = eqbr_gpio_set_irq_type;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	girq = &gctrl->chip.irq;
188*4882a593Smuzhiyun 	girq->chip = &gctrl->ic;
189*4882a593Smuzhiyun 	girq->parent_handler = eqbr_irq_handler;
190*4882a593Smuzhiyun 	girq->num_parents = 1;
191*4882a593Smuzhiyun 	girq->parents = devm_kcalloc(dev, 1, sizeof(*girq->parents), GFP_KERNEL);
192*4882a593Smuzhiyun 	if (!girq->parents)
193*4882a593Smuzhiyun 		return -ENOMEM;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	girq->default_type = IRQ_TYPE_NONE;
196*4882a593Smuzhiyun 	girq->handler = handle_bad_irq;
197*4882a593Smuzhiyun 	girq->parents[0] = gctrl->virq;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	return 0;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
gpiolib_reg(struct eqbr_pinctrl_drv_data * drvdata)202*4882a593Smuzhiyun static int gpiolib_reg(struct eqbr_pinctrl_drv_data *drvdata)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun 	struct device *dev = drvdata->dev;
205*4882a593Smuzhiyun 	struct eqbr_gpio_ctrl *gctrl;
206*4882a593Smuzhiyun 	struct device_node *np;
207*4882a593Smuzhiyun 	struct resource res;
208*4882a593Smuzhiyun 	int i, ret;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	for (i = 0; i < drvdata->nr_gpio_ctrls; i++) {
211*4882a593Smuzhiyun 		gctrl = drvdata->gpio_ctrls + i;
212*4882a593Smuzhiyun 		np = gctrl->node;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 		gctrl->name = devm_kasprintf(dev, GFP_KERNEL, "gpiochip%d", i);
215*4882a593Smuzhiyun 		if (!gctrl->name)
216*4882a593Smuzhiyun 			return -ENOMEM;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 		if (of_address_to_resource(np, 0, &res)) {
219*4882a593Smuzhiyun 			dev_err(dev, "Failed to get GPIO register address\n");
220*4882a593Smuzhiyun 			return -ENXIO;
221*4882a593Smuzhiyun 		}
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 		gctrl->membase = devm_ioremap_resource(dev, &res);
224*4882a593Smuzhiyun 		if (IS_ERR(gctrl->membase))
225*4882a593Smuzhiyun 			return PTR_ERR(gctrl->membase);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 		gctrl->virq = irq_of_parse_and_map(np, 0);
228*4882a593Smuzhiyun 		if (!gctrl->virq) {
229*4882a593Smuzhiyun 			dev_err(dev, "%s: failed to parse and map irq\n",
230*4882a593Smuzhiyun 				gctrl->name);
231*4882a593Smuzhiyun 			return -ENXIO;
232*4882a593Smuzhiyun 		}
233*4882a593Smuzhiyun 		raw_spin_lock_init(&gctrl->lock);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 		ret = bgpio_init(&gctrl->chip, dev, gctrl->bank->nr_pins / 8,
236*4882a593Smuzhiyun 				 gctrl->membase + GPIO_IN,
237*4882a593Smuzhiyun 				 gctrl->membase + GPIO_OUTSET,
238*4882a593Smuzhiyun 				 gctrl->membase + GPIO_OUTCLR,
239*4882a593Smuzhiyun 				 gctrl->membase + GPIO_DIR,
240*4882a593Smuzhiyun 				 NULL, 0);
241*4882a593Smuzhiyun 		if (ret) {
242*4882a593Smuzhiyun 			dev_err(dev, "unable to init generic GPIO\n");
243*4882a593Smuzhiyun 			return ret;
244*4882a593Smuzhiyun 		}
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 		ret = gpiochip_setup(dev, gctrl);
247*4882a593Smuzhiyun 		if (ret)
248*4882a593Smuzhiyun 			return ret;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 		ret = devm_gpiochip_add_data(dev, &gctrl->chip, gctrl);
251*4882a593Smuzhiyun 		if (ret)
252*4882a593Smuzhiyun 			return ret;
253*4882a593Smuzhiyun 	}
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	return 0;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun static inline struct eqbr_pin_bank
find_pinbank_via_pin(struct eqbr_pinctrl_drv_data * pctl,unsigned int pin)259*4882a593Smuzhiyun *find_pinbank_via_pin(struct eqbr_pinctrl_drv_data *pctl, unsigned int pin)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	struct eqbr_pin_bank *bank;
262*4882a593Smuzhiyun 	int i;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	for (i = 0; i < pctl->nr_banks; i++) {
265*4882a593Smuzhiyun 		bank = &pctl->pin_banks[i];
266*4882a593Smuzhiyun 		if (pin >= bank->pin_base &&
267*4882a593Smuzhiyun 		    (pin - bank->pin_base) < bank->nr_pins)
268*4882a593Smuzhiyun 			return bank;
269*4882a593Smuzhiyun 	}
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	return NULL;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun static const struct pinctrl_ops eqbr_pctl_ops = {
275*4882a593Smuzhiyun 	.get_groups_count	= pinctrl_generic_get_group_count,
276*4882a593Smuzhiyun 	.get_group_name		= pinctrl_generic_get_group_name,
277*4882a593Smuzhiyun 	.get_group_pins		= pinctrl_generic_get_group_pins,
278*4882a593Smuzhiyun 	.dt_node_to_map		= pinconf_generic_dt_node_to_map_all,
279*4882a593Smuzhiyun 	.dt_free_map		= pinconf_generic_dt_free_map,
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun 
eqbr_set_pin_mux(struct eqbr_pinctrl_drv_data * pctl,unsigned int pmx,unsigned int pin)282*4882a593Smuzhiyun static int eqbr_set_pin_mux(struct eqbr_pinctrl_drv_data *pctl,
283*4882a593Smuzhiyun 			    unsigned int pmx, unsigned int pin)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	struct eqbr_pin_bank *bank;
286*4882a593Smuzhiyun 	unsigned long flags;
287*4882a593Smuzhiyun 	unsigned int offset;
288*4882a593Smuzhiyun 	void __iomem *mem;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	bank = find_pinbank_via_pin(pctl, pin);
291*4882a593Smuzhiyun 	if (!bank) {
292*4882a593Smuzhiyun 		dev_err(pctl->dev, "Couldn't find pin bank for pin %u\n", pin);
293*4882a593Smuzhiyun 		return -ENODEV;
294*4882a593Smuzhiyun 	}
295*4882a593Smuzhiyun 	mem = bank->membase;
296*4882a593Smuzhiyun 	offset = pin - bank->pin_base;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	if (!(bank->aval_pinmap & BIT(offset))) {
299*4882a593Smuzhiyun 		dev_err(pctl->dev,
300*4882a593Smuzhiyun 			"PIN: %u is not valid, pinbase: %u, bitmap: %u\n",
301*4882a593Smuzhiyun 			pin, bank->pin_base, bank->aval_pinmap);
302*4882a593Smuzhiyun 		return -ENODEV;
303*4882a593Smuzhiyun 	}
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&pctl->lock, flags);
306*4882a593Smuzhiyun 	writel(pmx, mem + (offset * 4));
307*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&pctl->lock, flags);
308*4882a593Smuzhiyun 	return 0;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun 
eqbr_pinmux_set_mux(struct pinctrl_dev * pctldev,unsigned int selector,unsigned int group)311*4882a593Smuzhiyun static int eqbr_pinmux_set_mux(struct pinctrl_dev *pctldev,
312*4882a593Smuzhiyun 			       unsigned int selector, unsigned int group)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun 	struct eqbr_pinctrl_drv_data *pctl = pinctrl_dev_get_drvdata(pctldev);
315*4882a593Smuzhiyun 	struct function_desc *func;
316*4882a593Smuzhiyun 	struct group_desc *grp;
317*4882a593Smuzhiyun 	unsigned int *pinmux;
318*4882a593Smuzhiyun 	int i;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	func = pinmux_generic_get_function(pctldev, selector);
321*4882a593Smuzhiyun 	if (!func)
322*4882a593Smuzhiyun 		return -EINVAL;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	grp = pinctrl_generic_get_group(pctldev, group);
325*4882a593Smuzhiyun 	if (!grp)
326*4882a593Smuzhiyun 		return -EINVAL;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	pinmux = grp->data;
329*4882a593Smuzhiyun 	for (i = 0; i < grp->num_pins; i++)
330*4882a593Smuzhiyun 		eqbr_set_pin_mux(pctl, pinmux[i], grp->pins[i]);
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	return 0;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
eqbr_pinmux_gpio_request(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned int pin)335*4882a593Smuzhiyun static int eqbr_pinmux_gpio_request(struct pinctrl_dev *pctldev,
336*4882a593Smuzhiyun 				    struct pinctrl_gpio_range *range,
337*4882a593Smuzhiyun 				    unsigned int pin)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun 	struct eqbr_pinctrl_drv_data *pctl = pinctrl_dev_get_drvdata(pctldev);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	return eqbr_set_pin_mux(pctl, EQBR_GPIO_MODE, pin);
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun static const struct pinmux_ops eqbr_pinmux_ops = {
345*4882a593Smuzhiyun 	.get_functions_count	= pinmux_generic_get_function_count,
346*4882a593Smuzhiyun 	.get_function_name	= pinmux_generic_get_function_name,
347*4882a593Smuzhiyun 	.get_function_groups	= pinmux_generic_get_function_groups,
348*4882a593Smuzhiyun 	.set_mux		= eqbr_pinmux_set_mux,
349*4882a593Smuzhiyun 	.gpio_request_enable	= eqbr_pinmux_gpio_request,
350*4882a593Smuzhiyun 	.strict			= true,
351*4882a593Smuzhiyun };
352*4882a593Smuzhiyun 
get_drv_cur(void __iomem * mem,unsigned int offset)353*4882a593Smuzhiyun static int get_drv_cur(void __iomem *mem, unsigned int offset)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun 	unsigned int idx = offset / DRV_CUR_PINS; /* 0-15, 16-31 per register*/
356*4882a593Smuzhiyun 	unsigned int pin_offset = offset % DRV_CUR_PINS;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	return PARSE_DRV_CURRENT(readl(mem + REG_DRCC(idx)), pin_offset);
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun static struct eqbr_gpio_ctrl
get_gpio_ctrls_via_bank(struct eqbr_pinctrl_drv_data * pctl,struct eqbr_pin_bank * bank)362*4882a593Smuzhiyun *get_gpio_ctrls_via_bank(struct eqbr_pinctrl_drv_data *pctl,
363*4882a593Smuzhiyun 			struct eqbr_pin_bank *bank)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun 	int i;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	for (i = 0; i < pctl->nr_gpio_ctrls; i++) {
368*4882a593Smuzhiyun 		if (pctl->gpio_ctrls[i].bank == bank)
369*4882a593Smuzhiyun 			return &pctl->gpio_ctrls[i];
370*4882a593Smuzhiyun 	}
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	return NULL;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun 
eqbr_pinconf_get(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * config)375*4882a593Smuzhiyun static int eqbr_pinconf_get(struct pinctrl_dev *pctldev, unsigned int pin,
376*4882a593Smuzhiyun 			    unsigned long *config)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun 	struct eqbr_pinctrl_drv_data *pctl = pinctrl_dev_get_drvdata(pctldev);
379*4882a593Smuzhiyun 	enum pin_config_param param = pinconf_to_config_param(*config);
380*4882a593Smuzhiyun 	struct eqbr_gpio_ctrl *gctrl;
381*4882a593Smuzhiyun 	struct eqbr_pin_bank *bank;
382*4882a593Smuzhiyun 	unsigned long flags;
383*4882a593Smuzhiyun 	unsigned int offset;
384*4882a593Smuzhiyun 	void __iomem *mem;
385*4882a593Smuzhiyun 	u32 val;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	bank = find_pinbank_via_pin(pctl, pin);
388*4882a593Smuzhiyun 	if (!bank) {
389*4882a593Smuzhiyun 		dev_err(pctl->dev, "Couldn't find pin bank for pin %u\n", pin);
390*4882a593Smuzhiyun 		return -ENODEV;
391*4882a593Smuzhiyun 	}
392*4882a593Smuzhiyun 	mem = bank->membase;
393*4882a593Smuzhiyun 	offset = pin - bank->pin_base;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	if (!(bank->aval_pinmap & BIT(offset))) {
396*4882a593Smuzhiyun 		dev_err(pctl->dev,
397*4882a593Smuzhiyun 			"PIN: %u is not valid, pinbase: %u, bitmap: %u\n",
398*4882a593Smuzhiyun 			pin, bank->pin_base, bank->aval_pinmap);
399*4882a593Smuzhiyun 		return -ENODEV;
400*4882a593Smuzhiyun 	}
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&pctl->lock, flags);
403*4882a593Smuzhiyun 	switch (param) {
404*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_UP:
405*4882a593Smuzhiyun 		val = !!(readl(mem + REG_PUEN) & BIT(offset));
406*4882a593Smuzhiyun 		break;
407*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_DOWN:
408*4882a593Smuzhiyun 		val = !!(readl(mem + REG_PDEN) & BIT(offset));
409*4882a593Smuzhiyun 		break;
410*4882a593Smuzhiyun 	case PIN_CONFIG_DRIVE_OPEN_DRAIN:
411*4882a593Smuzhiyun 		val = !!(readl(mem + REG_OD) & BIT(offset));
412*4882a593Smuzhiyun 		break;
413*4882a593Smuzhiyun 	case PIN_CONFIG_DRIVE_STRENGTH:
414*4882a593Smuzhiyun 		val = get_drv_cur(mem, offset);
415*4882a593Smuzhiyun 		break;
416*4882a593Smuzhiyun 	case PIN_CONFIG_SLEW_RATE:
417*4882a593Smuzhiyun 		val = !!(readl(mem + REG_SRC) & BIT(offset));
418*4882a593Smuzhiyun 		break;
419*4882a593Smuzhiyun 	case PIN_CONFIG_OUTPUT_ENABLE:
420*4882a593Smuzhiyun 		gctrl = get_gpio_ctrls_via_bank(pctl, bank);
421*4882a593Smuzhiyun 		if (!gctrl) {
422*4882a593Smuzhiyun 			dev_err(pctl->dev, "Failed to find gpio via bank pinbase: %u, pin: %u\n",
423*4882a593Smuzhiyun 				bank->pin_base, pin);
424*4882a593Smuzhiyun 			raw_spin_unlock_irqrestore(&pctl->lock, flags);
425*4882a593Smuzhiyun 			return -ENODEV;
426*4882a593Smuzhiyun 		}
427*4882a593Smuzhiyun 		val = !!(readl(gctrl->membase + GPIO_DIR) & BIT(offset));
428*4882a593Smuzhiyun 		break;
429*4882a593Smuzhiyun 	default:
430*4882a593Smuzhiyun 		raw_spin_unlock_irqrestore(&pctl->lock, flags);
431*4882a593Smuzhiyun 		return -ENOTSUPP;
432*4882a593Smuzhiyun 	}
433*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&pctl->lock, flags);
434*4882a593Smuzhiyun 	*config = pinconf_to_config_packed(param, val);
435*4882a593Smuzhiyun ;
436*4882a593Smuzhiyun 	return 0;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun 
eqbr_pinconf_set(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * configs,unsigned int num_configs)439*4882a593Smuzhiyun static int eqbr_pinconf_set(struct pinctrl_dev *pctldev, unsigned int pin,
440*4882a593Smuzhiyun 			    unsigned long *configs, unsigned int num_configs)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun 	struct eqbr_pinctrl_drv_data *pctl = pinctrl_dev_get_drvdata(pctldev);
443*4882a593Smuzhiyun 	struct eqbr_gpio_ctrl *gctrl;
444*4882a593Smuzhiyun 	enum pin_config_param param;
445*4882a593Smuzhiyun 	struct eqbr_pin_bank *bank;
446*4882a593Smuzhiyun 	unsigned int val, offset;
447*4882a593Smuzhiyun 	struct gpio_chip *gc;
448*4882a593Smuzhiyun 	unsigned long flags;
449*4882a593Smuzhiyun 	void __iomem *mem;
450*4882a593Smuzhiyun 	u32 regval, mask;
451*4882a593Smuzhiyun 	int i;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	for (i = 0; i < num_configs; i++) {
454*4882a593Smuzhiyun 		param = pinconf_to_config_param(configs[i]);
455*4882a593Smuzhiyun 		val = pinconf_to_config_argument(configs[i]);
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 		bank = find_pinbank_via_pin(pctl, pin);
458*4882a593Smuzhiyun 		if (!bank) {
459*4882a593Smuzhiyun 			dev_err(pctl->dev,
460*4882a593Smuzhiyun 				"Couldn't find pin bank for pin %u\n", pin);
461*4882a593Smuzhiyun 			return -ENODEV;
462*4882a593Smuzhiyun 		}
463*4882a593Smuzhiyun 		mem = bank->membase;
464*4882a593Smuzhiyun 		offset = pin - bank->pin_base;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 		switch (param) {
467*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_PULL_UP:
468*4882a593Smuzhiyun 			mem += REG_PUEN;
469*4882a593Smuzhiyun 			mask = BIT(offset);
470*4882a593Smuzhiyun 			break;
471*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_PULL_DOWN:
472*4882a593Smuzhiyun 			mem += REG_PDEN;
473*4882a593Smuzhiyun 			mask = BIT(offset);
474*4882a593Smuzhiyun 			break;
475*4882a593Smuzhiyun 		case PIN_CONFIG_DRIVE_OPEN_DRAIN:
476*4882a593Smuzhiyun 			mem += REG_OD;
477*4882a593Smuzhiyun 			mask = BIT(offset);
478*4882a593Smuzhiyun 			break;
479*4882a593Smuzhiyun 		case PIN_CONFIG_DRIVE_STRENGTH:
480*4882a593Smuzhiyun 			mem += REG_DRCC(offset / DRV_CUR_PINS);
481*4882a593Smuzhiyun 			offset = (offset % DRV_CUR_PINS) * 2;
482*4882a593Smuzhiyun 			mask = GENMASK(1, 0) << offset;
483*4882a593Smuzhiyun 			break;
484*4882a593Smuzhiyun 		case PIN_CONFIG_SLEW_RATE:
485*4882a593Smuzhiyun 			mem += REG_SRC;
486*4882a593Smuzhiyun 			mask = BIT(offset);
487*4882a593Smuzhiyun 			break;
488*4882a593Smuzhiyun 		case PIN_CONFIG_OUTPUT_ENABLE:
489*4882a593Smuzhiyun 			gctrl = get_gpio_ctrls_via_bank(pctl, bank);
490*4882a593Smuzhiyun 			if (!gctrl) {
491*4882a593Smuzhiyun 				dev_err(pctl->dev, "Failed to find gpio via bank pinbase: %u, pin: %u\n",
492*4882a593Smuzhiyun 					bank->pin_base, pin);
493*4882a593Smuzhiyun 				return -ENODEV;
494*4882a593Smuzhiyun 			}
495*4882a593Smuzhiyun 			gc = &gctrl->chip;
496*4882a593Smuzhiyun 			gc->direction_output(gc, offset, 0);
497*4882a593Smuzhiyun 			continue;
498*4882a593Smuzhiyun 		default:
499*4882a593Smuzhiyun 			return -ENOTSUPP;
500*4882a593Smuzhiyun 		}
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 		raw_spin_lock_irqsave(&pctl->lock, flags);
503*4882a593Smuzhiyun 		regval = readl(mem);
504*4882a593Smuzhiyun 		regval = (regval & ~mask) | ((val << offset) & mask);
505*4882a593Smuzhiyun 		writel(regval, mem);
506*4882a593Smuzhiyun 		raw_spin_unlock_irqrestore(&pctl->lock, flags);
507*4882a593Smuzhiyun 	}
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	return 0;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun 
eqbr_pinconf_group_get(struct pinctrl_dev * pctldev,unsigned int group,unsigned long * config)512*4882a593Smuzhiyun static int eqbr_pinconf_group_get(struct pinctrl_dev *pctldev,
513*4882a593Smuzhiyun 				  unsigned int group, unsigned long *config)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun 	unsigned int i, npins, old = 0;
516*4882a593Smuzhiyun 	const unsigned int *pins;
517*4882a593Smuzhiyun 	int ret;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	ret = pinctrl_generic_get_group_pins(pctldev, group, &pins, &npins);
520*4882a593Smuzhiyun 	if (ret)
521*4882a593Smuzhiyun 		return ret;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	for (i = 0; i < npins; i++) {
524*4882a593Smuzhiyun 		if (eqbr_pinconf_get(pctldev, pins[i], config))
525*4882a593Smuzhiyun 			return -ENOTSUPP;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 		if (i && old != *config)
528*4882a593Smuzhiyun 			return -ENOTSUPP;
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 		old = *config;
531*4882a593Smuzhiyun 	}
532*4882a593Smuzhiyun 	return 0;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun 
eqbr_pinconf_group_set(struct pinctrl_dev * pctldev,unsigned int group,unsigned long * configs,unsigned int num_configs)535*4882a593Smuzhiyun static int eqbr_pinconf_group_set(struct pinctrl_dev *pctldev,
536*4882a593Smuzhiyun 				  unsigned int group, unsigned long *configs,
537*4882a593Smuzhiyun 				  unsigned int num_configs)
538*4882a593Smuzhiyun {
539*4882a593Smuzhiyun 	const unsigned int *pins;
540*4882a593Smuzhiyun 	unsigned int i, npins;
541*4882a593Smuzhiyun 	int ret;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	ret = pinctrl_generic_get_group_pins(pctldev, group, &pins, &npins);
544*4882a593Smuzhiyun 	if (ret)
545*4882a593Smuzhiyun 		return ret;
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	for (i = 0; i < npins; i++) {
548*4882a593Smuzhiyun 		ret = eqbr_pinconf_set(pctldev, pins[i], configs, num_configs);
549*4882a593Smuzhiyun 		if (ret)
550*4882a593Smuzhiyun 			return ret;
551*4882a593Smuzhiyun 	}
552*4882a593Smuzhiyun 	return 0;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun static const struct pinconf_ops eqbr_pinconf_ops = {
556*4882a593Smuzhiyun 	.is_generic			= true,
557*4882a593Smuzhiyun 	.pin_config_get			= eqbr_pinconf_get,
558*4882a593Smuzhiyun 	.pin_config_set			= eqbr_pinconf_set,
559*4882a593Smuzhiyun 	.pin_config_group_get		= eqbr_pinconf_group_get,
560*4882a593Smuzhiyun 	.pin_config_group_set		= eqbr_pinconf_group_set,
561*4882a593Smuzhiyun 	.pin_config_config_dbg_show	= pinconf_generic_dump_config,
562*4882a593Smuzhiyun };
563*4882a593Smuzhiyun 
is_func_exist(struct eqbr_pmx_func * funcs,const char * name,unsigned int nr_funcs,unsigned int * idx)564*4882a593Smuzhiyun static bool is_func_exist(struct eqbr_pmx_func *funcs, const char *name,
565*4882a593Smuzhiyun 			 unsigned int nr_funcs, unsigned int *idx)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun 	int i;
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	if (!funcs)
570*4882a593Smuzhiyun 		return false;
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	for (i = 0; i < nr_funcs; i++) {
573*4882a593Smuzhiyun 		if (funcs[i].name && !strcmp(funcs[i].name, name)) {
574*4882a593Smuzhiyun 			*idx = i;
575*4882a593Smuzhiyun 			return true;
576*4882a593Smuzhiyun 		}
577*4882a593Smuzhiyun 	}
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	return false;
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun 
funcs_utils(struct device * dev,struct eqbr_pmx_func * funcs,unsigned int * nr_funcs,funcs_util_ops op)582*4882a593Smuzhiyun static int funcs_utils(struct device *dev, struct eqbr_pmx_func *funcs,
583*4882a593Smuzhiyun 		       unsigned int *nr_funcs, funcs_util_ops op)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun 	struct device_node *node = dev->of_node;
586*4882a593Smuzhiyun 	struct device_node *np;
587*4882a593Smuzhiyun 	struct property *prop;
588*4882a593Smuzhiyun 	const char *fn_name;
589*4882a593Smuzhiyun 	unsigned int fid;
590*4882a593Smuzhiyun 	int i, j;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	i = 0;
593*4882a593Smuzhiyun 	for_each_child_of_node(node, np) {
594*4882a593Smuzhiyun 		prop = of_find_property(np, "groups", NULL);
595*4882a593Smuzhiyun 		if (!prop)
596*4882a593Smuzhiyun 			continue;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 		if (of_property_read_string(np, "function", &fn_name)) {
599*4882a593Smuzhiyun 			/* some groups may not have function, it's OK */
600*4882a593Smuzhiyun 			dev_dbg(dev, "Group %s: not function binded!\n",
601*4882a593Smuzhiyun 				(char *)prop->value);
602*4882a593Smuzhiyun 			continue;
603*4882a593Smuzhiyun 		}
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 		switch (op) {
606*4882a593Smuzhiyun 		case OP_COUNT_NR_FUNCS:
607*4882a593Smuzhiyun 			if (!is_func_exist(funcs, fn_name, *nr_funcs, &fid))
608*4882a593Smuzhiyun 				*nr_funcs = *nr_funcs + 1;
609*4882a593Smuzhiyun 			break;
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 		case OP_ADD_FUNCS:
612*4882a593Smuzhiyun 			if (!is_func_exist(funcs, fn_name, *nr_funcs, &fid))
613*4882a593Smuzhiyun 				funcs[i].name = fn_name;
614*4882a593Smuzhiyun 			break;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 		case OP_COUNT_NR_FUNC_GRPS:
617*4882a593Smuzhiyun 			if (is_func_exist(funcs, fn_name, *nr_funcs, &fid))
618*4882a593Smuzhiyun 				funcs[fid].nr_groups++;
619*4882a593Smuzhiyun 			break;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 		case OP_ADD_FUNC_GRPS:
622*4882a593Smuzhiyun 			if (is_func_exist(funcs, fn_name, *nr_funcs, &fid)) {
623*4882a593Smuzhiyun 				for (j = 0; j < funcs[fid].nr_groups; j++)
624*4882a593Smuzhiyun 					if (!funcs[fid].groups[j])
625*4882a593Smuzhiyun 						break;
626*4882a593Smuzhiyun 				funcs[fid].groups[j] = prop->value;
627*4882a593Smuzhiyun 			}
628*4882a593Smuzhiyun 			break;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 		default:
631*4882a593Smuzhiyun 				return -EINVAL;
632*4882a593Smuzhiyun 		}
633*4882a593Smuzhiyun 		i++;
634*4882a593Smuzhiyun 	}
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	return 0;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun 
eqbr_build_functions(struct eqbr_pinctrl_drv_data * drvdata)639*4882a593Smuzhiyun static int eqbr_build_functions(struct eqbr_pinctrl_drv_data *drvdata)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun 	struct device *dev = drvdata->dev;
642*4882a593Smuzhiyun 	struct eqbr_pmx_func *funcs = NULL;
643*4882a593Smuzhiyun 	unsigned int nr_funcs = 0;
644*4882a593Smuzhiyun 	int i, ret;
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	ret = funcs_utils(dev, funcs, &nr_funcs, OP_COUNT_NR_FUNCS);
647*4882a593Smuzhiyun 	if (ret)
648*4882a593Smuzhiyun 		return ret;
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	funcs = devm_kcalloc(dev, nr_funcs, sizeof(*funcs), GFP_KERNEL);
651*4882a593Smuzhiyun 	if (!funcs)
652*4882a593Smuzhiyun 		return -ENOMEM;
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	ret = funcs_utils(dev, funcs, &nr_funcs, OP_ADD_FUNCS);
655*4882a593Smuzhiyun 	if (ret)
656*4882a593Smuzhiyun 		return ret;
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	ret = funcs_utils(dev, funcs, &nr_funcs, OP_COUNT_NR_FUNC_GRPS);
659*4882a593Smuzhiyun 	if (ret)
660*4882a593Smuzhiyun 		return ret;
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	for (i = 0; i < nr_funcs; i++) {
663*4882a593Smuzhiyun 		if (!funcs[i].nr_groups)
664*4882a593Smuzhiyun 			continue;
665*4882a593Smuzhiyun 		funcs[i].groups = devm_kcalloc(dev, funcs[i].nr_groups,
666*4882a593Smuzhiyun 					       sizeof(*(funcs[i].groups)),
667*4882a593Smuzhiyun 					       GFP_KERNEL);
668*4882a593Smuzhiyun 		if (!funcs[i].groups)
669*4882a593Smuzhiyun 			return -ENOMEM;
670*4882a593Smuzhiyun 	}
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	ret = funcs_utils(dev, funcs, &nr_funcs, OP_ADD_FUNC_GRPS);
673*4882a593Smuzhiyun 	if (ret)
674*4882a593Smuzhiyun 		return ret;
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	for (i = 0; i < nr_funcs; i++) {
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 		/* Ignore the same function with multiple groups */
679*4882a593Smuzhiyun 		if (funcs[i].name == NULL)
680*4882a593Smuzhiyun 			continue;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 		ret = pinmux_generic_add_function(drvdata->pctl_dev,
683*4882a593Smuzhiyun 						  funcs[i].name,
684*4882a593Smuzhiyun 						  funcs[i].groups,
685*4882a593Smuzhiyun 						  funcs[i].nr_groups,
686*4882a593Smuzhiyun 						  drvdata);
687*4882a593Smuzhiyun 		if (ret < 0) {
688*4882a593Smuzhiyun 			dev_err(dev, "Failed to register function %s\n",
689*4882a593Smuzhiyun 				funcs[i].name);
690*4882a593Smuzhiyun 			return ret;
691*4882a593Smuzhiyun 		}
692*4882a593Smuzhiyun 	}
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	return 0;
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun 
eqbr_build_groups(struct eqbr_pinctrl_drv_data * drvdata)697*4882a593Smuzhiyun static int eqbr_build_groups(struct eqbr_pinctrl_drv_data *drvdata)
698*4882a593Smuzhiyun {
699*4882a593Smuzhiyun 	struct device *dev = drvdata->dev;
700*4882a593Smuzhiyun 	struct device_node *node = dev->of_node;
701*4882a593Smuzhiyun 	unsigned int *pinmux, pin_id, pinmux_id;
702*4882a593Smuzhiyun 	struct group_desc group;
703*4882a593Smuzhiyun 	struct device_node *np;
704*4882a593Smuzhiyun 	struct property *prop;
705*4882a593Smuzhiyun 	int j, err;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	for_each_child_of_node(node, np) {
708*4882a593Smuzhiyun 		prop = of_find_property(np, "groups", NULL);
709*4882a593Smuzhiyun 		if (!prop)
710*4882a593Smuzhiyun 			continue;
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 		group.num_pins = of_property_count_u32_elems(np, "pins");
713*4882a593Smuzhiyun 		if (group.num_pins < 0) {
714*4882a593Smuzhiyun 			dev_err(dev, "No pins in the group: %s\n", prop->name);
715*4882a593Smuzhiyun 			return -EINVAL;
716*4882a593Smuzhiyun 		}
717*4882a593Smuzhiyun 		group.name = prop->value;
718*4882a593Smuzhiyun 		group.pins = devm_kcalloc(dev, group.num_pins,
719*4882a593Smuzhiyun 					  sizeof(*(group.pins)), GFP_KERNEL);
720*4882a593Smuzhiyun 		if (!group.pins)
721*4882a593Smuzhiyun 			return -ENOMEM;
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 		pinmux = devm_kcalloc(dev, group.num_pins, sizeof(*pinmux),
724*4882a593Smuzhiyun 				      GFP_KERNEL);
725*4882a593Smuzhiyun 		if (!pinmux)
726*4882a593Smuzhiyun 			return -ENOMEM;
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 		for (j = 0; j < group.num_pins; j++) {
729*4882a593Smuzhiyun 			if (of_property_read_u32_index(np, "pins", j, &pin_id)) {
730*4882a593Smuzhiyun 				dev_err(dev, "Group %s: Read intel pins id failed\n",
731*4882a593Smuzhiyun 					group.name);
732*4882a593Smuzhiyun 				return -EINVAL;
733*4882a593Smuzhiyun 			}
734*4882a593Smuzhiyun 			if (pin_id >= drvdata->pctl_desc.npins) {
735*4882a593Smuzhiyun 				dev_err(dev, "Group %s: Invalid pin ID, idx: %d, pin %u\n",
736*4882a593Smuzhiyun 					group.name, j, pin_id);
737*4882a593Smuzhiyun 				return -EINVAL;
738*4882a593Smuzhiyun 			}
739*4882a593Smuzhiyun 			group.pins[j] = pin_id;
740*4882a593Smuzhiyun 			if (of_property_read_u32_index(np, "pinmux", j, &pinmux_id)) {
741*4882a593Smuzhiyun 				dev_err(dev, "Group %s: Read intel pinmux id failed\n",
742*4882a593Smuzhiyun 					group.name);
743*4882a593Smuzhiyun 				return -EINVAL;
744*4882a593Smuzhiyun 			}
745*4882a593Smuzhiyun 			pinmux[j] = pinmux_id;
746*4882a593Smuzhiyun 		}
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 		err = pinctrl_generic_add_group(drvdata->pctl_dev, group.name,
749*4882a593Smuzhiyun 						group.pins, group.num_pins,
750*4882a593Smuzhiyun 						pinmux);
751*4882a593Smuzhiyun 		if (err < 0) {
752*4882a593Smuzhiyun 			dev_err(dev, "Failed to register group %s\n", group.name);
753*4882a593Smuzhiyun 			return err;
754*4882a593Smuzhiyun 		}
755*4882a593Smuzhiyun 		memset(&group, 0, sizeof(group));
756*4882a593Smuzhiyun 		pinmux = NULL;
757*4882a593Smuzhiyun 	}
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	return 0;
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun 
pinctrl_reg(struct eqbr_pinctrl_drv_data * drvdata)762*4882a593Smuzhiyun static int pinctrl_reg(struct eqbr_pinctrl_drv_data *drvdata)
763*4882a593Smuzhiyun {
764*4882a593Smuzhiyun 	struct pinctrl_desc *pctl_desc;
765*4882a593Smuzhiyun 	struct pinctrl_pin_desc *pdesc;
766*4882a593Smuzhiyun 	struct device *dev;
767*4882a593Smuzhiyun 	unsigned int nr_pins;
768*4882a593Smuzhiyun 	char *pin_names;
769*4882a593Smuzhiyun 	int i, ret;
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	dev = drvdata->dev;
772*4882a593Smuzhiyun 	pctl_desc = &drvdata->pctl_desc;
773*4882a593Smuzhiyun 	pctl_desc->name = "eqbr-pinctrl";
774*4882a593Smuzhiyun 	pctl_desc->owner = THIS_MODULE;
775*4882a593Smuzhiyun 	pctl_desc->pctlops = &eqbr_pctl_ops;
776*4882a593Smuzhiyun 	pctl_desc->pmxops = &eqbr_pinmux_ops;
777*4882a593Smuzhiyun 	pctl_desc->confops = &eqbr_pinconf_ops;
778*4882a593Smuzhiyun 	raw_spin_lock_init(&drvdata->lock);
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	for (i = 0, nr_pins = 0; i < drvdata->nr_banks; i++)
781*4882a593Smuzhiyun 		nr_pins += drvdata->pin_banks[i].nr_pins;
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	pdesc = devm_kcalloc(dev, nr_pins, sizeof(*pdesc), GFP_KERNEL);
784*4882a593Smuzhiyun 	if (!pdesc)
785*4882a593Smuzhiyun 		return -ENOMEM;
786*4882a593Smuzhiyun 	pin_names = devm_kcalloc(dev, nr_pins, PIN_NAME_LEN, GFP_KERNEL);
787*4882a593Smuzhiyun 	if (!pin_names)
788*4882a593Smuzhiyun 		return -ENOMEM;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	for (i = 0; i < nr_pins; i++) {
791*4882a593Smuzhiyun 		sprintf(pin_names, PIN_NAME_FMT, i);
792*4882a593Smuzhiyun 		pdesc[i].number = i;
793*4882a593Smuzhiyun 		pdesc[i].name = pin_names;
794*4882a593Smuzhiyun 		pin_names += PIN_NAME_LEN;
795*4882a593Smuzhiyun 	}
796*4882a593Smuzhiyun 	pctl_desc->pins = pdesc;
797*4882a593Smuzhiyun 	pctl_desc->npins = nr_pins;
798*4882a593Smuzhiyun 	dev_dbg(dev, "pinctrl total pin number: %u\n", nr_pins);
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	ret = devm_pinctrl_register_and_init(dev, pctl_desc, drvdata,
801*4882a593Smuzhiyun 					     &drvdata->pctl_dev);
802*4882a593Smuzhiyun 	if (ret)
803*4882a593Smuzhiyun 		return ret;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	ret = eqbr_build_groups(drvdata);
806*4882a593Smuzhiyun 	if (ret) {
807*4882a593Smuzhiyun 		dev_err(dev, "Failed to build groups\n");
808*4882a593Smuzhiyun 		return ret;
809*4882a593Smuzhiyun 	}
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	ret = eqbr_build_functions(drvdata);
812*4882a593Smuzhiyun 	if (ret) {
813*4882a593Smuzhiyun 		dev_err(dev, "Failed to build functions\n");
814*4882a593Smuzhiyun 		return ret;
815*4882a593Smuzhiyun 	}
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	return pinctrl_enable(drvdata->pctl_dev);
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun 
pinbank_init(struct device_node * np,struct eqbr_pinctrl_drv_data * drvdata,struct eqbr_pin_bank * bank,unsigned int id)820*4882a593Smuzhiyun static int pinbank_init(struct device_node *np,
821*4882a593Smuzhiyun 			struct eqbr_pinctrl_drv_data *drvdata,
822*4882a593Smuzhiyun 			struct eqbr_pin_bank *bank, unsigned int id)
823*4882a593Smuzhiyun {
824*4882a593Smuzhiyun 	struct device *dev = drvdata->dev;
825*4882a593Smuzhiyun 	struct of_phandle_args spec;
826*4882a593Smuzhiyun 	int ret;
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	bank->membase = drvdata->membase + id * PAD_REG_OFF;
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	ret = of_parse_phandle_with_fixed_args(np, "gpio-ranges", 3, 0, &spec);
831*4882a593Smuzhiyun 	if (ret) {
832*4882a593Smuzhiyun 		dev_err(dev, "gpio-range not available!\n");
833*4882a593Smuzhiyun 		return ret;
834*4882a593Smuzhiyun 	}
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	bank->pin_base = spec.args[1];
837*4882a593Smuzhiyun 	bank->nr_pins = spec.args[2];
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	bank->aval_pinmap = readl(bank->membase + REG_AVAIL);
840*4882a593Smuzhiyun 	bank->id = id;
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	dev_dbg(dev, "pinbank id: %d, reg: %px, pinbase: %u, pin number: %u, pinmap: 0x%x\n",
843*4882a593Smuzhiyun 		id, bank->membase, bank->pin_base,
844*4882a593Smuzhiyun 		bank->nr_pins, bank->aval_pinmap);
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	return ret;
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun 
pinbank_probe(struct eqbr_pinctrl_drv_data * drvdata)849*4882a593Smuzhiyun static int pinbank_probe(struct eqbr_pinctrl_drv_data *drvdata)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun 	struct device *dev = drvdata->dev;
852*4882a593Smuzhiyun 	struct device_node *np_gpio;
853*4882a593Smuzhiyun 	struct eqbr_gpio_ctrl *gctrls;
854*4882a593Smuzhiyun 	struct eqbr_pin_bank *banks;
855*4882a593Smuzhiyun 	int i, nr_gpio;
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	/* Count gpio bank number */
858*4882a593Smuzhiyun 	nr_gpio = 0;
859*4882a593Smuzhiyun 	for_each_node_by_name(np_gpio, "gpio") {
860*4882a593Smuzhiyun 		if (of_device_is_available(np_gpio))
861*4882a593Smuzhiyun 			nr_gpio++;
862*4882a593Smuzhiyun 	}
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	if (!nr_gpio) {
865*4882a593Smuzhiyun 		dev_err(dev, "NO pin bank available!\n");
866*4882a593Smuzhiyun 		return -ENODEV;
867*4882a593Smuzhiyun 	}
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	/* Count pin bank number and gpio controller number */
870*4882a593Smuzhiyun 	banks = devm_kcalloc(dev, nr_gpio, sizeof(*banks), GFP_KERNEL);
871*4882a593Smuzhiyun 	if (!banks)
872*4882a593Smuzhiyun 		return -ENOMEM;
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	gctrls = devm_kcalloc(dev, nr_gpio, sizeof(*gctrls), GFP_KERNEL);
875*4882a593Smuzhiyun 	if (!gctrls)
876*4882a593Smuzhiyun 		return -ENOMEM;
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	dev_dbg(dev, "found %d gpio controller!\n", nr_gpio);
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	/* Initialize Pin bank */
881*4882a593Smuzhiyun 	i = 0;
882*4882a593Smuzhiyun 	for_each_node_by_name(np_gpio, "gpio") {
883*4882a593Smuzhiyun 		if (!of_device_is_available(np_gpio))
884*4882a593Smuzhiyun 			continue;
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 		pinbank_init(np_gpio, drvdata, banks + i, i);
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 		gctrls[i].node = np_gpio;
889*4882a593Smuzhiyun 		gctrls[i].bank = banks + i;
890*4882a593Smuzhiyun 		i++;
891*4882a593Smuzhiyun 	}
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	drvdata->pin_banks = banks;
894*4882a593Smuzhiyun 	drvdata->nr_banks = nr_gpio;
895*4882a593Smuzhiyun 	drvdata->gpio_ctrls = gctrls;
896*4882a593Smuzhiyun 	drvdata->nr_gpio_ctrls = nr_gpio;
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	return 0;
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun 
eqbr_pinctrl_probe(struct platform_device * pdev)901*4882a593Smuzhiyun static int eqbr_pinctrl_probe(struct platform_device *pdev)
902*4882a593Smuzhiyun {
903*4882a593Smuzhiyun 	struct eqbr_pinctrl_drv_data *drvdata;
904*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
905*4882a593Smuzhiyun 	int ret;
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	drvdata = devm_kzalloc(dev, sizeof(*drvdata), GFP_KERNEL);
908*4882a593Smuzhiyun 	if (!drvdata)
909*4882a593Smuzhiyun 		return -ENOMEM;
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	drvdata->dev = dev;
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	drvdata->membase = devm_platform_ioremap_resource(pdev, 0);
914*4882a593Smuzhiyun 	if (IS_ERR(drvdata->membase))
915*4882a593Smuzhiyun 		return PTR_ERR(drvdata->membase);
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	ret = pinbank_probe(drvdata);
918*4882a593Smuzhiyun 	if (ret)
919*4882a593Smuzhiyun 		return ret;
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	ret = pinctrl_reg(drvdata);
922*4882a593Smuzhiyun 	if (ret)
923*4882a593Smuzhiyun 		return ret;
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	ret = gpiolib_reg(drvdata);
926*4882a593Smuzhiyun 	if (ret)
927*4882a593Smuzhiyun 		return ret;
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	platform_set_drvdata(pdev, drvdata);
930*4882a593Smuzhiyun 	return 0;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun static const struct of_device_id eqbr_pinctrl_dt_match[] = {
934*4882a593Smuzhiyun 	{ .compatible = "intel,lgm-io" },
935*4882a593Smuzhiyun 	{}
936*4882a593Smuzhiyun };
937*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, eqbr_pinctrl_dt_match);
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun static struct platform_driver eqbr_pinctrl_driver = {
940*4882a593Smuzhiyun 	.probe	= eqbr_pinctrl_probe,
941*4882a593Smuzhiyun 	.driver = {
942*4882a593Smuzhiyun 		.name = "eqbr-pinctrl",
943*4882a593Smuzhiyun 		.of_match_table = eqbr_pinctrl_dt_match,
944*4882a593Smuzhiyun 	},
945*4882a593Smuzhiyun };
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun module_platform_driver(eqbr_pinctrl_driver);
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun MODULE_AUTHOR("Zhu Yixin <yixin.zhu@intel.com>, Rahul Tanwar <rahul.tanwar@intel.com>");
950*4882a593Smuzhiyun MODULE_DESCRIPTION("Pinctrl Driver for LGM SoC (Equilibrium)");
951*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
952