xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/pinctrl-da9062.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Dialog DA9062 pinctrl and GPIO driver.
4*4882a593Smuzhiyun  * Based on DA9055 GPIO driver.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * TODO:
7*4882a593Smuzhiyun  *   - add pinmux and pinctrl support (gpio alternate mode)
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Documents:
10*4882a593Smuzhiyun  * [1] https://www.dialog-semiconductor.com/sites/default/files/da9062_datasheet_3v6.pdf
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * Copyright (C) 2019 Pengutronix, Marco Felsch <kernel@pengutronix.de>
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun #include <linux/bits.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/regmap.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <linux/gpio/driver.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include <linux/mfd/da9062/core.h>
22*4882a593Smuzhiyun #include <linux/mfd/da9062/registers.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /*
25*4882a593Smuzhiyun  * We need this get the gpio_desc from a <gpio_chip,offset> tuple to decide if
26*4882a593Smuzhiyun  * the gpio is active low without a vendor specific dt-binding.
27*4882a593Smuzhiyun  */
28*4882a593Smuzhiyun #include "../gpio/gpiolib.h"
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define DA9062_TYPE(offset)		(4 * (offset % 2))
31*4882a593Smuzhiyun #define DA9062_PIN_SHIFT(offset)	(4 * (offset % 2))
32*4882a593Smuzhiyun #define DA9062_PIN_ALTERNATE		0x00 /* gpio alternate mode */
33*4882a593Smuzhiyun #define DA9062_PIN_GPI			0x01 /* gpio in */
34*4882a593Smuzhiyun #define DA9062_PIN_GPO_OD		0x02 /* gpio out open-drain */
35*4882a593Smuzhiyun #define DA9062_PIN_GPO_PP		0x03 /* gpio out push-pull */
36*4882a593Smuzhiyun #define DA9062_GPIO_NUM			5
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun struct da9062_pctl {
39*4882a593Smuzhiyun 	struct da9062 *da9062;
40*4882a593Smuzhiyun 	struct gpio_chip gc;
41*4882a593Smuzhiyun 	unsigned int pin_config[DA9062_GPIO_NUM];
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
da9062_pctl_get_pin_mode(struct da9062_pctl * pctl,unsigned int offset)44*4882a593Smuzhiyun static int da9062_pctl_get_pin_mode(struct da9062_pctl *pctl,
45*4882a593Smuzhiyun 				    unsigned int offset)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun 	struct regmap *regmap = pctl->da9062->regmap;
48*4882a593Smuzhiyun 	int ret, val;
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	ret = regmap_read(regmap, DA9062AA_GPIO_0_1 + (offset >> 1), &val);
51*4882a593Smuzhiyun 	if (ret < 0)
52*4882a593Smuzhiyun 		return ret;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	val >>= DA9062_PIN_SHIFT(offset);
55*4882a593Smuzhiyun 	val &= DA9062AA_GPIO0_PIN_MASK;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	return val;
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun 
da9062_pctl_set_pin_mode(struct da9062_pctl * pctl,unsigned int offset,unsigned int mode_req)60*4882a593Smuzhiyun static int da9062_pctl_set_pin_mode(struct da9062_pctl *pctl,
61*4882a593Smuzhiyun 				    unsigned int offset, unsigned int mode_req)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun 	struct regmap *regmap = pctl->da9062->regmap;
64*4882a593Smuzhiyun 	unsigned int mode = mode_req;
65*4882a593Smuzhiyun 	unsigned int mask;
66*4882a593Smuzhiyun 	int ret;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	mode &= DA9062AA_GPIO0_PIN_MASK;
69*4882a593Smuzhiyun 	mode <<= DA9062_PIN_SHIFT(offset);
70*4882a593Smuzhiyun 	mask = DA9062AA_GPIO0_PIN_MASK << DA9062_PIN_SHIFT(offset);
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	ret = regmap_update_bits(regmap, DA9062AA_GPIO_0_1 + (offset >> 1),
73*4882a593Smuzhiyun 				 mask, mode);
74*4882a593Smuzhiyun 	if (!ret)
75*4882a593Smuzhiyun 		pctl->pin_config[offset] = mode_req;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	return ret;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun 
da9062_gpio_get(struct gpio_chip * gc,unsigned int offset)80*4882a593Smuzhiyun static int da9062_gpio_get(struct gpio_chip *gc, unsigned int offset)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	struct da9062_pctl *pctl = gpiochip_get_data(gc);
83*4882a593Smuzhiyun 	struct regmap *regmap = pctl->da9062->regmap;
84*4882a593Smuzhiyun 	int gpio_mode, val;
85*4882a593Smuzhiyun 	int ret;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	gpio_mode = da9062_pctl_get_pin_mode(pctl, offset);
88*4882a593Smuzhiyun 	if (gpio_mode < 0)
89*4882a593Smuzhiyun 		return gpio_mode;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	switch (gpio_mode) {
92*4882a593Smuzhiyun 	case DA9062_PIN_ALTERNATE:
93*4882a593Smuzhiyun 		return -ENOTSUPP;
94*4882a593Smuzhiyun 	case DA9062_PIN_GPI:
95*4882a593Smuzhiyun 		ret = regmap_read(regmap, DA9062AA_STATUS_B, &val);
96*4882a593Smuzhiyun 		if (ret < 0)
97*4882a593Smuzhiyun 			return ret;
98*4882a593Smuzhiyun 		break;
99*4882a593Smuzhiyun 	case DA9062_PIN_GPO_OD:
100*4882a593Smuzhiyun 	case DA9062_PIN_GPO_PP:
101*4882a593Smuzhiyun 		ret = regmap_read(regmap, DA9062AA_GPIO_MODE0_4, &val);
102*4882a593Smuzhiyun 		if (ret < 0)
103*4882a593Smuzhiyun 			return ret;
104*4882a593Smuzhiyun 	}
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	return !!(val & BIT(offset));
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun 
da9062_gpio_set(struct gpio_chip * gc,unsigned int offset,int value)109*4882a593Smuzhiyun static void da9062_gpio_set(struct gpio_chip *gc, unsigned int offset,
110*4882a593Smuzhiyun 			    int value)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	struct da9062_pctl *pctl = gpiochip_get_data(gc);
113*4882a593Smuzhiyun 	struct regmap *regmap = pctl->da9062->regmap;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	regmap_update_bits(regmap, DA9062AA_GPIO_MODE0_4, BIT(offset),
116*4882a593Smuzhiyun 			   value << offset);
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
da9062_gpio_get_direction(struct gpio_chip * gc,unsigned int offset)119*4882a593Smuzhiyun static int da9062_gpio_get_direction(struct gpio_chip *gc, unsigned int offset)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun 	struct da9062_pctl *pctl = gpiochip_get_data(gc);
122*4882a593Smuzhiyun 	int gpio_mode;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	gpio_mode = da9062_pctl_get_pin_mode(pctl, offset);
125*4882a593Smuzhiyun 	if (gpio_mode < 0)
126*4882a593Smuzhiyun 		return gpio_mode;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	switch (gpio_mode) {
129*4882a593Smuzhiyun 	case DA9062_PIN_ALTERNATE:
130*4882a593Smuzhiyun 		return -ENOTSUPP;
131*4882a593Smuzhiyun 	case DA9062_PIN_GPI:
132*4882a593Smuzhiyun 		return GPIO_LINE_DIRECTION_IN;
133*4882a593Smuzhiyun 	case DA9062_PIN_GPO_OD:
134*4882a593Smuzhiyun 	case DA9062_PIN_GPO_PP:
135*4882a593Smuzhiyun 		return GPIO_LINE_DIRECTION_OUT;
136*4882a593Smuzhiyun 	}
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	return -EINVAL;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun 
da9062_gpio_direction_input(struct gpio_chip * gc,unsigned int offset)141*4882a593Smuzhiyun static int da9062_gpio_direction_input(struct gpio_chip *gc,
142*4882a593Smuzhiyun 				       unsigned int offset)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	struct da9062_pctl *pctl = gpiochip_get_data(gc);
145*4882a593Smuzhiyun 	struct regmap *regmap = pctl->da9062->regmap;
146*4882a593Smuzhiyun 	struct gpio_desc *desc = gpiochip_get_desc(gc, offset);
147*4882a593Smuzhiyun 	unsigned int gpi_type;
148*4882a593Smuzhiyun 	int ret;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	ret = da9062_pctl_set_pin_mode(pctl, offset, DA9062_PIN_GPI);
151*4882a593Smuzhiyun 	if (ret)
152*4882a593Smuzhiyun 		return ret;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	/*
155*4882a593Smuzhiyun 	 * If the gpio is active low we should set it in hw too. No worries
156*4882a593Smuzhiyun 	 * about gpio_get() because we read and return the gpio-level. So the
157*4882a593Smuzhiyun 	 * gpiolib active_low handling is still correct.
158*4882a593Smuzhiyun 	 *
159*4882a593Smuzhiyun 	 * 0 - active low, 1 - active high
160*4882a593Smuzhiyun 	 */
161*4882a593Smuzhiyun 	gpi_type = !gpiod_is_active_low(desc);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	return regmap_update_bits(regmap, DA9062AA_GPIO_0_1 + (offset >> 1),
164*4882a593Smuzhiyun 				DA9062AA_GPIO0_TYPE_MASK << DA9062_TYPE(offset),
165*4882a593Smuzhiyun 				gpi_type << DA9062_TYPE(offset));
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
da9062_gpio_direction_output(struct gpio_chip * gc,unsigned int offset,int value)168*4882a593Smuzhiyun static int da9062_gpio_direction_output(struct gpio_chip *gc,
169*4882a593Smuzhiyun 					unsigned int offset, int value)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	struct da9062_pctl *pctl = gpiochip_get_data(gc);
172*4882a593Smuzhiyun 	unsigned int pin_config = pctl->pin_config[offset];
173*4882a593Smuzhiyun 	int ret;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	ret = da9062_pctl_set_pin_mode(pctl, offset, pin_config);
176*4882a593Smuzhiyun 	if (ret)
177*4882a593Smuzhiyun 		return ret;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	da9062_gpio_set(gc, offset, value);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	return 0;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
da9062_gpio_set_config(struct gpio_chip * gc,unsigned int offset,unsigned long config)184*4882a593Smuzhiyun static int da9062_gpio_set_config(struct gpio_chip *gc, unsigned int offset,
185*4882a593Smuzhiyun 				  unsigned long config)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	struct da9062_pctl *pctl = gpiochip_get_data(gc);
188*4882a593Smuzhiyun 	struct regmap *regmap = pctl->da9062->regmap;
189*4882a593Smuzhiyun 	int gpio_mode;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	/*
192*4882a593Smuzhiyun 	 * We need to meet the following restrictions [1, Figure 18]:
193*4882a593Smuzhiyun 	 * - PIN_CONFIG_BIAS_PULL_DOWN -> only allowed if the pin is used as
194*4882a593Smuzhiyun 	 *				  gpio input
195*4882a593Smuzhiyun 	 * - PIN_CONFIG_BIAS_PULL_UP   -> only allowed if the pin is used as
196*4882a593Smuzhiyun 	 *				  gpio output open-drain.
197*4882a593Smuzhiyun 	 */
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	switch (pinconf_to_config_param(config)) {
200*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_DISABLE:
201*4882a593Smuzhiyun 		return regmap_update_bits(regmap, DA9062AA_CONFIG_K,
202*4882a593Smuzhiyun 					  BIT(offset), 0);
203*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_DOWN:
204*4882a593Smuzhiyun 		gpio_mode = da9062_pctl_get_pin_mode(pctl, offset);
205*4882a593Smuzhiyun 		if (gpio_mode < 0)
206*4882a593Smuzhiyun 			return -EINVAL;
207*4882a593Smuzhiyun 		else if (gpio_mode != DA9062_PIN_GPI)
208*4882a593Smuzhiyun 			return -ENOTSUPP;
209*4882a593Smuzhiyun 		return regmap_update_bits(regmap, DA9062AA_CONFIG_K,
210*4882a593Smuzhiyun 					  BIT(offset), BIT(offset));
211*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_UP:
212*4882a593Smuzhiyun 		gpio_mode = da9062_pctl_get_pin_mode(pctl, offset);
213*4882a593Smuzhiyun 		if (gpio_mode < 0)
214*4882a593Smuzhiyun 			return -EINVAL;
215*4882a593Smuzhiyun 		else if (gpio_mode != DA9062_PIN_GPO_OD)
216*4882a593Smuzhiyun 			return -ENOTSUPP;
217*4882a593Smuzhiyun 		return regmap_update_bits(regmap, DA9062AA_CONFIG_K,
218*4882a593Smuzhiyun 					  BIT(offset), BIT(offset));
219*4882a593Smuzhiyun 	case PIN_CONFIG_DRIVE_OPEN_DRAIN:
220*4882a593Smuzhiyun 		return da9062_pctl_set_pin_mode(pctl, offset,
221*4882a593Smuzhiyun 						DA9062_PIN_GPO_OD);
222*4882a593Smuzhiyun 	case PIN_CONFIG_DRIVE_PUSH_PULL:
223*4882a593Smuzhiyun 		return da9062_pctl_set_pin_mode(pctl, offset,
224*4882a593Smuzhiyun 						DA9062_PIN_GPO_PP);
225*4882a593Smuzhiyun 	default:
226*4882a593Smuzhiyun 		return -ENOTSUPP;
227*4882a593Smuzhiyun 	}
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun 
da9062_gpio_to_irq(struct gpio_chip * gc,unsigned int offset)230*4882a593Smuzhiyun static int da9062_gpio_to_irq(struct gpio_chip *gc, unsigned int offset)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun 	struct da9062_pctl *pctl = gpiochip_get_data(gc);
233*4882a593Smuzhiyun 	struct da9062 *da9062 = pctl->da9062;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	return regmap_irq_get_virq(da9062->regmap_irq,
236*4882a593Smuzhiyun 				   DA9062_IRQ_GPI0 + offset);
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun static const struct gpio_chip reference_gc = {
240*4882a593Smuzhiyun 	.owner = THIS_MODULE,
241*4882a593Smuzhiyun 	.get = da9062_gpio_get,
242*4882a593Smuzhiyun 	.set = da9062_gpio_set,
243*4882a593Smuzhiyun 	.get_direction = da9062_gpio_get_direction,
244*4882a593Smuzhiyun 	.direction_input = da9062_gpio_direction_input,
245*4882a593Smuzhiyun 	.direction_output = da9062_gpio_direction_output,
246*4882a593Smuzhiyun 	.set_config = da9062_gpio_set_config,
247*4882a593Smuzhiyun 	.to_irq = da9062_gpio_to_irq,
248*4882a593Smuzhiyun 	.can_sleep = true,
249*4882a593Smuzhiyun 	.ngpio = DA9062_GPIO_NUM,
250*4882a593Smuzhiyun 	.base = -1,
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun 
da9062_pctl_probe(struct platform_device * pdev)253*4882a593Smuzhiyun static int da9062_pctl_probe(struct platform_device *pdev)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun 	struct device *parent = pdev->dev.parent;
256*4882a593Smuzhiyun 	struct da9062_pctl *pctl;
257*4882a593Smuzhiyun 	int i;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	pctl = devm_kzalloc(&pdev->dev, sizeof(*pctl), GFP_KERNEL);
260*4882a593Smuzhiyun 	if (!pctl)
261*4882a593Smuzhiyun 		return -ENOMEM;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	pctl->da9062 = dev_get_drvdata(parent);
264*4882a593Smuzhiyun 	if (!pctl->da9062)
265*4882a593Smuzhiyun 		return -EINVAL;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	if (!device_property_present(parent, "gpio-controller"))
268*4882a593Smuzhiyun 		return 0;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(pctl->pin_config); i++)
271*4882a593Smuzhiyun 		pctl->pin_config[i] = DA9062_PIN_GPO_PP;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	/*
274*4882a593Smuzhiyun 	 * Currently the driver handles only the GPIO support. The
275*4882a593Smuzhiyun 	 * pinctrl/pinmux support can be added later if needed.
276*4882a593Smuzhiyun 	 */
277*4882a593Smuzhiyun 	pctl->gc = reference_gc;
278*4882a593Smuzhiyun 	pctl->gc.label = dev_name(&pdev->dev);
279*4882a593Smuzhiyun 	pctl->gc.parent = &pdev->dev;
280*4882a593Smuzhiyun #ifdef CONFIG_OF_GPIO
281*4882a593Smuzhiyun 	pctl->gc.of_node = parent->of_node;
282*4882a593Smuzhiyun #endif
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	platform_set_drvdata(pdev, pctl);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	return devm_gpiochip_add_data(&pdev->dev, &pctl->gc, pctl);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun static struct platform_driver da9062_pctl_driver = {
290*4882a593Smuzhiyun 	.probe = da9062_pctl_probe,
291*4882a593Smuzhiyun 	.driver = {
292*4882a593Smuzhiyun 		.name	= "da9062-gpio",
293*4882a593Smuzhiyun 	},
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun module_platform_driver(da9062_pctl_driver);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun MODULE_AUTHOR("Marco Felsch <kernel@pengutronix.de>");
298*4882a593Smuzhiyun MODULE_DESCRIPTION("DA9062 PMIC pinctrl and GPIO Driver");
299*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
300*4882a593Smuzhiyun MODULE_ALIAS("platform:da9062-gpio");
301