xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/pinctrl-coh901.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * U300 GPIO module.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2007-2012 ST-Ericsson AB
6*4882a593Smuzhiyun  * COH 901 571/3 - Used in DB3210 (U365 2.0) and DB3350 (U335 1.0)
7*4882a593Smuzhiyun  * Author: Linus Walleij <linus.walleij@linaro.org>
8*4882a593Smuzhiyun  * Author: Jonas Aaberg <jonas.aberg@stericsson.com>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/errno.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/clk.h>
16*4882a593Smuzhiyun #include <linux/err.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/gpio/driver.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
21*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
22*4882a593Smuzhiyun #include "pinctrl-coh901.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define U300_GPIO_PORT_STRIDE				(0x30)
25*4882a593Smuzhiyun /*
26*4882a593Smuzhiyun  * Control Register 32bit (R/W)
27*4882a593Smuzhiyun  * bit 15-9 (mask 0x0000FE00) contains the number of cores. 8*cores
28*4882a593Smuzhiyun  * gives the number of GPIO pins.
29*4882a593Smuzhiyun  * bit 8-2  (mask 0x000001FC) contains the core version ID.
30*4882a593Smuzhiyun  */
31*4882a593Smuzhiyun #define U300_GPIO_CR					(0x00)
32*4882a593Smuzhiyun #define U300_GPIO_CR_SYNC_SEL_ENABLE			(0x00000002UL)
33*4882a593Smuzhiyun #define U300_GPIO_CR_BLOCK_CLKRQ_ENABLE			(0x00000001UL)
34*4882a593Smuzhiyun #define U300_GPIO_PXPDIR				(0x04)
35*4882a593Smuzhiyun #define U300_GPIO_PXPDOR				(0x08)
36*4882a593Smuzhiyun #define U300_GPIO_PXPCR					(0x0C)
37*4882a593Smuzhiyun #define U300_GPIO_PXPCR_ALL_PINS_MODE_MASK		(0x0000FFFFUL)
38*4882a593Smuzhiyun #define U300_GPIO_PXPCR_PIN_MODE_MASK			(0x00000003UL)
39*4882a593Smuzhiyun #define U300_GPIO_PXPCR_PIN_MODE_SHIFT			(0x00000002UL)
40*4882a593Smuzhiyun #define U300_GPIO_PXPCR_PIN_MODE_INPUT			(0x00000000UL)
41*4882a593Smuzhiyun #define U300_GPIO_PXPCR_PIN_MODE_OUTPUT_PUSH_PULL	(0x00000001UL)
42*4882a593Smuzhiyun #define U300_GPIO_PXPCR_PIN_MODE_OUTPUT_OPEN_DRAIN	(0x00000002UL)
43*4882a593Smuzhiyun #define U300_GPIO_PXPCR_PIN_MODE_OUTPUT_OPEN_SOURCE	(0x00000003UL)
44*4882a593Smuzhiyun #define U300_GPIO_PXPER					(0x10)
45*4882a593Smuzhiyun #define U300_GPIO_PXPER_ALL_PULL_UP_DISABLE_MASK	(0x000000FFUL)
46*4882a593Smuzhiyun #define U300_GPIO_PXPER_PULL_UP_DISABLE			(0x00000001UL)
47*4882a593Smuzhiyun #define U300_GPIO_PXIEV					(0x14)
48*4882a593Smuzhiyun #define U300_GPIO_PXIEN					(0x18)
49*4882a593Smuzhiyun #define U300_GPIO_PXIFR					(0x1C)
50*4882a593Smuzhiyun #define U300_GPIO_PXICR					(0x20)
51*4882a593Smuzhiyun #define U300_GPIO_PXICR_ALL_IRQ_CONFIG_MASK		(0x000000FFUL)
52*4882a593Smuzhiyun #define U300_GPIO_PXICR_IRQ_CONFIG_MASK			(0x00000001UL)
53*4882a593Smuzhiyun #define U300_GPIO_PXICR_IRQ_CONFIG_FALLING_EDGE		(0x00000000UL)
54*4882a593Smuzhiyun #define U300_GPIO_PXICR_IRQ_CONFIG_RISING_EDGE		(0x00000001UL)
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /* 8 bits per port, no version has more than 7 ports */
57*4882a593Smuzhiyun #define U300_GPIO_NUM_PORTS 7
58*4882a593Smuzhiyun #define U300_GPIO_PINS_PER_PORT 8
59*4882a593Smuzhiyun #define U300_GPIO_MAX (U300_GPIO_PINS_PER_PORT * U300_GPIO_NUM_PORTS)
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun struct u300_gpio_port {
62*4882a593Smuzhiyun 	struct u300_gpio *gpio;
63*4882a593Smuzhiyun 	char name[8];
64*4882a593Smuzhiyun 	int irq;
65*4882a593Smuzhiyun 	int number;
66*4882a593Smuzhiyun 	u8 toggle_edge_mode;
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun struct u300_gpio {
70*4882a593Smuzhiyun 	struct gpio_chip chip;
71*4882a593Smuzhiyun 	struct u300_gpio_port ports[U300_GPIO_NUM_PORTS];
72*4882a593Smuzhiyun 	struct clk *clk;
73*4882a593Smuzhiyun 	void __iomem *base;
74*4882a593Smuzhiyun 	struct device *dev;
75*4882a593Smuzhiyun 	u32 stride;
76*4882a593Smuzhiyun 	/* Register offsets */
77*4882a593Smuzhiyun 	u32 pcr;
78*4882a593Smuzhiyun 	u32 dor;
79*4882a593Smuzhiyun 	u32 dir;
80*4882a593Smuzhiyun 	u32 per;
81*4882a593Smuzhiyun 	u32 icr;
82*4882a593Smuzhiyun 	u32 ien;
83*4882a593Smuzhiyun 	u32 iev;
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /*
87*4882a593Smuzhiyun  * Macro to expand to read a specific register found in the "gpio"
88*4882a593Smuzhiyun  * struct. It requires the struct u300_gpio *gpio variable to exist in
89*4882a593Smuzhiyun  * its context. It calculates the port offset from the given pin
90*4882a593Smuzhiyun  * offset, muliplies by the port stride and adds the register offset
91*4882a593Smuzhiyun  * so it provides a pointer to the desired register.
92*4882a593Smuzhiyun  */
93*4882a593Smuzhiyun #define U300_PIN_REG(pin, reg) \
94*4882a593Smuzhiyun 	(gpio->base + (pin >> 3) * gpio->stride + gpio->reg)
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun /*
97*4882a593Smuzhiyun  * Provides a bitmask for a specific gpio pin inside an 8-bit GPIO
98*4882a593Smuzhiyun  * register.
99*4882a593Smuzhiyun  */
100*4882a593Smuzhiyun #define U300_PIN_BIT(pin) \
101*4882a593Smuzhiyun 	(1 << (pin & 0x07))
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun struct u300_gpio_confdata {
104*4882a593Smuzhiyun 	u16 bias_mode;
105*4882a593Smuzhiyun 	bool output;
106*4882a593Smuzhiyun 	int outval;
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define U300_FLOATING_INPUT { \
110*4882a593Smuzhiyun 	.bias_mode = PIN_CONFIG_BIAS_HIGH_IMPEDANCE, \
111*4882a593Smuzhiyun 	.output = false, \
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define U300_PULL_UP_INPUT { \
115*4882a593Smuzhiyun 	.bias_mode = PIN_CONFIG_BIAS_PULL_UP, \
116*4882a593Smuzhiyun 	.output = false, \
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun #define U300_OUTPUT_LOW { \
120*4882a593Smuzhiyun 	.output = true, \
121*4882a593Smuzhiyun 	.outval = 0, \
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define U300_OUTPUT_HIGH { \
125*4882a593Smuzhiyun 	.output = true, \
126*4882a593Smuzhiyun 	.outval = 1, \
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun /* Initial configuration */
130*4882a593Smuzhiyun static const struct u300_gpio_confdata __initconst
131*4882a593Smuzhiyun bs335_gpio_config[U300_GPIO_NUM_PORTS][U300_GPIO_PINS_PER_PORT] = {
132*4882a593Smuzhiyun 	/* Port 0, pins 0-7 */
133*4882a593Smuzhiyun 	{
134*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
135*4882a593Smuzhiyun 		U300_OUTPUT_HIGH,
136*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
137*4882a593Smuzhiyun 		U300_OUTPUT_LOW,
138*4882a593Smuzhiyun 		U300_OUTPUT_LOW,
139*4882a593Smuzhiyun 		U300_OUTPUT_LOW,
140*4882a593Smuzhiyun 		U300_OUTPUT_LOW,
141*4882a593Smuzhiyun 		U300_OUTPUT_LOW,
142*4882a593Smuzhiyun 	},
143*4882a593Smuzhiyun 	/* Port 1, pins 0-7 */
144*4882a593Smuzhiyun 	{
145*4882a593Smuzhiyun 		U300_OUTPUT_LOW,
146*4882a593Smuzhiyun 		U300_OUTPUT_LOW,
147*4882a593Smuzhiyun 		U300_OUTPUT_LOW,
148*4882a593Smuzhiyun 		U300_PULL_UP_INPUT,
149*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
150*4882a593Smuzhiyun 		U300_OUTPUT_HIGH,
151*4882a593Smuzhiyun 		U300_OUTPUT_LOW,
152*4882a593Smuzhiyun 		U300_OUTPUT_LOW,
153*4882a593Smuzhiyun 	},
154*4882a593Smuzhiyun 	/* Port 2, pins 0-7 */
155*4882a593Smuzhiyun 	{
156*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
157*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
158*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
159*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
160*4882a593Smuzhiyun 		U300_OUTPUT_LOW,
161*4882a593Smuzhiyun 		U300_PULL_UP_INPUT,
162*4882a593Smuzhiyun 		U300_OUTPUT_LOW,
163*4882a593Smuzhiyun 		U300_PULL_UP_INPUT,
164*4882a593Smuzhiyun 	},
165*4882a593Smuzhiyun 	/* Port 3, pins 0-7 */
166*4882a593Smuzhiyun 	{
167*4882a593Smuzhiyun 		U300_PULL_UP_INPUT,
168*4882a593Smuzhiyun 		U300_OUTPUT_LOW,
169*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
170*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
171*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
172*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
173*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
174*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
175*4882a593Smuzhiyun 	},
176*4882a593Smuzhiyun 	/* Port 4, pins 0-7 */
177*4882a593Smuzhiyun 	{
178*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
179*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
180*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
181*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
182*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
183*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
184*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
185*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
186*4882a593Smuzhiyun 	},
187*4882a593Smuzhiyun 	/* Port 5, pins 0-7 */
188*4882a593Smuzhiyun 	{
189*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
190*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
191*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
192*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
193*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
194*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
195*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
196*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
197*4882a593Smuzhiyun 	},
198*4882a593Smuzhiyun 	/* Port 6, pind 0-7 */
199*4882a593Smuzhiyun 	{
200*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
201*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
202*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
203*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
204*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
205*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
206*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
207*4882a593Smuzhiyun 		U300_FLOATING_INPUT,
208*4882a593Smuzhiyun 	}
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun 
u300_gpio_get(struct gpio_chip * chip,unsigned offset)211*4882a593Smuzhiyun static int u300_gpio_get(struct gpio_chip *chip, unsigned offset)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun 	struct u300_gpio *gpio = gpiochip_get_data(chip);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	return !!(readl(U300_PIN_REG(offset, dir)) & U300_PIN_BIT(offset));
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun 
u300_gpio_set(struct gpio_chip * chip,unsigned offset,int value)218*4882a593Smuzhiyun static void u300_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun 	struct u300_gpio *gpio = gpiochip_get_data(chip);
221*4882a593Smuzhiyun 	unsigned long flags;
222*4882a593Smuzhiyun 	u32 val;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	local_irq_save(flags);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	val = readl(U300_PIN_REG(offset, dor));
227*4882a593Smuzhiyun 	if (value)
228*4882a593Smuzhiyun 		writel(val | U300_PIN_BIT(offset), U300_PIN_REG(offset, dor));
229*4882a593Smuzhiyun 	else
230*4882a593Smuzhiyun 		writel(val & ~U300_PIN_BIT(offset), U300_PIN_REG(offset, dor));
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	local_irq_restore(flags);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
u300_gpio_direction_input(struct gpio_chip * chip,unsigned offset)235*4882a593Smuzhiyun static int u300_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun 	struct u300_gpio *gpio = gpiochip_get_data(chip);
238*4882a593Smuzhiyun 	unsigned long flags;
239*4882a593Smuzhiyun 	u32 val;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	local_irq_save(flags);
242*4882a593Smuzhiyun 	val = readl(U300_PIN_REG(offset, pcr));
243*4882a593Smuzhiyun 	/* Mask out this pin, note 2 bits per setting */
244*4882a593Smuzhiyun 	val &= ~(U300_GPIO_PXPCR_PIN_MODE_MASK << ((offset & 0x07) << 1));
245*4882a593Smuzhiyun 	writel(val, U300_PIN_REG(offset, pcr));
246*4882a593Smuzhiyun 	local_irq_restore(flags);
247*4882a593Smuzhiyun 	return 0;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
u300_gpio_direction_output(struct gpio_chip * chip,unsigned offset,int value)250*4882a593Smuzhiyun static int u300_gpio_direction_output(struct gpio_chip *chip, unsigned offset,
251*4882a593Smuzhiyun 				      int value)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun 	struct u300_gpio *gpio = gpiochip_get_data(chip);
254*4882a593Smuzhiyun 	unsigned long flags;
255*4882a593Smuzhiyun 	u32 oldmode;
256*4882a593Smuzhiyun 	u32 val;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	local_irq_save(flags);
259*4882a593Smuzhiyun 	val = readl(U300_PIN_REG(offset, pcr));
260*4882a593Smuzhiyun 	/*
261*4882a593Smuzhiyun 	 * Drive mode must be set by the special mode set function, set
262*4882a593Smuzhiyun 	 * push/pull mode by default if no mode has been selected.
263*4882a593Smuzhiyun 	 */
264*4882a593Smuzhiyun 	oldmode = val & (U300_GPIO_PXPCR_PIN_MODE_MASK <<
265*4882a593Smuzhiyun 			 ((offset & 0x07) << 1));
266*4882a593Smuzhiyun 	/* mode = 0 means input, else some mode is already set */
267*4882a593Smuzhiyun 	if (oldmode == 0) {
268*4882a593Smuzhiyun 		val &= ~(U300_GPIO_PXPCR_PIN_MODE_MASK <<
269*4882a593Smuzhiyun 			 ((offset & 0x07) << 1));
270*4882a593Smuzhiyun 		val |= (U300_GPIO_PXPCR_PIN_MODE_OUTPUT_PUSH_PULL
271*4882a593Smuzhiyun 			<< ((offset & 0x07) << 1));
272*4882a593Smuzhiyun 		writel(val, U300_PIN_REG(offset, pcr));
273*4882a593Smuzhiyun 	}
274*4882a593Smuzhiyun 	u300_gpio_set(chip, offset, value);
275*4882a593Smuzhiyun 	local_irq_restore(flags);
276*4882a593Smuzhiyun 	return 0;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun /* Returning -EINVAL means "supported but not available" */
u300_gpio_config_get(struct gpio_chip * chip,unsigned offset,unsigned long * config)280*4882a593Smuzhiyun int u300_gpio_config_get(struct gpio_chip *chip,
281*4882a593Smuzhiyun 			 unsigned offset,
282*4882a593Smuzhiyun 			 unsigned long *config)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun 	struct u300_gpio *gpio = gpiochip_get_data(chip);
285*4882a593Smuzhiyun 	enum pin_config_param param = (enum pin_config_param) *config;
286*4882a593Smuzhiyun 	bool biasmode;
287*4882a593Smuzhiyun 	u32 drmode;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	/* One bit per pin, clamp to bool range */
290*4882a593Smuzhiyun 	biasmode = !!(readl(U300_PIN_REG(offset, per)) & U300_PIN_BIT(offset));
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	/* Mask out the two bits for this pin and shift to bits 0,1 */
293*4882a593Smuzhiyun 	drmode = readl(U300_PIN_REG(offset, pcr));
294*4882a593Smuzhiyun 	drmode &= (U300_GPIO_PXPCR_PIN_MODE_MASK << ((offset & 0x07) << 1));
295*4882a593Smuzhiyun 	drmode >>= ((offset & 0x07) << 1);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	switch (param) {
298*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_HIGH_IMPEDANCE:
299*4882a593Smuzhiyun 		*config = 0;
300*4882a593Smuzhiyun 		if (biasmode)
301*4882a593Smuzhiyun 			return 0;
302*4882a593Smuzhiyun 		else
303*4882a593Smuzhiyun 			return -EINVAL;
304*4882a593Smuzhiyun 		break;
305*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_UP:
306*4882a593Smuzhiyun 		*config = 0;
307*4882a593Smuzhiyun 		if (!biasmode)
308*4882a593Smuzhiyun 			return 0;
309*4882a593Smuzhiyun 		else
310*4882a593Smuzhiyun 			return -EINVAL;
311*4882a593Smuzhiyun 		break;
312*4882a593Smuzhiyun 	case PIN_CONFIG_DRIVE_PUSH_PULL:
313*4882a593Smuzhiyun 		*config = 0;
314*4882a593Smuzhiyun 		if (drmode == U300_GPIO_PXPCR_PIN_MODE_OUTPUT_PUSH_PULL)
315*4882a593Smuzhiyun 			return 0;
316*4882a593Smuzhiyun 		else
317*4882a593Smuzhiyun 			return -EINVAL;
318*4882a593Smuzhiyun 		break;
319*4882a593Smuzhiyun 	case PIN_CONFIG_DRIVE_OPEN_DRAIN:
320*4882a593Smuzhiyun 		*config = 0;
321*4882a593Smuzhiyun 		if (drmode == U300_GPIO_PXPCR_PIN_MODE_OUTPUT_OPEN_DRAIN)
322*4882a593Smuzhiyun 			return 0;
323*4882a593Smuzhiyun 		else
324*4882a593Smuzhiyun 			return -EINVAL;
325*4882a593Smuzhiyun 		break;
326*4882a593Smuzhiyun 	case PIN_CONFIG_DRIVE_OPEN_SOURCE:
327*4882a593Smuzhiyun 		*config = 0;
328*4882a593Smuzhiyun 		if (drmode == U300_GPIO_PXPCR_PIN_MODE_OUTPUT_OPEN_SOURCE)
329*4882a593Smuzhiyun 			return 0;
330*4882a593Smuzhiyun 		else
331*4882a593Smuzhiyun 			return -EINVAL;
332*4882a593Smuzhiyun 		break;
333*4882a593Smuzhiyun 	default:
334*4882a593Smuzhiyun 		break;
335*4882a593Smuzhiyun 	}
336*4882a593Smuzhiyun 	return -ENOTSUPP;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun 
u300_gpio_config_set(struct gpio_chip * chip,unsigned offset,enum pin_config_param param)339*4882a593Smuzhiyun int u300_gpio_config_set(struct gpio_chip *chip, unsigned offset,
340*4882a593Smuzhiyun 			 enum pin_config_param param)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun 	struct u300_gpio *gpio = gpiochip_get_data(chip);
343*4882a593Smuzhiyun 	unsigned long flags;
344*4882a593Smuzhiyun 	u32 val;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	local_irq_save(flags);
347*4882a593Smuzhiyun 	switch (param) {
348*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_DISABLE:
349*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_HIGH_IMPEDANCE:
350*4882a593Smuzhiyun 		val = readl(U300_PIN_REG(offset, per));
351*4882a593Smuzhiyun 		writel(val | U300_PIN_BIT(offset), U300_PIN_REG(offset, per));
352*4882a593Smuzhiyun 		break;
353*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_UP:
354*4882a593Smuzhiyun 		val = readl(U300_PIN_REG(offset, per));
355*4882a593Smuzhiyun 		writel(val & ~U300_PIN_BIT(offset), U300_PIN_REG(offset, per));
356*4882a593Smuzhiyun 		break;
357*4882a593Smuzhiyun 	case PIN_CONFIG_DRIVE_PUSH_PULL:
358*4882a593Smuzhiyun 		val = readl(U300_PIN_REG(offset, pcr));
359*4882a593Smuzhiyun 		val &= ~(U300_GPIO_PXPCR_PIN_MODE_MASK
360*4882a593Smuzhiyun 			 << ((offset & 0x07) << 1));
361*4882a593Smuzhiyun 		val |= (U300_GPIO_PXPCR_PIN_MODE_OUTPUT_PUSH_PULL
362*4882a593Smuzhiyun 			<< ((offset & 0x07) << 1));
363*4882a593Smuzhiyun 		writel(val, U300_PIN_REG(offset, pcr));
364*4882a593Smuzhiyun 		break;
365*4882a593Smuzhiyun 	case PIN_CONFIG_DRIVE_OPEN_DRAIN:
366*4882a593Smuzhiyun 		val = readl(U300_PIN_REG(offset, pcr));
367*4882a593Smuzhiyun 		val &= ~(U300_GPIO_PXPCR_PIN_MODE_MASK
368*4882a593Smuzhiyun 			 << ((offset & 0x07) << 1));
369*4882a593Smuzhiyun 		val |= (U300_GPIO_PXPCR_PIN_MODE_OUTPUT_OPEN_DRAIN
370*4882a593Smuzhiyun 			<< ((offset & 0x07) << 1));
371*4882a593Smuzhiyun 		writel(val, U300_PIN_REG(offset, pcr));
372*4882a593Smuzhiyun 		break;
373*4882a593Smuzhiyun 	case PIN_CONFIG_DRIVE_OPEN_SOURCE:
374*4882a593Smuzhiyun 		val = readl(U300_PIN_REG(offset, pcr));
375*4882a593Smuzhiyun 		val &= ~(U300_GPIO_PXPCR_PIN_MODE_MASK
376*4882a593Smuzhiyun 			 << ((offset & 0x07) << 1));
377*4882a593Smuzhiyun 		val |= (U300_GPIO_PXPCR_PIN_MODE_OUTPUT_OPEN_SOURCE
378*4882a593Smuzhiyun 			<< ((offset & 0x07) << 1));
379*4882a593Smuzhiyun 		writel(val, U300_PIN_REG(offset, pcr));
380*4882a593Smuzhiyun 		break;
381*4882a593Smuzhiyun 	default:
382*4882a593Smuzhiyun 		local_irq_restore(flags);
383*4882a593Smuzhiyun 		dev_err(gpio->dev, "illegal configuration requested\n");
384*4882a593Smuzhiyun 		return -EINVAL;
385*4882a593Smuzhiyun 	}
386*4882a593Smuzhiyun 	local_irq_restore(flags);
387*4882a593Smuzhiyun 	return 0;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun static const struct gpio_chip u300_gpio_chip = {
391*4882a593Smuzhiyun 	.label			= "u300-gpio-chip",
392*4882a593Smuzhiyun 	.owner			= THIS_MODULE,
393*4882a593Smuzhiyun 	.request		= gpiochip_generic_request,
394*4882a593Smuzhiyun 	.free			= gpiochip_generic_free,
395*4882a593Smuzhiyun 	.get			= u300_gpio_get,
396*4882a593Smuzhiyun 	.set			= u300_gpio_set,
397*4882a593Smuzhiyun 	.direction_input	= u300_gpio_direction_input,
398*4882a593Smuzhiyun 	.direction_output	= u300_gpio_direction_output,
399*4882a593Smuzhiyun };
400*4882a593Smuzhiyun 
u300_toggle_trigger(struct u300_gpio * gpio,unsigned offset)401*4882a593Smuzhiyun static void u300_toggle_trigger(struct u300_gpio *gpio, unsigned offset)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun 	u32 val;
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	val = readl(U300_PIN_REG(offset, icr));
406*4882a593Smuzhiyun 	/* Set mode depending on state */
407*4882a593Smuzhiyun 	if (u300_gpio_get(&gpio->chip, offset)) {
408*4882a593Smuzhiyun 		/* High now, let's trigger on falling edge next then */
409*4882a593Smuzhiyun 		writel(val & ~U300_PIN_BIT(offset), U300_PIN_REG(offset, icr));
410*4882a593Smuzhiyun 		dev_dbg(gpio->dev, "next IRQ on falling edge on pin %d\n",
411*4882a593Smuzhiyun 			offset);
412*4882a593Smuzhiyun 	} else {
413*4882a593Smuzhiyun 		/* Low now, let's trigger on rising edge next then */
414*4882a593Smuzhiyun 		writel(val | U300_PIN_BIT(offset), U300_PIN_REG(offset, icr));
415*4882a593Smuzhiyun 		dev_dbg(gpio->dev, "next IRQ on rising edge on pin %d\n",
416*4882a593Smuzhiyun 			offset);
417*4882a593Smuzhiyun 	}
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun 
u300_gpio_irq_type(struct irq_data * d,unsigned trigger)420*4882a593Smuzhiyun static int u300_gpio_irq_type(struct irq_data *d, unsigned trigger)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun 	struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
423*4882a593Smuzhiyun 	struct u300_gpio *gpio = gpiochip_get_data(chip);
424*4882a593Smuzhiyun 	struct u300_gpio_port *port = &gpio->ports[d->hwirq >> 3];
425*4882a593Smuzhiyun 	int offset = d->hwirq;
426*4882a593Smuzhiyun 	u32 val;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	if ((trigger & IRQF_TRIGGER_RISING) &&
429*4882a593Smuzhiyun 	    (trigger & IRQF_TRIGGER_FALLING)) {
430*4882a593Smuzhiyun 		/*
431*4882a593Smuzhiyun 		 * The GPIO block can only trigger on falling OR rising edges,
432*4882a593Smuzhiyun 		 * not both. So we need to toggle the mode whenever the pin
433*4882a593Smuzhiyun 		 * goes from one state to the other with a special state flag
434*4882a593Smuzhiyun 		 */
435*4882a593Smuzhiyun 		dev_dbg(gpio->dev,
436*4882a593Smuzhiyun 			"trigger on both rising and falling edge on pin %d\n",
437*4882a593Smuzhiyun 			offset);
438*4882a593Smuzhiyun 		port->toggle_edge_mode |= U300_PIN_BIT(offset);
439*4882a593Smuzhiyun 		u300_toggle_trigger(gpio, offset);
440*4882a593Smuzhiyun 	} else if (trigger & IRQF_TRIGGER_RISING) {
441*4882a593Smuzhiyun 		dev_dbg(gpio->dev, "trigger on rising edge on pin %d\n",
442*4882a593Smuzhiyun 			offset);
443*4882a593Smuzhiyun 		val = readl(U300_PIN_REG(offset, icr));
444*4882a593Smuzhiyun 		writel(val | U300_PIN_BIT(offset), U300_PIN_REG(offset, icr));
445*4882a593Smuzhiyun 		port->toggle_edge_mode &= ~U300_PIN_BIT(offset);
446*4882a593Smuzhiyun 	} else if (trigger & IRQF_TRIGGER_FALLING) {
447*4882a593Smuzhiyun 		dev_dbg(gpio->dev, "trigger on falling edge on pin %d\n",
448*4882a593Smuzhiyun 			offset);
449*4882a593Smuzhiyun 		val = readl(U300_PIN_REG(offset, icr));
450*4882a593Smuzhiyun 		writel(val & ~U300_PIN_BIT(offset), U300_PIN_REG(offset, icr));
451*4882a593Smuzhiyun 		port->toggle_edge_mode &= ~U300_PIN_BIT(offset);
452*4882a593Smuzhiyun 	}
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	return 0;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun 
u300_gpio_irq_enable(struct irq_data * d)457*4882a593Smuzhiyun static void u300_gpio_irq_enable(struct irq_data *d)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun 	struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
460*4882a593Smuzhiyun 	struct u300_gpio *gpio = gpiochip_get_data(chip);
461*4882a593Smuzhiyun 	struct u300_gpio_port *port = &gpio->ports[d->hwirq >> 3];
462*4882a593Smuzhiyun 	int offset = d->hwirq;
463*4882a593Smuzhiyun 	u32 val;
464*4882a593Smuzhiyun 	unsigned long flags;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	dev_dbg(gpio->dev, "enable IRQ for hwirq %lu on port %s, offset %d\n",
467*4882a593Smuzhiyun 		 d->hwirq, port->name, offset);
468*4882a593Smuzhiyun 	local_irq_save(flags);
469*4882a593Smuzhiyun 	val = readl(U300_PIN_REG(offset, ien));
470*4882a593Smuzhiyun 	writel(val | U300_PIN_BIT(offset), U300_PIN_REG(offset, ien));
471*4882a593Smuzhiyun 	local_irq_restore(flags);
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun 
u300_gpio_irq_disable(struct irq_data * d)474*4882a593Smuzhiyun static void u300_gpio_irq_disable(struct irq_data *d)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun 	struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
477*4882a593Smuzhiyun 	struct u300_gpio *gpio = gpiochip_get_data(chip);
478*4882a593Smuzhiyun 	int offset = d->hwirq;
479*4882a593Smuzhiyun 	u32 val;
480*4882a593Smuzhiyun 	unsigned long flags;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	local_irq_save(flags);
483*4882a593Smuzhiyun 	val = readl(U300_PIN_REG(offset, ien));
484*4882a593Smuzhiyun 	writel(val & ~U300_PIN_BIT(offset), U300_PIN_REG(offset, ien));
485*4882a593Smuzhiyun 	local_irq_restore(flags);
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun static struct irq_chip u300_gpio_irqchip = {
489*4882a593Smuzhiyun 	.name			= "u300-gpio-irqchip",
490*4882a593Smuzhiyun 	.irq_enable		= u300_gpio_irq_enable,
491*4882a593Smuzhiyun 	.irq_disable		= u300_gpio_irq_disable,
492*4882a593Smuzhiyun 	.irq_set_type		= u300_gpio_irq_type,
493*4882a593Smuzhiyun };
494*4882a593Smuzhiyun 
u300_gpio_irq_handler(struct irq_desc * desc)495*4882a593Smuzhiyun static void u300_gpio_irq_handler(struct irq_desc *desc)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun 	unsigned int irq = irq_desc_get_irq(desc);
498*4882a593Smuzhiyun 	struct irq_chip *parent_chip = irq_desc_get_chip(desc);
499*4882a593Smuzhiyun 	struct gpio_chip *chip = irq_desc_get_handler_data(desc);
500*4882a593Smuzhiyun 	struct u300_gpio *gpio = gpiochip_get_data(chip);
501*4882a593Smuzhiyun 	struct u300_gpio_port *port = &gpio->ports[irq - chip->base];
502*4882a593Smuzhiyun 	int pinoffset = port->number << 3; /* get the right stride */
503*4882a593Smuzhiyun 	unsigned long val;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	chained_irq_enter(parent_chip, desc);
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	/* Read event register */
508*4882a593Smuzhiyun 	val = readl(U300_PIN_REG(pinoffset, iev));
509*4882a593Smuzhiyun 	/* Mask relevant bits */
510*4882a593Smuzhiyun 	val &= 0xFFU; /* 8 bits per port */
511*4882a593Smuzhiyun 	/* ACK IRQ (clear event) */
512*4882a593Smuzhiyun 	writel(val, U300_PIN_REG(pinoffset, iev));
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	/* Call IRQ handler */
515*4882a593Smuzhiyun 	if (val != 0) {
516*4882a593Smuzhiyun 		int irqoffset;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 		for_each_set_bit(irqoffset, &val, U300_GPIO_PINS_PER_PORT) {
519*4882a593Smuzhiyun 			int offset = pinoffset + irqoffset;
520*4882a593Smuzhiyun 			int pin_irq = irq_find_mapping(chip->irq.domain, offset);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 			dev_dbg(gpio->dev, "GPIO IRQ %d on pin %d\n",
523*4882a593Smuzhiyun 				pin_irq, offset);
524*4882a593Smuzhiyun 			generic_handle_irq(pin_irq);
525*4882a593Smuzhiyun 			/*
526*4882a593Smuzhiyun 			 * Triggering IRQ on both rising and falling edge
527*4882a593Smuzhiyun 			 * needs mockery
528*4882a593Smuzhiyun 			 */
529*4882a593Smuzhiyun 			if (port->toggle_edge_mode & U300_PIN_BIT(offset))
530*4882a593Smuzhiyun 				u300_toggle_trigger(gpio, offset);
531*4882a593Smuzhiyun 		}
532*4882a593Smuzhiyun 	}
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	chained_irq_exit(parent_chip, desc);
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun 
u300_gpio_init_pin(struct u300_gpio * gpio,int offset,const struct u300_gpio_confdata * conf)537*4882a593Smuzhiyun static void __init u300_gpio_init_pin(struct u300_gpio *gpio,
538*4882a593Smuzhiyun 				      int offset,
539*4882a593Smuzhiyun 				      const struct u300_gpio_confdata *conf)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun 	/* Set mode: input or output */
542*4882a593Smuzhiyun 	if (conf->output) {
543*4882a593Smuzhiyun 		u300_gpio_direction_output(&gpio->chip, offset, conf->outval);
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 		/* Deactivate bias mode for output */
546*4882a593Smuzhiyun 		u300_gpio_config_set(&gpio->chip, offset,
547*4882a593Smuzhiyun 				     PIN_CONFIG_BIAS_HIGH_IMPEDANCE);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 		/* Set drive mode for output */
550*4882a593Smuzhiyun 		u300_gpio_config_set(&gpio->chip, offset,
551*4882a593Smuzhiyun 				     PIN_CONFIG_DRIVE_PUSH_PULL);
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 		dev_dbg(gpio->dev, "set up pin %d as output, value: %d\n",
554*4882a593Smuzhiyun 			offset, conf->outval);
555*4882a593Smuzhiyun 	} else {
556*4882a593Smuzhiyun 		u300_gpio_direction_input(&gpio->chip, offset);
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 		/* Always set output low on input pins */
559*4882a593Smuzhiyun 		u300_gpio_set(&gpio->chip, offset, 0);
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 		/* Set bias mode for input */
562*4882a593Smuzhiyun 		u300_gpio_config_set(&gpio->chip, offset, conf->bias_mode);
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 		dev_dbg(gpio->dev, "set up pin %d as input, bias: %04x\n",
565*4882a593Smuzhiyun 			offset, conf->bias_mode);
566*4882a593Smuzhiyun 	}
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun 
u300_gpio_init_coh901571(struct u300_gpio * gpio)569*4882a593Smuzhiyun static void __init u300_gpio_init_coh901571(struct u300_gpio *gpio)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun 	int i, j;
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	/* Write default config and values to all pins */
574*4882a593Smuzhiyun 	for (i = 0; i < U300_GPIO_NUM_PORTS; i++) {
575*4882a593Smuzhiyun 		for (j = 0; j < 8; j++) {
576*4882a593Smuzhiyun 			const struct u300_gpio_confdata *conf;
577*4882a593Smuzhiyun 			int offset = (i*8) + j;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 			conf = &bs335_gpio_config[i][j];
580*4882a593Smuzhiyun 			u300_gpio_init_pin(gpio, offset, conf);
581*4882a593Smuzhiyun 		}
582*4882a593Smuzhiyun 	}
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun /*
586*4882a593Smuzhiyun  * Here we map a GPIO in the local gpio_chip pin space to a pin in
587*4882a593Smuzhiyun  * the local pinctrl pin space. The pin controller used is
588*4882a593Smuzhiyun  * pinctrl-u300.
589*4882a593Smuzhiyun  */
590*4882a593Smuzhiyun struct coh901_pinpair {
591*4882a593Smuzhiyun 	unsigned int offset;
592*4882a593Smuzhiyun 	unsigned int pin_base;
593*4882a593Smuzhiyun };
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun #define COH901_PINRANGE(a, b) { .offset = a, .pin_base = b }
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun static struct coh901_pinpair coh901_pintable[] = {
598*4882a593Smuzhiyun 	COH901_PINRANGE(10, 426),
599*4882a593Smuzhiyun 	COH901_PINRANGE(11, 180),
600*4882a593Smuzhiyun 	COH901_PINRANGE(12, 165), /* MS/MMC card insertion */
601*4882a593Smuzhiyun 	COH901_PINRANGE(13, 179),
602*4882a593Smuzhiyun 	COH901_PINRANGE(14, 178),
603*4882a593Smuzhiyun 	COH901_PINRANGE(16, 194),
604*4882a593Smuzhiyun 	COH901_PINRANGE(17, 193),
605*4882a593Smuzhiyun 	COH901_PINRANGE(18, 192),
606*4882a593Smuzhiyun 	COH901_PINRANGE(19, 191),
607*4882a593Smuzhiyun 	COH901_PINRANGE(20, 186),
608*4882a593Smuzhiyun 	COH901_PINRANGE(21, 185),
609*4882a593Smuzhiyun 	COH901_PINRANGE(22, 184),
610*4882a593Smuzhiyun 	COH901_PINRANGE(23, 183),
611*4882a593Smuzhiyun 	COH901_PINRANGE(24, 182),
612*4882a593Smuzhiyun 	COH901_PINRANGE(25, 181),
613*4882a593Smuzhiyun };
614*4882a593Smuzhiyun 
u300_gpio_probe(struct platform_device * pdev)615*4882a593Smuzhiyun static int __init u300_gpio_probe(struct platform_device *pdev)
616*4882a593Smuzhiyun {
617*4882a593Smuzhiyun 	struct u300_gpio *gpio;
618*4882a593Smuzhiyun 	struct gpio_irq_chip *girq;
619*4882a593Smuzhiyun 	int err = 0;
620*4882a593Smuzhiyun 	int portno;
621*4882a593Smuzhiyun 	u32 val;
622*4882a593Smuzhiyun 	u32 ifr;
623*4882a593Smuzhiyun 	int i;
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	gpio = devm_kzalloc(&pdev->dev, sizeof(struct u300_gpio), GFP_KERNEL);
626*4882a593Smuzhiyun 	if (gpio == NULL)
627*4882a593Smuzhiyun 		return -ENOMEM;
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	gpio->chip = u300_gpio_chip;
630*4882a593Smuzhiyun 	gpio->chip.ngpio = U300_GPIO_NUM_PORTS * U300_GPIO_PINS_PER_PORT;
631*4882a593Smuzhiyun 	gpio->chip.parent = &pdev->dev;
632*4882a593Smuzhiyun 	gpio->chip.base = 0;
633*4882a593Smuzhiyun 	gpio->dev = &pdev->dev;
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	gpio->base = devm_platform_ioremap_resource(pdev, 0);
636*4882a593Smuzhiyun 	if (IS_ERR(gpio->base))
637*4882a593Smuzhiyun 		return PTR_ERR(gpio->base);
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	gpio->clk = devm_clk_get(gpio->dev, NULL);
640*4882a593Smuzhiyun 	if (IS_ERR(gpio->clk)) {
641*4882a593Smuzhiyun 		err = PTR_ERR(gpio->clk);
642*4882a593Smuzhiyun 		dev_err(gpio->dev, "could not get GPIO clock\n");
643*4882a593Smuzhiyun 		return err;
644*4882a593Smuzhiyun 	}
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	err = clk_prepare_enable(gpio->clk);
647*4882a593Smuzhiyun 	if (err) {
648*4882a593Smuzhiyun 		dev_err(gpio->dev, "could not enable GPIO clock\n");
649*4882a593Smuzhiyun 		return err;
650*4882a593Smuzhiyun 	}
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	dev_info(gpio->dev,
653*4882a593Smuzhiyun 		 "initializing GPIO Controller COH 901 571/3\n");
654*4882a593Smuzhiyun 	gpio->stride = U300_GPIO_PORT_STRIDE;
655*4882a593Smuzhiyun 	gpio->pcr = U300_GPIO_PXPCR;
656*4882a593Smuzhiyun 	gpio->dor = U300_GPIO_PXPDOR;
657*4882a593Smuzhiyun 	gpio->dir = U300_GPIO_PXPDIR;
658*4882a593Smuzhiyun 	gpio->per = U300_GPIO_PXPER;
659*4882a593Smuzhiyun 	gpio->icr = U300_GPIO_PXICR;
660*4882a593Smuzhiyun 	gpio->ien = U300_GPIO_PXIEN;
661*4882a593Smuzhiyun 	gpio->iev = U300_GPIO_PXIEV;
662*4882a593Smuzhiyun 	ifr = U300_GPIO_PXIFR;
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	val = readl(gpio->base + U300_GPIO_CR);
665*4882a593Smuzhiyun 	dev_info(gpio->dev, "COH901571/3 block version: %d, " \
666*4882a593Smuzhiyun 		 "number of cores: %d totalling %d pins\n",
667*4882a593Smuzhiyun 		 ((val & 0x000001FC) >> 2),
668*4882a593Smuzhiyun 		 ((val & 0x0000FE00) >> 9),
669*4882a593Smuzhiyun 		 ((val & 0x0000FE00) >> 9) * 8);
670*4882a593Smuzhiyun 	writel(U300_GPIO_CR_BLOCK_CLKRQ_ENABLE,
671*4882a593Smuzhiyun 	       gpio->base + U300_GPIO_CR);
672*4882a593Smuzhiyun 	u300_gpio_init_coh901571(gpio);
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	girq = &gpio->chip.irq;
675*4882a593Smuzhiyun 	girq->chip = &u300_gpio_irqchip;
676*4882a593Smuzhiyun 	girq->parent_handler = u300_gpio_irq_handler;
677*4882a593Smuzhiyun 	girq->num_parents = U300_GPIO_NUM_PORTS;
678*4882a593Smuzhiyun 	girq->parents = devm_kcalloc(gpio->dev, U300_GPIO_NUM_PORTS,
679*4882a593Smuzhiyun 				     sizeof(*girq->parents),
680*4882a593Smuzhiyun 				     GFP_KERNEL);
681*4882a593Smuzhiyun 	if (!girq->parents) {
682*4882a593Smuzhiyun 		err = -ENOMEM;
683*4882a593Smuzhiyun 		goto err_dis_clk;
684*4882a593Smuzhiyun 	}
685*4882a593Smuzhiyun 	for (portno = 0 ; portno < U300_GPIO_NUM_PORTS; portno++) {
686*4882a593Smuzhiyun 		struct u300_gpio_port *port = &gpio->ports[portno];
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 		snprintf(port->name, 8, "gpio%d", portno);
689*4882a593Smuzhiyun 		port->number = portno;
690*4882a593Smuzhiyun 		port->gpio = gpio;
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 		port->irq = platform_get_irq(pdev, portno);
693*4882a593Smuzhiyun 		girq->parents[portno] = port->irq;
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 		/* Turns off irq force (test register) for this port */
696*4882a593Smuzhiyun 		writel(0x0, gpio->base + portno * gpio->stride + ifr);
697*4882a593Smuzhiyun 	}
698*4882a593Smuzhiyun 	girq->default_type = IRQ_TYPE_EDGE_FALLING;
699*4882a593Smuzhiyun 	girq->handler = handle_simple_irq;
700*4882a593Smuzhiyun #ifdef CONFIG_OF_GPIO
701*4882a593Smuzhiyun 	gpio->chip.of_node = pdev->dev.of_node;
702*4882a593Smuzhiyun #endif
703*4882a593Smuzhiyun 	err = gpiochip_add_data(&gpio->chip, gpio);
704*4882a593Smuzhiyun 	if (err) {
705*4882a593Smuzhiyun 		dev_err(gpio->dev, "unable to add gpiochip: %d\n", err);
706*4882a593Smuzhiyun 		goto err_dis_clk;
707*4882a593Smuzhiyun 	}
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	/*
710*4882a593Smuzhiyun 	 * Add pinctrl pin ranges, the pin controller must be registered
711*4882a593Smuzhiyun 	 * at this point
712*4882a593Smuzhiyun 	 */
713*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(coh901_pintable); i++) {
714*4882a593Smuzhiyun 		struct coh901_pinpair *p = &coh901_pintable[i];
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 		err = gpiochip_add_pin_range(&gpio->chip, "pinctrl-u300",
717*4882a593Smuzhiyun 					     p->offset, p->pin_base, 1);
718*4882a593Smuzhiyun 		if (err)
719*4882a593Smuzhiyun 			goto err_no_range;
720*4882a593Smuzhiyun 	}
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	platform_set_drvdata(pdev, gpio);
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	return 0;
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun err_no_range:
727*4882a593Smuzhiyun 	gpiochip_remove(&gpio->chip);
728*4882a593Smuzhiyun err_dis_clk:
729*4882a593Smuzhiyun 	clk_disable_unprepare(gpio->clk);
730*4882a593Smuzhiyun 	dev_err(&pdev->dev, "module ERROR:%d\n", err);
731*4882a593Smuzhiyun 	return err;
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun 
u300_gpio_remove(struct platform_device * pdev)734*4882a593Smuzhiyun static int __exit u300_gpio_remove(struct platform_device *pdev)
735*4882a593Smuzhiyun {
736*4882a593Smuzhiyun 	struct u300_gpio *gpio = platform_get_drvdata(pdev);
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	/* Turn off the GPIO block */
739*4882a593Smuzhiyun 	writel(0x00000000U, gpio->base + U300_GPIO_CR);
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	gpiochip_remove(&gpio->chip);
742*4882a593Smuzhiyun 	clk_disable_unprepare(gpio->clk);
743*4882a593Smuzhiyun 	return 0;
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun static const struct of_device_id u300_gpio_match[] = {
747*4882a593Smuzhiyun 	{ .compatible = "stericsson,gpio-coh901" },
748*4882a593Smuzhiyun 	{},
749*4882a593Smuzhiyun };
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun static struct platform_driver u300_gpio_driver = {
752*4882a593Smuzhiyun 	.driver		= {
753*4882a593Smuzhiyun 		.name	= "u300-gpio",
754*4882a593Smuzhiyun 		.of_match_table = u300_gpio_match,
755*4882a593Smuzhiyun 	},
756*4882a593Smuzhiyun 	.remove		= __exit_p(u300_gpio_remove),
757*4882a593Smuzhiyun };
758*4882a593Smuzhiyun 
u300_gpio_init(void)759*4882a593Smuzhiyun static int __init u300_gpio_init(void)
760*4882a593Smuzhiyun {
761*4882a593Smuzhiyun 	return platform_driver_probe(&u300_gpio_driver, u300_gpio_probe);
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun 
u300_gpio_exit(void)764*4882a593Smuzhiyun static void __exit u300_gpio_exit(void)
765*4882a593Smuzhiyun {
766*4882a593Smuzhiyun 	platform_driver_unregister(&u300_gpio_driver);
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun arch_initcall(u300_gpio_init);
770*4882a593Smuzhiyun module_exit(u300_gpio_exit);
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun MODULE_AUTHOR("Linus Walleij <linus.walleij@stericsson.com>");
773*4882a593Smuzhiyun MODULE_DESCRIPTION("ST-Ericsson AB COH 901 335/COH 901 571/3 GPIO driver");
774*4882a593Smuzhiyun MODULE_LICENSE("GPL");
775