1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * at91 pinctrl driver based on at91 pinmux core
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2011-2012 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/err.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/of_address.h>
14*4882a593Smuzhiyun #include <linux/of_irq.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <linux/gpio/driver.h>
19*4882a593Smuzhiyun #include <linux/pinctrl/machine.h>
20*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
21*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
22*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
23*4882a593Smuzhiyun /* Since we request GPIOs from ourself */
24*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include "pinctrl-at91.h"
27*4882a593Smuzhiyun #include "core.h"
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define MAX_GPIO_BANKS 5
30*4882a593Smuzhiyun #define MAX_NB_GPIO_PER_BANK 32
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun struct at91_pinctrl_mux_ops;
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun struct at91_gpio_chip {
35*4882a593Smuzhiyun struct gpio_chip chip;
36*4882a593Smuzhiyun struct pinctrl_gpio_range range;
37*4882a593Smuzhiyun struct at91_gpio_chip *next; /* Bank sharing same clock */
38*4882a593Smuzhiyun int pioc_hwirq; /* PIO bank interrupt identifier on AIC */
39*4882a593Smuzhiyun int pioc_virq; /* PIO bank Linux virtual interrupt */
40*4882a593Smuzhiyun int pioc_idx; /* PIO bank index */
41*4882a593Smuzhiyun void __iomem *regbase; /* PIO bank virtual address */
42*4882a593Smuzhiyun struct clk *clock; /* associated clock */
43*4882a593Smuzhiyun struct at91_pinctrl_mux_ops *ops; /* ops */
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun static struct at91_gpio_chip *gpio_chips[MAX_GPIO_BANKS];
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun static int gpio_banks;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define PULL_UP (1 << 0)
51*4882a593Smuzhiyun #define MULTI_DRIVE (1 << 1)
52*4882a593Smuzhiyun #define DEGLITCH (1 << 2)
53*4882a593Smuzhiyun #define PULL_DOWN (1 << 3)
54*4882a593Smuzhiyun #define DIS_SCHMIT (1 << 4)
55*4882a593Smuzhiyun #define DRIVE_STRENGTH_SHIFT 5
56*4882a593Smuzhiyun #define DRIVE_STRENGTH_MASK 0x3
57*4882a593Smuzhiyun #define DRIVE_STRENGTH (DRIVE_STRENGTH_MASK << DRIVE_STRENGTH_SHIFT)
58*4882a593Smuzhiyun #define OUTPUT (1 << 7)
59*4882a593Smuzhiyun #define OUTPUT_VAL_SHIFT 8
60*4882a593Smuzhiyun #define OUTPUT_VAL (0x1 << OUTPUT_VAL_SHIFT)
61*4882a593Smuzhiyun #define SLEWRATE_SHIFT 9
62*4882a593Smuzhiyun #define SLEWRATE_MASK 0x1
63*4882a593Smuzhiyun #define SLEWRATE (SLEWRATE_MASK << SLEWRATE_SHIFT)
64*4882a593Smuzhiyun #define DEBOUNCE (1 << 16)
65*4882a593Smuzhiyun #define DEBOUNCE_VAL_SHIFT 17
66*4882a593Smuzhiyun #define DEBOUNCE_VAL (0x3fff << DEBOUNCE_VAL_SHIFT)
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /*
69*4882a593Smuzhiyun * These defines will translated the dt binding settings to our internal
70*4882a593Smuzhiyun * settings. They are not necessarily the same value as the register setting.
71*4882a593Smuzhiyun * The actual drive strength current of low, medium and high must be looked up
72*4882a593Smuzhiyun * from the corresponding device datasheet. This value is different for pins
73*4882a593Smuzhiyun * that are even in the same banks. It is also dependent on VCC.
74*4882a593Smuzhiyun * DRIVE_STRENGTH_DEFAULT is just a placeholder to avoid changing the drive
75*4882a593Smuzhiyun * strength when there is no dt config for it.
76*4882a593Smuzhiyun */
77*4882a593Smuzhiyun enum drive_strength_bit {
78*4882a593Smuzhiyun DRIVE_STRENGTH_BIT_DEF,
79*4882a593Smuzhiyun DRIVE_STRENGTH_BIT_LOW,
80*4882a593Smuzhiyun DRIVE_STRENGTH_BIT_MED,
81*4882a593Smuzhiyun DRIVE_STRENGTH_BIT_HI,
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define DRIVE_STRENGTH_BIT_MSK(name) (DRIVE_STRENGTH_BIT_##name << \
85*4882a593Smuzhiyun DRIVE_STRENGTH_SHIFT)
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun enum slewrate_bit {
88*4882a593Smuzhiyun SLEWRATE_BIT_ENA,
89*4882a593Smuzhiyun SLEWRATE_BIT_DIS,
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #define SLEWRATE_BIT_MSK(name) (SLEWRATE_BIT_##name << SLEWRATE_SHIFT)
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /**
95*4882a593Smuzhiyun * struct at91_pmx_func - describes AT91 pinmux functions
96*4882a593Smuzhiyun * @name: the name of this specific function
97*4882a593Smuzhiyun * @groups: corresponding pin groups
98*4882a593Smuzhiyun * @ngroups: the number of groups
99*4882a593Smuzhiyun */
100*4882a593Smuzhiyun struct at91_pmx_func {
101*4882a593Smuzhiyun const char *name;
102*4882a593Smuzhiyun const char **groups;
103*4882a593Smuzhiyun unsigned ngroups;
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun enum at91_mux {
107*4882a593Smuzhiyun AT91_MUX_GPIO = 0,
108*4882a593Smuzhiyun AT91_MUX_PERIPH_A = 1,
109*4882a593Smuzhiyun AT91_MUX_PERIPH_B = 2,
110*4882a593Smuzhiyun AT91_MUX_PERIPH_C = 3,
111*4882a593Smuzhiyun AT91_MUX_PERIPH_D = 4,
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /**
115*4882a593Smuzhiyun * struct at91_pmx_pin - describes an At91 pin mux
116*4882a593Smuzhiyun * @bank: the bank of the pin
117*4882a593Smuzhiyun * @pin: the pin number in the @bank
118*4882a593Smuzhiyun * @mux: the mux mode : gpio or periph_x of the pin i.e. alternate function.
119*4882a593Smuzhiyun * @conf: the configuration of the pin: PULL_UP, MULTIDRIVE etc...
120*4882a593Smuzhiyun */
121*4882a593Smuzhiyun struct at91_pmx_pin {
122*4882a593Smuzhiyun uint32_t bank;
123*4882a593Smuzhiyun uint32_t pin;
124*4882a593Smuzhiyun enum at91_mux mux;
125*4882a593Smuzhiyun unsigned long conf;
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /**
129*4882a593Smuzhiyun * struct at91_pin_group - describes an At91 pin group
130*4882a593Smuzhiyun * @name: the name of this specific pin group
131*4882a593Smuzhiyun * @pins_conf: the mux mode for each pin in this group. The size of this
132*4882a593Smuzhiyun * array is the same as pins.
133*4882a593Smuzhiyun * @pins: an array of discrete physical pins used in this group, taken
134*4882a593Smuzhiyun * from the driver-local pin enumeration space
135*4882a593Smuzhiyun * @npins: the number of pins in this group array, i.e. the number of
136*4882a593Smuzhiyun * elements in .pins so we can iterate over that array
137*4882a593Smuzhiyun */
138*4882a593Smuzhiyun struct at91_pin_group {
139*4882a593Smuzhiyun const char *name;
140*4882a593Smuzhiyun struct at91_pmx_pin *pins_conf;
141*4882a593Smuzhiyun unsigned int *pins;
142*4882a593Smuzhiyun unsigned npins;
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /**
146*4882a593Smuzhiyun * struct at91_pinctrl_mux_ops - describes an AT91 mux ops group
147*4882a593Smuzhiyun * on new IP with support for periph C and D the way to mux in
148*4882a593Smuzhiyun * periph A and B has changed
149*4882a593Smuzhiyun * So provide the right call back
150*4882a593Smuzhiyun * if not present means the IP does not support it
151*4882a593Smuzhiyun * @get_periph: return the periph mode configured
152*4882a593Smuzhiyun * @mux_A_periph: mux as periph A
153*4882a593Smuzhiyun * @mux_B_periph: mux as periph B
154*4882a593Smuzhiyun * @mux_C_periph: mux as periph C
155*4882a593Smuzhiyun * @mux_D_periph: mux as periph D
156*4882a593Smuzhiyun * @get_deglitch: get deglitch status
157*4882a593Smuzhiyun * @set_deglitch: enable/disable deglitch
158*4882a593Smuzhiyun * @get_debounce: get debounce status
159*4882a593Smuzhiyun * @set_debounce: enable/disable debounce
160*4882a593Smuzhiyun * @get_pulldown: get pulldown status
161*4882a593Smuzhiyun * @set_pulldown: enable/disable pulldown
162*4882a593Smuzhiyun * @get_schmitt_trig: get schmitt trigger status
163*4882a593Smuzhiyun * @disable_schmitt_trig: disable schmitt trigger
164*4882a593Smuzhiyun * @get_drivestrength: get driver strength
165*4882a593Smuzhiyun * @set_drivestrength: set driver strength
166*4882a593Smuzhiyun * @get_slewrate: get slew rate
167*4882a593Smuzhiyun * @set_slewrate: set slew rate
168*4882a593Smuzhiyun * @irq_type: return irq type
169*4882a593Smuzhiyun */
170*4882a593Smuzhiyun struct at91_pinctrl_mux_ops {
171*4882a593Smuzhiyun enum at91_mux (*get_periph)(void __iomem *pio, unsigned mask);
172*4882a593Smuzhiyun void (*mux_A_periph)(void __iomem *pio, unsigned mask);
173*4882a593Smuzhiyun void (*mux_B_periph)(void __iomem *pio, unsigned mask);
174*4882a593Smuzhiyun void (*mux_C_periph)(void __iomem *pio, unsigned mask);
175*4882a593Smuzhiyun void (*mux_D_periph)(void __iomem *pio, unsigned mask);
176*4882a593Smuzhiyun bool (*get_deglitch)(void __iomem *pio, unsigned pin);
177*4882a593Smuzhiyun void (*set_deglitch)(void __iomem *pio, unsigned mask, bool is_on);
178*4882a593Smuzhiyun bool (*get_debounce)(void __iomem *pio, unsigned pin, u32 *div);
179*4882a593Smuzhiyun void (*set_debounce)(void __iomem *pio, unsigned mask, bool is_on, u32 div);
180*4882a593Smuzhiyun bool (*get_pulldown)(void __iomem *pio, unsigned pin);
181*4882a593Smuzhiyun void (*set_pulldown)(void __iomem *pio, unsigned mask, bool is_on);
182*4882a593Smuzhiyun bool (*get_schmitt_trig)(void __iomem *pio, unsigned pin);
183*4882a593Smuzhiyun void (*disable_schmitt_trig)(void __iomem *pio, unsigned mask);
184*4882a593Smuzhiyun unsigned (*get_drivestrength)(void __iomem *pio, unsigned pin);
185*4882a593Smuzhiyun void (*set_drivestrength)(void __iomem *pio, unsigned pin,
186*4882a593Smuzhiyun u32 strength);
187*4882a593Smuzhiyun unsigned (*get_slewrate)(void __iomem *pio, unsigned pin);
188*4882a593Smuzhiyun void (*set_slewrate)(void __iomem *pio, unsigned pin, u32 slewrate);
189*4882a593Smuzhiyun /* irq */
190*4882a593Smuzhiyun int (*irq_type)(struct irq_data *d, unsigned type);
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun static int gpio_irq_type(struct irq_data *d, unsigned type);
194*4882a593Smuzhiyun static int alt_gpio_irq_type(struct irq_data *d, unsigned type);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun struct at91_pinctrl {
197*4882a593Smuzhiyun struct device *dev;
198*4882a593Smuzhiyun struct pinctrl_dev *pctl;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun int nactive_banks;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun uint32_t *mux_mask;
203*4882a593Smuzhiyun int nmux;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun struct at91_pmx_func *functions;
206*4882a593Smuzhiyun int nfunctions;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun struct at91_pin_group *groups;
209*4882a593Smuzhiyun int ngroups;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun struct at91_pinctrl_mux_ops *ops;
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun
at91_pinctrl_find_group_by_name(const struct at91_pinctrl * info,const char * name)214*4882a593Smuzhiyun static inline const struct at91_pin_group *at91_pinctrl_find_group_by_name(
215*4882a593Smuzhiyun const struct at91_pinctrl *info,
216*4882a593Smuzhiyun const char *name)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun const struct at91_pin_group *grp = NULL;
219*4882a593Smuzhiyun int i;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun for (i = 0; i < info->ngroups; i++) {
222*4882a593Smuzhiyun if (strcmp(info->groups[i].name, name))
223*4882a593Smuzhiyun continue;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun grp = &info->groups[i];
226*4882a593Smuzhiyun dev_dbg(info->dev, "%s: %d 0:%d\n", name, grp->npins, grp->pins[0]);
227*4882a593Smuzhiyun break;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun return grp;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
at91_get_groups_count(struct pinctrl_dev * pctldev)233*4882a593Smuzhiyun static int at91_get_groups_count(struct pinctrl_dev *pctldev)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun struct at91_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun return info->ngroups;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
at91_get_group_name(struct pinctrl_dev * pctldev,unsigned selector)240*4882a593Smuzhiyun static const char *at91_get_group_name(struct pinctrl_dev *pctldev,
241*4882a593Smuzhiyun unsigned selector)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun struct at91_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun return info->groups[selector].name;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
at91_get_group_pins(struct pinctrl_dev * pctldev,unsigned selector,const unsigned ** pins,unsigned * npins)248*4882a593Smuzhiyun static int at91_get_group_pins(struct pinctrl_dev *pctldev, unsigned selector,
249*4882a593Smuzhiyun const unsigned **pins,
250*4882a593Smuzhiyun unsigned *npins)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun struct at91_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun if (selector >= info->ngroups)
255*4882a593Smuzhiyun return -EINVAL;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun *pins = info->groups[selector].pins;
258*4882a593Smuzhiyun *npins = info->groups[selector].npins;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun return 0;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
at91_pin_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned offset)263*4882a593Smuzhiyun static void at91_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
264*4882a593Smuzhiyun unsigned offset)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun seq_printf(s, "%s", dev_name(pctldev->dev));
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
at91_dt_node_to_map(struct pinctrl_dev * pctldev,struct device_node * np,struct pinctrl_map ** map,unsigned * num_maps)269*4882a593Smuzhiyun static int at91_dt_node_to_map(struct pinctrl_dev *pctldev,
270*4882a593Smuzhiyun struct device_node *np,
271*4882a593Smuzhiyun struct pinctrl_map **map, unsigned *num_maps)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun struct at91_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
274*4882a593Smuzhiyun const struct at91_pin_group *grp;
275*4882a593Smuzhiyun struct pinctrl_map *new_map;
276*4882a593Smuzhiyun struct device_node *parent;
277*4882a593Smuzhiyun int map_num = 1;
278*4882a593Smuzhiyun int i;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /*
281*4882a593Smuzhiyun * first find the group of this node and check if we need to create
282*4882a593Smuzhiyun * config maps for pins
283*4882a593Smuzhiyun */
284*4882a593Smuzhiyun grp = at91_pinctrl_find_group_by_name(info, np->name);
285*4882a593Smuzhiyun if (!grp) {
286*4882a593Smuzhiyun dev_err(info->dev, "unable to find group for node %pOFn\n",
287*4882a593Smuzhiyun np);
288*4882a593Smuzhiyun return -EINVAL;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun map_num += grp->npins;
292*4882a593Smuzhiyun new_map = devm_kcalloc(pctldev->dev, map_num, sizeof(*new_map),
293*4882a593Smuzhiyun GFP_KERNEL);
294*4882a593Smuzhiyun if (!new_map)
295*4882a593Smuzhiyun return -ENOMEM;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun *map = new_map;
298*4882a593Smuzhiyun *num_maps = map_num;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /* create mux map */
301*4882a593Smuzhiyun parent = of_get_parent(np);
302*4882a593Smuzhiyun if (!parent) {
303*4882a593Smuzhiyun devm_kfree(pctldev->dev, new_map);
304*4882a593Smuzhiyun return -EINVAL;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun new_map[0].type = PIN_MAP_TYPE_MUX_GROUP;
307*4882a593Smuzhiyun new_map[0].data.mux.function = parent->name;
308*4882a593Smuzhiyun new_map[0].data.mux.group = np->name;
309*4882a593Smuzhiyun of_node_put(parent);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun /* create config map */
312*4882a593Smuzhiyun new_map++;
313*4882a593Smuzhiyun for (i = 0; i < grp->npins; i++) {
314*4882a593Smuzhiyun new_map[i].type = PIN_MAP_TYPE_CONFIGS_PIN;
315*4882a593Smuzhiyun new_map[i].data.configs.group_or_pin =
316*4882a593Smuzhiyun pin_get_name(pctldev, grp->pins[i]);
317*4882a593Smuzhiyun new_map[i].data.configs.configs = &grp->pins_conf[i].conf;
318*4882a593Smuzhiyun new_map[i].data.configs.num_configs = 1;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun dev_dbg(pctldev->dev, "maps: function %s group %s num %d\n",
322*4882a593Smuzhiyun (*map)->data.mux.function, (*map)->data.mux.group, map_num);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun return 0;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
at91_dt_free_map(struct pinctrl_dev * pctldev,struct pinctrl_map * map,unsigned num_maps)327*4882a593Smuzhiyun static void at91_dt_free_map(struct pinctrl_dev *pctldev,
328*4882a593Smuzhiyun struct pinctrl_map *map, unsigned num_maps)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun static const struct pinctrl_ops at91_pctrl_ops = {
333*4882a593Smuzhiyun .get_groups_count = at91_get_groups_count,
334*4882a593Smuzhiyun .get_group_name = at91_get_group_name,
335*4882a593Smuzhiyun .get_group_pins = at91_get_group_pins,
336*4882a593Smuzhiyun .pin_dbg_show = at91_pin_dbg_show,
337*4882a593Smuzhiyun .dt_node_to_map = at91_dt_node_to_map,
338*4882a593Smuzhiyun .dt_free_map = at91_dt_free_map,
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun
pin_to_controller(struct at91_pinctrl * info,unsigned int bank)341*4882a593Smuzhiyun static void __iomem *pin_to_controller(struct at91_pinctrl *info,
342*4882a593Smuzhiyun unsigned int bank)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun if (!gpio_chips[bank])
345*4882a593Smuzhiyun return NULL;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun return gpio_chips[bank]->regbase;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
pin_to_bank(unsigned pin)350*4882a593Smuzhiyun static inline int pin_to_bank(unsigned pin)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun return pin /= MAX_NB_GPIO_PER_BANK;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
pin_to_mask(unsigned int pin)355*4882a593Smuzhiyun static unsigned pin_to_mask(unsigned int pin)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun return 1 << pin;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
two_bit_pin_value_shift_amount(unsigned int pin)360*4882a593Smuzhiyun static unsigned two_bit_pin_value_shift_amount(unsigned int pin)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun /* return the shift value for a pin for "two bit" per pin registers,
363*4882a593Smuzhiyun * i.e. drive strength */
364*4882a593Smuzhiyun return 2*((pin >= MAX_NB_GPIO_PER_BANK/2)
365*4882a593Smuzhiyun ? pin - MAX_NB_GPIO_PER_BANK/2 : pin);
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
sama5d3_get_drive_register(unsigned int pin)368*4882a593Smuzhiyun static unsigned sama5d3_get_drive_register(unsigned int pin)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun /* drive strength is split between two registers
371*4882a593Smuzhiyun * with two bits per pin */
372*4882a593Smuzhiyun return (pin >= MAX_NB_GPIO_PER_BANK/2)
373*4882a593Smuzhiyun ? SAMA5D3_PIO_DRIVER2 : SAMA5D3_PIO_DRIVER1;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
at91sam9x5_get_drive_register(unsigned int pin)376*4882a593Smuzhiyun static unsigned at91sam9x5_get_drive_register(unsigned int pin)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun /* drive strength is split between two registers
379*4882a593Smuzhiyun * with two bits per pin */
380*4882a593Smuzhiyun return (pin >= MAX_NB_GPIO_PER_BANK/2)
381*4882a593Smuzhiyun ? AT91SAM9X5_PIO_DRIVER2 : AT91SAM9X5_PIO_DRIVER1;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
at91_mux_disable_interrupt(void __iomem * pio,unsigned mask)384*4882a593Smuzhiyun static void at91_mux_disable_interrupt(void __iomem *pio, unsigned mask)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun writel_relaxed(mask, pio + PIO_IDR);
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
at91_mux_get_pullup(void __iomem * pio,unsigned pin)389*4882a593Smuzhiyun static unsigned at91_mux_get_pullup(void __iomem *pio, unsigned pin)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun return !((readl_relaxed(pio + PIO_PUSR) >> pin) & 0x1);
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
at91_mux_set_pullup(void __iomem * pio,unsigned mask,bool on)394*4882a593Smuzhiyun static void at91_mux_set_pullup(void __iomem *pio, unsigned mask, bool on)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun if (on)
397*4882a593Smuzhiyun writel_relaxed(mask, pio + PIO_PPDDR);
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun writel_relaxed(mask, pio + (on ? PIO_PUER : PIO_PUDR));
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
at91_mux_get_output(void __iomem * pio,unsigned int pin,bool * val)402*4882a593Smuzhiyun static bool at91_mux_get_output(void __iomem *pio, unsigned int pin, bool *val)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun *val = (readl_relaxed(pio + PIO_ODSR) >> pin) & 0x1;
405*4882a593Smuzhiyun return (readl_relaxed(pio + PIO_OSR) >> pin) & 0x1;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
at91_mux_set_output(void __iomem * pio,unsigned int mask,bool is_on,bool val)408*4882a593Smuzhiyun static void at91_mux_set_output(void __iomem *pio, unsigned int mask,
409*4882a593Smuzhiyun bool is_on, bool val)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun writel_relaxed(mask, pio + (val ? PIO_SODR : PIO_CODR));
412*4882a593Smuzhiyun writel_relaxed(mask, pio + (is_on ? PIO_OER : PIO_ODR));
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
at91_mux_get_multidrive(void __iomem * pio,unsigned pin)415*4882a593Smuzhiyun static unsigned at91_mux_get_multidrive(void __iomem *pio, unsigned pin)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun return (readl_relaxed(pio + PIO_MDSR) >> pin) & 0x1;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
at91_mux_set_multidrive(void __iomem * pio,unsigned mask,bool on)420*4882a593Smuzhiyun static void at91_mux_set_multidrive(void __iomem *pio, unsigned mask, bool on)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun writel_relaxed(mask, pio + (on ? PIO_MDER : PIO_MDDR));
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
at91_mux_set_A_periph(void __iomem * pio,unsigned mask)425*4882a593Smuzhiyun static void at91_mux_set_A_periph(void __iomem *pio, unsigned mask)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun writel_relaxed(mask, pio + PIO_ASR);
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
at91_mux_set_B_periph(void __iomem * pio,unsigned mask)430*4882a593Smuzhiyun static void at91_mux_set_B_periph(void __iomem *pio, unsigned mask)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun writel_relaxed(mask, pio + PIO_BSR);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
at91_mux_pio3_set_A_periph(void __iomem * pio,unsigned mask)435*4882a593Smuzhiyun static void at91_mux_pio3_set_A_periph(void __iomem *pio, unsigned mask)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun writel_relaxed(readl_relaxed(pio + PIO_ABCDSR1) & ~mask,
439*4882a593Smuzhiyun pio + PIO_ABCDSR1);
440*4882a593Smuzhiyun writel_relaxed(readl_relaxed(pio + PIO_ABCDSR2) & ~mask,
441*4882a593Smuzhiyun pio + PIO_ABCDSR2);
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
at91_mux_pio3_set_B_periph(void __iomem * pio,unsigned mask)444*4882a593Smuzhiyun static void at91_mux_pio3_set_B_periph(void __iomem *pio, unsigned mask)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun writel_relaxed(readl_relaxed(pio + PIO_ABCDSR1) | mask,
447*4882a593Smuzhiyun pio + PIO_ABCDSR1);
448*4882a593Smuzhiyun writel_relaxed(readl_relaxed(pio + PIO_ABCDSR2) & ~mask,
449*4882a593Smuzhiyun pio + PIO_ABCDSR2);
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
at91_mux_pio3_set_C_periph(void __iomem * pio,unsigned mask)452*4882a593Smuzhiyun static void at91_mux_pio3_set_C_periph(void __iomem *pio, unsigned mask)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun writel_relaxed(readl_relaxed(pio + PIO_ABCDSR1) & ~mask, pio + PIO_ABCDSR1);
455*4882a593Smuzhiyun writel_relaxed(readl_relaxed(pio + PIO_ABCDSR2) | mask, pio + PIO_ABCDSR2);
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
at91_mux_pio3_set_D_periph(void __iomem * pio,unsigned mask)458*4882a593Smuzhiyun static void at91_mux_pio3_set_D_periph(void __iomem *pio, unsigned mask)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun writel_relaxed(readl_relaxed(pio + PIO_ABCDSR1) | mask, pio + PIO_ABCDSR1);
461*4882a593Smuzhiyun writel_relaxed(readl_relaxed(pio + PIO_ABCDSR2) | mask, pio + PIO_ABCDSR2);
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
at91_mux_pio3_get_periph(void __iomem * pio,unsigned mask)464*4882a593Smuzhiyun static enum at91_mux at91_mux_pio3_get_periph(void __iomem *pio, unsigned mask)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun unsigned select;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun if (readl_relaxed(pio + PIO_PSR) & mask)
469*4882a593Smuzhiyun return AT91_MUX_GPIO;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun select = !!(readl_relaxed(pio + PIO_ABCDSR1) & mask);
472*4882a593Smuzhiyun select |= (!!(readl_relaxed(pio + PIO_ABCDSR2) & mask) << 1);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun return select + 1;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
at91_mux_get_periph(void __iomem * pio,unsigned mask)477*4882a593Smuzhiyun static enum at91_mux at91_mux_get_periph(void __iomem *pio, unsigned mask)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun unsigned select;
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun if (readl_relaxed(pio + PIO_PSR) & mask)
482*4882a593Smuzhiyun return AT91_MUX_GPIO;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun select = readl_relaxed(pio + PIO_ABSR) & mask;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun return select + 1;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
at91_mux_get_deglitch(void __iomem * pio,unsigned pin)489*4882a593Smuzhiyun static bool at91_mux_get_deglitch(void __iomem *pio, unsigned pin)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun return (readl_relaxed(pio + PIO_IFSR) >> pin) & 0x1;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
at91_mux_set_deglitch(void __iomem * pio,unsigned mask,bool is_on)494*4882a593Smuzhiyun static void at91_mux_set_deglitch(void __iomem *pio, unsigned mask, bool is_on)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun writel_relaxed(mask, pio + (is_on ? PIO_IFER : PIO_IFDR));
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
at91_mux_pio3_get_deglitch(void __iomem * pio,unsigned pin)499*4882a593Smuzhiyun static bool at91_mux_pio3_get_deglitch(void __iomem *pio, unsigned pin)
500*4882a593Smuzhiyun {
501*4882a593Smuzhiyun if ((readl_relaxed(pio + PIO_IFSR) >> pin) & 0x1)
502*4882a593Smuzhiyun return !((readl_relaxed(pio + PIO_IFSCSR) >> pin) & 0x1);
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun return false;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
at91_mux_pio3_set_deglitch(void __iomem * pio,unsigned mask,bool is_on)507*4882a593Smuzhiyun static void at91_mux_pio3_set_deglitch(void __iomem *pio, unsigned mask, bool is_on)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun if (is_on)
510*4882a593Smuzhiyun writel_relaxed(mask, pio + PIO_IFSCDR);
511*4882a593Smuzhiyun at91_mux_set_deglitch(pio, mask, is_on);
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun
at91_mux_pio3_get_debounce(void __iomem * pio,unsigned pin,u32 * div)514*4882a593Smuzhiyun static bool at91_mux_pio3_get_debounce(void __iomem *pio, unsigned pin, u32 *div)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun *div = readl_relaxed(pio + PIO_SCDR);
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun return ((readl_relaxed(pio + PIO_IFSR) >> pin) & 0x1) &&
519*4882a593Smuzhiyun ((readl_relaxed(pio + PIO_IFSCSR) >> pin) & 0x1);
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun
at91_mux_pio3_set_debounce(void __iomem * pio,unsigned mask,bool is_on,u32 div)522*4882a593Smuzhiyun static void at91_mux_pio3_set_debounce(void __iomem *pio, unsigned mask,
523*4882a593Smuzhiyun bool is_on, u32 div)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun if (is_on) {
526*4882a593Smuzhiyun writel_relaxed(mask, pio + PIO_IFSCER);
527*4882a593Smuzhiyun writel_relaxed(div & PIO_SCDR_DIV, pio + PIO_SCDR);
528*4882a593Smuzhiyun writel_relaxed(mask, pio + PIO_IFER);
529*4882a593Smuzhiyun } else
530*4882a593Smuzhiyun writel_relaxed(mask, pio + PIO_IFSCDR);
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun
at91_mux_pio3_get_pulldown(void __iomem * pio,unsigned pin)533*4882a593Smuzhiyun static bool at91_mux_pio3_get_pulldown(void __iomem *pio, unsigned pin)
534*4882a593Smuzhiyun {
535*4882a593Smuzhiyun return !((readl_relaxed(pio + PIO_PPDSR) >> pin) & 0x1);
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun
at91_mux_pio3_set_pulldown(void __iomem * pio,unsigned mask,bool is_on)538*4882a593Smuzhiyun static void at91_mux_pio3_set_pulldown(void __iomem *pio, unsigned mask, bool is_on)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun if (is_on)
541*4882a593Smuzhiyun writel_relaxed(mask, pio + PIO_PUDR);
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun writel_relaxed(mask, pio + (is_on ? PIO_PPDER : PIO_PPDDR));
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun
at91_mux_pio3_disable_schmitt_trig(void __iomem * pio,unsigned mask)546*4882a593Smuzhiyun static void at91_mux_pio3_disable_schmitt_trig(void __iomem *pio, unsigned mask)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun writel_relaxed(readl_relaxed(pio + PIO_SCHMITT) | mask, pio + PIO_SCHMITT);
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun
at91_mux_pio3_get_schmitt_trig(void __iomem * pio,unsigned pin)551*4882a593Smuzhiyun static bool at91_mux_pio3_get_schmitt_trig(void __iomem *pio, unsigned pin)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun return (readl_relaxed(pio + PIO_SCHMITT) >> pin) & 0x1;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun
read_drive_strength(void __iomem * reg,unsigned pin)556*4882a593Smuzhiyun static inline u32 read_drive_strength(void __iomem *reg, unsigned pin)
557*4882a593Smuzhiyun {
558*4882a593Smuzhiyun unsigned tmp = readl_relaxed(reg);
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun tmp = tmp >> two_bit_pin_value_shift_amount(pin);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun return tmp & DRIVE_STRENGTH_MASK;
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
at91_mux_sama5d3_get_drivestrength(void __iomem * pio,unsigned pin)565*4882a593Smuzhiyun static unsigned at91_mux_sama5d3_get_drivestrength(void __iomem *pio,
566*4882a593Smuzhiyun unsigned pin)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun unsigned tmp = read_drive_strength(pio +
569*4882a593Smuzhiyun sama5d3_get_drive_register(pin), pin);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun /* SAMA5 strength is 1:1 with our defines,
572*4882a593Smuzhiyun * except 0 is equivalent to low per datasheet */
573*4882a593Smuzhiyun if (!tmp)
574*4882a593Smuzhiyun tmp = DRIVE_STRENGTH_BIT_MSK(LOW);
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun return tmp;
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun
at91_mux_sam9x5_get_drivestrength(void __iomem * pio,unsigned pin)579*4882a593Smuzhiyun static unsigned at91_mux_sam9x5_get_drivestrength(void __iomem *pio,
580*4882a593Smuzhiyun unsigned pin)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun unsigned tmp = read_drive_strength(pio +
583*4882a593Smuzhiyun at91sam9x5_get_drive_register(pin), pin);
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun /* strength is inverse in SAM9x5s hardware with the pinctrl defines
586*4882a593Smuzhiyun * hardware: 0 = hi, 1 = med, 2 = low, 3 = rsvd */
587*4882a593Smuzhiyun tmp = DRIVE_STRENGTH_BIT_MSK(HI) - tmp;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun return tmp;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
at91_mux_sam9x60_get_drivestrength(void __iomem * pio,unsigned pin)592*4882a593Smuzhiyun static unsigned at91_mux_sam9x60_get_drivestrength(void __iomem *pio,
593*4882a593Smuzhiyun unsigned pin)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun unsigned tmp = readl_relaxed(pio + SAM9X60_PIO_DRIVER1);
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun if (tmp & BIT(pin))
598*4882a593Smuzhiyun return DRIVE_STRENGTH_BIT_HI;
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun return DRIVE_STRENGTH_BIT_LOW;
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun
at91_mux_sam9x60_get_slewrate(void __iomem * pio,unsigned pin)603*4882a593Smuzhiyun static unsigned at91_mux_sam9x60_get_slewrate(void __iomem *pio, unsigned pin)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun unsigned tmp = readl_relaxed(pio + SAM9X60_PIO_SLEWR);
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun if ((tmp & BIT(pin)))
608*4882a593Smuzhiyun return SLEWRATE_BIT_ENA;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun return SLEWRATE_BIT_DIS;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun
set_drive_strength(void __iomem * reg,unsigned pin,u32 strength)613*4882a593Smuzhiyun static void set_drive_strength(void __iomem *reg, unsigned pin, u32 strength)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun unsigned tmp = readl_relaxed(reg);
616*4882a593Smuzhiyun unsigned shift = two_bit_pin_value_shift_amount(pin);
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun tmp &= ~(DRIVE_STRENGTH_MASK << shift);
619*4882a593Smuzhiyun tmp |= strength << shift;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun writel_relaxed(tmp, reg);
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
at91_mux_sama5d3_set_drivestrength(void __iomem * pio,unsigned pin,u32 setting)624*4882a593Smuzhiyun static void at91_mux_sama5d3_set_drivestrength(void __iomem *pio, unsigned pin,
625*4882a593Smuzhiyun u32 setting)
626*4882a593Smuzhiyun {
627*4882a593Smuzhiyun /* do nothing if setting is zero */
628*4882a593Smuzhiyun if (!setting)
629*4882a593Smuzhiyun return;
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun /* strength is 1 to 1 with setting for SAMA5 */
632*4882a593Smuzhiyun set_drive_strength(pio + sama5d3_get_drive_register(pin), pin, setting);
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun
at91_mux_sam9x5_set_drivestrength(void __iomem * pio,unsigned pin,u32 setting)635*4882a593Smuzhiyun static void at91_mux_sam9x5_set_drivestrength(void __iomem *pio, unsigned pin,
636*4882a593Smuzhiyun u32 setting)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun /* do nothing if setting is zero */
639*4882a593Smuzhiyun if (!setting)
640*4882a593Smuzhiyun return;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun /* strength is inverse on SAM9x5s with our defines
643*4882a593Smuzhiyun * 0 = hi, 1 = med, 2 = low, 3 = rsvd */
644*4882a593Smuzhiyun setting = DRIVE_STRENGTH_BIT_MSK(HI) - setting;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun set_drive_strength(pio + at91sam9x5_get_drive_register(pin), pin,
647*4882a593Smuzhiyun setting);
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun
at91_mux_sam9x60_set_drivestrength(void __iomem * pio,unsigned pin,u32 setting)650*4882a593Smuzhiyun static void at91_mux_sam9x60_set_drivestrength(void __iomem *pio, unsigned pin,
651*4882a593Smuzhiyun u32 setting)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun unsigned int tmp;
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun if (setting <= DRIVE_STRENGTH_BIT_DEF ||
656*4882a593Smuzhiyun setting == DRIVE_STRENGTH_BIT_MED ||
657*4882a593Smuzhiyun setting > DRIVE_STRENGTH_BIT_HI)
658*4882a593Smuzhiyun return;
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun tmp = readl_relaxed(pio + SAM9X60_PIO_DRIVER1);
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun /* Strength is 0: low, 1: hi */
663*4882a593Smuzhiyun if (setting == DRIVE_STRENGTH_BIT_LOW)
664*4882a593Smuzhiyun tmp &= ~BIT(pin);
665*4882a593Smuzhiyun else
666*4882a593Smuzhiyun tmp |= BIT(pin);
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun writel_relaxed(tmp, pio + SAM9X60_PIO_DRIVER1);
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun
at91_mux_sam9x60_set_slewrate(void __iomem * pio,unsigned pin,u32 setting)671*4882a593Smuzhiyun static void at91_mux_sam9x60_set_slewrate(void __iomem *pio, unsigned pin,
672*4882a593Smuzhiyun u32 setting)
673*4882a593Smuzhiyun {
674*4882a593Smuzhiyun unsigned int tmp;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun if (setting < SLEWRATE_BIT_ENA || setting > SLEWRATE_BIT_DIS)
677*4882a593Smuzhiyun return;
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun tmp = readl_relaxed(pio + SAM9X60_PIO_SLEWR);
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun if (setting == SLEWRATE_BIT_DIS)
682*4882a593Smuzhiyun tmp &= ~BIT(pin);
683*4882a593Smuzhiyun else
684*4882a593Smuzhiyun tmp |= BIT(pin);
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun writel_relaxed(tmp, pio + SAM9X60_PIO_SLEWR);
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun static struct at91_pinctrl_mux_ops at91rm9200_ops = {
690*4882a593Smuzhiyun .get_periph = at91_mux_get_periph,
691*4882a593Smuzhiyun .mux_A_periph = at91_mux_set_A_periph,
692*4882a593Smuzhiyun .mux_B_periph = at91_mux_set_B_periph,
693*4882a593Smuzhiyun .get_deglitch = at91_mux_get_deglitch,
694*4882a593Smuzhiyun .set_deglitch = at91_mux_set_deglitch,
695*4882a593Smuzhiyun .irq_type = gpio_irq_type,
696*4882a593Smuzhiyun };
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun static struct at91_pinctrl_mux_ops at91sam9x5_ops = {
699*4882a593Smuzhiyun .get_periph = at91_mux_pio3_get_periph,
700*4882a593Smuzhiyun .mux_A_periph = at91_mux_pio3_set_A_periph,
701*4882a593Smuzhiyun .mux_B_periph = at91_mux_pio3_set_B_periph,
702*4882a593Smuzhiyun .mux_C_periph = at91_mux_pio3_set_C_periph,
703*4882a593Smuzhiyun .mux_D_periph = at91_mux_pio3_set_D_periph,
704*4882a593Smuzhiyun .get_deglitch = at91_mux_pio3_get_deglitch,
705*4882a593Smuzhiyun .set_deglitch = at91_mux_pio3_set_deglitch,
706*4882a593Smuzhiyun .get_debounce = at91_mux_pio3_get_debounce,
707*4882a593Smuzhiyun .set_debounce = at91_mux_pio3_set_debounce,
708*4882a593Smuzhiyun .get_pulldown = at91_mux_pio3_get_pulldown,
709*4882a593Smuzhiyun .set_pulldown = at91_mux_pio3_set_pulldown,
710*4882a593Smuzhiyun .get_schmitt_trig = at91_mux_pio3_get_schmitt_trig,
711*4882a593Smuzhiyun .disable_schmitt_trig = at91_mux_pio3_disable_schmitt_trig,
712*4882a593Smuzhiyun .get_drivestrength = at91_mux_sam9x5_get_drivestrength,
713*4882a593Smuzhiyun .set_drivestrength = at91_mux_sam9x5_set_drivestrength,
714*4882a593Smuzhiyun .irq_type = alt_gpio_irq_type,
715*4882a593Smuzhiyun };
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun static const struct at91_pinctrl_mux_ops sam9x60_ops = {
718*4882a593Smuzhiyun .get_periph = at91_mux_pio3_get_periph,
719*4882a593Smuzhiyun .mux_A_periph = at91_mux_pio3_set_A_periph,
720*4882a593Smuzhiyun .mux_B_periph = at91_mux_pio3_set_B_periph,
721*4882a593Smuzhiyun .mux_C_periph = at91_mux_pio3_set_C_periph,
722*4882a593Smuzhiyun .mux_D_periph = at91_mux_pio3_set_D_periph,
723*4882a593Smuzhiyun .get_deglitch = at91_mux_pio3_get_deglitch,
724*4882a593Smuzhiyun .set_deglitch = at91_mux_pio3_set_deglitch,
725*4882a593Smuzhiyun .get_debounce = at91_mux_pio3_get_debounce,
726*4882a593Smuzhiyun .set_debounce = at91_mux_pio3_set_debounce,
727*4882a593Smuzhiyun .get_pulldown = at91_mux_pio3_get_pulldown,
728*4882a593Smuzhiyun .set_pulldown = at91_mux_pio3_set_pulldown,
729*4882a593Smuzhiyun .get_schmitt_trig = at91_mux_pio3_get_schmitt_trig,
730*4882a593Smuzhiyun .disable_schmitt_trig = at91_mux_pio3_disable_schmitt_trig,
731*4882a593Smuzhiyun .get_drivestrength = at91_mux_sam9x60_get_drivestrength,
732*4882a593Smuzhiyun .set_drivestrength = at91_mux_sam9x60_set_drivestrength,
733*4882a593Smuzhiyun .get_slewrate = at91_mux_sam9x60_get_slewrate,
734*4882a593Smuzhiyun .set_slewrate = at91_mux_sam9x60_set_slewrate,
735*4882a593Smuzhiyun .irq_type = alt_gpio_irq_type,
736*4882a593Smuzhiyun };
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun static struct at91_pinctrl_mux_ops sama5d3_ops = {
739*4882a593Smuzhiyun .get_periph = at91_mux_pio3_get_periph,
740*4882a593Smuzhiyun .mux_A_periph = at91_mux_pio3_set_A_periph,
741*4882a593Smuzhiyun .mux_B_periph = at91_mux_pio3_set_B_periph,
742*4882a593Smuzhiyun .mux_C_periph = at91_mux_pio3_set_C_periph,
743*4882a593Smuzhiyun .mux_D_periph = at91_mux_pio3_set_D_periph,
744*4882a593Smuzhiyun .get_deglitch = at91_mux_pio3_get_deglitch,
745*4882a593Smuzhiyun .set_deglitch = at91_mux_pio3_set_deglitch,
746*4882a593Smuzhiyun .get_debounce = at91_mux_pio3_get_debounce,
747*4882a593Smuzhiyun .set_debounce = at91_mux_pio3_set_debounce,
748*4882a593Smuzhiyun .get_pulldown = at91_mux_pio3_get_pulldown,
749*4882a593Smuzhiyun .set_pulldown = at91_mux_pio3_set_pulldown,
750*4882a593Smuzhiyun .get_schmitt_trig = at91_mux_pio3_get_schmitt_trig,
751*4882a593Smuzhiyun .disable_schmitt_trig = at91_mux_pio3_disable_schmitt_trig,
752*4882a593Smuzhiyun .get_drivestrength = at91_mux_sama5d3_get_drivestrength,
753*4882a593Smuzhiyun .set_drivestrength = at91_mux_sama5d3_set_drivestrength,
754*4882a593Smuzhiyun .irq_type = alt_gpio_irq_type,
755*4882a593Smuzhiyun };
756*4882a593Smuzhiyun
at91_pin_dbg(const struct device * dev,const struct at91_pmx_pin * pin)757*4882a593Smuzhiyun static void at91_pin_dbg(const struct device *dev, const struct at91_pmx_pin *pin)
758*4882a593Smuzhiyun {
759*4882a593Smuzhiyun if (pin->mux) {
760*4882a593Smuzhiyun dev_dbg(dev, "pio%c%d configured as periph%c with conf = 0x%lx\n",
761*4882a593Smuzhiyun pin->bank + 'A', pin->pin, pin->mux - 1 + 'A', pin->conf);
762*4882a593Smuzhiyun } else {
763*4882a593Smuzhiyun dev_dbg(dev, "pio%c%d configured as gpio with conf = 0x%lx\n",
764*4882a593Smuzhiyun pin->bank + 'A', pin->pin, pin->conf);
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
pin_check_config(struct at91_pinctrl * info,const char * name,int index,const struct at91_pmx_pin * pin)768*4882a593Smuzhiyun static int pin_check_config(struct at91_pinctrl *info, const char *name,
769*4882a593Smuzhiyun int index, const struct at91_pmx_pin *pin)
770*4882a593Smuzhiyun {
771*4882a593Smuzhiyun int mux;
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun /* check if it's a valid config */
774*4882a593Smuzhiyun if (pin->bank >= gpio_banks) {
775*4882a593Smuzhiyun dev_err(info->dev, "%s: pin conf %d bank_id %d >= nbanks %d\n",
776*4882a593Smuzhiyun name, index, pin->bank, gpio_banks);
777*4882a593Smuzhiyun return -EINVAL;
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun if (!gpio_chips[pin->bank]) {
781*4882a593Smuzhiyun dev_err(info->dev, "%s: pin conf %d bank_id %d not enabled\n",
782*4882a593Smuzhiyun name, index, pin->bank);
783*4882a593Smuzhiyun return -ENXIO;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun if (pin->pin >= MAX_NB_GPIO_PER_BANK) {
787*4882a593Smuzhiyun dev_err(info->dev, "%s: pin conf %d pin_bank_id %d >= %d\n",
788*4882a593Smuzhiyun name, index, pin->pin, MAX_NB_GPIO_PER_BANK);
789*4882a593Smuzhiyun return -EINVAL;
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun if (!pin->mux)
793*4882a593Smuzhiyun return 0;
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun mux = pin->mux - 1;
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun if (mux >= info->nmux) {
798*4882a593Smuzhiyun dev_err(info->dev, "%s: pin conf %d mux_id %d >= nmux %d\n",
799*4882a593Smuzhiyun name, index, mux, info->nmux);
800*4882a593Smuzhiyun return -EINVAL;
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun if (!(info->mux_mask[pin->bank * info->nmux + mux] & 1 << pin->pin)) {
804*4882a593Smuzhiyun dev_err(info->dev, "%s: pin conf %d mux_id %d not supported for pio%c%d\n",
805*4882a593Smuzhiyun name, index, mux, pin->bank + 'A', pin->pin);
806*4882a593Smuzhiyun return -EINVAL;
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun return 0;
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun
at91_mux_gpio_disable(void __iomem * pio,unsigned mask)812*4882a593Smuzhiyun static void at91_mux_gpio_disable(void __iomem *pio, unsigned mask)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun writel_relaxed(mask, pio + PIO_PDR);
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun
at91_mux_gpio_enable(void __iomem * pio,unsigned mask,bool input)817*4882a593Smuzhiyun static void at91_mux_gpio_enable(void __iomem *pio, unsigned mask, bool input)
818*4882a593Smuzhiyun {
819*4882a593Smuzhiyun writel_relaxed(mask, pio + PIO_PER);
820*4882a593Smuzhiyun writel_relaxed(mask, pio + (input ? PIO_ODR : PIO_OER));
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun
at91_pmx_set(struct pinctrl_dev * pctldev,unsigned selector,unsigned group)823*4882a593Smuzhiyun static int at91_pmx_set(struct pinctrl_dev *pctldev, unsigned selector,
824*4882a593Smuzhiyun unsigned group)
825*4882a593Smuzhiyun {
826*4882a593Smuzhiyun struct at91_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
827*4882a593Smuzhiyun const struct at91_pmx_pin *pins_conf = info->groups[group].pins_conf;
828*4882a593Smuzhiyun const struct at91_pmx_pin *pin;
829*4882a593Smuzhiyun uint32_t npins = info->groups[group].npins;
830*4882a593Smuzhiyun int i, ret;
831*4882a593Smuzhiyun unsigned mask;
832*4882a593Smuzhiyun void __iomem *pio;
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun dev_dbg(info->dev, "enable function %s group %s\n",
835*4882a593Smuzhiyun info->functions[selector].name, info->groups[group].name);
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun /* first check that all the pins of the group are valid with a valid
838*4882a593Smuzhiyun * parameter */
839*4882a593Smuzhiyun for (i = 0; i < npins; i++) {
840*4882a593Smuzhiyun pin = &pins_conf[i];
841*4882a593Smuzhiyun ret = pin_check_config(info, info->groups[group].name, i, pin);
842*4882a593Smuzhiyun if (ret)
843*4882a593Smuzhiyun return ret;
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun for (i = 0; i < npins; i++) {
847*4882a593Smuzhiyun pin = &pins_conf[i];
848*4882a593Smuzhiyun at91_pin_dbg(info->dev, pin);
849*4882a593Smuzhiyun pio = pin_to_controller(info, pin->bank);
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun if (!pio)
852*4882a593Smuzhiyun continue;
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun mask = pin_to_mask(pin->pin);
855*4882a593Smuzhiyun at91_mux_disable_interrupt(pio, mask);
856*4882a593Smuzhiyun switch (pin->mux) {
857*4882a593Smuzhiyun case AT91_MUX_GPIO:
858*4882a593Smuzhiyun at91_mux_gpio_enable(pio, mask, 1);
859*4882a593Smuzhiyun break;
860*4882a593Smuzhiyun case AT91_MUX_PERIPH_A:
861*4882a593Smuzhiyun info->ops->mux_A_periph(pio, mask);
862*4882a593Smuzhiyun break;
863*4882a593Smuzhiyun case AT91_MUX_PERIPH_B:
864*4882a593Smuzhiyun info->ops->mux_B_periph(pio, mask);
865*4882a593Smuzhiyun break;
866*4882a593Smuzhiyun case AT91_MUX_PERIPH_C:
867*4882a593Smuzhiyun if (!info->ops->mux_C_periph)
868*4882a593Smuzhiyun return -EINVAL;
869*4882a593Smuzhiyun info->ops->mux_C_periph(pio, mask);
870*4882a593Smuzhiyun break;
871*4882a593Smuzhiyun case AT91_MUX_PERIPH_D:
872*4882a593Smuzhiyun if (!info->ops->mux_D_periph)
873*4882a593Smuzhiyun return -EINVAL;
874*4882a593Smuzhiyun info->ops->mux_D_periph(pio, mask);
875*4882a593Smuzhiyun break;
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun if (pin->mux)
878*4882a593Smuzhiyun at91_mux_gpio_disable(pio, mask);
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun return 0;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun
at91_pmx_get_funcs_count(struct pinctrl_dev * pctldev)884*4882a593Smuzhiyun static int at91_pmx_get_funcs_count(struct pinctrl_dev *pctldev)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun struct at91_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun return info->nfunctions;
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun
at91_pmx_get_func_name(struct pinctrl_dev * pctldev,unsigned selector)891*4882a593Smuzhiyun static const char *at91_pmx_get_func_name(struct pinctrl_dev *pctldev,
892*4882a593Smuzhiyun unsigned selector)
893*4882a593Smuzhiyun {
894*4882a593Smuzhiyun struct at91_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun return info->functions[selector].name;
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun
at91_pmx_get_groups(struct pinctrl_dev * pctldev,unsigned selector,const char * const ** groups,unsigned * const num_groups)899*4882a593Smuzhiyun static int at91_pmx_get_groups(struct pinctrl_dev *pctldev, unsigned selector,
900*4882a593Smuzhiyun const char * const **groups,
901*4882a593Smuzhiyun unsigned * const num_groups)
902*4882a593Smuzhiyun {
903*4882a593Smuzhiyun struct at91_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun *groups = info->functions[selector].groups;
906*4882a593Smuzhiyun *num_groups = info->functions[selector].ngroups;
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun return 0;
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun
at91_gpio_request_enable(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned offset)911*4882a593Smuzhiyun static int at91_gpio_request_enable(struct pinctrl_dev *pctldev,
912*4882a593Smuzhiyun struct pinctrl_gpio_range *range,
913*4882a593Smuzhiyun unsigned offset)
914*4882a593Smuzhiyun {
915*4882a593Smuzhiyun struct at91_pinctrl *npct = pinctrl_dev_get_drvdata(pctldev);
916*4882a593Smuzhiyun struct at91_gpio_chip *at91_chip;
917*4882a593Smuzhiyun struct gpio_chip *chip;
918*4882a593Smuzhiyun unsigned mask;
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun if (!range) {
921*4882a593Smuzhiyun dev_err(npct->dev, "invalid range\n");
922*4882a593Smuzhiyun return -EINVAL;
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun if (!range->gc) {
925*4882a593Smuzhiyun dev_err(npct->dev, "missing GPIO chip in range\n");
926*4882a593Smuzhiyun return -EINVAL;
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun chip = range->gc;
929*4882a593Smuzhiyun at91_chip = gpiochip_get_data(chip);
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun dev_dbg(npct->dev, "enable pin %u as GPIO\n", offset);
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun mask = 1 << (offset - chip->base);
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun dev_dbg(npct->dev, "enable pin %u as PIO%c%d 0x%x\n",
936*4882a593Smuzhiyun offset, 'A' + range->id, offset - chip->base, mask);
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun writel_relaxed(mask, at91_chip->regbase + PIO_PER);
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun return 0;
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun
at91_gpio_disable_free(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned offset)943*4882a593Smuzhiyun static void at91_gpio_disable_free(struct pinctrl_dev *pctldev,
944*4882a593Smuzhiyun struct pinctrl_gpio_range *range,
945*4882a593Smuzhiyun unsigned offset)
946*4882a593Smuzhiyun {
947*4882a593Smuzhiyun struct at91_pinctrl *npct = pinctrl_dev_get_drvdata(pctldev);
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun dev_dbg(npct->dev, "disable pin %u as GPIO\n", offset);
950*4882a593Smuzhiyun /* Set the pin to some default state, GPIO is usually default */
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun static const struct pinmux_ops at91_pmx_ops = {
954*4882a593Smuzhiyun .get_functions_count = at91_pmx_get_funcs_count,
955*4882a593Smuzhiyun .get_function_name = at91_pmx_get_func_name,
956*4882a593Smuzhiyun .get_function_groups = at91_pmx_get_groups,
957*4882a593Smuzhiyun .set_mux = at91_pmx_set,
958*4882a593Smuzhiyun .gpio_request_enable = at91_gpio_request_enable,
959*4882a593Smuzhiyun .gpio_disable_free = at91_gpio_disable_free,
960*4882a593Smuzhiyun };
961*4882a593Smuzhiyun
at91_pinconf_get(struct pinctrl_dev * pctldev,unsigned pin_id,unsigned long * config)962*4882a593Smuzhiyun static int at91_pinconf_get(struct pinctrl_dev *pctldev,
963*4882a593Smuzhiyun unsigned pin_id, unsigned long *config)
964*4882a593Smuzhiyun {
965*4882a593Smuzhiyun struct at91_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
966*4882a593Smuzhiyun void __iomem *pio;
967*4882a593Smuzhiyun unsigned pin;
968*4882a593Smuzhiyun int div;
969*4882a593Smuzhiyun bool out;
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun *config = 0;
972*4882a593Smuzhiyun dev_dbg(info->dev, "%s:%d, pin_id=%d", __func__, __LINE__, pin_id);
973*4882a593Smuzhiyun pio = pin_to_controller(info, pin_to_bank(pin_id));
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun if (!pio)
976*4882a593Smuzhiyun return -EINVAL;
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun pin = pin_id % MAX_NB_GPIO_PER_BANK;
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun if (at91_mux_get_multidrive(pio, pin))
981*4882a593Smuzhiyun *config |= MULTI_DRIVE;
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun if (at91_mux_get_pullup(pio, pin))
984*4882a593Smuzhiyun *config |= PULL_UP;
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun if (info->ops->get_deglitch && info->ops->get_deglitch(pio, pin))
987*4882a593Smuzhiyun *config |= DEGLITCH;
988*4882a593Smuzhiyun if (info->ops->get_debounce && info->ops->get_debounce(pio, pin, &div))
989*4882a593Smuzhiyun *config |= DEBOUNCE | (div << DEBOUNCE_VAL_SHIFT);
990*4882a593Smuzhiyun if (info->ops->get_pulldown && info->ops->get_pulldown(pio, pin))
991*4882a593Smuzhiyun *config |= PULL_DOWN;
992*4882a593Smuzhiyun if (info->ops->get_schmitt_trig && info->ops->get_schmitt_trig(pio, pin))
993*4882a593Smuzhiyun *config |= DIS_SCHMIT;
994*4882a593Smuzhiyun if (info->ops->get_drivestrength)
995*4882a593Smuzhiyun *config |= (info->ops->get_drivestrength(pio, pin)
996*4882a593Smuzhiyun << DRIVE_STRENGTH_SHIFT);
997*4882a593Smuzhiyun if (info->ops->get_slewrate)
998*4882a593Smuzhiyun *config |= (info->ops->get_slewrate(pio, pin) << SLEWRATE_SHIFT);
999*4882a593Smuzhiyun if (at91_mux_get_output(pio, pin, &out))
1000*4882a593Smuzhiyun *config |= OUTPUT | (out << OUTPUT_VAL_SHIFT);
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun return 0;
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun
at91_pinconf_set(struct pinctrl_dev * pctldev,unsigned pin_id,unsigned long * configs,unsigned num_configs)1005*4882a593Smuzhiyun static int at91_pinconf_set(struct pinctrl_dev *pctldev,
1006*4882a593Smuzhiyun unsigned pin_id, unsigned long *configs,
1007*4882a593Smuzhiyun unsigned num_configs)
1008*4882a593Smuzhiyun {
1009*4882a593Smuzhiyun struct at91_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
1010*4882a593Smuzhiyun unsigned mask;
1011*4882a593Smuzhiyun void __iomem *pio;
1012*4882a593Smuzhiyun int i;
1013*4882a593Smuzhiyun unsigned long config;
1014*4882a593Smuzhiyun unsigned pin;
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun for (i = 0; i < num_configs; i++) {
1017*4882a593Smuzhiyun config = configs[i];
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun dev_dbg(info->dev,
1020*4882a593Smuzhiyun "%s:%d, pin_id=%d, config=0x%lx",
1021*4882a593Smuzhiyun __func__, __LINE__, pin_id, config);
1022*4882a593Smuzhiyun pio = pin_to_controller(info, pin_to_bank(pin_id));
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun if (!pio)
1025*4882a593Smuzhiyun return -EINVAL;
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun pin = pin_id % MAX_NB_GPIO_PER_BANK;
1028*4882a593Smuzhiyun mask = pin_to_mask(pin);
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun if (config & PULL_UP && config & PULL_DOWN)
1031*4882a593Smuzhiyun return -EINVAL;
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun at91_mux_set_output(pio, mask, config & OUTPUT,
1034*4882a593Smuzhiyun (config & OUTPUT_VAL) >> OUTPUT_VAL_SHIFT);
1035*4882a593Smuzhiyun at91_mux_set_pullup(pio, mask, config & PULL_UP);
1036*4882a593Smuzhiyun at91_mux_set_multidrive(pio, mask, config & MULTI_DRIVE);
1037*4882a593Smuzhiyun if (info->ops->set_deglitch)
1038*4882a593Smuzhiyun info->ops->set_deglitch(pio, mask, config & DEGLITCH);
1039*4882a593Smuzhiyun if (info->ops->set_debounce)
1040*4882a593Smuzhiyun info->ops->set_debounce(pio, mask, config & DEBOUNCE,
1041*4882a593Smuzhiyun (config & DEBOUNCE_VAL) >> DEBOUNCE_VAL_SHIFT);
1042*4882a593Smuzhiyun if (info->ops->set_pulldown)
1043*4882a593Smuzhiyun info->ops->set_pulldown(pio, mask, config & PULL_DOWN);
1044*4882a593Smuzhiyun if (info->ops->disable_schmitt_trig && config & DIS_SCHMIT)
1045*4882a593Smuzhiyun info->ops->disable_schmitt_trig(pio, mask);
1046*4882a593Smuzhiyun if (info->ops->set_drivestrength)
1047*4882a593Smuzhiyun info->ops->set_drivestrength(pio, pin,
1048*4882a593Smuzhiyun (config & DRIVE_STRENGTH)
1049*4882a593Smuzhiyun >> DRIVE_STRENGTH_SHIFT);
1050*4882a593Smuzhiyun if (info->ops->set_slewrate)
1051*4882a593Smuzhiyun info->ops->set_slewrate(pio, pin,
1052*4882a593Smuzhiyun (config & SLEWRATE) >> SLEWRATE_SHIFT);
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun } /* for each config */
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun return 0;
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun #define DBG_SHOW_FLAG(flag) do { \
1060*4882a593Smuzhiyun if (config & flag) { \
1061*4882a593Smuzhiyun if (num_conf) \
1062*4882a593Smuzhiyun seq_puts(s, "|"); \
1063*4882a593Smuzhiyun seq_puts(s, #flag); \
1064*4882a593Smuzhiyun num_conf++; \
1065*4882a593Smuzhiyun } \
1066*4882a593Smuzhiyun } while (0)
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun #define DBG_SHOW_FLAG_MASKED(mask, flag, name) do { \
1069*4882a593Smuzhiyun if ((config & mask) == flag) { \
1070*4882a593Smuzhiyun if (num_conf) \
1071*4882a593Smuzhiyun seq_puts(s, "|"); \
1072*4882a593Smuzhiyun seq_puts(s, #name); \
1073*4882a593Smuzhiyun num_conf++; \
1074*4882a593Smuzhiyun } \
1075*4882a593Smuzhiyun } while (0)
1076*4882a593Smuzhiyun
at91_pinconf_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned pin_id)1077*4882a593Smuzhiyun static void at91_pinconf_dbg_show(struct pinctrl_dev *pctldev,
1078*4882a593Smuzhiyun struct seq_file *s, unsigned pin_id)
1079*4882a593Smuzhiyun {
1080*4882a593Smuzhiyun unsigned long config;
1081*4882a593Smuzhiyun int val, num_conf = 0;
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun at91_pinconf_get(pctldev, pin_id, &config);
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun DBG_SHOW_FLAG(MULTI_DRIVE);
1086*4882a593Smuzhiyun DBG_SHOW_FLAG(PULL_UP);
1087*4882a593Smuzhiyun DBG_SHOW_FLAG(PULL_DOWN);
1088*4882a593Smuzhiyun DBG_SHOW_FLAG(DIS_SCHMIT);
1089*4882a593Smuzhiyun DBG_SHOW_FLAG(DEGLITCH);
1090*4882a593Smuzhiyun DBG_SHOW_FLAG_MASKED(DRIVE_STRENGTH, DRIVE_STRENGTH_BIT_MSK(LOW),
1091*4882a593Smuzhiyun DRIVE_STRENGTH_LOW);
1092*4882a593Smuzhiyun DBG_SHOW_FLAG_MASKED(DRIVE_STRENGTH, DRIVE_STRENGTH_BIT_MSK(MED),
1093*4882a593Smuzhiyun DRIVE_STRENGTH_MED);
1094*4882a593Smuzhiyun DBG_SHOW_FLAG_MASKED(DRIVE_STRENGTH, DRIVE_STRENGTH_BIT_MSK(HI),
1095*4882a593Smuzhiyun DRIVE_STRENGTH_HI);
1096*4882a593Smuzhiyun DBG_SHOW_FLAG(SLEWRATE);
1097*4882a593Smuzhiyun DBG_SHOW_FLAG(DEBOUNCE);
1098*4882a593Smuzhiyun if (config & DEBOUNCE) {
1099*4882a593Smuzhiyun val = config >> DEBOUNCE_VAL_SHIFT;
1100*4882a593Smuzhiyun seq_printf(s, "(%d)", val);
1101*4882a593Smuzhiyun }
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun return;
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun
at91_pinconf_group_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned group)1106*4882a593Smuzhiyun static void at91_pinconf_group_dbg_show(struct pinctrl_dev *pctldev,
1107*4882a593Smuzhiyun struct seq_file *s, unsigned group)
1108*4882a593Smuzhiyun {
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun static const struct pinconf_ops at91_pinconf_ops = {
1112*4882a593Smuzhiyun .pin_config_get = at91_pinconf_get,
1113*4882a593Smuzhiyun .pin_config_set = at91_pinconf_set,
1114*4882a593Smuzhiyun .pin_config_dbg_show = at91_pinconf_dbg_show,
1115*4882a593Smuzhiyun .pin_config_group_dbg_show = at91_pinconf_group_dbg_show,
1116*4882a593Smuzhiyun };
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun static struct pinctrl_desc at91_pinctrl_desc = {
1119*4882a593Smuzhiyun .pctlops = &at91_pctrl_ops,
1120*4882a593Smuzhiyun .pmxops = &at91_pmx_ops,
1121*4882a593Smuzhiyun .confops = &at91_pinconf_ops,
1122*4882a593Smuzhiyun .owner = THIS_MODULE,
1123*4882a593Smuzhiyun };
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun static const char *gpio_compat = "atmel,at91rm9200-gpio";
1126*4882a593Smuzhiyun
at91_pinctrl_child_count(struct at91_pinctrl * info,struct device_node * np)1127*4882a593Smuzhiyun static void at91_pinctrl_child_count(struct at91_pinctrl *info,
1128*4882a593Smuzhiyun struct device_node *np)
1129*4882a593Smuzhiyun {
1130*4882a593Smuzhiyun struct device_node *child;
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun for_each_child_of_node(np, child) {
1133*4882a593Smuzhiyun if (of_device_is_compatible(child, gpio_compat)) {
1134*4882a593Smuzhiyun if (of_device_is_available(child))
1135*4882a593Smuzhiyun info->nactive_banks++;
1136*4882a593Smuzhiyun } else {
1137*4882a593Smuzhiyun info->nfunctions++;
1138*4882a593Smuzhiyun info->ngroups += of_get_child_count(child);
1139*4882a593Smuzhiyun }
1140*4882a593Smuzhiyun }
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun
at91_pinctrl_mux_mask(struct at91_pinctrl * info,struct device_node * np)1143*4882a593Smuzhiyun static int at91_pinctrl_mux_mask(struct at91_pinctrl *info,
1144*4882a593Smuzhiyun struct device_node *np)
1145*4882a593Smuzhiyun {
1146*4882a593Smuzhiyun int ret = 0;
1147*4882a593Smuzhiyun int size;
1148*4882a593Smuzhiyun const __be32 *list;
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun list = of_get_property(np, "atmel,mux-mask", &size);
1151*4882a593Smuzhiyun if (!list) {
1152*4882a593Smuzhiyun dev_err(info->dev, "can not read the mux-mask of %d\n", size);
1153*4882a593Smuzhiyun return -EINVAL;
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun size /= sizeof(*list);
1157*4882a593Smuzhiyun if (!size || size % gpio_banks) {
1158*4882a593Smuzhiyun dev_err(info->dev, "wrong mux mask array should be by %d\n", gpio_banks);
1159*4882a593Smuzhiyun return -EINVAL;
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun info->nmux = size / gpio_banks;
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun info->mux_mask = devm_kcalloc(info->dev, size, sizeof(u32),
1164*4882a593Smuzhiyun GFP_KERNEL);
1165*4882a593Smuzhiyun if (!info->mux_mask)
1166*4882a593Smuzhiyun return -ENOMEM;
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun ret = of_property_read_u32_array(np, "atmel,mux-mask",
1169*4882a593Smuzhiyun info->mux_mask, size);
1170*4882a593Smuzhiyun if (ret)
1171*4882a593Smuzhiyun dev_err(info->dev, "can not read the mux-mask of %d\n", size);
1172*4882a593Smuzhiyun return ret;
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun
at91_pinctrl_parse_groups(struct device_node * np,struct at91_pin_group * grp,struct at91_pinctrl * info,u32 index)1175*4882a593Smuzhiyun static int at91_pinctrl_parse_groups(struct device_node *np,
1176*4882a593Smuzhiyun struct at91_pin_group *grp,
1177*4882a593Smuzhiyun struct at91_pinctrl *info, u32 index)
1178*4882a593Smuzhiyun {
1179*4882a593Smuzhiyun struct at91_pmx_pin *pin;
1180*4882a593Smuzhiyun int size;
1181*4882a593Smuzhiyun const __be32 *list;
1182*4882a593Smuzhiyun int i, j;
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun dev_dbg(info->dev, "group(%d): %pOFn\n", index, np);
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun /* Initialise group */
1187*4882a593Smuzhiyun grp->name = np->name;
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun /*
1190*4882a593Smuzhiyun * the binding format is atmel,pins = <bank pin mux CONFIG ...>,
1191*4882a593Smuzhiyun * do sanity check and calculate pins number
1192*4882a593Smuzhiyun */
1193*4882a593Smuzhiyun list = of_get_property(np, "atmel,pins", &size);
1194*4882a593Smuzhiyun /* we do not check return since it's safe node passed down */
1195*4882a593Smuzhiyun size /= sizeof(*list);
1196*4882a593Smuzhiyun if (!size || size % 4) {
1197*4882a593Smuzhiyun dev_err(info->dev, "wrong pins number or pins and configs should be by 4\n");
1198*4882a593Smuzhiyun return -EINVAL;
1199*4882a593Smuzhiyun }
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun grp->npins = size / 4;
1202*4882a593Smuzhiyun pin = grp->pins_conf = devm_kcalloc(info->dev,
1203*4882a593Smuzhiyun grp->npins,
1204*4882a593Smuzhiyun sizeof(struct at91_pmx_pin),
1205*4882a593Smuzhiyun GFP_KERNEL);
1206*4882a593Smuzhiyun grp->pins = devm_kcalloc(info->dev, grp->npins, sizeof(unsigned int),
1207*4882a593Smuzhiyun GFP_KERNEL);
1208*4882a593Smuzhiyun if (!grp->pins_conf || !grp->pins)
1209*4882a593Smuzhiyun return -ENOMEM;
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun for (i = 0, j = 0; i < size; i += 4, j++) {
1212*4882a593Smuzhiyun pin->bank = be32_to_cpu(*list++);
1213*4882a593Smuzhiyun pin->pin = be32_to_cpu(*list++);
1214*4882a593Smuzhiyun grp->pins[j] = pin->bank * MAX_NB_GPIO_PER_BANK + pin->pin;
1215*4882a593Smuzhiyun pin->mux = be32_to_cpu(*list++);
1216*4882a593Smuzhiyun pin->conf = be32_to_cpu(*list++);
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun at91_pin_dbg(info->dev, pin);
1219*4882a593Smuzhiyun pin++;
1220*4882a593Smuzhiyun }
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun return 0;
1223*4882a593Smuzhiyun }
1224*4882a593Smuzhiyun
at91_pinctrl_parse_functions(struct device_node * np,struct at91_pinctrl * info,u32 index)1225*4882a593Smuzhiyun static int at91_pinctrl_parse_functions(struct device_node *np,
1226*4882a593Smuzhiyun struct at91_pinctrl *info, u32 index)
1227*4882a593Smuzhiyun {
1228*4882a593Smuzhiyun struct device_node *child;
1229*4882a593Smuzhiyun struct at91_pmx_func *func;
1230*4882a593Smuzhiyun struct at91_pin_group *grp;
1231*4882a593Smuzhiyun int ret;
1232*4882a593Smuzhiyun static u32 grp_index;
1233*4882a593Smuzhiyun u32 i = 0;
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun dev_dbg(info->dev, "parse function(%d): %pOFn\n", index, np);
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun func = &info->functions[index];
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun /* Initialise function */
1240*4882a593Smuzhiyun func->name = np->name;
1241*4882a593Smuzhiyun func->ngroups = of_get_child_count(np);
1242*4882a593Smuzhiyun if (func->ngroups == 0) {
1243*4882a593Smuzhiyun dev_err(info->dev, "no groups defined\n");
1244*4882a593Smuzhiyun return -EINVAL;
1245*4882a593Smuzhiyun }
1246*4882a593Smuzhiyun func->groups = devm_kcalloc(info->dev,
1247*4882a593Smuzhiyun func->ngroups, sizeof(char *), GFP_KERNEL);
1248*4882a593Smuzhiyun if (!func->groups)
1249*4882a593Smuzhiyun return -ENOMEM;
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun for_each_child_of_node(np, child) {
1252*4882a593Smuzhiyun func->groups[i] = child->name;
1253*4882a593Smuzhiyun grp = &info->groups[grp_index++];
1254*4882a593Smuzhiyun ret = at91_pinctrl_parse_groups(child, grp, info, i++);
1255*4882a593Smuzhiyun if (ret) {
1256*4882a593Smuzhiyun of_node_put(child);
1257*4882a593Smuzhiyun return ret;
1258*4882a593Smuzhiyun }
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun return 0;
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun static const struct of_device_id at91_pinctrl_of_match[] = {
1265*4882a593Smuzhiyun { .compatible = "atmel,sama5d3-pinctrl", .data = &sama5d3_ops },
1266*4882a593Smuzhiyun { .compatible = "atmel,at91sam9x5-pinctrl", .data = &at91sam9x5_ops },
1267*4882a593Smuzhiyun { .compatible = "atmel,at91rm9200-pinctrl", .data = &at91rm9200_ops },
1268*4882a593Smuzhiyun { .compatible = "microchip,sam9x60-pinctrl", .data = &sam9x60_ops },
1269*4882a593Smuzhiyun { /* sentinel */ }
1270*4882a593Smuzhiyun };
1271*4882a593Smuzhiyun
at91_pinctrl_probe_dt(struct platform_device * pdev,struct at91_pinctrl * info)1272*4882a593Smuzhiyun static int at91_pinctrl_probe_dt(struct platform_device *pdev,
1273*4882a593Smuzhiyun struct at91_pinctrl *info)
1274*4882a593Smuzhiyun {
1275*4882a593Smuzhiyun int ret = 0;
1276*4882a593Smuzhiyun int i, j;
1277*4882a593Smuzhiyun uint32_t *tmp;
1278*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
1279*4882a593Smuzhiyun struct device_node *child;
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun if (!np)
1282*4882a593Smuzhiyun return -ENODEV;
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun info->dev = &pdev->dev;
1285*4882a593Smuzhiyun info->ops = (struct at91_pinctrl_mux_ops *)
1286*4882a593Smuzhiyun of_match_device(at91_pinctrl_of_match, &pdev->dev)->data;
1287*4882a593Smuzhiyun at91_pinctrl_child_count(info, np);
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun if (gpio_banks < 1) {
1290*4882a593Smuzhiyun dev_err(&pdev->dev, "you need to specify at least one gpio-controller\n");
1291*4882a593Smuzhiyun return -EINVAL;
1292*4882a593Smuzhiyun }
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun ret = at91_pinctrl_mux_mask(info, np);
1295*4882a593Smuzhiyun if (ret)
1296*4882a593Smuzhiyun return ret;
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun dev_dbg(&pdev->dev, "nmux = %d\n", info->nmux);
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun dev_dbg(&pdev->dev, "mux-mask\n");
1301*4882a593Smuzhiyun tmp = info->mux_mask;
1302*4882a593Smuzhiyun for (i = 0; i < gpio_banks; i++) {
1303*4882a593Smuzhiyun for (j = 0; j < info->nmux; j++, tmp++) {
1304*4882a593Smuzhiyun dev_dbg(&pdev->dev, "%d:%d\t0x%x\n", i, j, tmp[0]);
1305*4882a593Smuzhiyun }
1306*4882a593Smuzhiyun }
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun dev_dbg(&pdev->dev, "nfunctions = %d\n", info->nfunctions);
1309*4882a593Smuzhiyun dev_dbg(&pdev->dev, "ngroups = %d\n", info->ngroups);
1310*4882a593Smuzhiyun info->functions = devm_kcalloc(&pdev->dev,
1311*4882a593Smuzhiyun info->nfunctions,
1312*4882a593Smuzhiyun sizeof(struct at91_pmx_func),
1313*4882a593Smuzhiyun GFP_KERNEL);
1314*4882a593Smuzhiyun if (!info->functions)
1315*4882a593Smuzhiyun return -ENOMEM;
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun info->groups = devm_kcalloc(&pdev->dev,
1318*4882a593Smuzhiyun info->ngroups,
1319*4882a593Smuzhiyun sizeof(struct at91_pin_group),
1320*4882a593Smuzhiyun GFP_KERNEL);
1321*4882a593Smuzhiyun if (!info->groups)
1322*4882a593Smuzhiyun return -ENOMEM;
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun dev_dbg(&pdev->dev, "nbanks = %d\n", gpio_banks);
1325*4882a593Smuzhiyun dev_dbg(&pdev->dev, "nfunctions = %d\n", info->nfunctions);
1326*4882a593Smuzhiyun dev_dbg(&pdev->dev, "ngroups = %d\n", info->ngroups);
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun i = 0;
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun for_each_child_of_node(np, child) {
1331*4882a593Smuzhiyun if (of_device_is_compatible(child, gpio_compat))
1332*4882a593Smuzhiyun continue;
1333*4882a593Smuzhiyun ret = at91_pinctrl_parse_functions(child, info, i++);
1334*4882a593Smuzhiyun if (ret) {
1335*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to parse function\n");
1336*4882a593Smuzhiyun of_node_put(child);
1337*4882a593Smuzhiyun return ret;
1338*4882a593Smuzhiyun }
1339*4882a593Smuzhiyun }
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun return 0;
1342*4882a593Smuzhiyun }
1343*4882a593Smuzhiyun
at91_pinctrl_probe(struct platform_device * pdev)1344*4882a593Smuzhiyun static int at91_pinctrl_probe(struct platform_device *pdev)
1345*4882a593Smuzhiyun {
1346*4882a593Smuzhiyun struct at91_pinctrl *info;
1347*4882a593Smuzhiyun struct pinctrl_pin_desc *pdesc;
1348*4882a593Smuzhiyun int ret, i, j, k, ngpio_chips_enabled = 0;
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun info = devm_kzalloc(&pdev->dev, sizeof(*info), GFP_KERNEL);
1351*4882a593Smuzhiyun if (!info)
1352*4882a593Smuzhiyun return -ENOMEM;
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun ret = at91_pinctrl_probe_dt(pdev, info);
1355*4882a593Smuzhiyun if (ret)
1356*4882a593Smuzhiyun return ret;
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun /*
1359*4882a593Smuzhiyun * We need all the GPIO drivers to probe FIRST, or we will not be able
1360*4882a593Smuzhiyun * to obtain references to the struct gpio_chip * for them, and we
1361*4882a593Smuzhiyun * need this to proceed.
1362*4882a593Smuzhiyun */
1363*4882a593Smuzhiyun for (i = 0; i < gpio_banks; i++)
1364*4882a593Smuzhiyun if (gpio_chips[i])
1365*4882a593Smuzhiyun ngpio_chips_enabled++;
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun if (ngpio_chips_enabled < info->nactive_banks) {
1368*4882a593Smuzhiyun dev_warn(&pdev->dev,
1369*4882a593Smuzhiyun "All GPIO chips are not registered yet (%d/%d)\n",
1370*4882a593Smuzhiyun ngpio_chips_enabled, info->nactive_banks);
1371*4882a593Smuzhiyun devm_kfree(&pdev->dev, info);
1372*4882a593Smuzhiyun return -EPROBE_DEFER;
1373*4882a593Smuzhiyun }
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun at91_pinctrl_desc.name = dev_name(&pdev->dev);
1376*4882a593Smuzhiyun at91_pinctrl_desc.npins = gpio_banks * MAX_NB_GPIO_PER_BANK;
1377*4882a593Smuzhiyun at91_pinctrl_desc.pins = pdesc =
1378*4882a593Smuzhiyun devm_kcalloc(&pdev->dev,
1379*4882a593Smuzhiyun at91_pinctrl_desc.npins, sizeof(*pdesc),
1380*4882a593Smuzhiyun GFP_KERNEL);
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun if (!at91_pinctrl_desc.pins)
1383*4882a593Smuzhiyun return -ENOMEM;
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun for (i = 0, k = 0; i < gpio_banks; i++) {
1386*4882a593Smuzhiyun for (j = 0; j < MAX_NB_GPIO_PER_BANK; j++, k++) {
1387*4882a593Smuzhiyun pdesc->number = k;
1388*4882a593Smuzhiyun pdesc->name = kasprintf(GFP_KERNEL, "pio%c%d", i + 'A', j);
1389*4882a593Smuzhiyun pdesc++;
1390*4882a593Smuzhiyun }
1391*4882a593Smuzhiyun }
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun platform_set_drvdata(pdev, info);
1394*4882a593Smuzhiyun info->pctl = devm_pinctrl_register(&pdev->dev, &at91_pinctrl_desc,
1395*4882a593Smuzhiyun info);
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun if (IS_ERR(info->pctl)) {
1398*4882a593Smuzhiyun dev_err(&pdev->dev, "could not register AT91 pinctrl driver\n");
1399*4882a593Smuzhiyun return PTR_ERR(info->pctl);
1400*4882a593Smuzhiyun }
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun /* We will handle a range of GPIO pins */
1403*4882a593Smuzhiyun for (i = 0; i < gpio_banks; i++)
1404*4882a593Smuzhiyun if (gpio_chips[i])
1405*4882a593Smuzhiyun pinctrl_add_gpio_range(info->pctl, &gpio_chips[i]->range);
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun dev_info(&pdev->dev, "initialized AT91 pinctrl driver\n");
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun return 0;
1410*4882a593Smuzhiyun }
1411*4882a593Smuzhiyun
at91_gpio_get_direction(struct gpio_chip * chip,unsigned offset)1412*4882a593Smuzhiyun static int at91_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
1413*4882a593Smuzhiyun {
1414*4882a593Smuzhiyun struct at91_gpio_chip *at91_gpio = gpiochip_get_data(chip);
1415*4882a593Smuzhiyun void __iomem *pio = at91_gpio->regbase;
1416*4882a593Smuzhiyun unsigned mask = 1 << offset;
1417*4882a593Smuzhiyun u32 osr;
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun osr = readl_relaxed(pio + PIO_OSR);
1420*4882a593Smuzhiyun if (osr & mask)
1421*4882a593Smuzhiyun return GPIO_LINE_DIRECTION_OUT;
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun return GPIO_LINE_DIRECTION_IN;
1424*4882a593Smuzhiyun }
1425*4882a593Smuzhiyun
at91_gpio_direction_input(struct gpio_chip * chip,unsigned offset)1426*4882a593Smuzhiyun static int at91_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
1427*4882a593Smuzhiyun {
1428*4882a593Smuzhiyun struct at91_gpio_chip *at91_gpio = gpiochip_get_data(chip);
1429*4882a593Smuzhiyun void __iomem *pio = at91_gpio->regbase;
1430*4882a593Smuzhiyun unsigned mask = 1 << offset;
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun writel_relaxed(mask, pio + PIO_ODR);
1433*4882a593Smuzhiyun return 0;
1434*4882a593Smuzhiyun }
1435*4882a593Smuzhiyun
at91_gpio_get(struct gpio_chip * chip,unsigned offset)1436*4882a593Smuzhiyun static int at91_gpio_get(struct gpio_chip *chip, unsigned offset)
1437*4882a593Smuzhiyun {
1438*4882a593Smuzhiyun struct at91_gpio_chip *at91_gpio = gpiochip_get_data(chip);
1439*4882a593Smuzhiyun void __iomem *pio = at91_gpio->regbase;
1440*4882a593Smuzhiyun unsigned mask = 1 << offset;
1441*4882a593Smuzhiyun u32 pdsr;
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun pdsr = readl_relaxed(pio + PIO_PDSR);
1444*4882a593Smuzhiyun return (pdsr & mask) != 0;
1445*4882a593Smuzhiyun }
1446*4882a593Smuzhiyun
at91_gpio_set(struct gpio_chip * chip,unsigned offset,int val)1447*4882a593Smuzhiyun static void at91_gpio_set(struct gpio_chip *chip, unsigned offset,
1448*4882a593Smuzhiyun int val)
1449*4882a593Smuzhiyun {
1450*4882a593Smuzhiyun struct at91_gpio_chip *at91_gpio = gpiochip_get_data(chip);
1451*4882a593Smuzhiyun void __iomem *pio = at91_gpio->regbase;
1452*4882a593Smuzhiyun unsigned mask = 1 << offset;
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun writel_relaxed(mask, pio + (val ? PIO_SODR : PIO_CODR));
1455*4882a593Smuzhiyun }
1456*4882a593Smuzhiyun
at91_gpio_set_multiple(struct gpio_chip * chip,unsigned long * mask,unsigned long * bits)1457*4882a593Smuzhiyun static void at91_gpio_set_multiple(struct gpio_chip *chip,
1458*4882a593Smuzhiyun unsigned long *mask, unsigned long *bits)
1459*4882a593Smuzhiyun {
1460*4882a593Smuzhiyun struct at91_gpio_chip *at91_gpio = gpiochip_get_data(chip);
1461*4882a593Smuzhiyun void __iomem *pio = at91_gpio->regbase;
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun #define BITS_MASK(bits) (((bits) == 32) ? ~0U : (BIT(bits) - 1))
1464*4882a593Smuzhiyun /* Mask additionally to ngpio as not all GPIO controllers have 32 pins */
1465*4882a593Smuzhiyun uint32_t set_mask = (*mask & *bits) & BITS_MASK(chip->ngpio);
1466*4882a593Smuzhiyun uint32_t clear_mask = (*mask & ~(*bits)) & BITS_MASK(chip->ngpio);
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun writel_relaxed(set_mask, pio + PIO_SODR);
1469*4882a593Smuzhiyun writel_relaxed(clear_mask, pio + PIO_CODR);
1470*4882a593Smuzhiyun }
1471*4882a593Smuzhiyun
at91_gpio_direction_output(struct gpio_chip * chip,unsigned offset,int val)1472*4882a593Smuzhiyun static int at91_gpio_direction_output(struct gpio_chip *chip, unsigned offset,
1473*4882a593Smuzhiyun int val)
1474*4882a593Smuzhiyun {
1475*4882a593Smuzhiyun struct at91_gpio_chip *at91_gpio = gpiochip_get_data(chip);
1476*4882a593Smuzhiyun void __iomem *pio = at91_gpio->regbase;
1477*4882a593Smuzhiyun unsigned mask = 1 << offset;
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun writel_relaxed(mask, pio + (val ? PIO_SODR : PIO_CODR));
1480*4882a593Smuzhiyun writel_relaxed(mask, pio + PIO_OER);
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun return 0;
1483*4882a593Smuzhiyun }
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
at91_gpio_dbg_show(struct seq_file * s,struct gpio_chip * chip)1486*4882a593Smuzhiyun static void at91_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
1487*4882a593Smuzhiyun {
1488*4882a593Smuzhiyun enum at91_mux mode;
1489*4882a593Smuzhiyun int i;
1490*4882a593Smuzhiyun struct at91_gpio_chip *at91_gpio = gpiochip_get_data(chip);
1491*4882a593Smuzhiyun void __iomem *pio = at91_gpio->regbase;
1492*4882a593Smuzhiyun const char *gpio_label;
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun for_each_requested_gpio(chip, i, gpio_label) {
1495*4882a593Smuzhiyun unsigned mask = pin_to_mask(i);
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun mode = at91_gpio->ops->get_periph(pio, mask);
1498*4882a593Smuzhiyun seq_printf(s, "[%s] GPIO%s%d: ",
1499*4882a593Smuzhiyun gpio_label, chip->label, i);
1500*4882a593Smuzhiyun if (mode == AT91_MUX_GPIO) {
1501*4882a593Smuzhiyun seq_printf(s, "[gpio] ");
1502*4882a593Smuzhiyun seq_printf(s, "%s ",
1503*4882a593Smuzhiyun readl_relaxed(pio + PIO_OSR) & mask ?
1504*4882a593Smuzhiyun "output" : "input");
1505*4882a593Smuzhiyun seq_printf(s, "%s\n",
1506*4882a593Smuzhiyun readl_relaxed(pio + PIO_PDSR) & mask ?
1507*4882a593Smuzhiyun "set" : "clear");
1508*4882a593Smuzhiyun } else {
1509*4882a593Smuzhiyun seq_printf(s, "[periph %c]\n",
1510*4882a593Smuzhiyun mode + 'A' - 1);
1511*4882a593Smuzhiyun }
1512*4882a593Smuzhiyun }
1513*4882a593Smuzhiyun }
1514*4882a593Smuzhiyun #else
1515*4882a593Smuzhiyun #define at91_gpio_dbg_show NULL
1516*4882a593Smuzhiyun #endif
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun /* Several AIC controller irqs are dispatched through this GPIO handler.
1519*4882a593Smuzhiyun * To use any AT91_PIN_* as an externally triggered IRQ, first call
1520*4882a593Smuzhiyun * at91_set_gpio_input() then maybe enable its glitch filter.
1521*4882a593Smuzhiyun * Then just request_irq() with the pin ID; it works like any ARM IRQ
1522*4882a593Smuzhiyun * handler.
1523*4882a593Smuzhiyun * First implementation always triggers on rising and falling edges
1524*4882a593Smuzhiyun * whereas the newer PIO3 can be additionally configured to trigger on
1525*4882a593Smuzhiyun * level, edge with any polarity.
1526*4882a593Smuzhiyun *
1527*4882a593Smuzhiyun * Alternatively, certain pins may be used directly as IRQ0..IRQ6 after
1528*4882a593Smuzhiyun * configuring them with at91_set_a_periph() or at91_set_b_periph().
1529*4882a593Smuzhiyun * IRQ0..IRQ6 should be configurable, e.g. level vs edge triggering.
1530*4882a593Smuzhiyun */
1531*4882a593Smuzhiyun
gpio_irq_mask(struct irq_data * d)1532*4882a593Smuzhiyun static void gpio_irq_mask(struct irq_data *d)
1533*4882a593Smuzhiyun {
1534*4882a593Smuzhiyun struct at91_gpio_chip *at91_gpio = irq_data_get_irq_chip_data(d);
1535*4882a593Smuzhiyun void __iomem *pio = at91_gpio->regbase;
1536*4882a593Smuzhiyun unsigned mask = 1 << d->hwirq;
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun if (pio)
1539*4882a593Smuzhiyun writel_relaxed(mask, pio + PIO_IDR);
1540*4882a593Smuzhiyun }
1541*4882a593Smuzhiyun
gpio_irq_unmask(struct irq_data * d)1542*4882a593Smuzhiyun static void gpio_irq_unmask(struct irq_data *d)
1543*4882a593Smuzhiyun {
1544*4882a593Smuzhiyun struct at91_gpio_chip *at91_gpio = irq_data_get_irq_chip_data(d);
1545*4882a593Smuzhiyun void __iomem *pio = at91_gpio->regbase;
1546*4882a593Smuzhiyun unsigned mask = 1 << d->hwirq;
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun if (pio)
1549*4882a593Smuzhiyun writel_relaxed(mask, pio + PIO_IER);
1550*4882a593Smuzhiyun }
1551*4882a593Smuzhiyun
gpio_irq_type(struct irq_data * d,unsigned type)1552*4882a593Smuzhiyun static int gpio_irq_type(struct irq_data *d, unsigned type)
1553*4882a593Smuzhiyun {
1554*4882a593Smuzhiyun switch (type) {
1555*4882a593Smuzhiyun case IRQ_TYPE_NONE:
1556*4882a593Smuzhiyun case IRQ_TYPE_EDGE_BOTH:
1557*4882a593Smuzhiyun return 0;
1558*4882a593Smuzhiyun default:
1559*4882a593Smuzhiyun return -EINVAL;
1560*4882a593Smuzhiyun }
1561*4882a593Smuzhiyun }
1562*4882a593Smuzhiyun
1563*4882a593Smuzhiyun /* Alternate irq type for PIO3 support */
alt_gpio_irq_type(struct irq_data * d,unsigned type)1564*4882a593Smuzhiyun static int alt_gpio_irq_type(struct irq_data *d, unsigned type)
1565*4882a593Smuzhiyun {
1566*4882a593Smuzhiyun struct at91_gpio_chip *at91_gpio = irq_data_get_irq_chip_data(d);
1567*4882a593Smuzhiyun void __iomem *pio = at91_gpio->regbase;
1568*4882a593Smuzhiyun unsigned mask = 1 << d->hwirq;
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun switch (type) {
1571*4882a593Smuzhiyun case IRQ_TYPE_EDGE_RISING:
1572*4882a593Smuzhiyun irq_set_handler_locked(d, handle_simple_irq);
1573*4882a593Smuzhiyun writel_relaxed(mask, pio + PIO_ESR);
1574*4882a593Smuzhiyun writel_relaxed(mask, pio + PIO_REHLSR);
1575*4882a593Smuzhiyun break;
1576*4882a593Smuzhiyun case IRQ_TYPE_EDGE_FALLING:
1577*4882a593Smuzhiyun irq_set_handler_locked(d, handle_simple_irq);
1578*4882a593Smuzhiyun writel_relaxed(mask, pio + PIO_ESR);
1579*4882a593Smuzhiyun writel_relaxed(mask, pio + PIO_FELLSR);
1580*4882a593Smuzhiyun break;
1581*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_LOW:
1582*4882a593Smuzhiyun irq_set_handler_locked(d, handle_level_irq);
1583*4882a593Smuzhiyun writel_relaxed(mask, pio + PIO_LSR);
1584*4882a593Smuzhiyun writel_relaxed(mask, pio + PIO_FELLSR);
1585*4882a593Smuzhiyun break;
1586*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_HIGH:
1587*4882a593Smuzhiyun irq_set_handler_locked(d, handle_level_irq);
1588*4882a593Smuzhiyun writel_relaxed(mask, pio + PIO_LSR);
1589*4882a593Smuzhiyun writel_relaxed(mask, pio + PIO_REHLSR);
1590*4882a593Smuzhiyun break;
1591*4882a593Smuzhiyun case IRQ_TYPE_EDGE_BOTH:
1592*4882a593Smuzhiyun /*
1593*4882a593Smuzhiyun * disable additional interrupt modes:
1594*4882a593Smuzhiyun * fall back to default behavior
1595*4882a593Smuzhiyun */
1596*4882a593Smuzhiyun irq_set_handler_locked(d, handle_simple_irq);
1597*4882a593Smuzhiyun writel_relaxed(mask, pio + PIO_AIMDR);
1598*4882a593Smuzhiyun return 0;
1599*4882a593Smuzhiyun case IRQ_TYPE_NONE:
1600*4882a593Smuzhiyun default:
1601*4882a593Smuzhiyun pr_warn("AT91: No type for GPIO irq offset %d\n", d->irq);
1602*4882a593Smuzhiyun return -EINVAL;
1603*4882a593Smuzhiyun }
1604*4882a593Smuzhiyun
1605*4882a593Smuzhiyun /* enable additional interrupt modes */
1606*4882a593Smuzhiyun writel_relaxed(mask, pio + PIO_AIMER);
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun return 0;
1609*4882a593Smuzhiyun }
1610*4882a593Smuzhiyun
gpio_irq_ack(struct irq_data * d)1611*4882a593Smuzhiyun static void gpio_irq_ack(struct irq_data *d)
1612*4882a593Smuzhiyun {
1613*4882a593Smuzhiyun /* the interrupt is already cleared before by reading ISR */
1614*4882a593Smuzhiyun }
1615*4882a593Smuzhiyun
1616*4882a593Smuzhiyun #ifdef CONFIG_PM
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun static u32 wakeups[MAX_GPIO_BANKS];
1619*4882a593Smuzhiyun static u32 backups[MAX_GPIO_BANKS];
1620*4882a593Smuzhiyun
gpio_irq_set_wake(struct irq_data * d,unsigned state)1621*4882a593Smuzhiyun static int gpio_irq_set_wake(struct irq_data *d, unsigned state)
1622*4882a593Smuzhiyun {
1623*4882a593Smuzhiyun struct at91_gpio_chip *at91_gpio = irq_data_get_irq_chip_data(d);
1624*4882a593Smuzhiyun unsigned bank = at91_gpio->pioc_idx;
1625*4882a593Smuzhiyun unsigned mask = 1 << d->hwirq;
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun if (unlikely(bank >= MAX_GPIO_BANKS))
1628*4882a593Smuzhiyun return -EINVAL;
1629*4882a593Smuzhiyun
1630*4882a593Smuzhiyun if (state)
1631*4882a593Smuzhiyun wakeups[bank] |= mask;
1632*4882a593Smuzhiyun else
1633*4882a593Smuzhiyun wakeups[bank] &= ~mask;
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun irq_set_irq_wake(at91_gpio->pioc_virq, state);
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun return 0;
1638*4882a593Smuzhiyun }
1639*4882a593Smuzhiyun
at91_pinctrl_gpio_suspend(void)1640*4882a593Smuzhiyun void at91_pinctrl_gpio_suspend(void)
1641*4882a593Smuzhiyun {
1642*4882a593Smuzhiyun int i;
1643*4882a593Smuzhiyun
1644*4882a593Smuzhiyun for (i = 0; i < gpio_banks; i++) {
1645*4882a593Smuzhiyun void __iomem *pio;
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun if (!gpio_chips[i])
1648*4882a593Smuzhiyun continue;
1649*4882a593Smuzhiyun
1650*4882a593Smuzhiyun pio = gpio_chips[i]->regbase;
1651*4882a593Smuzhiyun
1652*4882a593Smuzhiyun backups[i] = readl_relaxed(pio + PIO_IMR);
1653*4882a593Smuzhiyun writel_relaxed(backups[i], pio + PIO_IDR);
1654*4882a593Smuzhiyun writel_relaxed(wakeups[i], pio + PIO_IER);
1655*4882a593Smuzhiyun
1656*4882a593Smuzhiyun if (!wakeups[i])
1657*4882a593Smuzhiyun clk_disable_unprepare(gpio_chips[i]->clock);
1658*4882a593Smuzhiyun else
1659*4882a593Smuzhiyun printk(KERN_DEBUG "GPIO-%c may wake for %08x\n",
1660*4882a593Smuzhiyun 'A'+i, wakeups[i]);
1661*4882a593Smuzhiyun }
1662*4882a593Smuzhiyun }
1663*4882a593Smuzhiyun
at91_pinctrl_gpio_resume(void)1664*4882a593Smuzhiyun void at91_pinctrl_gpio_resume(void)
1665*4882a593Smuzhiyun {
1666*4882a593Smuzhiyun int i;
1667*4882a593Smuzhiyun
1668*4882a593Smuzhiyun for (i = 0; i < gpio_banks; i++) {
1669*4882a593Smuzhiyun void __iomem *pio;
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun if (!gpio_chips[i])
1672*4882a593Smuzhiyun continue;
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun pio = gpio_chips[i]->regbase;
1675*4882a593Smuzhiyun
1676*4882a593Smuzhiyun if (!wakeups[i])
1677*4882a593Smuzhiyun clk_prepare_enable(gpio_chips[i]->clock);
1678*4882a593Smuzhiyun
1679*4882a593Smuzhiyun writel_relaxed(wakeups[i], pio + PIO_IDR);
1680*4882a593Smuzhiyun writel_relaxed(backups[i], pio + PIO_IER);
1681*4882a593Smuzhiyun }
1682*4882a593Smuzhiyun }
1683*4882a593Smuzhiyun
1684*4882a593Smuzhiyun #else
1685*4882a593Smuzhiyun #define gpio_irq_set_wake NULL
1686*4882a593Smuzhiyun #endif /* CONFIG_PM */
1687*4882a593Smuzhiyun
gpio_irq_handler(struct irq_desc * desc)1688*4882a593Smuzhiyun static void gpio_irq_handler(struct irq_desc *desc)
1689*4882a593Smuzhiyun {
1690*4882a593Smuzhiyun struct irq_chip *chip = irq_desc_get_chip(desc);
1691*4882a593Smuzhiyun struct gpio_chip *gpio_chip = irq_desc_get_handler_data(desc);
1692*4882a593Smuzhiyun struct at91_gpio_chip *at91_gpio = gpiochip_get_data(gpio_chip);
1693*4882a593Smuzhiyun void __iomem *pio = at91_gpio->regbase;
1694*4882a593Smuzhiyun unsigned long isr;
1695*4882a593Smuzhiyun int n;
1696*4882a593Smuzhiyun
1697*4882a593Smuzhiyun chained_irq_enter(chip, desc);
1698*4882a593Smuzhiyun for (;;) {
1699*4882a593Smuzhiyun /* Reading ISR acks pending (edge triggered) GPIO interrupts.
1700*4882a593Smuzhiyun * When there are none pending, we're finished unless we need
1701*4882a593Smuzhiyun * to process multiple banks (like ID_PIOCDE on sam9263).
1702*4882a593Smuzhiyun */
1703*4882a593Smuzhiyun isr = readl_relaxed(pio + PIO_ISR) & readl_relaxed(pio + PIO_IMR);
1704*4882a593Smuzhiyun if (!isr) {
1705*4882a593Smuzhiyun if (!at91_gpio->next)
1706*4882a593Smuzhiyun break;
1707*4882a593Smuzhiyun at91_gpio = at91_gpio->next;
1708*4882a593Smuzhiyun pio = at91_gpio->regbase;
1709*4882a593Smuzhiyun gpio_chip = &at91_gpio->chip;
1710*4882a593Smuzhiyun continue;
1711*4882a593Smuzhiyun }
1712*4882a593Smuzhiyun
1713*4882a593Smuzhiyun for_each_set_bit(n, &isr, BITS_PER_LONG) {
1714*4882a593Smuzhiyun generic_handle_irq(irq_find_mapping(
1715*4882a593Smuzhiyun gpio_chip->irq.domain, n));
1716*4882a593Smuzhiyun }
1717*4882a593Smuzhiyun }
1718*4882a593Smuzhiyun chained_irq_exit(chip, desc);
1719*4882a593Smuzhiyun /* now it may re-trigger */
1720*4882a593Smuzhiyun }
1721*4882a593Smuzhiyun
at91_gpio_of_irq_setup(struct platform_device * pdev,struct at91_gpio_chip * at91_gpio)1722*4882a593Smuzhiyun static int at91_gpio_of_irq_setup(struct platform_device *pdev,
1723*4882a593Smuzhiyun struct at91_gpio_chip *at91_gpio)
1724*4882a593Smuzhiyun {
1725*4882a593Smuzhiyun struct gpio_chip *gpiochip_prev = NULL;
1726*4882a593Smuzhiyun struct at91_gpio_chip *prev = NULL;
1727*4882a593Smuzhiyun struct irq_data *d = irq_get_irq_data(at91_gpio->pioc_virq);
1728*4882a593Smuzhiyun struct irq_chip *gpio_irqchip;
1729*4882a593Smuzhiyun struct gpio_irq_chip *girq;
1730*4882a593Smuzhiyun int i;
1731*4882a593Smuzhiyun
1732*4882a593Smuzhiyun gpio_irqchip = devm_kzalloc(&pdev->dev, sizeof(*gpio_irqchip),
1733*4882a593Smuzhiyun GFP_KERNEL);
1734*4882a593Smuzhiyun if (!gpio_irqchip)
1735*4882a593Smuzhiyun return -ENOMEM;
1736*4882a593Smuzhiyun
1737*4882a593Smuzhiyun at91_gpio->pioc_hwirq = irqd_to_hwirq(d);
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun gpio_irqchip->name = "GPIO";
1740*4882a593Smuzhiyun gpio_irqchip->irq_ack = gpio_irq_ack;
1741*4882a593Smuzhiyun gpio_irqchip->irq_disable = gpio_irq_mask;
1742*4882a593Smuzhiyun gpio_irqchip->irq_mask = gpio_irq_mask;
1743*4882a593Smuzhiyun gpio_irqchip->irq_unmask = gpio_irq_unmask;
1744*4882a593Smuzhiyun gpio_irqchip->irq_set_wake = gpio_irq_set_wake,
1745*4882a593Smuzhiyun gpio_irqchip->irq_set_type = at91_gpio->ops->irq_type;
1746*4882a593Smuzhiyun
1747*4882a593Smuzhiyun /* Disable irqs of this PIO controller */
1748*4882a593Smuzhiyun writel_relaxed(~0, at91_gpio->regbase + PIO_IDR);
1749*4882a593Smuzhiyun
1750*4882a593Smuzhiyun /*
1751*4882a593Smuzhiyun * Let the generic code handle this edge IRQ, the the chained
1752*4882a593Smuzhiyun * handler will perform the actual work of handling the parent
1753*4882a593Smuzhiyun * interrupt.
1754*4882a593Smuzhiyun */
1755*4882a593Smuzhiyun girq = &at91_gpio->chip.irq;
1756*4882a593Smuzhiyun girq->chip = gpio_irqchip;
1757*4882a593Smuzhiyun girq->default_type = IRQ_TYPE_NONE;
1758*4882a593Smuzhiyun girq->handler = handle_edge_irq;
1759*4882a593Smuzhiyun
1760*4882a593Smuzhiyun /*
1761*4882a593Smuzhiyun * The top level handler handles one bank of GPIOs, except
1762*4882a593Smuzhiyun * on some SoC it can handle up to three...
1763*4882a593Smuzhiyun * We only set up the handler for the first of the list.
1764*4882a593Smuzhiyun */
1765*4882a593Smuzhiyun gpiochip_prev = irq_get_handler_data(at91_gpio->pioc_virq);
1766*4882a593Smuzhiyun if (!gpiochip_prev) {
1767*4882a593Smuzhiyun girq->parent_handler = gpio_irq_handler;
1768*4882a593Smuzhiyun girq->num_parents = 1;
1769*4882a593Smuzhiyun girq->parents = devm_kcalloc(&pdev->dev, 1,
1770*4882a593Smuzhiyun sizeof(*girq->parents),
1771*4882a593Smuzhiyun GFP_KERNEL);
1772*4882a593Smuzhiyun if (!girq->parents)
1773*4882a593Smuzhiyun return -ENOMEM;
1774*4882a593Smuzhiyun girq->parents[0] = at91_gpio->pioc_virq;
1775*4882a593Smuzhiyun return 0;
1776*4882a593Smuzhiyun }
1777*4882a593Smuzhiyun
1778*4882a593Smuzhiyun prev = gpiochip_get_data(gpiochip_prev);
1779*4882a593Smuzhiyun /* we can only have 2 banks before */
1780*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
1781*4882a593Smuzhiyun if (prev->next) {
1782*4882a593Smuzhiyun prev = prev->next;
1783*4882a593Smuzhiyun } else {
1784*4882a593Smuzhiyun prev->next = at91_gpio;
1785*4882a593Smuzhiyun return 0;
1786*4882a593Smuzhiyun }
1787*4882a593Smuzhiyun }
1788*4882a593Smuzhiyun
1789*4882a593Smuzhiyun return -EINVAL;
1790*4882a593Smuzhiyun }
1791*4882a593Smuzhiyun
1792*4882a593Smuzhiyun /* This structure is replicated for each GPIO block allocated at probe time */
1793*4882a593Smuzhiyun static const struct gpio_chip at91_gpio_template = {
1794*4882a593Smuzhiyun .request = gpiochip_generic_request,
1795*4882a593Smuzhiyun .free = gpiochip_generic_free,
1796*4882a593Smuzhiyun .get_direction = at91_gpio_get_direction,
1797*4882a593Smuzhiyun .direction_input = at91_gpio_direction_input,
1798*4882a593Smuzhiyun .get = at91_gpio_get,
1799*4882a593Smuzhiyun .direction_output = at91_gpio_direction_output,
1800*4882a593Smuzhiyun .set = at91_gpio_set,
1801*4882a593Smuzhiyun .set_multiple = at91_gpio_set_multiple,
1802*4882a593Smuzhiyun .dbg_show = at91_gpio_dbg_show,
1803*4882a593Smuzhiyun .can_sleep = false,
1804*4882a593Smuzhiyun .ngpio = MAX_NB_GPIO_PER_BANK,
1805*4882a593Smuzhiyun };
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun static const struct of_device_id at91_gpio_of_match[] = {
1808*4882a593Smuzhiyun { .compatible = "atmel,at91sam9x5-gpio", .data = &at91sam9x5_ops, },
1809*4882a593Smuzhiyun { .compatible = "atmel,at91rm9200-gpio", .data = &at91rm9200_ops },
1810*4882a593Smuzhiyun { .compatible = "microchip,sam9x60-gpio", .data = &sam9x60_ops },
1811*4882a593Smuzhiyun { /* sentinel */ }
1812*4882a593Smuzhiyun };
1813*4882a593Smuzhiyun
at91_gpio_probe(struct platform_device * pdev)1814*4882a593Smuzhiyun static int at91_gpio_probe(struct platform_device *pdev)
1815*4882a593Smuzhiyun {
1816*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
1817*4882a593Smuzhiyun struct at91_gpio_chip *at91_chip = NULL;
1818*4882a593Smuzhiyun struct gpio_chip *chip;
1819*4882a593Smuzhiyun struct pinctrl_gpio_range *range;
1820*4882a593Smuzhiyun int ret = 0;
1821*4882a593Smuzhiyun int irq, i;
1822*4882a593Smuzhiyun int alias_idx = of_alias_get_id(np, "gpio");
1823*4882a593Smuzhiyun uint32_t ngpio;
1824*4882a593Smuzhiyun char **names;
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun BUG_ON(alias_idx >= ARRAY_SIZE(gpio_chips));
1827*4882a593Smuzhiyun if (gpio_chips[alias_idx]) {
1828*4882a593Smuzhiyun ret = -EBUSY;
1829*4882a593Smuzhiyun goto err;
1830*4882a593Smuzhiyun }
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
1833*4882a593Smuzhiyun if (irq < 0) {
1834*4882a593Smuzhiyun ret = irq;
1835*4882a593Smuzhiyun goto err;
1836*4882a593Smuzhiyun }
1837*4882a593Smuzhiyun
1838*4882a593Smuzhiyun at91_chip = devm_kzalloc(&pdev->dev, sizeof(*at91_chip), GFP_KERNEL);
1839*4882a593Smuzhiyun if (!at91_chip) {
1840*4882a593Smuzhiyun ret = -ENOMEM;
1841*4882a593Smuzhiyun goto err;
1842*4882a593Smuzhiyun }
1843*4882a593Smuzhiyun
1844*4882a593Smuzhiyun at91_chip->regbase = devm_platform_ioremap_resource(pdev, 0);
1845*4882a593Smuzhiyun if (IS_ERR(at91_chip->regbase)) {
1846*4882a593Smuzhiyun ret = PTR_ERR(at91_chip->regbase);
1847*4882a593Smuzhiyun goto err;
1848*4882a593Smuzhiyun }
1849*4882a593Smuzhiyun
1850*4882a593Smuzhiyun at91_chip->ops = (struct at91_pinctrl_mux_ops *)
1851*4882a593Smuzhiyun of_match_device(at91_gpio_of_match, &pdev->dev)->data;
1852*4882a593Smuzhiyun at91_chip->pioc_virq = irq;
1853*4882a593Smuzhiyun at91_chip->pioc_idx = alias_idx;
1854*4882a593Smuzhiyun
1855*4882a593Smuzhiyun at91_chip->clock = devm_clk_get(&pdev->dev, NULL);
1856*4882a593Smuzhiyun if (IS_ERR(at91_chip->clock)) {
1857*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get clock, ignoring.\n");
1858*4882a593Smuzhiyun ret = PTR_ERR(at91_chip->clock);
1859*4882a593Smuzhiyun goto err;
1860*4882a593Smuzhiyun }
1861*4882a593Smuzhiyun
1862*4882a593Smuzhiyun ret = clk_prepare_enable(at91_chip->clock);
1863*4882a593Smuzhiyun if (ret) {
1864*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to prepare and enable clock, ignoring.\n");
1865*4882a593Smuzhiyun goto clk_enable_err;
1866*4882a593Smuzhiyun }
1867*4882a593Smuzhiyun
1868*4882a593Smuzhiyun at91_chip->chip = at91_gpio_template;
1869*4882a593Smuzhiyun
1870*4882a593Smuzhiyun chip = &at91_chip->chip;
1871*4882a593Smuzhiyun chip->of_node = np;
1872*4882a593Smuzhiyun chip->label = dev_name(&pdev->dev);
1873*4882a593Smuzhiyun chip->parent = &pdev->dev;
1874*4882a593Smuzhiyun chip->owner = THIS_MODULE;
1875*4882a593Smuzhiyun chip->base = alias_idx * MAX_NB_GPIO_PER_BANK;
1876*4882a593Smuzhiyun
1877*4882a593Smuzhiyun if (!of_property_read_u32(np, "#gpio-lines", &ngpio)) {
1878*4882a593Smuzhiyun if (ngpio >= MAX_NB_GPIO_PER_BANK)
1879*4882a593Smuzhiyun pr_err("at91_gpio.%d, gpio-nb >= %d failback to %d\n",
1880*4882a593Smuzhiyun alias_idx, MAX_NB_GPIO_PER_BANK, MAX_NB_GPIO_PER_BANK);
1881*4882a593Smuzhiyun else
1882*4882a593Smuzhiyun chip->ngpio = ngpio;
1883*4882a593Smuzhiyun }
1884*4882a593Smuzhiyun
1885*4882a593Smuzhiyun names = devm_kcalloc(&pdev->dev, chip->ngpio, sizeof(char *),
1886*4882a593Smuzhiyun GFP_KERNEL);
1887*4882a593Smuzhiyun
1888*4882a593Smuzhiyun if (!names) {
1889*4882a593Smuzhiyun ret = -ENOMEM;
1890*4882a593Smuzhiyun goto clk_enable_err;
1891*4882a593Smuzhiyun }
1892*4882a593Smuzhiyun
1893*4882a593Smuzhiyun for (i = 0; i < chip->ngpio; i++)
1894*4882a593Smuzhiyun names[i] = kasprintf(GFP_KERNEL, "pio%c%d", alias_idx + 'A', i);
1895*4882a593Smuzhiyun
1896*4882a593Smuzhiyun chip->names = (const char *const *)names;
1897*4882a593Smuzhiyun
1898*4882a593Smuzhiyun range = &at91_chip->range;
1899*4882a593Smuzhiyun range->name = chip->label;
1900*4882a593Smuzhiyun range->id = alias_idx;
1901*4882a593Smuzhiyun range->pin_base = range->base = range->id * MAX_NB_GPIO_PER_BANK;
1902*4882a593Smuzhiyun
1903*4882a593Smuzhiyun range->npins = chip->ngpio;
1904*4882a593Smuzhiyun range->gc = chip;
1905*4882a593Smuzhiyun
1906*4882a593Smuzhiyun ret = at91_gpio_of_irq_setup(pdev, at91_chip);
1907*4882a593Smuzhiyun if (ret)
1908*4882a593Smuzhiyun goto gpiochip_add_err;
1909*4882a593Smuzhiyun
1910*4882a593Smuzhiyun ret = gpiochip_add_data(chip, at91_chip);
1911*4882a593Smuzhiyun if (ret)
1912*4882a593Smuzhiyun goto gpiochip_add_err;
1913*4882a593Smuzhiyun
1914*4882a593Smuzhiyun gpio_chips[alias_idx] = at91_chip;
1915*4882a593Smuzhiyun gpio_banks = max(gpio_banks, alias_idx + 1);
1916*4882a593Smuzhiyun
1917*4882a593Smuzhiyun dev_info(&pdev->dev, "at address %p\n", at91_chip->regbase);
1918*4882a593Smuzhiyun
1919*4882a593Smuzhiyun return 0;
1920*4882a593Smuzhiyun
1921*4882a593Smuzhiyun gpiochip_add_err:
1922*4882a593Smuzhiyun clk_enable_err:
1923*4882a593Smuzhiyun clk_disable_unprepare(at91_chip->clock);
1924*4882a593Smuzhiyun err:
1925*4882a593Smuzhiyun dev_err(&pdev->dev, "Failure %i for GPIO %i\n", ret, alias_idx);
1926*4882a593Smuzhiyun
1927*4882a593Smuzhiyun return ret;
1928*4882a593Smuzhiyun }
1929*4882a593Smuzhiyun
1930*4882a593Smuzhiyun static struct platform_driver at91_gpio_driver = {
1931*4882a593Smuzhiyun .driver = {
1932*4882a593Smuzhiyun .name = "gpio-at91",
1933*4882a593Smuzhiyun .of_match_table = at91_gpio_of_match,
1934*4882a593Smuzhiyun },
1935*4882a593Smuzhiyun .probe = at91_gpio_probe,
1936*4882a593Smuzhiyun };
1937*4882a593Smuzhiyun
1938*4882a593Smuzhiyun static struct platform_driver at91_pinctrl_driver = {
1939*4882a593Smuzhiyun .driver = {
1940*4882a593Smuzhiyun .name = "pinctrl-at91",
1941*4882a593Smuzhiyun .of_match_table = at91_pinctrl_of_match,
1942*4882a593Smuzhiyun },
1943*4882a593Smuzhiyun .probe = at91_pinctrl_probe,
1944*4882a593Smuzhiyun };
1945*4882a593Smuzhiyun
1946*4882a593Smuzhiyun static struct platform_driver * const drivers[] = {
1947*4882a593Smuzhiyun &at91_gpio_driver,
1948*4882a593Smuzhiyun &at91_pinctrl_driver,
1949*4882a593Smuzhiyun };
1950*4882a593Smuzhiyun
at91_pinctrl_init(void)1951*4882a593Smuzhiyun static int __init at91_pinctrl_init(void)
1952*4882a593Smuzhiyun {
1953*4882a593Smuzhiyun return platform_register_drivers(drivers, ARRAY_SIZE(drivers));
1954*4882a593Smuzhiyun }
1955*4882a593Smuzhiyun arch_initcall(at91_pinctrl_init);
1956