1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for the Atmel PIO4 controller
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2015 Atmel,
6*4882a593Smuzhiyun * 2015 Ludovic Desroches <ludovic.desroches@atmel.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <dt-bindings/pinctrl/at91.h>
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/gpio/driver.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
18*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
19*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
20*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
21*4882a593Smuzhiyun #include <linux/slab.h>
22*4882a593Smuzhiyun #include "core.h"
23*4882a593Smuzhiyun #include "pinconf.h"
24*4882a593Smuzhiyun #include "pinctrl-utils.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /*
27*4882a593Smuzhiyun * Warning:
28*4882a593Smuzhiyun * In order to not introduce confusion between Atmel PIO groups and pinctrl
29*4882a593Smuzhiyun * framework groups, Atmel PIO groups will be called banks, line is kept to
30*4882a593Smuzhiyun * designed the pin id into this bank.
31*4882a593Smuzhiyun */
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define ATMEL_PIO_MSKR 0x0000
34*4882a593Smuzhiyun #define ATMEL_PIO_CFGR 0x0004
35*4882a593Smuzhiyun #define ATMEL_PIO_CFGR_FUNC_MASK GENMASK(2, 0)
36*4882a593Smuzhiyun #define ATMEL_PIO_DIR_MASK BIT(8)
37*4882a593Smuzhiyun #define ATMEL_PIO_PUEN_MASK BIT(9)
38*4882a593Smuzhiyun #define ATMEL_PIO_PDEN_MASK BIT(10)
39*4882a593Smuzhiyun #define ATMEL_PIO_IFEN_MASK BIT(12)
40*4882a593Smuzhiyun #define ATMEL_PIO_IFSCEN_MASK BIT(13)
41*4882a593Smuzhiyun #define ATMEL_PIO_OPD_MASK BIT(14)
42*4882a593Smuzhiyun #define ATMEL_PIO_SCHMITT_MASK BIT(15)
43*4882a593Smuzhiyun #define ATMEL_PIO_DRVSTR_MASK GENMASK(17, 16)
44*4882a593Smuzhiyun #define ATMEL_PIO_DRVSTR_OFFSET 16
45*4882a593Smuzhiyun #define ATMEL_PIO_CFGR_EVTSEL_MASK GENMASK(26, 24)
46*4882a593Smuzhiyun #define ATMEL_PIO_CFGR_EVTSEL_FALLING (0 << 24)
47*4882a593Smuzhiyun #define ATMEL_PIO_CFGR_EVTSEL_RISING (1 << 24)
48*4882a593Smuzhiyun #define ATMEL_PIO_CFGR_EVTSEL_BOTH (2 << 24)
49*4882a593Smuzhiyun #define ATMEL_PIO_CFGR_EVTSEL_LOW (3 << 24)
50*4882a593Smuzhiyun #define ATMEL_PIO_CFGR_EVTSEL_HIGH (4 << 24)
51*4882a593Smuzhiyun #define ATMEL_PIO_PDSR 0x0008
52*4882a593Smuzhiyun #define ATMEL_PIO_LOCKSR 0x000C
53*4882a593Smuzhiyun #define ATMEL_PIO_SODR 0x0010
54*4882a593Smuzhiyun #define ATMEL_PIO_CODR 0x0014
55*4882a593Smuzhiyun #define ATMEL_PIO_ODSR 0x0018
56*4882a593Smuzhiyun #define ATMEL_PIO_IER 0x0020
57*4882a593Smuzhiyun #define ATMEL_PIO_IDR 0x0024
58*4882a593Smuzhiyun #define ATMEL_PIO_IMR 0x0028
59*4882a593Smuzhiyun #define ATMEL_PIO_ISR 0x002C
60*4882a593Smuzhiyun #define ATMEL_PIO_IOFR 0x003C
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define ATMEL_PIO_NPINS_PER_BANK 32
63*4882a593Smuzhiyun #define ATMEL_PIO_BANK(pin_id) (pin_id / ATMEL_PIO_NPINS_PER_BANK)
64*4882a593Smuzhiyun #define ATMEL_PIO_LINE(pin_id) (pin_id % ATMEL_PIO_NPINS_PER_BANK)
65*4882a593Smuzhiyun #define ATMEL_PIO_BANK_OFFSET 0x40
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define ATMEL_GET_PIN_NO(pinfunc) ((pinfunc) & 0xff)
68*4882a593Smuzhiyun #define ATMEL_GET_PIN_FUNC(pinfunc) ((pinfunc >> 16) & 0xf)
69*4882a593Smuzhiyun #define ATMEL_GET_PIN_IOSET(pinfunc) ((pinfunc >> 20) & 0xf)
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* Custom pinconf parameters */
72*4882a593Smuzhiyun #define ATMEL_PIN_CONFIG_DRIVE_STRENGTH (PIN_CONFIG_END + 1)
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun struct atmel_pioctrl_data {
75*4882a593Smuzhiyun unsigned nbanks;
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun struct atmel_group {
79*4882a593Smuzhiyun const char *name;
80*4882a593Smuzhiyun u32 pin;
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun struct atmel_pin {
84*4882a593Smuzhiyun unsigned pin_id;
85*4882a593Smuzhiyun unsigned mux;
86*4882a593Smuzhiyun unsigned ioset;
87*4882a593Smuzhiyun unsigned bank;
88*4882a593Smuzhiyun unsigned line;
89*4882a593Smuzhiyun const char *device;
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /**
93*4882a593Smuzhiyun * struct atmel_pioctrl - Atmel PIO controller (pinmux + gpio)
94*4882a593Smuzhiyun * @reg_base: base address of the controller.
95*4882a593Smuzhiyun * @clk: clock of the controller.
96*4882a593Smuzhiyun * @nbanks: number of PIO groups, it can vary depending on the SoC.
97*4882a593Smuzhiyun * @pinctrl_dev: pinctrl device registered.
98*4882a593Smuzhiyun * @groups: groups table to provide group name and pin in the group to pinctrl.
99*4882a593Smuzhiyun * @group_names: group names table to provide all the group/pin names to
100*4882a593Smuzhiyun * pinctrl or gpio.
101*4882a593Smuzhiyun * @pins: pins table used for both pinctrl and gpio. pin_id, bank and line
102*4882a593Smuzhiyun * fields are set at probe time. Other ones are set when parsing dt
103*4882a593Smuzhiyun * pinctrl.
104*4882a593Smuzhiyun * @npins: number of pins.
105*4882a593Smuzhiyun * @gpio_chip: gpio chip registered.
106*4882a593Smuzhiyun * @irq_domain: irq domain for the gpio controller.
107*4882a593Smuzhiyun * @irqs: table containing the hw irq number of the bank. The index of the
108*4882a593Smuzhiyun * table is the bank id.
109*4882a593Smuzhiyun * @pm_wakeup_sources: bitmap of wakeup sources (lines)
110*4882a593Smuzhiyun * @pm_suspend_backup: backup/restore register values on suspend/resume
111*4882a593Smuzhiyun * @dev: device entry for the Atmel PIO controller.
112*4882a593Smuzhiyun * @node: node of the Atmel PIO controller.
113*4882a593Smuzhiyun */
114*4882a593Smuzhiyun struct atmel_pioctrl {
115*4882a593Smuzhiyun void __iomem *reg_base;
116*4882a593Smuzhiyun struct clk *clk;
117*4882a593Smuzhiyun unsigned nbanks;
118*4882a593Smuzhiyun struct pinctrl_dev *pinctrl_dev;
119*4882a593Smuzhiyun struct atmel_group *groups;
120*4882a593Smuzhiyun const char * const *group_names;
121*4882a593Smuzhiyun struct atmel_pin **pins;
122*4882a593Smuzhiyun unsigned npins;
123*4882a593Smuzhiyun struct gpio_chip *gpio_chip;
124*4882a593Smuzhiyun struct irq_domain *irq_domain;
125*4882a593Smuzhiyun int *irqs;
126*4882a593Smuzhiyun unsigned *pm_wakeup_sources;
127*4882a593Smuzhiyun struct {
128*4882a593Smuzhiyun u32 imr;
129*4882a593Smuzhiyun u32 odsr;
130*4882a593Smuzhiyun u32 cfgr[ATMEL_PIO_NPINS_PER_BANK];
131*4882a593Smuzhiyun } *pm_suspend_backup;
132*4882a593Smuzhiyun struct device *dev;
133*4882a593Smuzhiyun struct device_node *node;
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun static const char * const atmel_functions[] = {
137*4882a593Smuzhiyun "GPIO", "A", "B", "C", "D", "E", "F", "G"
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun static const struct pinconf_generic_params atmel_custom_bindings[] = {
141*4882a593Smuzhiyun {"atmel,drive-strength", ATMEL_PIN_CONFIG_DRIVE_STRENGTH, 0},
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* --- GPIO --- */
atmel_gpio_read(struct atmel_pioctrl * atmel_pioctrl,unsigned int bank,unsigned int reg)145*4882a593Smuzhiyun static unsigned int atmel_gpio_read(struct atmel_pioctrl *atmel_pioctrl,
146*4882a593Smuzhiyun unsigned int bank, unsigned int reg)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun return readl_relaxed(atmel_pioctrl->reg_base
149*4882a593Smuzhiyun + ATMEL_PIO_BANK_OFFSET * bank + reg);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
atmel_gpio_write(struct atmel_pioctrl * atmel_pioctrl,unsigned int bank,unsigned int reg,unsigned int val)152*4882a593Smuzhiyun static void atmel_gpio_write(struct atmel_pioctrl *atmel_pioctrl,
153*4882a593Smuzhiyun unsigned int bank, unsigned int reg,
154*4882a593Smuzhiyun unsigned int val)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun writel_relaxed(val, atmel_pioctrl->reg_base
157*4882a593Smuzhiyun + ATMEL_PIO_BANK_OFFSET * bank + reg);
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
atmel_gpio_irq_ack(struct irq_data * d)160*4882a593Smuzhiyun static void atmel_gpio_irq_ack(struct irq_data *d)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun /*
163*4882a593Smuzhiyun * Nothing to do, interrupt is cleared when reading the status
164*4882a593Smuzhiyun * register.
165*4882a593Smuzhiyun */
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
atmel_gpio_irq_set_type(struct irq_data * d,unsigned type)168*4882a593Smuzhiyun static int atmel_gpio_irq_set_type(struct irq_data *d, unsigned type)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun struct atmel_pioctrl *atmel_pioctrl = irq_data_get_irq_chip_data(d);
171*4882a593Smuzhiyun struct atmel_pin *pin = atmel_pioctrl->pins[d->hwirq];
172*4882a593Smuzhiyun unsigned reg;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun atmel_gpio_write(atmel_pioctrl, pin->bank, ATMEL_PIO_MSKR,
175*4882a593Smuzhiyun BIT(pin->line));
176*4882a593Smuzhiyun reg = atmel_gpio_read(atmel_pioctrl, pin->bank, ATMEL_PIO_CFGR);
177*4882a593Smuzhiyun reg &= (~ATMEL_PIO_CFGR_EVTSEL_MASK);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun switch (type) {
180*4882a593Smuzhiyun case IRQ_TYPE_EDGE_RISING:
181*4882a593Smuzhiyun irq_set_handler_locked(d, handle_edge_irq);
182*4882a593Smuzhiyun reg |= ATMEL_PIO_CFGR_EVTSEL_RISING;
183*4882a593Smuzhiyun break;
184*4882a593Smuzhiyun case IRQ_TYPE_EDGE_FALLING:
185*4882a593Smuzhiyun irq_set_handler_locked(d, handle_edge_irq);
186*4882a593Smuzhiyun reg |= ATMEL_PIO_CFGR_EVTSEL_FALLING;
187*4882a593Smuzhiyun break;
188*4882a593Smuzhiyun case IRQ_TYPE_EDGE_BOTH:
189*4882a593Smuzhiyun irq_set_handler_locked(d, handle_edge_irq);
190*4882a593Smuzhiyun reg |= ATMEL_PIO_CFGR_EVTSEL_BOTH;
191*4882a593Smuzhiyun break;
192*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_LOW:
193*4882a593Smuzhiyun irq_set_handler_locked(d, handle_level_irq);
194*4882a593Smuzhiyun reg |= ATMEL_PIO_CFGR_EVTSEL_LOW;
195*4882a593Smuzhiyun break;
196*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_HIGH:
197*4882a593Smuzhiyun irq_set_handler_locked(d, handle_level_irq);
198*4882a593Smuzhiyun reg |= ATMEL_PIO_CFGR_EVTSEL_HIGH;
199*4882a593Smuzhiyun break;
200*4882a593Smuzhiyun case IRQ_TYPE_NONE:
201*4882a593Smuzhiyun default:
202*4882a593Smuzhiyun return -EINVAL;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun atmel_gpio_write(atmel_pioctrl, pin->bank, ATMEL_PIO_CFGR, reg);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun return 0;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
atmel_gpio_irq_mask(struct irq_data * d)210*4882a593Smuzhiyun static void atmel_gpio_irq_mask(struct irq_data *d)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun struct atmel_pioctrl *atmel_pioctrl = irq_data_get_irq_chip_data(d);
213*4882a593Smuzhiyun struct atmel_pin *pin = atmel_pioctrl->pins[d->hwirq];
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun atmel_gpio_write(atmel_pioctrl, pin->bank, ATMEL_PIO_IDR,
216*4882a593Smuzhiyun BIT(pin->line));
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
atmel_gpio_irq_unmask(struct irq_data * d)219*4882a593Smuzhiyun static void atmel_gpio_irq_unmask(struct irq_data *d)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun struct atmel_pioctrl *atmel_pioctrl = irq_data_get_irq_chip_data(d);
222*4882a593Smuzhiyun struct atmel_pin *pin = atmel_pioctrl->pins[d->hwirq];
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun atmel_gpio_write(atmel_pioctrl, pin->bank, ATMEL_PIO_IER,
225*4882a593Smuzhiyun BIT(pin->line));
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
229*4882a593Smuzhiyun
atmel_gpio_irq_set_wake(struct irq_data * d,unsigned int on)230*4882a593Smuzhiyun static int atmel_gpio_irq_set_wake(struct irq_data *d, unsigned int on)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun struct atmel_pioctrl *atmel_pioctrl = irq_data_get_irq_chip_data(d);
233*4882a593Smuzhiyun int bank = ATMEL_PIO_BANK(d->hwirq);
234*4882a593Smuzhiyun int line = ATMEL_PIO_LINE(d->hwirq);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun /* The gpio controller has one interrupt line per bank. */
237*4882a593Smuzhiyun irq_set_irq_wake(atmel_pioctrl->irqs[bank], on);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun if (on)
240*4882a593Smuzhiyun atmel_pioctrl->pm_wakeup_sources[bank] |= BIT(line);
241*4882a593Smuzhiyun else
242*4882a593Smuzhiyun atmel_pioctrl->pm_wakeup_sources[bank] &= ~(BIT(line));
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun return 0;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun #else
247*4882a593Smuzhiyun #define atmel_gpio_irq_set_wake NULL
248*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun static struct irq_chip atmel_gpio_irq_chip = {
251*4882a593Smuzhiyun .name = "GPIO",
252*4882a593Smuzhiyun .irq_ack = atmel_gpio_irq_ack,
253*4882a593Smuzhiyun .irq_mask = atmel_gpio_irq_mask,
254*4882a593Smuzhiyun .irq_unmask = atmel_gpio_irq_unmask,
255*4882a593Smuzhiyun .irq_set_type = atmel_gpio_irq_set_type,
256*4882a593Smuzhiyun .irq_set_wake = atmel_gpio_irq_set_wake,
257*4882a593Smuzhiyun };
258*4882a593Smuzhiyun
atmel_gpio_to_irq(struct gpio_chip * chip,unsigned offset)259*4882a593Smuzhiyun static int atmel_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun struct atmel_pioctrl *atmel_pioctrl = gpiochip_get_data(chip);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun return irq_find_mapping(atmel_pioctrl->irq_domain, offset);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
atmel_gpio_irq_handler(struct irq_desc * desc)266*4882a593Smuzhiyun static void atmel_gpio_irq_handler(struct irq_desc *desc)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun unsigned int irq = irq_desc_get_irq(desc);
269*4882a593Smuzhiyun struct atmel_pioctrl *atmel_pioctrl = irq_desc_get_handler_data(desc);
270*4882a593Smuzhiyun struct irq_chip *chip = irq_desc_get_chip(desc);
271*4882a593Smuzhiyun unsigned long isr;
272*4882a593Smuzhiyun int n, bank = -1;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /* Find from which bank is the irq received. */
275*4882a593Smuzhiyun for (n = 0; n < atmel_pioctrl->nbanks; n++) {
276*4882a593Smuzhiyun if (atmel_pioctrl->irqs[n] == irq) {
277*4882a593Smuzhiyun bank = n;
278*4882a593Smuzhiyun break;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun if (bank < 0) {
283*4882a593Smuzhiyun dev_err(atmel_pioctrl->dev,
284*4882a593Smuzhiyun "no bank associated to irq %u\n", irq);
285*4882a593Smuzhiyun return;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun chained_irq_enter(chip, desc);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun for (;;) {
291*4882a593Smuzhiyun isr = (unsigned long)atmel_gpio_read(atmel_pioctrl, bank,
292*4882a593Smuzhiyun ATMEL_PIO_ISR);
293*4882a593Smuzhiyun isr &= (unsigned long)atmel_gpio_read(atmel_pioctrl, bank,
294*4882a593Smuzhiyun ATMEL_PIO_IMR);
295*4882a593Smuzhiyun if (!isr)
296*4882a593Smuzhiyun break;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun for_each_set_bit(n, &isr, BITS_PER_LONG)
299*4882a593Smuzhiyun generic_handle_irq(atmel_gpio_to_irq(
300*4882a593Smuzhiyun atmel_pioctrl->gpio_chip,
301*4882a593Smuzhiyun bank * ATMEL_PIO_NPINS_PER_BANK + n));
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun chained_irq_exit(chip, desc);
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
atmel_gpio_direction_input(struct gpio_chip * chip,unsigned offset)307*4882a593Smuzhiyun static int atmel_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun struct atmel_pioctrl *atmel_pioctrl = gpiochip_get_data(chip);
310*4882a593Smuzhiyun struct atmel_pin *pin = atmel_pioctrl->pins[offset];
311*4882a593Smuzhiyun unsigned reg;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun atmel_gpio_write(atmel_pioctrl, pin->bank, ATMEL_PIO_MSKR,
314*4882a593Smuzhiyun BIT(pin->line));
315*4882a593Smuzhiyun reg = atmel_gpio_read(atmel_pioctrl, pin->bank, ATMEL_PIO_CFGR);
316*4882a593Smuzhiyun reg &= ~ATMEL_PIO_DIR_MASK;
317*4882a593Smuzhiyun atmel_gpio_write(atmel_pioctrl, pin->bank, ATMEL_PIO_CFGR, reg);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun return 0;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
atmel_gpio_get(struct gpio_chip * chip,unsigned offset)322*4882a593Smuzhiyun static int atmel_gpio_get(struct gpio_chip *chip, unsigned offset)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun struct atmel_pioctrl *atmel_pioctrl = gpiochip_get_data(chip);
325*4882a593Smuzhiyun struct atmel_pin *pin = atmel_pioctrl->pins[offset];
326*4882a593Smuzhiyun unsigned reg;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun reg = atmel_gpio_read(atmel_pioctrl, pin->bank, ATMEL_PIO_PDSR);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun return !!(reg & BIT(pin->line));
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
atmel_gpio_get_multiple(struct gpio_chip * chip,unsigned long * mask,unsigned long * bits)333*4882a593Smuzhiyun static int atmel_gpio_get_multiple(struct gpio_chip *chip, unsigned long *mask,
334*4882a593Smuzhiyun unsigned long *bits)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun struct atmel_pioctrl *atmel_pioctrl = gpiochip_get_data(chip);
337*4882a593Smuzhiyun unsigned int bank;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun bitmap_zero(bits, atmel_pioctrl->npins);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun for (bank = 0; bank < atmel_pioctrl->nbanks; bank++) {
342*4882a593Smuzhiyun unsigned int word = bank;
343*4882a593Smuzhiyun unsigned int offset = 0;
344*4882a593Smuzhiyun unsigned int reg;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun #if ATMEL_PIO_NPINS_PER_BANK != BITS_PER_LONG
347*4882a593Smuzhiyun word = BIT_WORD(bank * ATMEL_PIO_NPINS_PER_BANK);
348*4882a593Smuzhiyun offset = bank * ATMEL_PIO_NPINS_PER_BANK % BITS_PER_LONG;
349*4882a593Smuzhiyun #endif
350*4882a593Smuzhiyun if (!mask[word])
351*4882a593Smuzhiyun continue;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun reg = atmel_gpio_read(atmel_pioctrl, bank, ATMEL_PIO_PDSR);
354*4882a593Smuzhiyun bits[word] |= mask[word] & (reg << offset);
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun return 0;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
atmel_gpio_direction_output(struct gpio_chip * chip,unsigned offset,int value)360*4882a593Smuzhiyun static int atmel_gpio_direction_output(struct gpio_chip *chip, unsigned offset,
361*4882a593Smuzhiyun int value)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun struct atmel_pioctrl *atmel_pioctrl = gpiochip_get_data(chip);
364*4882a593Smuzhiyun struct atmel_pin *pin = atmel_pioctrl->pins[offset];
365*4882a593Smuzhiyun unsigned reg;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun atmel_gpio_write(atmel_pioctrl, pin->bank,
368*4882a593Smuzhiyun value ? ATMEL_PIO_SODR : ATMEL_PIO_CODR,
369*4882a593Smuzhiyun BIT(pin->line));
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun atmel_gpio_write(atmel_pioctrl, pin->bank, ATMEL_PIO_MSKR,
372*4882a593Smuzhiyun BIT(pin->line));
373*4882a593Smuzhiyun reg = atmel_gpio_read(atmel_pioctrl, pin->bank, ATMEL_PIO_CFGR);
374*4882a593Smuzhiyun reg |= ATMEL_PIO_DIR_MASK;
375*4882a593Smuzhiyun atmel_gpio_write(atmel_pioctrl, pin->bank, ATMEL_PIO_CFGR, reg);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun return 0;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
atmel_gpio_set(struct gpio_chip * chip,unsigned offset,int val)380*4882a593Smuzhiyun static void atmel_gpio_set(struct gpio_chip *chip, unsigned offset, int val)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun struct atmel_pioctrl *atmel_pioctrl = gpiochip_get_data(chip);
383*4882a593Smuzhiyun struct atmel_pin *pin = atmel_pioctrl->pins[offset];
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun atmel_gpio_write(atmel_pioctrl, pin->bank,
386*4882a593Smuzhiyun val ? ATMEL_PIO_SODR : ATMEL_PIO_CODR,
387*4882a593Smuzhiyun BIT(pin->line));
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
atmel_gpio_set_multiple(struct gpio_chip * chip,unsigned long * mask,unsigned long * bits)390*4882a593Smuzhiyun static void atmel_gpio_set_multiple(struct gpio_chip *chip, unsigned long *mask,
391*4882a593Smuzhiyun unsigned long *bits)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun struct atmel_pioctrl *atmel_pioctrl = gpiochip_get_data(chip);
394*4882a593Smuzhiyun unsigned int bank;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun for (bank = 0; bank < atmel_pioctrl->nbanks; bank++) {
397*4882a593Smuzhiyun unsigned int bitmask;
398*4882a593Smuzhiyun unsigned int word = bank;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun /*
401*4882a593Smuzhiyun * On a 64-bit platform, BITS_PER_LONG is 64 so it is necessary to iterate over
402*4882a593Smuzhiyun * two 32bit words to handle the whole bitmask
403*4882a593Smuzhiyun */
404*4882a593Smuzhiyun #if ATMEL_PIO_NPINS_PER_BANK != BITS_PER_LONG
405*4882a593Smuzhiyun word = BIT_WORD(bank * ATMEL_PIO_NPINS_PER_BANK);
406*4882a593Smuzhiyun #endif
407*4882a593Smuzhiyun if (!mask[word])
408*4882a593Smuzhiyun continue;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun bitmask = mask[word] & bits[word];
411*4882a593Smuzhiyun atmel_gpio_write(atmel_pioctrl, bank, ATMEL_PIO_SODR, bitmask);
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun bitmask = mask[word] & ~bits[word];
414*4882a593Smuzhiyun atmel_gpio_write(atmel_pioctrl, bank, ATMEL_PIO_CODR, bitmask);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun #if ATMEL_PIO_NPINS_PER_BANK != BITS_PER_LONG
417*4882a593Smuzhiyun mask[word] >>= ATMEL_PIO_NPINS_PER_BANK;
418*4882a593Smuzhiyun bits[word] >>= ATMEL_PIO_NPINS_PER_BANK;
419*4882a593Smuzhiyun #endif
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun static struct gpio_chip atmel_gpio_chip = {
424*4882a593Smuzhiyun .direction_input = atmel_gpio_direction_input,
425*4882a593Smuzhiyun .get = atmel_gpio_get,
426*4882a593Smuzhiyun .get_multiple = atmel_gpio_get_multiple,
427*4882a593Smuzhiyun .direction_output = atmel_gpio_direction_output,
428*4882a593Smuzhiyun .set = atmel_gpio_set,
429*4882a593Smuzhiyun .set_multiple = atmel_gpio_set_multiple,
430*4882a593Smuzhiyun .to_irq = atmel_gpio_to_irq,
431*4882a593Smuzhiyun .base = 0,
432*4882a593Smuzhiyun };
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun /* --- PINCTRL --- */
atmel_pin_config_read(struct pinctrl_dev * pctldev,unsigned pin_id)435*4882a593Smuzhiyun static unsigned int atmel_pin_config_read(struct pinctrl_dev *pctldev,
436*4882a593Smuzhiyun unsigned pin_id)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun struct atmel_pioctrl *atmel_pioctrl = pinctrl_dev_get_drvdata(pctldev);
439*4882a593Smuzhiyun unsigned bank = atmel_pioctrl->pins[pin_id]->bank;
440*4882a593Smuzhiyun unsigned line = atmel_pioctrl->pins[pin_id]->line;
441*4882a593Smuzhiyun void __iomem *addr = atmel_pioctrl->reg_base
442*4882a593Smuzhiyun + bank * ATMEL_PIO_BANK_OFFSET;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun writel_relaxed(BIT(line), addr + ATMEL_PIO_MSKR);
445*4882a593Smuzhiyun /* Have to set MSKR first, to access the right pin CFGR. */
446*4882a593Smuzhiyun wmb();
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun return readl_relaxed(addr + ATMEL_PIO_CFGR);
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
atmel_pin_config_write(struct pinctrl_dev * pctldev,unsigned pin_id,u32 conf)451*4882a593Smuzhiyun static void atmel_pin_config_write(struct pinctrl_dev *pctldev,
452*4882a593Smuzhiyun unsigned pin_id, u32 conf)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun struct atmel_pioctrl *atmel_pioctrl = pinctrl_dev_get_drvdata(pctldev);
455*4882a593Smuzhiyun unsigned bank = atmel_pioctrl->pins[pin_id]->bank;
456*4882a593Smuzhiyun unsigned line = atmel_pioctrl->pins[pin_id]->line;
457*4882a593Smuzhiyun void __iomem *addr = atmel_pioctrl->reg_base
458*4882a593Smuzhiyun + bank * ATMEL_PIO_BANK_OFFSET;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun writel_relaxed(BIT(line), addr + ATMEL_PIO_MSKR);
461*4882a593Smuzhiyun /* Have to set MSKR first, to access the right pin CFGR. */
462*4882a593Smuzhiyun wmb();
463*4882a593Smuzhiyun writel_relaxed(conf, addr + ATMEL_PIO_CFGR);
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
atmel_pctl_get_groups_count(struct pinctrl_dev * pctldev)466*4882a593Smuzhiyun static int atmel_pctl_get_groups_count(struct pinctrl_dev *pctldev)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun struct atmel_pioctrl *atmel_pioctrl = pinctrl_dev_get_drvdata(pctldev);
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun return atmel_pioctrl->npins;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
atmel_pctl_get_group_name(struct pinctrl_dev * pctldev,unsigned selector)473*4882a593Smuzhiyun static const char *atmel_pctl_get_group_name(struct pinctrl_dev *pctldev,
474*4882a593Smuzhiyun unsigned selector)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun struct atmel_pioctrl *atmel_pioctrl = pinctrl_dev_get_drvdata(pctldev);
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun return atmel_pioctrl->groups[selector].name;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
atmel_pctl_get_group_pins(struct pinctrl_dev * pctldev,unsigned selector,const unsigned ** pins,unsigned * num_pins)481*4882a593Smuzhiyun static int atmel_pctl_get_group_pins(struct pinctrl_dev *pctldev,
482*4882a593Smuzhiyun unsigned selector, const unsigned **pins,
483*4882a593Smuzhiyun unsigned *num_pins)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun struct atmel_pioctrl *atmel_pioctrl = pinctrl_dev_get_drvdata(pctldev);
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun *pins = (unsigned *)&atmel_pioctrl->groups[selector].pin;
488*4882a593Smuzhiyun *num_pins = 1;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun return 0;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun static struct atmel_group *
atmel_pctl_find_group_by_pin(struct pinctrl_dev * pctldev,unsigned pin)494*4882a593Smuzhiyun atmel_pctl_find_group_by_pin(struct pinctrl_dev *pctldev, unsigned pin)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun struct atmel_pioctrl *atmel_pioctrl = pinctrl_dev_get_drvdata(pctldev);
497*4882a593Smuzhiyun int i;
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun for (i = 0; i < atmel_pioctrl->npins; i++) {
500*4882a593Smuzhiyun struct atmel_group *grp = atmel_pioctrl->groups + i;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun if (grp->pin == pin)
503*4882a593Smuzhiyun return grp;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun return NULL;
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun
atmel_pctl_xlate_pinfunc(struct pinctrl_dev * pctldev,struct device_node * np,u32 pinfunc,const char ** grp_name,const char ** func_name)509*4882a593Smuzhiyun static int atmel_pctl_xlate_pinfunc(struct pinctrl_dev *pctldev,
510*4882a593Smuzhiyun struct device_node *np,
511*4882a593Smuzhiyun u32 pinfunc, const char **grp_name,
512*4882a593Smuzhiyun const char **func_name)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun struct atmel_pioctrl *atmel_pioctrl = pinctrl_dev_get_drvdata(pctldev);
515*4882a593Smuzhiyun unsigned pin_id, func_id;
516*4882a593Smuzhiyun struct atmel_group *grp;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun pin_id = ATMEL_GET_PIN_NO(pinfunc);
519*4882a593Smuzhiyun func_id = ATMEL_GET_PIN_FUNC(pinfunc);
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun if (func_id >= ARRAY_SIZE(atmel_functions))
522*4882a593Smuzhiyun return -EINVAL;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun *func_name = atmel_functions[func_id];
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun grp = atmel_pctl_find_group_by_pin(pctldev, pin_id);
527*4882a593Smuzhiyun if (!grp)
528*4882a593Smuzhiyun return -EINVAL;
529*4882a593Smuzhiyun *grp_name = grp->name;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun atmel_pioctrl->pins[pin_id]->mux = func_id;
532*4882a593Smuzhiyun atmel_pioctrl->pins[pin_id]->ioset = ATMEL_GET_PIN_IOSET(pinfunc);
533*4882a593Smuzhiyun /* Want the device name not the group one. */
534*4882a593Smuzhiyun if (np->parent == atmel_pioctrl->node)
535*4882a593Smuzhiyun atmel_pioctrl->pins[pin_id]->device = np->name;
536*4882a593Smuzhiyun else
537*4882a593Smuzhiyun atmel_pioctrl->pins[pin_id]->device = np->parent->name;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun return 0;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun
atmel_pctl_dt_subnode_to_map(struct pinctrl_dev * pctldev,struct device_node * np,struct pinctrl_map ** map,unsigned * reserved_maps,unsigned * num_maps)542*4882a593Smuzhiyun static int atmel_pctl_dt_subnode_to_map(struct pinctrl_dev *pctldev,
543*4882a593Smuzhiyun struct device_node *np,
544*4882a593Smuzhiyun struct pinctrl_map **map,
545*4882a593Smuzhiyun unsigned *reserved_maps,
546*4882a593Smuzhiyun unsigned *num_maps)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun unsigned num_pins, num_configs, reserve;
549*4882a593Smuzhiyun unsigned long *configs;
550*4882a593Smuzhiyun struct property *pins;
551*4882a593Smuzhiyun u32 pinfunc;
552*4882a593Smuzhiyun int ret, i;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun pins = of_find_property(np, "pinmux", NULL);
555*4882a593Smuzhiyun if (!pins)
556*4882a593Smuzhiyun return -EINVAL;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun ret = pinconf_generic_parse_dt_config(np, pctldev, &configs,
559*4882a593Smuzhiyun &num_configs);
560*4882a593Smuzhiyun if (ret < 0) {
561*4882a593Smuzhiyun dev_err(pctldev->dev, "%pOF: could not parse node property\n",
562*4882a593Smuzhiyun np);
563*4882a593Smuzhiyun return ret;
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun num_pins = pins->length / sizeof(u32);
567*4882a593Smuzhiyun if (!num_pins) {
568*4882a593Smuzhiyun dev_err(pctldev->dev, "no pins found in node %pOF\n", np);
569*4882a593Smuzhiyun ret = -EINVAL;
570*4882a593Smuzhiyun goto exit;
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun /*
574*4882a593Smuzhiyun * Reserve maps, at least there is a mux map and an optional conf
575*4882a593Smuzhiyun * map for each pin.
576*4882a593Smuzhiyun */
577*4882a593Smuzhiyun reserve = 1;
578*4882a593Smuzhiyun if (num_configs)
579*4882a593Smuzhiyun reserve++;
580*4882a593Smuzhiyun reserve *= num_pins;
581*4882a593Smuzhiyun ret = pinctrl_utils_reserve_map(pctldev, map, reserved_maps, num_maps,
582*4882a593Smuzhiyun reserve);
583*4882a593Smuzhiyun if (ret < 0)
584*4882a593Smuzhiyun goto exit;
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun for (i = 0; i < num_pins; i++) {
587*4882a593Smuzhiyun const char *group, *func;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun ret = of_property_read_u32_index(np, "pinmux", i, &pinfunc);
590*4882a593Smuzhiyun if (ret)
591*4882a593Smuzhiyun goto exit;
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun ret = atmel_pctl_xlate_pinfunc(pctldev, np, pinfunc, &group,
594*4882a593Smuzhiyun &func);
595*4882a593Smuzhiyun if (ret)
596*4882a593Smuzhiyun goto exit;
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun pinctrl_utils_add_map_mux(pctldev, map, reserved_maps, num_maps,
599*4882a593Smuzhiyun group, func);
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun if (num_configs) {
602*4882a593Smuzhiyun ret = pinctrl_utils_add_map_configs(pctldev, map,
603*4882a593Smuzhiyun reserved_maps, num_maps, group,
604*4882a593Smuzhiyun configs, num_configs,
605*4882a593Smuzhiyun PIN_MAP_TYPE_CONFIGS_GROUP);
606*4882a593Smuzhiyun if (ret < 0)
607*4882a593Smuzhiyun goto exit;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun exit:
612*4882a593Smuzhiyun kfree(configs);
613*4882a593Smuzhiyun return ret;
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
atmel_pctl_dt_node_to_map(struct pinctrl_dev * pctldev,struct device_node * np_config,struct pinctrl_map ** map,unsigned * num_maps)616*4882a593Smuzhiyun static int atmel_pctl_dt_node_to_map(struct pinctrl_dev *pctldev,
617*4882a593Smuzhiyun struct device_node *np_config,
618*4882a593Smuzhiyun struct pinctrl_map **map,
619*4882a593Smuzhiyun unsigned *num_maps)
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun struct device_node *np;
622*4882a593Smuzhiyun unsigned reserved_maps;
623*4882a593Smuzhiyun int ret;
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun *map = NULL;
626*4882a593Smuzhiyun *num_maps = 0;
627*4882a593Smuzhiyun reserved_maps = 0;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun /*
630*4882a593Smuzhiyun * If all the pins of a device have the same configuration (or no one),
631*4882a593Smuzhiyun * it is useless to add a subnode, so directly parse node referenced by
632*4882a593Smuzhiyun * phandle.
633*4882a593Smuzhiyun */
634*4882a593Smuzhiyun ret = atmel_pctl_dt_subnode_to_map(pctldev, np_config, map,
635*4882a593Smuzhiyun &reserved_maps, num_maps);
636*4882a593Smuzhiyun if (ret) {
637*4882a593Smuzhiyun for_each_child_of_node(np_config, np) {
638*4882a593Smuzhiyun ret = atmel_pctl_dt_subnode_to_map(pctldev, np, map,
639*4882a593Smuzhiyun &reserved_maps, num_maps);
640*4882a593Smuzhiyun if (ret < 0) {
641*4882a593Smuzhiyun of_node_put(np);
642*4882a593Smuzhiyun break;
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun if (ret < 0) {
648*4882a593Smuzhiyun pinctrl_utils_free_map(pctldev, *map, *num_maps);
649*4882a593Smuzhiyun dev_err(pctldev->dev, "can't create maps for node %pOF\n",
650*4882a593Smuzhiyun np_config);
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun return ret;
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun static const struct pinctrl_ops atmel_pctlops = {
657*4882a593Smuzhiyun .get_groups_count = atmel_pctl_get_groups_count,
658*4882a593Smuzhiyun .get_group_name = atmel_pctl_get_group_name,
659*4882a593Smuzhiyun .get_group_pins = atmel_pctl_get_group_pins,
660*4882a593Smuzhiyun .dt_node_to_map = atmel_pctl_dt_node_to_map,
661*4882a593Smuzhiyun .dt_free_map = pinctrl_utils_free_map,
662*4882a593Smuzhiyun };
663*4882a593Smuzhiyun
atmel_pmx_get_functions_count(struct pinctrl_dev * pctldev)664*4882a593Smuzhiyun static int atmel_pmx_get_functions_count(struct pinctrl_dev *pctldev)
665*4882a593Smuzhiyun {
666*4882a593Smuzhiyun return ARRAY_SIZE(atmel_functions);
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun
atmel_pmx_get_function_name(struct pinctrl_dev * pctldev,unsigned selector)669*4882a593Smuzhiyun static const char *atmel_pmx_get_function_name(struct pinctrl_dev *pctldev,
670*4882a593Smuzhiyun unsigned selector)
671*4882a593Smuzhiyun {
672*4882a593Smuzhiyun return atmel_functions[selector];
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun
atmel_pmx_get_function_groups(struct pinctrl_dev * pctldev,unsigned selector,const char * const ** groups,unsigned * const num_groups)675*4882a593Smuzhiyun static int atmel_pmx_get_function_groups(struct pinctrl_dev *pctldev,
676*4882a593Smuzhiyun unsigned selector,
677*4882a593Smuzhiyun const char * const **groups,
678*4882a593Smuzhiyun unsigned * const num_groups)
679*4882a593Smuzhiyun {
680*4882a593Smuzhiyun struct atmel_pioctrl *atmel_pioctrl = pinctrl_dev_get_drvdata(pctldev);
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun *groups = atmel_pioctrl->group_names;
683*4882a593Smuzhiyun *num_groups = atmel_pioctrl->npins;
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun return 0;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
atmel_pmx_set_mux(struct pinctrl_dev * pctldev,unsigned function,unsigned group)688*4882a593Smuzhiyun static int atmel_pmx_set_mux(struct pinctrl_dev *pctldev,
689*4882a593Smuzhiyun unsigned function,
690*4882a593Smuzhiyun unsigned group)
691*4882a593Smuzhiyun {
692*4882a593Smuzhiyun struct atmel_pioctrl *atmel_pioctrl = pinctrl_dev_get_drvdata(pctldev);
693*4882a593Smuzhiyun unsigned pin;
694*4882a593Smuzhiyun u32 conf;
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun dev_dbg(pctldev->dev, "enable function %s group %s\n",
697*4882a593Smuzhiyun atmel_functions[function], atmel_pioctrl->groups[group].name);
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun pin = atmel_pioctrl->groups[group].pin;
700*4882a593Smuzhiyun conf = atmel_pin_config_read(pctldev, pin);
701*4882a593Smuzhiyun conf &= (~ATMEL_PIO_CFGR_FUNC_MASK);
702*4882a593Smuzhiyun conf |= (function & ATMEL_PIO_CFGR_FUNC_MASK);
703*4882a593Smuzhiyun dev_dbg(pctldev->dev, "pin: %u, conf: 0x%08x\n", pin, conf);
704*4882a593Smuzhiyun atmel_pin_config_write(pctldev, pin, conf);
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun return 0;
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun static const struct pinmux_ops atmel_pmxops = {
710*4882a593Smuzhiyun .get_functions_count = atmel_pmx_get_functions_count,
711*4882a593Smuzhiyun .get_function_name = atmel_pmx_get_function_name,
712*4882a593Smuzhiyun .get_function_groups = atmel_pmx_get_function_groups,
713*4882a593Smuzhiyun .set_mux = atmel_pmx_set_mux,
714*4882a593Smuzhiyun };
715*4882a593Smuzhiyun
atmel_conf_pin_config_group_get(struct pinctrl_dev * pctldev,unsigned group,unsigned long * config)716*4882a593Smuzhiyun static int atmel_conf_pin_config_group_get(struct pinctrl_dev *pctldev,
717*4882a593Smuzhiyun unsigned group,
718*4882a593Smuzhiyun unsigned long *config)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun struct atmel_pioctrl *atmel_pioctrl = pinctrl_dev_get_drvdata(pctldev);
721*4882a593Smuzhiyun unsigned param = pinconf_to_config_param(*config), arg = 0;
722*4882a593Smuzhiyun struct atmel_group *grp = atmel_pioctrl->groups + group;
723*4882a593Smuzhiyun unsigned pin_id = grp->pin;
724*4882a593Smuzhiyun u32 res;
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun res = atmel_pin_config_read(pctldev, pin_id);
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun switch (param) {
729*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
730*4882a593Smuzhiyun if (!(res & ATMEL_PIO_PUEN_MASK))
731*4882a593Smuzhiyun return -EINVAL;
732*4882a593Smuzhiyun arg = 1;
733*4882a593Smuzhiyun break;
734*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN:
735*4882a593Smuzhiyun if ((res & ATMEL_PIO_PUEN_MASK) ||
736*4882a593Smuzhiyun (!(res & ATMEL_PIO_PDEN_MASK)))
737*4882a593Smuzhiyun return -EINVAL;
738*4882a593Smuzhiyun arg = 1;
739*4882a593Smuzhiyun break;
740*4882a593Smuzhiyun case PIN_CONFIG_BIAS_DISABLE:
741*4882a593Smuzhiyun if ((res & ATMEL_PIO_PUEN_MASK) ||
742*4882a593Smuzhiyun ((res & ATMEL_PIO_PDEN_MASK)))
743*4882a593Smuzhiyun return -EINVAL;
744*4882a593Smuzhiyun arg = 1;
745*4882a593Smuzhiyun break;
746*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_OPEN_DRAIN:
747*4882a593Smuzhiyun if (!(res & ATMEL_PIO_OPD_MASK))
748*4882a593Smuzhiyun return -EINVAL;
749*4882a593Smuzhiyun arg = 1;
750*4882a593Smuzhiyun break;
751*4882a593Smuzhiyun case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
752*4882a593Smuzhiyun if (!(res & ATMEL_PIO_SCHMITT_MASK))
753*4882a593Smuzhiyun return -EINVAL;
754*4882a593Smuzhiyun arg = 1;
755*4882a593Smuzhiyun break;
756*4882a593Smuzhiyun case ATMEL_PIN_CONFIG_DRIVE_STRENGTH:
757*4882a593Smuzhiyun if (!(res & ATMEL_PIO_DRVSTR_MASK))
758*4882a593Smuzhiyun return -EINVAL;
759*4882a593Smuzhiyun arg = (res & ATMEL_PIO_DRVSTR_MASK) >> ATMEL_PIO_DRVSTR_OFFSET;
760*4882a593Smuzhiyun break;
761*4882a593Smuzhiyun default:
762*4882a593Smuzhiyun return -ENOTSUPP;
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun *config = pinconf_to_config_packed(param, arg);
766*4882a593Smuzhiyun return 0;
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun
atmel_conf_pin_config_group_set(struct pinctrl_dev * pctldev,unsigned group,unsigned long * configs,unsigned num_configs)769*4882a593Smuzhiyun static int atmel_conf_pin_config_group_set(struct pinctrl_dev *pctldev,
770*4882a593Smuzhiyun unsigned group,
771*4882a593Smuzhiyun unsigned long *configs,
772*4882a593Smuzhiyun unsigned num_configs)
773*4882a593Smuzhiyun {
774*4882a593Smuzhiyun struct atmel_pioctrl *atmel_pioctrl = pinctrl_dev_get_drvdata(pctldev);
775*4882a593Smuzhiyun struct atmel_group *grp = atmel_pioctrl->groups + group;
776*4882a593Smuzhiyun unsigned bank, pin, pin_id = grp->pin;
777*4882a593Smuzhiyun u32 mask, conf = 0;
778*4882a593Smuzhiyun int i;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun conf = atmel_pin_config_read(pctldev, pin_id);
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun for (i = 0; i < num_configs; i++) {
783*4882a593Smuzhiyun unsigned param = pinconf_to_config_param(configs[i]);
784*4882a593Smuzhiyun unsigned arg = pinconf_to_config_argument(configs[i]);
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun dev_dbg(pctldev->dev, "%s: pin=%u, config=0x%lx\n",
787*4882a593Smuzhiyun __func__, pin_id, configs[i]);
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun switch (param) {
790*4882a593Smuzhiyun case PIN_CONFIG_BIAS_DISABLE:
791*4882a593Smuzhiyun conf &= (~ATMEL_PIO_PUEN_MASK);
792*4882a593Smuzhiyun conf &= (~ATMEL_PIO_PDEN_MASK);
793*4882a593Smuzhiyun break;
794*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
795*4882a593Smuzhiyun conf |= ATMEL_PIO_PUEN_MASK;
796*4882a593Smuzhiyun conf &= (~ATMEL_PIO_PDEN_MASK);
797*4882a593Smuzhiyun break;
798*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN:
799*4882a593Smuzhiyun conf |= ATMEL_PIO_PDEN_MASK;
800*4882a593Smuzhiyun conf &= (~ATMEL_PIO_PUEN_MASK);
801*4882a593Smuzhiyun break;
802*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_OPEN_DRAIN:
803*4882a593Smuzhiyun if (arg == 0)
804*4882a593Smuzhiyun conf &= (~ATMEL_PIO_OPD_MASK);
805*4882a593Smuzhiyun else
806*4882a593Smuzhiyun conf |= ATMEL_PIO_OPD_MASK;
807*4882a593Smuzhiyun break;
808*4882a593Smuzhiyun case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
809*4882a593Smuzhiyun if (arg == 0)
810*4882a593Smuzhiyun conf |= ATMEL_PIO_SCHMITT_MASK;
811*4882a593Smuzhiyun else
812*4882a593Smuzhiyun conf &= (~ATMEL_PIO_SCHMITT_MASK);
813*4882a593Smuzhiyun break;
814*4882a593Smuzhiyun case PIN_CONFIG_INPUT_DEBOUNCE:
815*4882a593Smuzhiyun if (arg == 0) {
816*4882a593Smuzhiyun conf &= (~ATMEL_PIO_IFEN_MASK);
817*4882a593Smuzhiyun conf &= (~ATMEL_PIO_IFSCEN_MASK);
818*4882a593Smuzhiyun } else {
819*4882a593Smuzhiyun /*
820*4882a593Smuzhiyun * We don't care about the debounce value for several reasons:
821*4882a593Smuzhiyun * - can't have different debounce periods inside a same group,
822*4882a593Smuzhiyun * - the register to configure this period is a secure register.
823*4882a593Smuzhiyun * The debouncing filter can filter a pulse with a duration of less
824*4882a593Smuzhiyun * than 1/2 slow clock period.
825*4882a593Smuzhiyun */
826*4882a593Smuzhiyun conf |= ATMEL_PIO_IFEN_MASK;
827*4882a593Smuzhiyun conf |= ATMEL_PIO_IFSCEN_MASK;
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun break;
830*4882a593Smuzhiyun case PIN_CONFIG_OUTPUT:
831*4882a593Smuzhiyun conf |= ATMEL_PIO_DIR_MASK;
832*4882a593Smuzhiyun bank = ATMEL_PIO_BANK(pin_id);
833*4882a593Smuzhiyun pin = ATMEL_PIO_LINE(pin_id);
834*4882a593Smuzhiyun mask = 1 << pin;
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun if (arg == 0) {
837*4882a593Smuzhiyun writel_relaxed(mask, atmel_pioctrl->reg_base +
838*4882a593Smuzhiyun bank * ATMEL_PIO_BANK_OFFSET +
839*4882a593Smuzhiyun ATMEL_PIO_CODR);
840*4882a593Smuzhiyun } else {
841*4882a593Smuzhiyun writel_relaxed(mask, atmel_pioctrl->reg_base +
842*4882a593Smuzhiyun bank * ATMEL_PIO_BANK_OFFSET +
843*4882a593Smuzhiyun ATMEL_PIO_SODR);
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun break;
846*4882a593Smuzhiyun case ATMEL_PIN_CONFIG_DRIVE_STRENGTH:
847*4882a593Smuzhiyun switch (arg) {
848*4882a593Smuzhiyun case ATMEL_PIO_DRVSTR_LO:
849*4882a593Smuzhiyun case ATMEL_PIO_DRVSTR_ME:
850*4882a593Smuzhiyun case ATMEL_PIO_DRVSTR_HI:
851*4882a593Smuzhiyun conf &= (~ATMEL_PIO_DRVSTR_MASK);
852*4882a593Smuzhiyun conf |= arg << ATMEL_PIO_DRVSTR_OFFSET;
853*4882a593Smuzhiyun break;
854*4882a593Smuzhiyun default:
855*4882a593Smuzhiyun dev_warn(pctldev->dev, "drive strength not updated (incorrect value)\n");
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun break;
858*4882a593Smuzhiyun default:
859*4882a593Smuzhiyun dev_warn(pctldev->dev,
860*4882a593Smuzhiyun "unsupported configuration parameter: %u\n",
861*4882a593Smuzhiyun param);
862*4882a593Smuzhiyun continue;
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun dev_dbg(pctldev->dev, "%s: reg=0x%08x\n", __func__, conf);
867*4882a593Smuzhiyun atmel_pin_config_write(pctldev, pin_id, conf);
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun return 0;
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun
atmel_conf_pin_config_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned pin_id)872*4882a593Smuzhiyun static void atmel_conf_pin_config_dbg_show(struct pinctrl_dev *pctldev,
873*4882a593Smuzhiyun struct seq_file *s, unsigned pin_id)
874*4882a593Smuzhiyun {
875*4882a593Smuzhiyun struct atmel_pioctrl *atmel_pioctrl = pinctrl_dev_get_drvdata(pctldev);
876*4882a593Smuzhiyun u32 conf;
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun if (!atmel_pioctrl->pins[pin_id]->device)
879*4882a593Smuzhiyun return;
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun if (atmel_pioctrl->pins[pin_id])
882*4882a593Smuzhiyun seq_printf(s, " (%s, ioset %u) ",
883*4882a593Smuzhiyun atmel_pioctrl->pins[pin_id]->device,
884*4882a593Smuzhiyun atmel_pioctrl->pins[pin_id]->ioset);
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun conf = atmel_pin_config_read(pctldev, pin_id);
887*4882a593Smuzhiyun if (conf & ATMEL_PIO_PUEN_MASK)
888*4882a593Smuzhiyun seq_printf(s, "%s ", "pull-up");
889*4882a593Smuzhiyun if (conf & ATMEL_PIO_PDEN_MASK)
890*4882a593Smuzhiyun seq_printf(s, "%s ", "pull-down");
891*4882a593Smuzhiyun if (conf & ATMEL_PIO_IFEN_MASK)
892*4882a593Smuzhiyun seq_printf(s, "%s ", "debounce");
893*4882a593Smuzhiyun if (conf & ATMEL_PIO_OPD_MASK)
894*4882a593Smuzhiyun seq_printf(s, "%s ", "open-drain");
895*4882a593Smuzhiyun if (conf & ATMEL_PIO_SCHMITT_MASK)
896*4882a593Smuzhiyun seq_printf(s, "%s ", "schmitt");
897*4882a593Smuzhiyun if (conf & ATMEL_PIO_DRVSTR_MASK) {
898*4882a593Smuzhiyun switch ((conf & ATMEL_PIO_DRVSTR_MASK) >> ATMEL_PIO_DRVSTR_OFFSET) {
899*4882a593Smuzhiyun case ATMEL_PIO_DRVSTR_ME:
900*4882a593Smuzhiyun seq_printf(s, "%s ", "medium-drive");
901*4882a593Smuzhiyun break;
902*4882a593Smuzhiyun case ATMEL_PIO_DRVSTR_HI:
903*4882a593Smuzhiyun seq_printf(s, "%s ", "high-drive");
904*4882a593Smuzhiyun break;
905*4882a593Smuzhiyun /* ATMEL_PIO_DRVSTR_LO and 0 which is the default value at reset */
906*4882a593Smuzhiyun default:
907*4882a593Smuzhiyun seq_printf(s, "%s ", "low-drive");
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun static const struct pinconf_ops atmel_confops = {
913*4882a593Smuzhiyun .pin_config_group_get = atmel_conf_pin_config_group_get,
914*4882a593Smuzhiyun .pin_config_group_set = atmel_conf_pin_config_group_set,
915*4882a593Smuzhiyun .pin_config_dbg_show = atmel_conf_pin_config_dbg_show,
916*4882a593Smuzhiyun };
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun static struct pinctrl_desc atmel_pinctrl_desc = {
919*4882a593Smuzhiyun .name = "atmel_pinctrl",
920*4882a593Smuzhiyun .confops = &atmel_confops,
921*4882a593Smuzhiyun .pctlops = &atmel_pctlops,
922*4882a593Smuzhiyun .pmxops = &atmel_pmxops,
923*4882a593Smuzhiyun };
924*4882a593Smuzhiyun
atmel_pctrl_suspend(struct device * dev)925*4882a593Smuzhiyun static int __maybe_unused atmel_pctrl_suspend(struct device *dev)
926*4882a593Smuzhiyun {
927*4882a593Smuzhiyun struct atmel_pioctrl *atmel_pioctrl = dev_get_drvdata(dev);
928*4882a593Smuzhiyun int i, j;
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun /*
931*4882a593Smuzhiyun * For each bank, save IMR to restore it later and disable all GPIO
932*4882a593Smuzhiyun * interrupts excepting the ones marked as wakeup sources.
933*4882a593Smuzhiyun */
934*4882a593Smuzhiyun for (i = 0; i < atmel_pioctrl->nbanks; i++) {
935*4882a593Smuzhiyun atmel_pioctrl->pm_suspend_backup[i].imr =
936*4882a593Smuzhiyun atmel_gpio_read(atmel_pioctrl, i, ATMEL_PIO_IMR);
937*4882a593Smuzhiyun atmel_gpio_write(atmel_pioctrl, i, ATMEL_PIO_IDR,
938*4882a593Smuzhiyun ~atmel_pioctrl->pm_wakeup_sources[i]);
939*4882a593Smuzhiyun atmel_pioctrl->pm_suspend_backup[i].odsr =
940*4882a593Smuzhiyun atmel_gpio_read(atmel_pioctrl, i, ATMEL_PIO_ODSR);
941*4882a593Smuzhiyun for (j = 0; j < ATMEL_PIO_NPINS_PER_BANK; j++) {
942*4882a593Smuzhiyun atmel_gpio_write(atmel_pioctrl, i,
943*4882a593Smuzhiyun ATMEL_PIO_MSKR, BIT(j));
944*4882a593Smuzhiyun atmel_pioctrl->pm_suspend_backup[i].cfgr[j] =
945*4882a593Smuzhiyun atmel_gpio_read(atmel_pioctrl, i,
946*4882a593Smuzhiyun ATMEL_PIO_CFGR);
947*4882a593Smuzhiyun }
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun return 0;
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun
atmel_pctrl_resume(struct device * dev)953*4882a593Smuzhiyun static int __maybe_unused atmel_pctrl_resume(struct device *dev)
954*4882a593Smuzhiyun {
955*4882a593Smuzhiyun struct atmel_pioctrl *atmel_pioctrl = dev_get_drvdata(dev);
956*4882a593Smuzhiyun int i, j;
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun for (i = 0; i < atmel_pioctrl->nbanks; i++) {
959*4882a593Smuzhiyun atmel_gpio_write(atmel_pioctrl, i, ATMEL_PIO_IER,
960*4882a593Smuzhiyun atmel_pioctrl->pm_suspend_backup[i].imr);
961*4882a593Smuzhiyun atmel_gpio_write(atmel_pioctrl, i, ATMEL_PIO_SODR,
962*4882a593Smuzhiyun atmel_pioctrl->pm_suspend_backup[i].odsr);
963*4882a593Smuzhiyun for (j = 0; j < ATMEL_PIO_NPINS_PER_BANK; j++) {
964*4882a593Smuzhiyun atmel_gpio_write(atmel_pioctrl, i,
965*4882a593Smuzhiyun ATMEL_PIO_MSKR, BIT(j));
966*4882a593Smuzhiyun atmel_gpio_write(atmel_pioctrl, i, ATMEL_PIO_CFGR,
967*4882a593Smuzhiyun atmel_pioctrl->pm_suspend_backup[i].cfgr[j]);
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun return 0;
972*4882a593Smuzhiyun }
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun static const struct dev_pm_ops atmel_pctrl_pm_ops = {
975*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(atmel_pctrl_suspend, atmel_pctrl_resume)
976*4882a593Smuzhiyun };
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun /*
979*4882a593Smuzhiyun * The number of banks can be different from a SoC to another one.
980*4882a593Smuzhiyun * We can have up to 16 banks.
981*4882a593Smuzhiyun */
982*4882a593Smuzhiyun static const struct atmel_pioctrl_data atmel_sama5d2_pioctrl_data = {
983*4882a593Smuzhiyun .nbanks = 4,
984*4882a593Smuzhiyun };
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun static const struct atmel_pioctrl_data microchip_sama7g5_pioctrl_data = {
987*4882a593Smuzhiyun .nbanks = 5,
988*4882a593Smuzhiyun };
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun static const struct of_device_id atmel_pctrl_of_match[] = {
991*4882a593Smuzhiyun {
992*4882a593Smuzhiyun .compatible = "atmel,sama5d2-pinctrl",
993*4882a593Smuzhiyun .data = &atmel_sama5d2_pioctrl_data,
994*4882a593Smuzhiyun }, {
995*4882a593Smuzhiyun .compatible = "microchip,sama7g5-pinctrl",
996*4882a593Smuzhiyun .data = µchip_sama7g5_pioctrl_data,
997*4882a593Smuzhiyun }, {
998*4882a593Smuzhiyun /* sentinel */
999*4882a593Smuzhiyun }
1000*4882a593Smuzhiyun };
1001*4882a593Smuzhiyun
atmel_pinctrl_probe(struct platform_device * pdev)1002*4882a593Smuzhiyun static int atmel_pinctrl_probe(struct platform_device *pdev)
1003*4882a593Smuzhiyun {
1004*4882a593Smuzhiyun struct device *dev = &pdev->dev;
1005*4882a593Smuzhiyun struct pinctrl_pin_desc *pin_desc;
1006*4882a593Smuzhiyun const char **group_names;
1007*4882a593Smuzhiyun const struct of_device_id *match;
1008*4882a593Smuzhiyun int i, ret;
1009*4882a593Smuzhiyun struct resource *res;
1010*4882a593Smuzhiyun struct atmel_pioctrl *atmel_pioctrl;
1011*4882a593Smuzhiyun const struct atmel_pioctrl_data *atmel_pioctrl_data;
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun atmel_pioctrl = devm_kzalloc(dev, sizeof(*atmel_pioctrl), GFP_KERNEL);
1014*4882a593Smuzhiyun if (!atmel_pioctrl)
1015*4882a593Smuzhiyun return -ENOMEM;
1016*4882a593Smuzhiyun atmel_pioctrl->dev = dev;
1017*4882a593Smuzhiyun atmel_pioctrl->node = dev->of_node;
1018*4882a593Smuzhiyun platform_set_drvdata(pdev, atmel_pioctrl);
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun match = of_match_node(atmel_pctrl_of_match, dev->of_node);
1021*4882a593Smuzhiyun if (!match) {
1022*4882a593Smuzhiyun dev_err(dev, "unknown compatible string\n");
1023*4882a593Smuzhiyun return -ENODEV;
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun atmel_pioctrl_data = match->data;
1026*4882a593Smuzhiyun atmel_pioctrl->nbanks = atmel_pioctrl_data->nbanks;
1027*4882a593Smuzhiyun atmel_pioctrl->npins = atmel_pioctrl->nbanks * ATMEL_PIO_NPINS_PER_BANK;
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun atmel_pioctrl->reg_base = devm_platform_ioremap_resource(pdev, 0);
1030*4882a593Smuzhiyun if (IS_ERR(atmel_pioctrl->reg_base))
1031*4882a593Smuzhiyun return PTR_ERR(atmel_pioctrl->reg_base);
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun atmel_pioctrl->clk = devm_clk_get(dev, NULL);
1034*4882a593Smuzhiyun if (IS_ERR(atmel_pioctrl->clk)) {
1035*4882a593Smuzhiyun dev_err(dev, "failed to get clock\n");
1036*4882a593Smuzhiyun return PTR_ERR(atmel_pioctrl->clk);
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun atmel_pioctrl->pins = devm_kcalloc(dev,
1040*4882a593Smuzhiyun atmel_pioctrl->npins,
1041*4882a593Smuzhiyun sizeof(*atmel_pioctrl->pins),
1042*4882a593Smuzhiyun GFP_KERNEL);
1043*4882a593Smuzhiyun if (!atmel_pioctrl->pins)
1044*4882a593Smuzhiyun return -ENOMEM;
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun pin_desc = devm_kcalloc(dev, atmel_pioctrl->npins, sizeof(*pin_desc),
1047*4882a593Smuzhiyun GFP_KERNEL);
1048*4882a593Smuzhiyun if (!pin_desc)
1049*4882a593Smuzhiyun return -ENOMEM;
1050*4882a593Smuzhiyun atmel_pinctrl_desc.pins = pin_desc;
1051*4882a593Smuzhiyun atmel_pinctrl_desc.npins = atmel_pioctrl->npins;
1052*4882a593Smuzhiyun atmel_pinctrl_desc.num_custom_params = ARRAY_SIZE(atmel_custom_bindings);
1053*4882a593Smuzhiyun atmel_pinctrl_desc.custom_params = atmel_custom_bindings;
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun /* One pin is one group since a pin can achieve all functions. */
1056*4882a593Smuzhiyun group_names = devm_kcalloc(dev,
1057*4882a593Smuzhiyun atmel_pioctrl->npins, sizeof(*group_names),
1058*4882a593Smuzhiyun GFP_KERNEL);
1059*4882a593Smuzhiyun if (!group_names)
1060*4882a593Smuzhiyun return -ENOMEM;
1061*4882a593Smuzhiyun atmel_pioctrl->group_names = group_names;
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun atmel_pioctrl->groups = devm_kcalloc(&pdev->dev,
1064*4882a593Smuzhiyun atmel_pioctrl->npins, sizeof(*atmel_pioctrl->groups),
1065*4882a593Smuzhiyun GFP_KERNEL);
1066*4882a593Smuzhiyun if (!atmel_pioctrl->groups)
1067*4882a593Smuzhiyun return -ENOMEM;
1068*4882a593Smuzhiyun for (i = 0 ; i < atmel_pioctrl->npins; i++) {
1069*4882a593Smuzhiyun struct atmel_group *group = atmel_pioctrl->groups + i;
1070*4882a593Smuzhiyun unsigned bank = ATMEL_PIO_BANK(i);
1071*4882a593Smuzhiyun unsigned line = ATMEL_PIO_LINE(i);
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun atmel_pioctrl->pins[i] = devm_kzalloc(dev,
1074*4882a593Smuzhiyun sizeof(**atmel_pioctrl->pins), GFP_KERNEL);
1075*4882a593Smuzhiyun if (!atmel_pioctrl->pins[i])
1076*4882a593Smuzhiyun return -ENOMEM;
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun atmel_pioctrl->pins[i]->pin_id = i;
1079*4882a593Smuzhiyun atmel_pioctrl->pins[i]->bank = bank;
1080*4882a593Smuzhiyun atmel_pioctrl->pins[i]->line = line;
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun pin_desc[i].number = i;
1083*4882a593Smuzhiyun /* Pin naming convention: P(bank_name)(bank_pin_number). */
1084*4882a593Smuzhiyun pin_desc[i].name = kasprintf(GFP_KERNEL, "P%c%d",
1085*4882a593Smuzhiyun bank + 'A', line);
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun group->name = group_names[i] = pin_desc[i].name;
1088*4882a593Smuzhiyun group->pin = pin_desc[i].number;
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun dev_dbg(dev, "pin_id=%u, bank=%u, line=%u", i, bank, line);
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun atmel_pioctrl->gpio_chip = &atmel_gpio_chip;
1094*4882a593Smuzhiyun atmel_pioctrl->gpio_chip->of_node = dev->of_node;
1095*4882a593Smuzhiyun atmel_pioctrl->gpio_chip->ngpio = atmel_pioctrl->npins;
1096*4882a593Smuzhiyun atmel_pioctrl->gpio_chip->label = dev_name(dev);
1097*4882a593Smuzhiyun atmel_pioctrl->gpio_chip->parent = dev;
1098*4882a593Smuzhiyun atmel_pioctrl->gpio_chip->names = atmel_pioctrl->group_names;
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun atmel_pioctrl->pm_wakeup_sources = devm_kcalloc(dev,
1101*4882a593Smuzhiyun atmel_pioctrl->nbanks,
1102*4882a593Smuzhiyun sizeof(*atmel_pioctrl->pm_wakeup_sources),
1103*4882a593Smuzhiyun GFP_KERNEL);
1104*4882a593Smuzhiyun if (!atmel_pioctrl->pm_wakeup_sources)
1105*4882a593Smuzhiyun return -ENOMEM;
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun atmel_pioctrl->pm_suspend_backup = devm_kcalloc(dev,
1108*4882a593Smuzhiyun atmel_pioctrl->nbanks,
1109*4882a593Smuzhiyun sizeof(*atmel_pioctrl->pm_suspend_backup),
1110*4882a593Smuzhiyun GFP_KERNEL);
1111*4882a593Smuzhiyun if (!atmel_pioctrl->pm_suspend_backup)
1112*4882a593Smuzhiyun return -ENOMEM;
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun atmel_pioctrl->irqs = devm_kcalloc(dev,
1115*4882a593Smuzhiyun atmel_pioctrl->nbanks,
1116*4882a593Smuzhiyun sizeof(*atmel_pioctrl->irqs),
1117*4882a593Smuzhiyun GFP_KERNEL);
1118*4882a593Smuzhiyun if (!atmel_pioctrl->irqs)
1119*4882a593Smuzhiyun return -ENOMEM;
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun /* There is one controller but each bank has its own irq line. */
1122*4882a593Smuzhiyun for (i = 0; i < atmel_pioctrl->nbanks; i++) {
1123*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_IRQ, i);
1124*4882a593Smuzhiyun if (!res) {
1125*4882a593Smuzhiyun dev_err(dev, "missing irq resource for group %c\n",
1126*4882a593Smuzhiyun 'A' + i);
1127*4882a593Smuzhiyun return -EINVAL;
1128*4882a593Smuzhiyun }
1129*4882a593Smuzhiyun atmel_pioctrl->irqs[i] = res->start;
1130*4882a593Smuzhiyun irq_set_chained_handler(res->start, atmel_gpio_irq_handler);
1131*4882a593Smuzhiyun irq_set_handler_data(res->start, atmel_pioctrl);
1132*4882a593Smuzhiyun dev_dbg(dev, "bank %i: irq=%pr\n", i, res);
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun atmel_pioctrl->irq_domain = irq_domain_add_linear(dev->of_node,
1136*4882a593Smuzhiyun atmel_pioctrl->gpio_chip->ngpio,
1137*4882a593Smuzhiyun &irq_domain_simple_ops, NULL);
1138*4882a593Smuzhiyun if (!atmel_pioctrl->irq_domain) {
1139*4882a593Smuzhiyun dev_err(dev, "can't add the irq domain\n");
1140*4882a593Smuzhiyun return -ENODEV;
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun atmel_pioctrl->irq_domain->name = "atmel gpio";
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun for (i = 0; i < atmel_pioctrl->npins; i++) {
1145*4882a593Smuzhiyun int irq = irq_create_mapping(atmel_pioctrl->irq_domain, i);
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun irq_set_chip_and_handler(irq, &atmel_gpio_irq_chip,
1148*4882a593Smuzhiyun handle_simple_irq);
1149*4882a593Smuzhiyun irq_set_chip_data(irq, atmel_pioctrl);
1150*4882a593Smuzhiyun dev_dbg(dev,
1151*4882a593Smuzhiyun "atmel gpio irq domain: hwirq: %d, linux irq: %d\n",
1152*4882a593Smuzhiyun i, irq);
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun ret = clk_prepare_enable(atmel_pioctrl->clk);
1156*4882a593Smuzhiyun if (ret) {
1157*4882a593Smuzhiyun dev_err(dev, "failed to prepare and enable clock\n");
1158*4882a593Smuzhiyun goto clk_prepare_enable_error;
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun atmel_pioctrl->pinctrl_dev = devm_pinctrl_register(&pdev->dev,
1162*4882a593Smuzhiyun &atmel_pinctrl_desc,
1163*4882a593Smuzhiyun atmel_pioctrl);
1164*4882a593Smuzhiyun if (IS_ERR(atmel_pioctrl->pinctrl_dev)) {
1165*4882a593Smuzhiyun ret = PTR_ERR(atmel_pioctrl->pinctrl_dev);
1166*4882a593Smuzhiyun dev_err(dev, "pinctrl registration failed\n");
1167*4882a593Smuzhiyun goto clk_unprep;
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun ret = gpiochip_add_data(atmel_pioctrl->gpio_chip, atmel_pioctrl);
1171*4882a593Smuzhiyun if (ret) {
1172*4882a593Smuzhiyun dev_err(dev, "failed to add gpiochip\n");
1173*4882a593Smuzhiyun goto clk_unprep;
1174*4882a593Smuzhiyun }
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun ret = gpiochip_add_pin_range(atmel_pioctrl->gpio_chip, dev_name(dev),
1177*4882a593Smuzhiyun 0, 0, atmel_pioctrl->gpio_chip->ngpio);
1178*4882a593Smuzhiyun if (ret) {
1179*4882a593Smuzhiyun dev_err(dev, "failed to add gpio pin range\n");
1180*4882a593Smuzhiyun goto gpiochip_add_pin_range_error;
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun dev_info(&pdev->dev, "atmel pinctrl initialized\n");
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun return 0;
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun gpiochip_add_pin_range_error:
1188*4882a593Smuzhiyun gpiochip_remove(atmel_pioctrl->gpio_chip);
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun clk_unprep:
1191*4882a593Smuzhiyun clk_disable_unprepare(atmel_pioctrl->clk);
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun clk_prepare_enable_error:
1194*4882a593Smuzhiyun irq_domain_remove(atmel_pioctrl->irq_domain);
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun return ret;
1197*4882a593Smuzhiyun }
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun static struct platform_driver atmel_pinctrl_driver = {
1200*4882a593Smuzhiyun .driver = {
1201*4882a593Smuzhiyun .name = "pinctrl-at91-pio4",
1202*4882a593Smuzhiyun .of_match_table = atmel_pctrl_of_match,
1203*4882a593Smuzhiyun .pm = &atmel_pctrl_pm_ops,
1204*4882a593Smuzhiyun .suppress_bind_attrs = true,
1205*4882a593Smuzhiyun },
1206*4882a593Smuzhiyun .probe = atmel_pinctrl_probe,
1207*4882a593Smuzhiyun };
1208*4882a593Smuzhiyun builtin_platform_driver(atmel_pinctrl_driver);
1209