xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/pinctrl-as3722.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * ams AS3722 pin control and GPIO driver.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (c) 2013, NVIDIA Corporation.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Author: Laxman Dewangan <ldewangan@nvidia.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or
9*4882a593Smuzhiyun  * modify it under the terms of the GNU General Public License as
10*4882a593Smuzhiyun  * published by the Free Software Foundation version 2.
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * This program is distributed "as is" WITHOUT ANY WARRANTY of any kind,
13*4882a593Smuzhiyun  * whether express or implied; without even the implied warranty of
14*4882a593Smuzhiyun  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
15*4882a593Smuzhiyun  * General Public License for more details.
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * You should have received a copy of the GNU General Public License
18*4882a593Smuzhiyun  * along with this program; if not, write to the Free Software
19*4882a593Smuzhiyun  * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA
20*4882a593Smuzhiyun  * 02111-1307, USA
21*4882a593Smuzhiyun  */
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include <linux/delay.h>
24*4882a593Smuzhiyun #include <linux/gpio/driver.h>
25*4882a593Smuzhiyun #include <linux/kernel.h>
26*4882a593Smuzhiyun #include <linux/module.h>
27*4882a593Smuzhiyun #include <linux/mfd/as3722.h>
28*4882a593Smuzhiyun #include <linux/of.h>
29*4882a593Smuzhiyun #include <linux/of_device.h>
30*4882a593Smuzhiyun #include <linux/platform_device.h>
31*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
32*4882a593Smuzhiyun #include <linux/pinctrl/machine.h>
33*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
34*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
35*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
36*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
37*4882a593Smuzhiyun #include <linux/pm.h>
38*4882a593Smuzhiyun #include <linux/slab.h>
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #include "core.h"
41*4882a593Smuzhiyun #include "pinconf.h"
42*4882a593Smuzhiyun #include "pinctrl-utils.h"
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define AS3722_PIN_GPIO0		0
45*4882a593Smuzhiyun #define AS3722_PIN_GPIO1		1
46*4882a593Smuzhiyun #define AS3722_PIN_GPIO2		2
47*4882a593Smuzhiyun #define AS3722_PIN_GPIO3		3
48*4882a593Smuzhiyun #define AS3722_PIN_GPIO4		4
49*4882a593Smuzhiyun #define AS3722_PIN_GPIO5		5
50*4882a593Smuzhiyun #define AS3722_PIN_GPIO6		6
51*4882a593Smuzhiyun #define AS3722_PIN_GPIO7		7
52*4882a593Smuzhiyun #define AS3722_PIN_NUM			(AS3722_PIN_GPIO7 + 1)
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define AS3722_GPIO_MODE_PULL_UP           BIT(PIN_CONFIG_BIAS_PULL_UP)
55*4882a593Smuzhiyun #define AS3722_GPIO_MODE_PULL_DOWN         BIT(PIN_CONFIG_BIAS_PULL_DOWN)
56*4882a593Smuzhiyun #define AS3722_GPIO_MODE_HIGH_IMPED        BIT(PIN_CONFIG_BIAS_HIGH_IMPEDANCE)
57*4882a593Smuzhiyun #define AS3722_GPIO_MODE_OPEN_DRAIN        BIT(PIN_CONFIG_DRIVE_OPEN_DRAIN)
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun struct as3722_pin_function {
60*4882a593Smuzhiyun 	const char *name;
61*4882a593Smuzhiyun 	const char * const *groups;
62*4882a593Smuzhiyun 	unsigned ngroups;
63*4882a593Smuzhiyun 	int mux_option;
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun struct as3722_gpio_pin_control {
67*4882a593Smuzhiyun 	unsigned mode_prop;
68*4882a593Smuzhiyun 	int io_function;
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun struct as3722_pingroup {
72*4882a593Smuzhiyun 	const char *name;
73*4882a593Smuzhiyun 	const unsigned pins[1];
74*4882a593Smuzhiyun 	unsigned npins;
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun struct as3722_pctrl_info {
78*4882a593Smuzhiyun 	struct device *dev;
79*4882a593Smuzhiyun 	struct pinctrl_dev *pctl;
80*4882a593Smuzhiyun 	struct as3722 *as3722;
81*4882a593Smuzhiyun 	struct gpio_chip gpio_chip;
82*4882a593Smuzhiyun 	int pins_current_opt[AS3722_PIN_NUM];
83*4882a593Smuzhiyun 	const struct as3722_pin_function *functions;
84*4882a593Smuzhiyun 	unsigned num_functions;
85*4882a593Smuzhiyun 	const struct as3722_pingroup *pin_groups;
86*4882a593Smuzhiyun 	int num_pin_groups;
87*4882a593Smuzhiyun 	const struct pinctrl_pin_desc *pins;
88*4882a593Smuzhiyun 	unsigned num_pins;
89*4882a593Smuzhiyun 	struct as3722_gpio_pin_control gpio_control[AS3722_PIN_NUM];
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun static const struct pinctrl_pin_desc as3722_pins_desc[] = {
93*4882a593Smuzhiyun 	PINCTRL_PIN(AS3722_PIN_GPIO0, "gpio0"),
94*4882a593Smuzhiyun 	PINCTRL_PIN(AS3722_PIN_GPIO1, "gpio1"),
95*4882a593Smuzhiyun 	PINCTRL_PIN(AS3722_PIN_GPIO2, "gpio2"),
96*4882a593Smuzhiyun 	PINCTRL_PIN(AS3722_PIN_GPIO3, "gpio3"),
97*4882a593Smuzhiyun 	PINCTRL_PIN(AS3722_PIN_GPIO4, "gpio4"),
98*4882a593Smuzhiyun 	PINCTRL_PIN(AS3722_PIN_GPIO5, "gpio5"),
99*4882a593Smuzhiyun 	PINCTRL_PIN(AS3722_PIN_GPIO6, "gpio6"),
100*4882a593Smuzhiyun 	PINCTRL_PIN(AS3722_PIN_GPIO7, "gpio7"),
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun static const char * const gpio_groups[] = {
104*4882a593Smuzhiyun 	"gpio0",
105*4882a593Smuzhiyun 	"gpio1",
106*4882a593Smuzhiyun 	"gpio2",
107*4882a593Smuzhiyun 	"gpio3",
108*4882a593Smuzhiyun 	"gpio4",
109*4882a593Smuzhiyun 	"gpio5",
110*4882a593Smuzhiyun 	"gpio6",
111*4882a593Smuzhiyun 	"gpio7",
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun enum as3722_pinmux_option {
115*4882a593Smuzhiyun 	AS3722_PINMUX_GPIO			= 0,
116*4882a593Smuzhiyun 	AS3722_PINMUX_INTERRUPT_OUT		= 1,
117*4882a593Smuzhiyun 	AS3722_PINMUX_VSUB_VBAT_UNDEB_LOW_OUT	= 2,
118*4882a593Smuzhiyun 	AS3722_PINMUX_GPIO_INTERRUPT		= 3,
119*4882a593Smuzhiyun 	AS3722_PINMUX_PWM_INPUT			= 4,
120*4882a593Smuzhiyun 	AS3722_PINMUX_VOLTAGE_IN_STBY		= 5,
121*4882a593Smuzhiyun 	AS3722_PINMUX_OC_PG_SD0			= 6,
122*4882a593Smuzhiyun 	AS3722_PINMUX_PG_OUT			= 7,
123*4882a593Smuzhiyun 	AS3722_PINMUX_CLK32K_OUT		= 8,
124*4882a593Smuzhiyun 	AS3722_PINMUX_WATCHDOG_INPUT		= 9,
125*4882a593Smuzhiyun 	AS3722_PINMUX_SOFT_RESET_IN		= 11,
126*4882a593Smuzhiyun 	AS3722_PINMUX_PWM_OUTPUT		= 12,
127*4882a593Smuzhiyun 	AS3722_PINMUX_VSUB_VBAT_LOW_DEB_OUT	= 13,
128*4882a593Smuzhiyun 	AS3722_PINMUX_OC_PG_SD6			= 14,
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun #define FUNCTION_GROUP(fname, mux)			\
132*4882a593Smuzhiyun 	{						\
133*4882a593Smuzhiyun 		.name = #fname,				\
134*4882a593Smuzhiyun 		.groups = gpio_groups,			\
135*4882a593Smuzhiyun 		.ngroups = ARRAY_SIZE(gpio_groups),	\
136*4882a593Smuzhiyun 		.mux_option = AS3722_PINMUX_##mux,	\
137*4882a593Smuzhiyun 	}
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun static const struct as3722_pin_function as3722_pin_function[] = {
140*4882a593Smuzhiyun 	FUNCTION_GROUP(gpio, GPIO),
141*4882a593Smuzhiyun 	FUNCTION_GROUP(interrupt-out, INTERRUPT_OUT),
142*4882a593Smuzhiyun 	FUNCTION_GROUP(gpio-in-interrupt, GPIO_INTERRUPT),
143*4882a593Smuzhiyun 	FUNCTION_GROUP(vsup-vbat-low-undebounce-out, VSUB_VBAT_UNDEB_LOW_OUT),
144*4882a593Smuzhiyun 	FUNCTION_GROUP(vsup-vbat-low-debounce-out, VSUB_VBAT_LOW_DEB_OUT),
145*4882a593Smuzhiyun 	FUNCTION_GROUP(voltage-in-standby, VOLTAGE_IN_STBY),
146*4882a593Smuzhiyun 	FUNCTION_GROUP(oc-pg-sd0, OC_PG_SD0),
147*4882a593Smuzhiyun 	FUNCTION_GROUP(oc-pg-sd6, OC_PG_SD6),
148*4882a593Smuzhiyun 	FUNCTION_GROUP(powergood-out, PG_OUT),
149*4882a593Smuzhiyun 	FUNCTION_GROUP(pwm-in, PWM_INPUT),
150*4882a593Smuzhiyun 	FUNCTION_GROUP(pwm-out, PWM_OUTPUT),
151*4882a593Smuzhiyun 	FUNCTION_GROUP(clk32k-out, CLK32K_OUT),
152*4882a593Smuzhiyun 	FUNCTION_GROUP(watchdog-in, WATCHDOG_INPUT),
153*4882a593Smuzhiyun 	FUNCTION_GROUP(soft-reset-in, SOFT_RESET_IN),
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun #define AS3722_PINGROUP(pg_name, pin_id) \
157*4882a593Smuzhiyun 	{								\
158*4882a593Smuzhiyun 		.name = #pg_name,					\
159*4882a593Smuzhiyun 		.pins = {AS3722_PIN_##pin_id},				\
160*4882a593Smuzhiyun 		.npins = 1,						\
161*4882a593Smuzhiyun 	}
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun static const struct as3722_pingroup as3722_pingroups[] = {
164*4882a593Smuzhiyun 	AS3722_PINGROUP(gpio0,	GPIO0),
165*4882a593Smuzhiyun 	AS3722_PINGROUP(gpio1,	GPIO1),
166*4882a593Smuzhiyun 	AS3722_PINGROUP(gpio2,	GPIO2),
167*4882a593Smuzhiyun 	AS3722_PINGROUP(gpio3,	GPIO3),
168*4882a593Smuzhiyun 	AS3722_PINGROUP(gpio4,	GPIO4),
169*4882a593Smuzhiyun 	AS3722_PINGROUP(gpio5,	GPIO5),
170*4882a593Smuzhiyun 	AS3722_PINGROUP(gpio6,	GPIO6),
171*4882a593Smuzhiyun 	AS3722_PINGROUP(gpio7,	GPIO7),
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun 
as3722_pinctrl_get_groups_count(struct pinctrl_dev * pctldev)174*4882a593Smuzhiyun static int as3722_pinctrl_get_groups_count(struct pinctrl_dev *pctldev)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	struct as3722_pctrl_info *as_pci = pinctrl_dev_get_drvdata(pctldev);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	return as_pci->num_pin_groups;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
as3722_pinctrl_get_group_name(struct pinctrl_dev * pctldev,unsigned group)181*4882a593Smuzhiyun static const char *as3722_pinctrl_get_group_name(struct pinctrl_dev *pctldev,
182*4882a593Smuzhiyun 		unsigned group)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun 	struct as3722_pctrl_info *as_pci = pinctrl_dev_get_drvdata(pctldev);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	return as_pci->pin_groups[group].name;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun 
as3722_pinctrl_get_group_pins(struct pinctrl_dev * pctldev,unsigned group,const unsigned ** pins,unsigned * num_pins)189*4882a593Smuzhiyun static int as3722_pinctrl_get_group_pins(struct pinctrl_dev *pctldev,
190*4882a593Smuzhiyun 		unsigned group, const unsigned **pins, unsigned *num_pins)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	struct as3722_pctrl_info *as_pci = pinctrl_dev_get_drvdata(pctldev);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	*pins = as_pci->pin_groups[group].pins;
195*4882a593Smuzhiyun 	*num_pins = as_pci->pin_groups[group].npins;
196*4882a593Smuzhiyun 	return 0;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun static const struct pinctrl_ops as3722_pinctrl_ops = {
200*4882a593Smuzhiyun 	.get_groups_count = as3722_pinctrl_get_groups_count,
201*4882a593Smuzhiyun 	.get_group_name = as3722_pinctrl_get_group_name,
202*4882a593Smuzhiyun 	.get_group_pins = as3722_pinctrl_get_group_pins,
203*4882a593Smuzhiyun 	.dt_node_to_map = pinconf_generic_dt_node_to_map_pin,
204*4882a593Smuzhiyun 	.dt_free_map = pinctrl_utils_free_map,
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun 
as3722_pinctrl_get_funcs_count(struct pinctrl_dev * pctldev)207*4882a593Smuzhiyun static int as3722_pinctrl_get_funcs_count(struct pinctrl_dev *pctldev)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	struct as3722_pctrl_info *as_pci = pinctrl_dev_get_drvdata(pctldev);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	return as_pci->num_functions;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun 
as3722_pinctrl_get_func_name(struct pinctrl_dev * pctldev,unsigned function)214*4882a593Smuzhiyun static const char *as3722_pinctrl_get_func_name(struct pinctrl_dev *pctldev,
215*4882a593Smuzhiyun 			unsigned function)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun 	struct as3722_pctrl_info *as_pci = pinctrl_dev_get_drvdata(pctldev);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	return as_pci->functions[function].name;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun 
as3722_pinctrl_get_func_groups(struct pinctrl_dev * pctldev,unsigned function,const char * const ** groups,unsigned * const num_groups)222*4882a593Smuzhiyun static int as3722_pinctrl_get_func_groups(struct pinctrl_dev *pctldev,
223*4882a593Smuzhiyun 		unsigned function, const char * const **groups,
224*4882a593Smuzhiyun 		unsigned * const num_groups)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun 	struct as3722_pctrl_info *as_pci = pinctrl_dev_get_drvdata(pctldev);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	*groups = as_pci->functions[function].groups;
229*4882a593Smuzhiyun 	*num_groups = as_pci->functions[function].ngroups;
230*4882a593Smuzhiyun 	return 0;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun 
as3722_pinctrl_set(struct pinctrl_dev * pctldev,unsigned function,unsigned group)233*4882a593Smuzhiyun static int as3722_pinctrl_set(struct pinctrl_dev *pctldev, unsigned function,
234*4882a593Smuzhiyun 		unsigned group)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun 	struct as3722_pctrl_info *as_pci = pinctrl_dev_get_drvdata(pctldev);
237*4882a593Smuzhiyun 	int gpio_cntr_reg = AS3722_GPIOn_CONTROL_REG(group);
238*4882a593Smuzhiyun 	u8 val = AS3722_GPIO_IOSF_VAL(as_pci->functions[function].mux_option);
239*4882a593Smuzhiyun 	int ret;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	dev_dbg(as_pci->dev, "%s(): GPIO %u pin to function %u and val %u\n",
242*4882a593Smuzhiyun 		__func__, group, function, val);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	ret = as3722_update_bits(as_pci->as3722, gpio_cntr_reg,
245*4882a593Smuzhiyun 			AS3722_GPIO_IOSF_MASK, val);
246*4882a593Smuzhiyun 	if (ret < 0) {
247*4882a593Smuzhiyun 		dev_err(as_pci->dev, "GPIO%d_CTRL_REG update failed %d\n",
248*4882a593Smuzhiyun 			group, ret);
249*4882a593Smuzhiyun 		return ret;
250*4882a593Smuzhiyun 	}
251*4882a593Smuzhiyun 	as_pci->gpio_control[group].io_function = function;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	switch (val) {
254*4882a593Smuzhiyun 	case AS3722_GPIO_IOSF_SD0_OUT:
255*4882a593Smuzhiyun 	case AS3722_GPIO_IOSF_PWR_GOOD_OUT:
256*4882a593Smuzhiyun 	case AS3722_GPIO_IOSF_Q32K_OUT:
257*4882a593Smuzhiyun 	case AS3722_GPIO_IOSF_PWM_OUT:
258*4882a593Smuzhiyun 	case AS3722_GPIO_IOSF_SD6_LOW_VOLT_LOW:
259*4882a593Smuzhiyun 		ret = as3722_update_bits(as_pci->as3722, gpio_cntr_reg,
260*4882a593Smuzhiyun 			AS3722_GPIO_MODE_MASK, AS3722_GPIO_MODE_OUTPUT_VDDH);
261*4882a593Smuzhiyun 		if (ret < 0) {
262*4882a593Smuzhiyun 			dev_err(as_pci->dev, "GPIO%d_CTRL update failed %d\n",
263*4882a593Smuzhiyun 				group, ret);
264*4882a593Smuzhiyun 			return ret;
265*4882a593Smuzhiyun 		}
266*4882a593Smuzhiyun 		as_pci->gpio_control[group].mode_prop =
267*4882a593Smuzhiyun 				AS3722_GPIO_MODE_OUTPUT_VDDH;
268*4882a593Smuzhiyun 		break;
269*4882a593Smuzhiyun 	default:
270*4882a593Smuzhiyun 		break;
271*4882a593Smuzhiyun 	}
272*4882a593Smuzhiyun 	return ret;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun 
as3722_pinctrl_gpio_get_mode(unsigned gpio_mode_prop,bool input)275*4882a593Smuzhiyun static int as3722_pinctrl_gpio_get_mode(unsigned gpio_mode_prop, bool input)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun 	if (gpio_mode_prop & AS3722_GPIO_MODE_HIGH_IMPED)
278*4882a593Smuzhiyun 		return -EINVAL;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	if (gpio_mode_prop & AS3722_GPIO_MODE_OPEN_DRAIN) {
281*4882a593Smuzhiyun 		if (gpio_mode_prop & AS3722_GPIO_MODE_PULL_UP)
282*4882a593Smuzhiyun 			return AS3722_GPIO_MODE_IO_OPEN_DRAIN_PULL_UP;
283*4882a593Smuzhiyun 		return AS3722_GPIO_MODE_IO_OPEN_DRAIN;
284*4882a593Smuzhiyun 	}
285*4882a593Smuzhiyun 	if (input) {
286*4882a593Smuzhiyun 		if (gpio_mode_prop & AS3722_GPIO_MODE_PULL_UP)
287*4882a593Smuzhiyun 			return AS3722_GPIO_MODE_INPUT_PULL_UP;
288*4882a593Smuzhiyun 		else if (gpio_mode_prop & AS3722_GPIO_MODE_PULL_DOWN)
289*4882a593Smuzhiyun 			return AS3722_GPIO_MODE_INPUT_PULL_DOWN;
290*4882a593Smuzhiyun 		return AS3722_GPIO_MODE_INPUT;
291*4882a593Smuzhiyun 	}
292*4882a593Smuzhiyun 	if (gpio_mode_prop & AS3722_GPIO_MODE_PULL_DOWN)
293*4882a593Smuzhiyun 		return AS3722_GPIO_MODE_OUTPUT_VDDL;
294*4882a593Smuzhiyun 	return AS3722_GPIO_MODE_OUTPUT_VDDH;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
as3722_pinctrl_gpio_request_enable(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned offset)297*4882a593Smuzhiyun static int as3722_pinctrl_gpio_request_enable(struct pinctrl_dev *pctldev,
298*4882a593Smuzhiyun 		struct pinctrl_gpio_range *range, unsigned offset)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	struct as3722_pctrl_info *as_pci = pinctrl_dev_get_drvdata(pctldev);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	if (as_pci->gpio_control[offset].io_function)
303*4882a593Smuzhiyun 		return -EBUSY;
304*4882a593Smuzhiyun 	return 0;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun 
as3722_pinctrl_gpio_set_direction(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned offset,bool input)307*4882a593Smuzhiyun static int as3722_pinctrl_gpio_set_direction(struct pinctrl_dev *pctldev,
308*4882a593Smuzhiyun 		struct pinctrl_gpio_range *range, unsigned offset, bool input)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun 	struct as3722_pctrl_info *as_pci = pinctrl_dev_get_drvdata(pctldev);
311*4882a593Smuzhiyun 	struct as3722 *as3722 = as_pci->as3722;
312*4882a593Smuzhiyun 	int mode;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	mode = as3722_pinctrl_gpio_get_mode(
315*4882a593Smuzhiyun 			as_pci->gpio_control[offset].mode_prop, input);
316*4882a593Smuzhiyun 	if (mode < 0) {
317*4882a593Smuzhiyun 		dev_err(as_pci->dev, "%s direction for GPIO %d not supported\n",
318*4882a593Smuzhiyun 			(input) ? "Input" : "Output", offset);
319*4882a593Smuzhiyun 		return mode;
320*4882a593Smuzhiyun 	}
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	return as3722_update_bits(as3722, AS3722_GPIOn_CONTROL_REG(offset),
323*4882a593Smuzhiyun 				AS3722_GPIO_MODE_MASK, mode);
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun static const struct pinmux_ops as3722_pinmux_ops = {
327*4882a593Smuzhiyun 	.get_functions_count	= as3722_pinctrl_get_funcs_count,
328*4882a593Smuzhiyun 	.get_function_name	= as3722_pinctrl_get_func_name,
329*4882a593Smuzhiyun 	.get_function_groups	= as3722_pinctrl_get_func_groups,
330*4882a593Smuzhiyun 	.set_mux		= as3722_pinctrl_set,
331*4882a593Smuzhiyun 	.gpio_request_enable	= as3722_pinctrl_gpio_request_enable,
332*4882a593Smuzhiyun 	.gpio_set_direction	= as3722_pinctrl_gpio_set_direction,
333*4882a593Smuzhiyun };
334*4882a593Smuzhiyun 
as3722_pinconf_get(struct pinctrl_dev * pctldev,unsigned pin,unsigned long * config)335*4882a593Smuzhiyun static int as3722_pinconf_get(struct pinctrl_dev *pctldev,
336*4882a593Smuzhiyun 			unsigned pin, unsigned long *config)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	struct as3722_pctrl_info *as_pci = pinctrl_dev_get_drvdata(pctldev);
339*4882a593Smuzhiyun 	enum pin_config_param param = pinconf_to_config_param(*config);
340*4882a593Smuzhiyun 	int arg = 0;
341*4882a593Smuzhiyun 	u16 prop;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	switch (param) {
344*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_DISABLE:
345*4882a593Smuzhiyun 		prop = AS3722_GPIO_MODE_PULL_UP |
346*4882a593Smuzhiyun 				AS3722_GPIO_MODE_PULL_DOWN;
347*4882a593Smuzhiyun 		if (!(as_pci->gpio_control[pin].mode_prop & prop))
348*4882a593Smuzhiyun 			arg = 1;
349*4882a593Smuzhiyun 		prop = 0;
350*4882a593Smuzhiyun 		break;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_UP:
353*4882a593Smuzhiyun 		prop = AS3722_GPIO_MODE_PULL_UP;
354*4882a593Smuzhiyun 		break;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_DOWN:
357*4882a593Smuzhiyun 		prop = AS3722_GPIO_MODE_PULL_DOWN;
358*4882a593Smuzhiyun 		break;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	case PIN_CONFIG_DRIVE_OPEN_DRAIN:
361*4882a593Smuzhiyun 		prop = AS3722_GPIO_MODE_OPEN_DRAIN;
362*4882a593Smuzhiyun 		break;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_HIGH_IMPEDANCE:
365*4882a593Smuzhiyun 		prop = AS3722_GPIO_MODE_HIGH_IMPED;
366*4882a593Smuzhiyun 		break;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	default:
369*4882a593Smuzhiyun 		dev_err(as_pci->dev, "Properties not supported\n");
370*4882a593Smuzhiyun 		return -ENOTSUPP;
371*4882a593Smuzhiyun 	}
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	if (as_pci->gpio_control[pin].mode_prop & prop)
374*4882a593Smuzhiyun 		arg = 1;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	*config = pinconf_to_config_packed(param, (u16)arg);
377*4882a593Smuzhiyun 	return 0;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun 
as3722_pinconf_set(struct pinctrl_dev * pctldev,unsigned pin,unsigned long * configs,unsigned num_configs)380*4882a593Smuzhiyun static int as3722_pinconf_set(struct pinctrl_dev *pctldev,
381*4882a593Smuzhiyun 			unsigned pin, unsigned long *configs,
382*4882a593Smuzhiyun 			unsigned num_configs)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun 	struct as3722_pctrl_info *as_pci = pinctrl_dev_get_drvdata(pctldev);
385*4882a593Smuzhiyun 	enum pin_config_param param;
386*4882a593Smuzhiyun 	int mode_prop;
387*4882a593Smuzhiyun 	int i;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	for (i = 0; i < num_configs; i++) {
390*4882a593Smuzhiyun 		param = pinconf_to_config_param(configs[i]);
391*4882a593Smuzhiyun 		mode_prop = as_pci->gpio_control[pin].mode_prop;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 		switch (param) {
394*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_PULL_PIN_DEFAULT:
395*4882a593Smuzhiyun 			break;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_DISABLE:
398*4882a593Smuzhiyun 			mode_prop &= ~(AS3722_GPIO_MODE_PULL_UP |
399*4882a593Smuzhiyun 					AS3722_GPIO_MODE_PULL_DOWN);
400*4882a593Smuzhiyun 			break;
401*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_PULL_UP:
402*4882a593Smuzhiyun 			mode_prop |= AS3722_GPIO_MODE_PULL_UP;
403*4882a593Smuzhiyun 			break;
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_PULL_DOWN:
406*4882a593Smuzhiyun 			mode_prop |= AS3722_GPIO_MODE_PULL_DOWN;
407*4882a593Smuzhiyun 			break;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_HIGH_IMPEDANCE:
410*4882a593Smuzhiyun 			mode_prop |= AS3722_GPIO_MODE_HIGH_IMPED;
411*4882a593Smuzhiyun 			break;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 		case PIN_CONFIG_DRIVE_OPEN_DRAIN:
414*4882a593Smuzhiyun 			mode_prop |= AS3722_GPIO_MODE_OPEN_DRAIN;
415*4882a593Smuzhiyun 			break;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 		default:
418*4882a593Smuzhiyun 			dev_err(as_pci->dev, "Properties not supported\n");
419*4882a593Smuzhiyun 			return -ENOTSUPP;
420*4882a593Smuzhiyun 		}
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 		as_pci->gpio_control[pin].mode_prop = mode_prop;
423*4882a593Smuzhiyun 	}
424*4882a593Smuzhiyun 	return 0;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun static const struct pinconf_ops as3722_pinconf_ops = {
428*4882a593Smuzhiyun 	.pin_config_get = as3722_pinconf_get,
429*4882a593Smuzhiyun 	.pin_config_set = as3722_pinconf_set,
430*4882a593Smuzhiyun };
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun static struct pinctrl_desc as3722_pinctrl_desc = {
433*4882a593Smuzhiyun 	.pctlops = &as3722_pinctrl_ops,
434*4882a593Smuzhiyun 	.pmxops = &as3722_pinmux_ops,
435*4882a593Smuzhiyun 	.confops = &as3722_pinconf_ops,
436*4882a593Smuzhiyun 	.owner = THIS_MODULE,
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun 
as3722_gpio_get(struct gpio_chip * chip,unsigned offset)439*4882a593Smuzhiyun static int as3722_gpio_get(struct gpio_chip *chip, unsigned offset)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun 	struct as3722_pctrl_info *as_pci = gpiochip_get_data(chip);
442*4882a593Smuzhiyun 	struct as3722 *as3722 = as_pci->as3722;
443*4882a593Smuzhiyun 	int ret;
444*4882a593Smuzhiyun 	u32 reg;
445*4882a593Smuzhiyun 	u32 control;
446*4882a593Smuzhiyun 	u32 val;
447*4882a593Smuzhiyun 	int mode;
448*4882a593Smuzhiyun 	int invert_enable;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	ret = as3722_read(as3722, AS3722_GPIOn_CONTROL_REG(offset), &control);
451*4882a593Smuzhiyun 	if (ret < 0) {
452*4882a593Smuzhiyun 		dev_err(as_pci->dev,
453*4882a593Smuzhiyun 			"GPIO_CONTROL%d_REG read failed: %d\n", offset, ret);
454*4882a593Smuzhiyun 		return ret;
455*4882a593Smuzhiyun 	}
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	invert_enable = !!(control & AS3722_GPIO_INV);
458*4882a593Smuzhiyun 	mode = control & AS3722_GPIO_MODE_MASK;
459*4882a593Smuzhiyun 	switch (mode) {
460*4882a593Smuzhiyun 	case AS3722_GPIO_MODE_INPUT:
461*4882a593Smuzhiyun 	case AS3722_GPIO_MODE_INPUT_PULL_UP:
462*4882a593Smuzhiyun 	case AS3722_GPIO_MODE_INPUT_PULL_DOWN:
463*4882a593Smuzhiyun 	case AS3722_GPIO_MODE_IO_OPEN_DRAIN:
464*4882a593Smuzhiyun 	case AS3722_GPIO_MODE_IO_OPEN_DRAIN_PULL_UP:
465*4882a593Smuzhiyun 		reg = AS3722_GPIO_SIGNAL_IN_REG;
466*4882a593Smuzhiyun 		break;
467*4882a593Smuzhiyun 	case AS3722_GPIO_MODE_OUTPUT_VDDH:
468*4882a593Smuzhiyun 	case AS3722_GPIO_MODE_OUTPUT_VDDL:
469*4882a593Smuzhiyun 		reg = AS3722_GPIO_SIGNAL_OUT_REG;
470*4882a593Smuzhiyun 		break;
471*4882a593Smuzhiyun 	default:
472*4882a593Smuzhiyun 		return -EINVAL;
473*4882a593Smuzhiyun 	}
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	ret = as3722_read(as3722, reg, &val);
476*4882a593Smuzhiyun 	if (ret < 0) {
477*4882a593Smuzhiyun 		dev_err(as_pci->dev,
478*4882a593Smuzhiyun 			"GPIO_SIGNAL_IN_REG read failed: %d\n", ret);
479*4882a593Smuzhiyun 		return ret;
480*4882a593Smuzhiyun 	}
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	val = !!(val & AS3722_GPIOn_SIGNAL(offset));
483*4882a593Smuzhiyun 	return (invert_enable) ? !val : val;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun 
as3722_gpio_set(struct gpio_chip * chip,unsigned offset,int value)486*4882a593Smuzhiyun static void as3722_gpio_set(struct gpio_chip *chip, unsigned offset,
487*4882a593Smuzhiyun 		int value)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun 	struct as3722_pctrl_info *as_pci = gpiochip_get_data(chip);
490*4882a593Smuzhiyun 	struct as3722 *as3722 = as_pci->as3722;
491*4882a593Smuzhiyun 	int en_invert;
492*4882a593Smuzhiyun 	u32 val;
493*4882a593Smuzhiyun 	int ret;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	ret = as3722_read(as3722, AS3722_GPIOn_CONTROL_REG(offset), &val);
496*4882a593Smuzhiyun 	if (ret < 0) {
497*4882a593Smuzhiyun 		dev_err(as_pci->dev,
498*4882a593Smuzhiyun 			"GPIO_CONTROL%d_REG read failed: %d\n", offset, ret);
499*4882a593Smuzhiyun 		return;
500*4882a593Smuzhiyun 	}
501*4882a593Smuzhiyun 	en_invert = !!(val & AS3722_GPIO_INV);
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	if (value)
504*4882a593Smuzhiyun 		val = (en_invert) ? 0 : AS3722_GPIOn_SIGNAL(offset);
505*4882a593Smuzhiyun 	else
506*4882a593Smuzhiyun 		val = (en_invert) ? AS3722_GPIOn_SIGNAL(offset) : 0;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	ret = as3722_update_bits(as3722, AS3722_GPIO_SIGNAL_OUT_REG,
509*4882a593Smuzhiyun 			AS3722_GPIOn_SIGNAL(offset), val);
510*4882a593Smuzhiyun 	if (ret < 0)
511*4882a593Smuzhiyun 		dev_err(as_pci->dev,
512*4882a593Smuzhiyun 			"GPIO_SIGNAL_OUT_REG update failed: %d\n", ret);
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun 
as3722_gpio_direction_input(struct gpio_chip * chip,unsigned offset)515*4882a593Smuzhiyun static int as3722_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun 	return pinctrl_gpio_direction_input(chip->base + offset);
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun 
as3722_gpio_direction_output(struct gpio_chip * chip,unsigned offset,int value)520*4882a593Smuzhiyun static int as3722_gpio_direction_output(struct gpio_chip *chip,
521*4882a593Smuzhiyun 		unsigned offset, int value)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun 	as3722_gpio_set(chip, offset, value);
524*4882a593Smuzhiyun 	return pinctrl_gpio_direction_output(chip->base + offset);
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun 
as3722_gpio_to_irq(struct gpio_chip * chip,unsigned offset)527*4882a593Smuzhiyun static int as3722_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun 	struct as3722_pctrl_info *as_pci = gpiochip_get_data(chip);
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	return as3722_irq_get_virq(as_pci->as3722, offset);
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun static const struct gpio_chip as3722_gpio_chip = {
535*4882a593Smuzhiyun 	.label			= "as3722-gpio",
536*4882a593Smuzhiyun 	.owner			= THIS_MODULE,
537*4882a593Smuzhiyun 	.request		= gpiochip_generic_request,
538*4882a593Smuzhiyun 	.free			= gpiochip_generic_free,
539*4882a593Smuzhiyun 	.get			= as3722_gpio_get,
540*4882a593Smuzhiyun 	.set			= as3722_gpio_set,
541*4882a593Smuzhiyun 	.direction_input	= as3722_gpio_direction_input,
542*4882a593Smuzhiyun 	.direction_output	= as3722_gpio_direction_output,
543*4882a593Smuzhiyun 	.to_irq			= as3722_gpio_to_irq,
544*4882a593Smuzhiyun 	.can_sleep		= true,
545*4882a593Smuzhiyun 	.ngpio			= AS3722_PIN_NUM,
546*4882a593Smuzhiyun 	.base			= -1,
547*4882a593Smuzhiyun };
548*4882a593Smuzhiyun 
as3722_pinctrl_probe(struct platform_device * pdev)549*4882a593Smuzhiyun static int as3722_pinctrl_probe(struct platform_device *pdev)
550*4882a593Smuzhiyun {
551*4882a593Smuzhiyun 	struct as3722_pctrl_info *as_pci;
552*4882a593Smuzhiyun 	int ret;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	as_pci = devm_kzalloc(&pdev->dev, sizeof(*as_pci), GFP_KERNEL);
555*4882a593Smuzhiyun 	if (!as_pci)
556*4882a593Smuzhiyun 		return -ENOMEM;
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	as_pci->dev = &pdev->dev;
559*4882a593Smuzhiyun 	as_pci->dev->of_node = pdev->dev.parent->of_node;
560*4882a593Smuzhiyun 	as_pci->as3722 = dev_get_drvdata(pdev->dev.parent);
561*4882a593Smuzhiyun 	platform_set_drvdata(pdev, as_pci);
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	as_pci->pins = as3722_pins_desc;
564*4882a593Smuzhiyun 	as_pci->num_pins = ARRAY_SIZE(as3722_pins_desc);
565*4882a593Smuzhiyun 	as_pci->functions = as3722_pin_function;
566*4882a593Smuzhiyun 	as_pci->num_functions = ARRAY_SIZE(as3722_pin_function);
567*4882a593Smuzhiyun 	as_pci->pin_groups = as3722_pingroups;
568*4882a593Smuzhiyun 	as_pci->num_pin_groups = ARRAY_SIZE(as3722_pingroups);
569*4882a593Smuzhiyun 	as3722_pinctrl_desc.name = dev_name(&pdev->dev);
570*4882a593Smuzhiyun 	as3722_pinctrl_desc.pins = as3722_pins_desc;
571*4882a593Smuzhiyun 	as3722_pinctrl_desc.npins = ARRAY_SIZE(as3722_pins_desc);
572*4882a593Smuzhiyun 	as_pci->pctl = devm_pinctrl_register(&pdev->dev, &as3722_pinctrl_desc,
573*4882a593Smuzhiyun 					     as_pci);
574*4882a593Smuzhiyun 	if (IS_ERR(as_pci->pctl)) {
575*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Couldn't register pinctrl driver\n");
576*4882a593Smuzhiyun 		return PTR_ERR(as_pci->pctl);
577*4882a593Smuzhiyun 	}
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	as_pci->gpio_chip = as3722_gpio_chip;
580*4882a593Smuzhiyun 	as_pci->gpio_chip.parent = &pdev->dev;
581*4882a593Smuzhiyun 	as_pci->gpio_chip.of_node = pdev->dev.parent->of_node;
582*4882a593Smuzhiyun 	ret = gpiochip_add_data(&as_pci->gpio_chip, as_pci);
583*4882a593Smuzhiyun 	if (ret < 0) {
584*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Couldn't register gpiochip, %d\n", ret);
585*4882a593Smuzhiyun 		return ret;
586*4882a593Smuzhiyun 	}
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	ret = gpiochip_add_pin_range(&as_pci->gpio_chip, dev_name(&pdev->dev),
589*4882a593Smuzhiyun 				0, 0, AS3722_PIN_NUM);
590*4882a593Smuzhiyun 	if (ret < 0) {
591*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Couldn't add pin range, %d\n", ret);
592*4882a593Smuzhiyun 		goto fail_range_add;
593*4882a593Smuzhiyun 	}
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	return 0;
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun fail_range_add:
598*4882a593Smuzhiyun 	gpiochip_remove(&as_pci->gpio_chip);
599*4882a593Smuzhiyun 	return ret;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun 
as3722_pinctrl_remove(struct platform_device * pdev)602*4882a593Smuzhiyun static int as3722_pinctrl_remove(struct platform_device *pdev)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun 	struct as3722_pctrl_info *as_pci = platform_get_drvdata(pdev);
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	gpiochip_remove(&as_pci->gpio_chip);
607*4882a593Smuzhiyun 	return 0;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun static const struct of_device_id as3722_pinctrl_of_match[] = {
611*4882a593Smuzhiyun 	{ .compatible = "ams,as3722-pinctrl", },
612*4882a593Smuzhiyun 	{ },
613*4882a593Smuzhiyun };
614*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, as3722_pinctrl_of_match);
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun static struct platform_driver as3722_pinctrl_driver = {
617*4882a593Smuzhiyun 	.driver = {
618*4882a593Smuzhiyun 		.name = "as3722-pinctrl",
619*4882a593Smuzhiyun 		.of_match_table = as3722_pinctrl_of_match,
620*4882a593Smuzhiyun 	},
621*4882a593Smuzhiyun 	.probe = as3722_pinctrl_probe,
622*4882a593Smuzhiyun 	.remove = as3722_pinctrl_remove,
623*4882a593Smuzhiyun };
624*4882a593Smuzhiyun module_platform_driver(as3722_pinctrl_driver);
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun MODULE_ALIAS("platform:as3722-pinctrl");
627*4882a593Smuzhiyun MODULE_DESCRIPTION("AS3722 pin control and GPIO driver");
628*4882a593Smuzhiyun MODULE_AUTHOR("Laxman Dewangan<ldewangan@nvidia.com>");
629*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
630