1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Driver for the Axis ARTPEC-6 pin controller
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Author: Chris Paterson <chris.paterson@linux.pieboy.co.uk>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public
7*4882a593Smuzhiyun * License version 2. This program is licensed "as is" without any
8*4882a593Smuzhiyun * warranty of any kind, whether express or implied.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/device.h>
12*4882a593Smuzhiyun #include <linux/err.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
18*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
19*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
20*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
21*4882a593Smuzhiyun #include <linux/slab.h>
22*4882a593Smuzhiyun #include "core.h"
23*4882a593Smuzhiyun #include "pinconf.h"
24*4882a593Smuzhiyun #include "pinctrl-utils.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define ARTPEC6_LAST_PIN 97 /* 97 pins in pinmux */
27*4882a593Smuzhiyun #define ARTPEC6_MAX_MUXABLE 35 /* Last pin with muxable function */
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* Pinmux control register bit definitions */
30*4882a593Smuzhiyun #define ARTPEC6_PINMUX_UDC0_MASK 0x00000001
31*4882a593Smuzhiyun #define ARTPEC6_PINMUX_UDC0_SHIFT 0
32*4882a593Smuzhiyun #define ARTPEC6_PINMUX_UDC1_MASK 0x00000002
33*4882a593Smuzhiyun #define ARTPEC6_PINMUX_UDC1_SHIFT 1
34*4882a593Smuzhiyun #define ARTPEC6_PINMUX_DRV_MASK 0x00000060
35*4882a593Smuzhiyun #define ARTPEC6_PINMUX_DRV_SHIFT 5
36*4882a593Smuzhiyun #define ARTPEC6_PINMUX_SEL_MASK 0x00003000
37*4882a593Smuzhiyun #define ARTPEC6_PINMUX_SEL_SHIFT 12
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* Pinmux configurations */
40*4882a593Smuzhiyun #define ARTPEC6_CONFIG_0 0
41*4882a593Smuzhiyun #define ARTPEC6_CONFIG_1 1
42*4882a593Smuzhiyun #define ARTPEC6_CONFIG_2 2
43*4882a593Smuzhiyun #define ARTPEC6_CONFIG_3 3
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* Pin drive strength options */
46*4882a593Smuzhiyun #define ARTPEC6_DRIVE_4mA 4
47*4882a593Smuzhiyun #define ARTPEC6_DRIVE_4mA_SET 0
48*4882a593Smuzhiyun #define ARTPEC6_DRIVE_6mA 6
49*4882a593Smuzhiyun #define ARTPEC6_DRIVE_6mA_SET 1
50*4882a593Smuzhiyun #define ARTPEC6_DRIVE_8mA 8
51*4882a593Smuzhiyun #define ARTPEC6_DRIVE_8mA_SET 2
52*4882a593Smuzhiyun #define ARTPEC6_DRIVE_9mA 9
53*4882a593Smuzhiyun #define ARTPEC6_DRIVE_9mA_SET 3
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun struct artpec6_pmx {
56*4882a593Smuzhiyun struct device *dev;
57*4882a593Smuzhiyun struct pinctrl_dev *pctl;
58*4882a593Smuzhiyun void __iomem *base;
59*4882a593Smuzhiyun struct pinctrl_pin_desc *pins;
60*4882a593Smuzhiyun unsigned int num_pins;
61*4882a593Smuzhiyun const struct artpec6_pin_group *pin_groups;
62*4882a593Smuzhiyun unsigned int num_pin_groups;
63*4882a593Smuzhiyun const struct artpec6_pmx_func *functions;
64*4882a593Smuzhiyun unsigned int num_functions;
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun struct artpec6_pin_group {
68*4882a593Smuzhiyun const char *name;
69*4882a593Smuzhiyun const unsigned int *pins;
70*4882a593Smuzhiyun const unsigned int num_pins;
71*4882a593Smuzhiyun unsigned char config;
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun struct artpec6_pmx_func {
75*4882a593Smuzhiyun const char *name;
76*4882a593Smuzhiyun const char * const *groups;
77*4882a593Smuzhiyun const unsigned int num_groups;
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* pins */
81*4882a593Smuzhiyun static struct pinctrl_pin_desc artpec6_pins[] = {
82*4882a593Smuzhiyun PINCTRL_PIN(0, "GPIO0"),
83*4882a593Smuzhiyun PINCTRL_PIN(1, "GPIO1"),
84*4882a593Smuzhiyun PINCTRL_PIN(2, "GPIO2"),
85*4882a593Smuzhiyun PINCTRL_PIN(3, "GPIO3"),
86*4882a593Smuzhiyun PINCTRL_PIN(4, "GPIO4"),
87*4882a593Smuzhiyun PINCTRL_PIN(5, "GPIO5"),
88*4882a593Smuzhiyun PINCTRL_PIN(6, "GPIO6"),
89*4882a593Smuzhiyun PINCTRL_PIN(7, "GPIO7"),
90*4882a593Smuzhiyun PINCTRL_PIN(8, "GPIO8"),
91*4882a593Smuzhiyun PINCTRL_PIN(9, "GPIO9"),
92*4882a593Smuzhiyun PINCTRL_PIN(10, "GPIO10"),
93*4882a593Smuzhiyun PINCTRL_PIN(11, "GPIO11"),
94*4882a593Smuzhiyun PINCTRL_PIN(12, "GPIO12"),
95*4882a593Smuzhiyun PINCTRL_PIN(13, "GPIO13"),
96*4882a593Smuzhiyun PINCTRL_PIN(14, "GPIO14"),
97*4882a593Smuzhiyun PINCTRL_PIN(15, "GPIO15"),
98*4882a593Smuzhiyun PINCTRL_PIN(16, "GPIO16"),
99*4882a593Smuzhiyun PINCTRL_PIN(17, "GPIO17"),
100*4882a593Smuzhiyun PINCTRL_PIN(18, "GPIO18"),
101*4882a593Smuzhiyun PINCTRL_PIN(19, "GPIO19"),
102*4882a593Smuzhiyun PINCTRL_PIN(20, "GPIO20"),
103*4882a593Smuzhiyun PINCTRL_PIN(21, "GPIO21"),
104*4882a593Smuzhiyun PINCTRL_PIN(22, "GPIO22"),
105*4882a593Smuzhiyun PINCTRL_PIN(23, "GPIO23"),
106*4882a593Smuzhiyun PINCTRL_PIN(24, "GPIO24"),
107*4882a593Smuzhiyun PINCTRL_PIN(25, "GPIO25"),
108*4882a593Smuzhiyun PINCTRL_PIN(26, "GPIO26"),
109*4882a593Smuzhiyun PINCTRL_PIN(27, "GPIO27"),
110*4882a593Smuzhiyun PINCTRL_PIN(28, "GPIO28"),
111*4882a593Smuzhiyun PINCTRL_PIN(29, "GPIO29"),
112*4882a593Smuzhiyun PINCTRL_PIN(30, "GPIO30"),
113*4882a593Smuzhiyun PINCTRL_PIN(31, "GPIO31"),
114*4882a593Smuzhiyun PINCTRL_PIN(32, "UART3_TXD"),
115*4882a593Smuzhiyun PINCTRL_PIN(33, "UART3_RXD"),
116*4882a593Smuzhiyun PINCTRL_PIN(34, "UART3_RTS"),
117*4882a593Smuzhiyun PINCTRL_PIN(35, "UART3_CTS"),
118*4882a593Smuzhiyun PINCTRL_PIN(36, "NF_ALE"),
119*4882a593Smuzhiyun PINCTRL_PIN(37, "NF_CE0_N"),
120*4882a593Smuzhiyun PINCTRL_PIN(38, "NF_CE1_N"),
121*4882a593Smuzhiyun PINCTRL_PIN(39, "NF_CLE"),
122*4882a593Smuzhiyun PINCTRL_PIN(40, "NF_RE_N"),
123*4882a593Smuzhiyun PINCTRL_PIN(41, "NF_WE_N"),
124*4882a593Smuzhiyun PINCTRL_PIN(42, "NF_WP0_N"),
125*4882a593Smuzhiyun PINCTRL_PIN(43, "NF_WP1_N"),
126*4882a593Smuzhiyun PINCTRL_PIN(44, "NF_IO0"),
127*4882a593Smuzhiyun PINCTRL_PIN(45, "NF_IO1"),
128*4882a593Smuzhiyun PINCTRL_PIN(46, "NF_IO2"),
129*4882a593Smuzhiyun PINCTRL_PIN(47, "NF_IO3"),
130*4882a593Smuzhiyun PINCTRL_PIN(48, "NF_IO4"),
131*4882a593Smuzhiyun PINCTRL_PIN(49, "NF_IO5"),
132*4882a593Smuzhiyun PINCTRL_PIN(50, "NF_IO6"),
133*4882a593Smuzhiyun PINCTRL_PIN(51, "NF_IO7"),
134*4882a593Smuzhiyun PINCTRL_PIN(52, "NF_RB0_N"),
135*4882a593Smuzhiyun PINCTRL_PIN(53, "SDIO0_CLK"),
136*4882a593Smuzhiyun PINCTRL_PIN(54, "SDIO0_CMD"),
137*4882a593Smuzhiyun PINCTRL_PIN(55, "SDIO0_DAT0"),
138*4882a593Smuzhiyun PINCTRL_PIN(56, "SDIO0_DAT1"),
139*4882a593Smuzhiyun PINCTRL_PIN(57, "SDIO0_DAT2"),
140*4882a593Smuzhiyun PINCTRL_PIN(58, "SDIO0_DAT3"),
141*4882a593Smuzhiyun PINCTRL_PIN(59, "SDI0_CD"),
142*4882a593Smuzhiyun PINCTRL_PIN(60, "SDI0_WP"),
143*4882a593Smuzhiyun PINCTRL_PIN(61, "SDIO1_CLK"),
144*4882a593Smuzhiyun PINCTRL_PIN(62, "SDIO1_CMD"),
145*4882a593Smuzhiyun PINCTRL_PIN(63, "SDIO1_DAT0"),
146*4882a593Smuzhiyun PINCTRL_PIN(64, "SDIO1_DAT1"),
147*4882a593Smuzhiyun PINCTRL_PIN(65, "SDIO1_DAT2"),
148*4882a593Smuzhiyun PINCTRL_PIN(66, "SDIO1_DAT3"),
149*4882a593Smuzhiyun PINCTRL_PIN(67, "SDIO1_CD"),
150*4882a593Smuzhiyun PINCTRL_PIN(68, "SDIO1_WP"),
151*4882a593Smuzhiyun PINCTRL_PIN(69, "GBE_REFCLk"),
152*4882a593Smuzhiyun PINCTRL_PIN(70, "GBE_GTX_CLK"),
153*4882a593Smuzhiyun PINCTRL_PIN(71, "GBE_TX_CLK"),
154*4882a593Smuzhiyun PINCTRL_PIN(72, "GBE_TX_EN"),
155*4882a593Smuzhiyun PINCTRL_PIN(73, "GBE_TX_ER"),
156*4882a593Smuzhiyun PINCTRL_PIN(74, "GBE_TXD0"),
157*4882a593Smuzhiyun PINCTRL_PIN(75, "GBE_TXD1"),
158*4882a593Smuzhiyun PINCTRL_PIN(76, "GBE_TXD2"),
159*4882a593Smuzhiyun PINCTRL_PIN(77, "GBE_TXD3"),
160*4882a593Smuzhiyun PINCTRL_PIN(78, "GBE_TXD4"),
161*4882a593Smuzhiyun PINCTRL_PIN(79, "GBE_TXD5"),
162*4882a593Smuzhiyun PINCTRL_PIN(80, "GBE_TXD6"),
163*4882a593Smuzhiyun PINCTRL_PIN(81, "GBE_TXD7"),
164*4882a593Smuzhiyun PINCTRL_PIN(82, "GBE_RX_CLK"),
165*4882a593Smuzhiyun PINCTRL_PIN(83, "GBE_RX_DV"),
166*4882a593Smuzhiyun PINCTRL_PIN(84, "GBE_RX_ER"),
167*4882a593Smuzhiyun PINCTRL_PIN(85, "GBE_RXD0"),
168*4882a593Smuzhiyun PINCTRL_PIN(86, "GBE_RXD1"),
169*4882a593Smuzhiyun PINCTRL_PIN(87, "GBE_RXD2"),
170*4882a593Smuzhiyun PINCTRL_PIN(88, "GBE_RXD3"),
171*4882a593Smuzhiyun PINCTRL_PIN(89, "GBE_RXD4"),
172*4882a593Smuzhiyun PINCTRL_PIN(90, "GBE_RXD5"),
173*4882a593Smuzhiyun PINCTRL_PIN(91, "GBE_RXD6"),
174*4882a593Smuzhiyun PINCTRL_PIN(92, "GBE_RXD7"),
175*4882a593Smuzhiyun PINCTRL_PIN(93, "GBE_CRS"),
176*4882a593Smuzhiyun PINCTRL_PIN(94, "GBE_COL"),
177*4882a593Smuzhiyun PINCTRL_PIN(95, "GBE_MDC"),
178*4882a593Smuzhiyun PINCTRL_PIN(96, "GBE_MDIO"),
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun static const unsigned int cpuclkout_pins0[] = { 0 };
182*4882a593Smuzhiyun static const unsigned int udlclkout_pins0[] = { 1 };
183*4882a593Smuzhiyun static const unsigned int i2c1_pins0[] = { 2, 3 };
184*4882a593Smuzhiyun static const unsigned int i2c2_pins0[] = { 4, 5 };
185*4882a593Smuzhiyun static const unsigned int i2c3_pins0[] = { 6, 7 };
186*4882a593Smuzhiyun static const unsigned int i2s0_pins0[] = { 8, 9, 10, 11 };
187*4882a593Smuzhiyun static const unsigned int i2s1_pins0[] = { 12, 13, 14, 15 };
188*4882a593Smuzhiyun static const unsigned int i2srefclk_pins0[] = { 19 };
189*4882a593Smuzhiyun static const unsigned int spi0_pins0[] = { 12, 13, 14, 15 };
190*4882a593Smuzhiyun static const unsigned int spi1_pins0[] = { 16, 17, 18, 19 };
191*4882a593Smuzhiyun static const unsigned int pciedebug_pins0[] = { 12, 13, 14, 15 };
192*4882a593Smuzhiyun static const unsigned int uart0_pins0[] = { 16, 17, 18, 19, 20,
193*4882a593Smuzhiyun 21, 22, 23, 24, 25 };
194*4882a593Smuzhiyun static const unsigned int uart0_pins1[] = { 20, 21, 22, 23 };
195*4882a593Smuzhiyun static const unsigned int uart1_pins0[] = { 24, 25, 26, 27 };
196*4882a593Smuzhiyun static const unsigned int uart2_pins0[] = { 26, 27, 28, 29, 30,
197*4882a593Smuzhiyun 31, 32, 33, 34, 35 };
198*4882a593Smuzhiyun static const unsigned int uart2_pins1[] = { 28, 29, 30, 31 };
199*4882a593Smuzhiyun static const unsigned int uart3_pins0[] = { 32, 33, 34, 35 };
200*4882a593Smuzhiyun static const unsigned int uart4_pins0[] = { 20, 21, 22, 23 };
201*4882a593Smuzhiyun static const unsigned int uart5_pins0[] = { 28, 29, 30, 31 };
202*4882a593Smuzhiyun static const unsigned int nand_pins0[] = { 36, 37, 38, 39, 40, 41,
203*4882a593Smuzhiyun 42, 43, 44, 45, 46, 47,
204*4882a593Smuzhiyun 48, 49, 50, 51, 52 };
205*4882a593Smuzhiyun static const unsigned int sdio0_pins0[] = { 53, 54, 55, 56, 57, 58, 59, 60 };
206*4882a593Smuzhiyun static const unsigned int sdio1_pins0[] = { 61, 62, 63, 64, 65, 66, 67, 68 };
207*4882a593Smuzhiyun static const unsigned int ethernet_pins0[] = { 69, 70, 71, 72, 73, 74, 75,
208*4882a593Smuzhiyun 76, 77, 78, 79, 80, 81, 82,
209*4882a593Smuzhiyun 83, 84, 85, 86, 87, 88, 89,
210*4882a593Smuzhiyun 90, 91, 92, 93, 94, 95, 96 };
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun static const struct artpec6_pin_group artpec6_pin_groups[] = {
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun .name = "cpuclkoutgrp0",
215*4882a593Smuzhiyun .pins = cpuclkout_pins0,
216*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(cpuclkout_pins0),
217*4882a593Smuzhiyun .config = ARTPEC6_CONFIG_1,
218*4882a593Smuzhiyun },
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun .name = "udlclkoutgrp0",
221*4882a593Smuzhiyun .pins = udlclkout_pins0,
222*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(udlclkout_pins0),
223*4882a593Smuzhiyun .config = ARTPEC6_CONFIG_1,
224*4882a593Smuzhiyun },
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun .name = "i2c1grp0",
227*4882a593Smuzhiyun .pins = i2c1_pins0,
228*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(i2c1_pins0),
229*4882a593Smuzhiyun .config = ARTPEC6_CONFIG_1,
230*4882a593Smuzhiyun },
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun .name = "i2c2grp0",
233*4882a593Smuzhiyun .pins = i2c2_pins0,
234*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(i2c2_pins0),
235*4882a593Smuzhiyun .config = ARTPEC6_CONFIG_1,
236*4882a593Smuzhiyun },
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun .name = "i2c3grp0",
239*4882a593Smuzhiyun .pins = i2c3_pins0,
240*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(i2c3_pins0),
241*4882a593Smuzhiyun .config = ARTPEC6_CONFIG_1,
242*4882a593Smuzhiyun },
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun .name = "i2s0grp0",
245*4882a593Smuzhiyun .pins = i2s0_pins0,
246*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(i2s0_pins0),
247*4882a593Smuzhiyun .config = ARTPEC6_CONFIG_1,
248*4882a593Smuzhiyun },
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun .name = "i2s1grp0",
251*4882a593Smuzhiyun .pins = i2s1_pins0,
252*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(i2s1_pins0),
253*4882a593Smuzhiyun .config = ARTPEC6_CONFIG_1,
254*4882a593Smuzhiyun },
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun .name = "i2srefclkgrp0",
257*4882a593Smuzhiyun .pins = i2srefclk_pins0,
258*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(i2srefclk_pins0),
259*4882a593Smuzhiyun .config = ARTPEC6_CONFIG_3,
260*4882a593Smuzhiyun },
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun .name = "spi0grp0",
263*4882a593Smuzhiyun .pins = spi0_pins0,
264*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(spi0_pins0),
265*4882a593Smuzhiyun .config = ARTPEC6_CONFIG_2,
266*4882a593Smuzhiyun },
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun .name = "spi1grp0",
269*4882a593Smuzhiyun .pins = spi1_pins0,
270*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(spi1_pins0),
271*4882a593Smuzhiyun .config = ARTPEC6_CONFIG_2,
272*4882a593Smuzhiyun },
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun .name = "pciedebuggrp0",
275*4882a593Smuzhiyun .pins = pciedebug_pins0,
276*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(pciedebug_pins0),
277*4882a593Smuzhiyun .config = ARTPEC6_CONFIG_3,
278*4882a593Smuzhiyun },
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun .name = "uart0grp0", /* All pins. */
281*4882a593Smuzhiyun .pins = uart0_pins0,
282*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(uart0_pins0),
283*4882a593Smuzhiyun .config = ARTPEC6_CONFIG_1,
284*4882a593Smuzhiyun },
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun .name = "uart0grp1", /* RX/TX and RTS/CTS */
287*4882a593Smuzhiyun .pins = uart0_pins1,
288*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(uart0_pins1),
289*4882a593Smuzhiyun .config = ARTPEC6_CONFIG_1,
290*4882a593Smuzhiyun },
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun .name = "uart0grp2", /* Only RX/TX pins. */
293*4882a593Smuzhiyun .pins = uart0_pins1,
294*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(uart0_pins1) - 2,
295*4882a593Smuzhiyun .config = ARTPEC6_CONFIG_1,
296*4882a593Smuzhiyun },
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun .name = "uart1grp0", /* RX/TX and RTS/CTS */
299*4882a593Smuzhiyun .pins = uart1_pins0,
300*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(uart1_pins0),
301*4882a593Smuzhiyun .config = ARTPEC6_CONFIG_2,
302*4882a593Smuzhiyun },
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun .name = "uart1grp1", /* Only RX/TX pins. */
305*4882a593Smuzhiyun .pins = uart1_pins0,
306*4882a593Smuzhiyun .num_pins = 2,
307*4882a593Smuzhiyun .config = ARTPEC6_CONFIG_2,
308*4882a593Smuzhiyun },
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun .name = "uart2grp0", /* Full pinout */
311*4882a593Smuzhiyun .pins = uart2_pins0,
312*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(uart2_pins0),
313*4882a593Smuzhiyun .config = ARTPEC6_CONFIG_1,
314*4882a593Smuzhiyun },
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun .name = "uart2grp1", /* RX/TX and RTS/CTS */
317*4882a593Smuzhiyun .pins = uart2_pins1,
318*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(uart2_pins1),
319*4882a593Smuzhiyun .config = ARTPEC6_CONFIG_1,
320*4882a593Smuzhiyun },
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun .name = "uart2grp2", /* Only RX/TX */
323*4882a593Smuzhiyun .pins = uart2_pins1,
324*4882a593Smuzhiyun .num_pins = 2,
325*4882a593Smuzhiyun .config = ARTPEC6_CONFIG_1,
326*4882a593Smuzhiyun },
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun .name = "uart3grp0", /* RX/TX and CTS/RTS */
329*4882a593Smuzhiyun .pins = uart3_pins0,
330*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(uart3_pins0),
331*4882a593Smuzhiyun .config = ARTPEC6_CONFIG_0,
332*4882a593Smuzhiyun },
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun .name = "uart3grp1", /* Only RX/TX */
335*4882a593Smuzhiyun .pins = uart3_pins0,
336*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(uart3_pins0),
337*4882a593Smuzhiyun .config = ARTPEC6_CONFIG_0,
338*4882a593Smuzhiyun },
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun .name = "uart4grp0",
341*4882a593Smuzhiyun .pins = uart4_pins0,
342*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(uart4_pins0),
343*4882a593Smuzhiyun .config = ARTPEC6_CONFIG_2,
344*4882a593Smuzhiyun },
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun .name = "uart5grp0", /* TX/RX and RTS/CTS */
347*4882a593Smuzhiyun .pins = uart5_pins0,
348*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(uart5_pins0),
349*4882a593Smuzhiyun .config = ARTPEC6_CONFIG_2,
350*4882a593Smuzhiyun },
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun .name = "uart5grp1", /* Only TX/RX */
353*4882a593Smuzhiyun .pins = uart5_pins0,
354*4882a593Smuzhiyun .num_pins = 2,
355*4882a593Smuzhiyun .config = ARTPEC6_CONFIG_2,
356*4882a593Smuzhiyun },
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun .name = "uart5nocts", /* TX/RX/RTS */
359*4882a593Smuzhiyun .pins = uart5_pins0,
360*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(uart5_pins0) - 1,
361*4882a593Smuzhiyun .config = ARTPEC6_CONFIG_2,
362*4882a593Smuzhiyun },
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun .name = "nandgrp0",
365*4882a593Smuzhiyun .pins = nand_pins0,
366*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(nand_pins0),
367*4882a593Smuzhiyun .config = ARTPEC6_CONFIG_0,
368*4882a593Smuzhiyun },
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun .name = "sdio0grp0",
371*4882a593Smuzhiyun .pins = sdio0_pins0,
372*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(sdio0_pins0),
373*4882a593Smuzhiyun .config = ARTPEC6_CONFIG_0,
374*4882a593Smuzhiyun },
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun .name = "sdio1grp0",
377*4882a593Smuzhiyun .pins = sdio1_pins0,
378*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(sdio1_pins0),
379*4882a593Smuzhiyun .config = ARTPEC6_CONFIG_0,
380*4882a593Smuzhiyun },
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun .name = "ethernetgrp0",
383*4882a593Smuzhiyun .pins = ethernet_pins0,
384*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(ethernet_pins0),
385*4882a593Smuzhiyun .config = ARTPEC6_CONFIG_0,
386*4882a593Smuzhiyun },
387*4882a593Smuzhiyun };
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun struct pin_register {
390*4882a593Smuzhiyun unsigned int start;
391*4882a593Smuzhiyun unsigned int end;
392*4882a593Smuzhiyun unsigned int reg_base;
393*4882a593Smuzhiyun };
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun /*
396*4882a593Smuzhiyun * The register map has two holes where the pin number
397*4882a593Smuzhiyun * no longer fits directly with the register offset.
398*4882a593Smuzhiyun * This table allows us to map this easily.
399*4882a593Smuzhiyun */
400*4882a593Smuzhiyun static const struct pin_register pin_register[] = {
401*4882a593Smuzhiyun { 0, 35, 0x0 }, /* 0x0 - 0x8c */
402*4882a593Smuzhiyun { 36, 52, 0x100 }, /* 0x100 - 0x140 */
403*4882a593Smuzhiyun { 53, 96, 0x180 }, /* 0x180 - 0x22c */
404*4882a593Smuzhiyun };
405*4882a593Smuzhiyun
artpec6_pmx_reg_offset(unsigned int pin)406*4882a593Smuzhiyun static unsigned int artpec6_pmx_reg_offset(unsigned int pin)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun int i;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(pin_register); i++) {
411*4882a593Smuzhiyun if (pin <= pin_register[i].end) {
412*4882a593Smuzhiyun return (pin - pin_register[i].start) * 4 +
413*4882a593Smuzhiyun pin_register[i].reg_base;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun /*
417*4882a593Smuzhiyun * Anything we return here is wrong, but we can only
418*4882a593Smuzhiyun * get here if pin is outside registered range.
419*4882a593Smuzhiyun */
420*4882a593Smuzhiyun pr_err("%s: Impossible pin %d\n", __func__, pin);
421*4882a593Smuzhiyun return 0;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
artpec6_get_groups_count(struct pinctrl_dev * pctldev)424*4882a593Smuzhiyun static int artpec6_get_groups_count(struct pinctrl_dev *pctldev)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun return ARRAY_SIZE(artpec6_pin_groups);
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
artpec6_get_group_name(struct pinctrl_dev * pctldev,unsigned int group)429*4882a593Smuzhiyun static const char *artpec6_get_group_name(struct pinctrl_dev *pctldev,
430*4882a593Smuzhiyun unsigned int group)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun return artpec6_pin_groups[group].name;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
artpec6_get_group_pins(struct pinctrl_dev * pctldev,unsigned int group,const unsigned int ** pins,unsigned int * num_pins)435*4882a593Smuzhiyun static int artpec6_get_group_pins(struct pinctrl_dev *pctldev,
436*4882a593Smuzhiyun unsigned int group,
437*4882a593Smuzhiyun const unsigned int **pins,
438*4882a593Smuzhiyun unsigned int *num_pins)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun *pins = (unsigned int *)artpec6_pin_groups[group].pins;
441*4882a593Smuzhiyun *num_pins = artpec6_pin_groups[group].num_pins;
442*4882a593Smuzhiyun return 0;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
artpec6_pconf_drive_mA_to_field(unsigned int mA)445*4882a593Smuzhiyun static int artpec6_pconf_drive_mA_to_field(unsigned int mA)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun switch (mA) {
448*4882a593Smuzhiyun case ARTPEC6_DRIVE_4mA:
449*4882a593Smuzhiyun return ARTPEC6_DRIVE_4mA_SET;
450*4882a593Smuzhiyun case ARTPEC6_DRIVE_6mA:
451*4882a593Smuzhiyun return ARTPEC6_DRIVE_6mA_SET;
452*4882a593Smuzhiyun case ARTPEC6_DRIVE_8mA:
453*4882a593Smuzhiyun return ARTPEC6_DRIVE_8mA_SET;
454*4882a593Smuzhiyun case ARTPEC6_DRIVE_9mA:
455*4882a593Smuzhiyun return ARTPEC6_DRIVE_9mA_SET;
456*4882a593Smuzhiyun default:
457*4882a593Smuzhiyun return -EINVAL;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
artpec6_pconf_drive_field_to_mA(int field)461*4882a593Smuzhiyun static unsigned int artpec6_pconf_drive_field_to_mA(int field)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun switch (field) {
464*4882a593Smuzhiyun case ARTPEC6_DRIVE_4mA_SET:
465*4882a593Smuzhiyun return ARTPEC6_DRIVE_4mA;
466*4882a593Smuzhiyun case ARTPEC6_DRIVE_6mA_SET:
467*4882a593Smuzhiyun return ARTPEC6_DRIVE_6mA;
468*4882a593Smuzhiyun case ARTPEC6_DRIVE_8mA_SET:
469*4882a593Smuzhiyun return ARTPEC6_DRIVE_8mA;
470*4882a593Smuzhiyun case ARTPEC6_DRIVE_9mA_SET:
471*4882a593Smuzhiyun return ARTPEC6_DRIVE_9mA;
472*4882a593Smuzhiyun default:
473*4882a593Smuzhiyun /* Shouldn't happen */
474*4882a593Smuzhiyun return 0;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun static const struct pinctrl_ops artpec6_pctrl_ops = {
479*4882a593Smuzhiyun .get_group_pins = artpec6_get_group_pins,
480*4882a593Smuzhiyun .get_groups_count = artpec6_get_groups_count,
481*4882a593Smuzhiyun .get_group_name = artpec6_get_group_name,
482*4882a593Smuzhiyun .dt_node_to_map = pinconf_generic_dt_node_to_map_all,
483*4882a593Smuzhiyun .dt_free_map = pinctrl_utils_free_map,
484*4882a593Smuzhiyun };
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun static const char * const gpiogrps[] = {
487*4882a593Smuzhiyun "cpuclkoutgrp0", "udlclkoutgrp0", "i2c1grp0", "i2c2grp0",
488*4882a593Smuzhiyun "i2c3grp0", "i2s0grp0", "i2s1grp0", "i2srefclkgrp0",
489*4882a593Smuzhiyun "spi0grp0", "spi1grp0", "pciedebuggrp0", "uart0grp0",
490*4882a593Smuzhiyun "uart0grp1", "uart0grp2", "uart1grp0", "uart1grp1",
491*4882a593Smuzhiyun "uart2grp0", "uart2grp1", "uart2grp2", "uart4grp0", "uart5grp0",
492*4882a593Smuzhiyun "uart5grp1", "uart5nocts",
493*4882a593Smuzhiyun };
494*4882a593Smuzhiyun static const char * const cpuclkoutgrps[] = { "cpuclkoutgrp0" };
495*4882a593Smuzhiyun static const char * const udlclkoutgrps[] = { "udlclkoutgrp0" };
496*4882a593Smuzhiyun static const char * const i2c1grps[] = { "i2c1grp0" };
497*4882a593Smuzhiyun static const char * const i2c2grps[] = { "i2c2grp0" };
498*4882a593Smuzhiyun static const char * const i2c3grps[] = { "i2c3grp0" };
499*4882a593Smuzhiyun static const char * const i2s0grps[] = { "i2s0grp0" };
500*4882a593Smuzhiyun static const char * const i2s1grps[] = { "i2s1grp0" };
501*4882a593Smuzhiyun static const char * const i2srefclkgrps[] = { "i2srefclkgrp0" };
502*4882a593Smuzhiyun static const char * const spi0grps[] = { "spi0grp0" };
503*4882a593Smuzhiyun static const char * const spi1grps[] = { "spi1grp0" };
504*4882a593Smuzhiyun static const char * const pciedebuggrps[] = { "pciedebuggrp0" };
505*4882a593Smuzhiyun static const char * const uart0grps[] = { "uart0grp0", "uart0grp1",
506*4882a593Smuzhiyun "uart0grp2" };
507*4882a593Smuzhiyun static const char * const uart1grps[] = { "uart1grp0", "uart1grp1" };
508*4882a593Smuzhiyun static const char * const uart2grps[] = { "uart2grp0", "uart2grp1",
509*4882a593Smuzhiyun "uart2grp2" };
510*4882a593Smuzhiyun static const char * const uart3grps[] = { "uart3grp0" };
511*4882a593Smuzhiyun static const char * const uart4grps[] = { "uart4grp0", "uart4grp1" };
512*4882a593Smuzhiyun static const char * const uart5grps[] = { "uart5grp0", "uart5grp1",
513*4882a593Smuzhiyun "uart5nocts" };
514*4882a593Smuzhiyun static const char * const nandgrps[] = { "nandgrp0" };
515*4882a593Smuzhiyun static const char * const sdio0grps[] = { "sdio0grp0" };
516*4882a593Smuzhiyun static const char * const sdio1grps[] = { "sdio1grp0" };
517*4882a593Smuzhiyun static const char * const ethernetgrps[] = { "ethernetgrp0" };
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun static const struct artpec6_pmx_func artpec6_pmx_functions[] = {
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun .name = "gpio",
522*4882a593Smuzhiyun .groups = gpiogrps,
523*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(gpiogrps),
524*4882a593Smuzhiyun },
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun .name = "cpuclkout",
527*4882a593Smuzhiyun .groups = cpuclkoutgrps,
528*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(cpuclkoutgrps),
529*4882a593Smuzhiyun },
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun .name = "udlclkout",
532*4882a593Smuzhiyun .groups = udlclkoutgrps,
533*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(udlclkoutgrps),
534*4882a593Smuzhiyun },
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun .name = "i2c1",
537*4882a593Smuzhiyun .groups = i2c1grps,
538*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(i2c1grps),
539*4882a593Smuzhiyun },
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun .name = "i2c2",
542*4882a593Smuzhiyun .groups = i2c2grps,
543*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(i2c2grps),
544*4882a593Smuzhiyun },
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun .name = "i2c3",
547*4882a593Smuzhiyun .groups = i2c3grps,
548*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(i2c3grps),
549*4882a593Smuzhiyun },
550*4882a593Smuzhiyun {
551*4882a593Smuzhiyun .name = "i2s0",
552*4882a593Smuzhiyun .groups = i2s0grps,
553*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(i2s0grps),
554*4882a593Smuzhiyun },
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun .name = "i2s1",
557*4882a593Smuzhiyun .groups = i2s1grps,
558*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(i2s1grps),
559*4882a593Smuzhiyun },
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun .name = "i2srefclk",
562*4882a593Smuzhiyun .groups = i2srefclkgrps,
563*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(i2srefclkgrps),
564*4882a593Smuzhiyun },
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun .name = "spi0",
567*4882a593Smuzhiyun .groups = spi0grps,
568*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(spi0grps),
569*4882a593Smuzhiyun },
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun .name = "spi1",
572*4882a593Smuzhiyun .groups = spi1grps,
573*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(spi1grps),
574*4882a593Smuzhiyun },
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun .name = "pciedebug",
577*4882a593Smuzhiyun .groups = pciedebuggrps,
578*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(pciedebuggrps),
579*4882a593Smuzhiyun },
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun .name = "uart0",
582*4882a593Smuzhiyun .groups = uart0grps,
583*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(uart0grps),
584*4882a593Smuzhiyun },
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun .name = "uart1",
587*4882a593Smuzhiyun .groups = uart1grps,
588*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(uart1grps),
589*4882a593Smuzhiyun },
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun .name = "uart2",
592*4882a593Smuzhiyun .groups = uart2grps,
593*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(uart2grps),
594*4882a593Smuzhiyun },
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun .name = "uart3",
597*4882a593Smuzhiyun .groups = uart3grps,
598*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(uart3grps),
599*4882a593Smuzhiyun },
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun .name = "uart4",
602*4882a593Smuzhiyun .groups = uart4grps,
603*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(uart4grps),
604*4882a593Smuzhiyun },
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun .name = "uart5",
607*4882a593Smuzhiyun .groups = uart5grps,
608*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(uart5grps),
609*4882a593Smuzhiyun },
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun .name = "nand",
612*4882a593Smuzhiyun .groups = nandgrps,
613*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(nandgrps),
614*4882a593Smuzhiyun },
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun .name = "sdio0",
617*4882a593Smuzhiyun .groups = sdio0grps,
618*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(sdio0grps),
619*4882a593Smuzhiyun },
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun .name = "sdio1",
622*4882a593Smuzhiyun .groups = sdio1grps,
623*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(sdio1grps),
624*4882a593Smuzhiyun },
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun .name = "ethernet",
627*4882a593Smuzhiyun .groups = ethernetgrps,
628*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(ethernetgrps),
629*4882a593Smuzhiyun },
630*4882a593Smuzhiyun };
631*4882a593Smuzhiyun
artpec6_pmx_get_functions_count(struct pinctrl_dev * pctldev)632*4882a593Smuzhiyun static int artpec6_pmx_get_functions_count(struct pinctrl_dev *pctldev)
633*4882a593Smuzhiyun {
634*4882a593Smuzhiyun return ARRAY_SIZE(artpec6_pmx_functions);
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun
artpec6_pmx_get_fname(struct pinctrl_dev * pctldev,unsigned int function)637*4882a593Smuzhiyun static const char *artpec6_pmx_get_fname(struct pinctrl_dev *pctldev,
638*4882a593Smuzhiyun unsigned int function)
639*4882a593Smuzhiyun {
640*4882a593Smuzhiyun return artpec6_pmx_functions[function].name;
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun
artpec6_pmx_get_fgroups(struct pinctrl_dev * pctldev,unsigned int function,const char * const ** groups,unsigned int * const num_groups)643*4882a593Smuzhiyun static int artpec6_pmx_get_fgroups(struct pinctrl_dev *pctldev,
644*4882a593Smuzhiyun unsigned int function,
645*4882a593Smuzhiyun const char * const **groups,
646*4882a593Smuzhiyun unsigned int * const num_groups)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun *groups = artpec6_pmx_functions[function].groups;
649*4882a593Smuzhiyun *num_groups = artpec6_pmx_functions[function].num_groups;
650*4882a593Smuzhiyun return 0;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
artpec6_pmx_select_func(struct pinctrl_dev * pctldev,unsigned int function,unsigned int group,bool enable)653*4882a593Smuzhiyun static void artpec6_pmx_select_func(struct pinctrl_dev *pctldev,
654*4882a593Smuzhiyun unsigned int function, unsigned int group,
655*4882a593Smuzhiyun bool enable)
656*4882a593Smuzhiyun {
657*4882a593Smuzhiyun unsigned int regval, val;
658*4882a593Smuzhiyun unsigned int reg;
659*4882a593Smuzhiyun int i;
660*4882a593Smuzhiyun struct artpec6_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun for (i = 0; i < artpec6_pin_groups[group].num_pins; i++) {
663*4882a593Smuzhiyun /*
664*4882a593Smuzhiyun * Registers for pins above a ARTPEC6_MAX_MUXABLE
665*4882a593Smuzhiyun * do not have a SEL field and are always selected.
666*4882a593Smuzhiyun */
667*4882a593Smuzhiyun if (artpec6_pin_groups[group].pins[i] > ARTPEC6_MAX_MUXABLE)
668*4882a593Smuzhiyun continue;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun if (!strcmp(artpec6_pmx_get_fname(pctldev, function), "gpio")) {
671*4882a593Smuzhiyun /* GPIO is always config 0 */
672*4882a593Smuzhiyun val = ARTPEC6_CONFIG_0 << ARTPEC6_PINMUX_SEL_SHIFT;
673*4882a593Smuzhiyun } else {
674*4882a593Smuzhiyun if (enable)
675*4882a593Smuzhiyun val = artpec6_pin_groups[group].config
676*4882a593Smuzhiyun << ARTPEC6_PINMUX_SEL_SHIFT;
677*4882a593Smuzhiyun else
678*4882a593Smuzhiyun val = ARTPEC6_CONFIG_0
679*4882a593Smuzhiyun << ARTPEC6_PINMUX_SEL_SHIFT;
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun reg = artpec6_pmx_reg_offset(artpec6_pin_groups[group].pins[i]);
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun regval = readl(pmx->base + reg);
685*4882a593Smuzhiyun regval &= ~ARTPEC6_PINMUX_SEL_MASK;
686*4882a593Smuzhiyun regval |= val;
687*4882a593Smuzhiyun writel(regval, pmx->base + reg);
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
artpec6_pmx_set(struct pinctrl_dev * pctldev,unsigned int function,unsigned int group)691*4882a593Smuzhiyun static int artpec6_pmx_set(struct pinctrl_dev *pctldev,
692*4882a593Smuzhiyun unsigned int function,
693*4882a593Smuzhiyun unsigned int group)
694*4882a593Smuzhiyun {
695*4882a593Smuzhiyun struct artpec6_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun dev_dbg(pmx->dev, "enabling %s function for pin group %s\n",
698*4882a593Smuzhiyun artpec6_pmx_get_fname(pctldev, function),
699*4882a593Smuzhiyun artpec6_get_group_name(pctldev, group));
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun artpec6_pmx_select_func(pctldev, function, group, true);
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun return 0;
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
artpec6_pmx_request_gpio(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned int pin)706*4882a593Smuzhiyun static int artpec6_pmx_request_gpio(struct pinctrl_dev *pctldev,
707*4882a593Smuzhiyun struct pinctrl_gpio_range *range,
708*4882a593Smuzhiyun unsigned int pin)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun struct artpec6_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
711*4882a593Smuzhiyun unsigned int reg = artpec6_pmx_reg_offset(pin);
712*4882a593Smuzhiyun u32 val;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun if (pin >= 32)
715*4882a593Smuzhiyun return -EINVAL;
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun val = readl_relaxed(pmx->base + reg);
718*4882a593Smuzhiyun val &= ~ARTPEC6_PINMUX_SEL_MASK;
719*4882a593Smuzhiyun val |= ARTPEC6_CONFIG_0 << ARTPEC6_PINMUX_SEL_SHIFT;
720*4882a593Smuzhiyun writel_relaxed(val, pmx->base + reg);
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun return 0;
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun static const struct pinmux_ops artpec6_pmx_ops = {
726*4882a593Smuzhiyun .get_functions_count = artpec6_pmx_get_functions_count,
727*4882a593Smuzhiyun .get_function_name = artpec6_pmx_get_fname,
728*4882a593Smuzhiyun .get_function_groups = artpec6_pmx_get_fgroups,
729*4882a593Smuzhiyun .set_mux = artpec6_pmx_set,
730*4882a593Smuzhiyun .gpio_request_enable = artpec6_pmx_request_gpio,
731*4882a593Smuzhiyun };
732*4882a593Smuzhiyun
artpec6_pconf_get(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * config)733*4882a593Smuzhiyun static int artpec6_pconf_get(struct pinctrl_dev *pctldev, unsigned int pin,
734*4882a593Smuzhiyun unsigned long *config)
735*4882a593Smuzhiyun {
736*4882a593Smuzhiyun struct artpec6_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
737*4882a593Smuzhiyun enum pin_config_param param = pinconf_to_config_param(*config);
738*4882a593Smuzhiyun unsigned int regval;
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun /* Check for valid pin */
741*4882a593Smuzhiyun if (pin >= pmx->num_pins) {
742*4882a593Smuzhiyun dev_dbg(pmx->dev, "pinconf is not supported for pin %s\n",
743*4882a593Smuzhiyun pmx->pins[pin].name);
744*4882a593Smuzhiyun return -ENOTSUPP;
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun dev_dbg(pmx->dev, "getting configuration for pin %s\n",
748*4882a593Smuzhiyun pmx->pins[pin].name);
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun /* Read pin register values */
751*4882a593Smuzhiyun regval = readl(pmx->base + artpec6_pmx_reg_offset(pin));
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun /* If valid, get configuration for parameter */
754*4882a593Smuzhiyun switch (param) {
755*4882a593Smuzhiyun case PIN_CONFIG_BIAS_DISABLE:
756*4882a593Smuzhiyun if (!(regval & ARTPEC6_PINMUX_UDC1_MASK))
757*4882a593Smuzhiyun return -EINVAL;
758*4882a593Smuzhiyun break;
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
761*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN:
762*4882a593Smuzhiyun if (regval & ARTPEC6_PINMUX_UDC1_MASK)
763*4882a593Smuzhiyun return -EINVAL;
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun regval = regval & ARTPEC6_PINMUX_UDC0_MASK;
766*4882a593Smuzhiyun if ((param == PIN_CONFIG_BIAS_PULL_UP && !regval) ||
767*4882a593Smuzhiyun (param == PIN_CONFIG_BIAS_PULL_DOWN && regval))
768*4882a593Smuzhiyun return -EINVAL;
769*4882a593Smuzhiyun break;
770*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_STRENGTH:
771*4882a593Smuzhiyun regval = (regval & ARTPEC6_PINMUX_DRV_MASK)
772*4882a593Smuzhiyun >> ARTPEC6_PINMUX_DRV_SHIFT;
773*4882a593Smuzhiyun regval = artpec6_pconf_drive_field_to_mA(regval);
774*4882a593Smuzhiyun *config = pinconf_to_config_packed(param, regval);
775*4882a593Smuzhiyun break;
776*4882a593Smuzhiyun default:
777*4882a593Smuzhiyun return -ENOTSUPP;
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun return 0;
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun /*
784*4882a593Smuzhiyun * Valid combinations of param and arg:
785*4882a593Smuzhiyun *
786*4882a593Smuzhiyun * param arg
787*4882a593Smuzhiyun * PIN_CONFIG_BIAS_DISABLE: x (disable bias)
788*4882a593Smuzhiyun * PIN_CONFIG_BIAS_PULL_UP: 1 (pull up bias + enable)
789*4882a593Smuzhiyun * PIN_CONFIG_BIAS_PULL_DOWN: 1 (pull down bias + enable)
790*4882a593Smuzhiyun * PIN_CONFIG_DRIVE_STRENGTH: x (4mA, 6mA, 8mA, 9mA)
791*4882a593Smuzhiyun *
792*4882a593Smuzhiyun * All other args are invalid. All other params are not supported.
793*4882a593Smuzhiyun */
artpec6_pconf_set(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * configs,unsigned int num_configs)794*4882a593Smuzhiyun static int artpec6_pconf_set(struct pinctrl_dev *pctldev, unsigned int pin,
795*4882a593Smuzhiyun unsigned long *configs, unsigned int num_configs)
796*4882a593Smuzhiyun {
797*4882a593Smuzhiyun struct artpec6_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
798*4882a593Smuzhiyun enum pin_config_param param;
799*4882a593Smuzhiyun unsigned int arg;
800*4882a593Smuzhiyun unsigned int regval;
801*4882a593Smuzhiyun void __iomem *reg;
802*4882a593Smuzhiyun int i;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun /* Check for valid pin */
805*4882a593Smuzhiyun if (pin >= pmx->num_pins) {
806*4882a593Smuzhiyun dev_dbg(pmx->dev, "pinconf is not supported for pin %s\n",
807*4882a593Smuzhiyun pmx->pins[pin].name);
808*4882a593Smuzhiyun return -ENOTSUPP;
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun dev_dbg(pmx->dev, "setting configuration for pin %s\n",
812*4882a593Smuzhiyun pmx->pins[pin].name);
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun reg = pmx->base + artpec6_pmx_reg_offset(pin);
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun /* For each config */
817*4882a593Smuzhiyun for (i = 0; i < num_configs; i++) {
818*4882a593Smuzhiyun int drive;
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun param = pinconf_to_config_param(configs[i]);
821*4882a593Smuzhiyun arg = pinconf_to_config_argument(configs[i]);
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun switch (param) {
824*4882a593Smuzhiyun case PIN_CONFIG_BIAS_DISABLE:
825*4882a593Smuzhiyun regval = readl(reg);
826*4882a593Smuzhiyun regval |= (1 << ARTPEC6_PINMUX_UDC1_SHIFT);
827*4882a593Smuzhiyun writel(regval, reg);
828*4882a593Smuzhiyun break;
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
831*4882a593Smuzhiyun if (arg != 1) {
832*4882a593Smuzhiyun dev_dbg(pctldev->dev, "%s: arg %u out of range\n",
833*4882a593Smuzhiyun __func__, arg);
834*4882a593Smuzhiyun return -EINVAL;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun regval = readl(reg);
838*4882a593Smuzhiyun regval |= (arg << ARTPEC6_PINMUX_UDC0_SHIFT);
839*4882a593Smuzhiyun regval &= ~ARTPEC6_PINMUX_UDC1_MASK; /* Enable */
840*4882a593Smuzhiyun writel(regval, reg);
841*4882a593Smuzhiyun break;
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN:
844*4882a593Smuzhiyun if (arg != 1) {
845*4882a593Smuzhiyun dev_dbg(pctldev->dev, "%s: arg %u out of range\n",
846*4882a593Smuzhiyun __func__, arg);
847*4882a593Smuzhiyun return -EINVAL;
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun regval = readl(reg);
851*4882a593Smuzhiyun regval &= ~(arg << ARTPEC6_PINMUX_UDC0_SHIFT);
852*4882a593Smuzhiyun regval &= ~ARTPEC6_PINMUX_UDC1_MASK; /* Enable */
853*4882a593Smuzhiyun writel(regval, reg);
854*4882a593Smuzhiyun break;
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_STRENGTH:
857*4882a593Smuzhiyun drive = artpec6_pconf_drive_mA_to_field(arg);
858*4882a593Smuzhiyun if (drive < 0) {
859*4882a593Smuzhiyun dev_dbg(pctldev->dev, "%s: arg %u out of range\n",
860*4882a593Smuzhiyun __func__, arg);
861*4882a593Smuzhiyun return -EINVAL;
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun regval = readl(reg);
865*4882a593Smuzhiyun regval &= ~ARTPEC6_PINMUX_DRV_MASK;
866*4882a593Smuzhiyun regval |= (drive << ARTPEC6_PINMUX_DRV_SHIFT);
867*4882a593Smuzhiyun writel(regval, reg);
868*4882a593Smuzhiyun break;
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun default:
871*4882a593Smuzhiyun dev_dbg(pmx->dev, "parameter not supported\n");
872*4882a593Smuzhiyun return -ENOTSUPP;
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun return 0;
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun
artpec6_pconf_group_set(struct pinctrl_dev * pctldev,unsigned int group,unsigned long * configs,unsigned int num_configs)879*4882a593Smuzhiyun static int artpec6_pconf_group_set(struct pinctrl_dev *pctldev,
880*4882a593Smuzhiyun unsigned int group, unsigned long *configs,
881*4882a593Smuzhiyun unsigned int num_configs)
882*4882a593Smuzhiyun {
883*4882a593Smuzhiyun unsigned int num_pins, current_pin;
884*4882a593Smuzhiyun int ret;
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun dev_dbg(pctldev->dev, "setting group %s configuration\n",
887*4882a593Smuzhiyun artpec6_get_group_name(pctldev, group));
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun num_pins = artpec6_pin_groups[group].num_pins;
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun for (current_pin = 0; current_pin < num_pins; current_pin++) {
892*4882a593Smuzhiyun ret = artpec6_pconf_set(pctldev,
893*4882a593Smuzhiyun artpec6_pin_groups[group].pins[current_pin],
894*4882a593Smuzhiyun configs, num_configs);
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun if (ret < 0)
897*4882a593Smuzhiyun return ret;
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun return 0;
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun static const struct pinconf_ops artpec6_pconf_ops = {
904*4882a593Smuzhiyun .is_generic = true,
905*4882a593Smuzhiyun .pin_config_get = artpec6_pconf_get,
906*4882a593Smuzhiyun .pin_config_set = artpec6_pconf_set,
907*4882a593Smuzhiyun .pin_config_group_set = artpec6_pconf_group_set,
908*4882a593Smuzhiyun };
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun static struct pinctrl_desc artpec6_desc = {
911*4882a593Smuzhiyun .name = "artpec6-pinctrl",
912*4882a593Smuzhiyun .owner = THIS_MODULE,
913*4882a593Smuzhiyun .pins = artpec6_pins,
914*4882a593Smuzhiyun .npins = ARRAY_SIZE(artpec6_pins),
915*4882a593Smuzhiyun .pctlops = &artpec6_pctrl_ops,
916*4882a593Smuzhiyun .pmxops = &artpec6_pmx_ops,
917*4882a593Smuzhiyun .confops = &artpec6_pconf_ops,
918*4882a593Smuzhiyun };
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun /* The reset values say 4mA, but we want 8mA as default. */
artpec6_pmx_reset(struct artpec6_pmx * pmx)921*4882a593Smuzhiyun static void artpec6_pmx_reset(struct artpec6_pmx *pmx)
922*4882a593Smuzhiyun {
923*4882a593Smuzhiyun void __iomem *base = pmx->base;
924*4882a593Smuzhiyun int i;
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun for (i = 0; i < ARTPEC6_LAST_PIN; i++) {
927*4882a593Smuzhiyun u32 val;
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun val = readl_relaxed(base + artpec6_pmx_reg_offset(i));
930*4882a593Smuzhiyun val &= ~ARTPEC6_PINMUX_DRV_MASK;
931*4882a593Smuzhiyun val |= ARTPEC6_DRIVE_8mA_SET << ARTPEC6_PINMUX_DRV_SHIFT;
932*4882a593Smuzhiyun writel_relaxed(val, base + artpec6_pmx_reg_offset(i));
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun
artpec6_pmx_probe(struct platform_device * pdev)936*4882a593Smuzhiyun static int artpec6_pmx_probe(struct platform_device *pdev)
937*4882a593Smuzhiyun {
938*4882a593Smuzhiyun struct artpec6_pmx *pmx;
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun pmx = devm_kzalloc(&pdev->dev, sizeof(*pmx), GFP_KERNEL);
941*4882a593Smuzhiyun if (!pmx)
942*4882a593Smuzhiyun return -ENOMEM;
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun pmx->dev = &pdev->dev;
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun pmx->base = devm_platform_ioremap_resource(pdev, 0);
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun if (IS_ERR(pmx->base))
949*4882a593Smuzhiyun return PTR_ERR(pmx->base);
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun artpec6_pmx_reset(pmx);
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun pmx->pins = artpec6_pins;
954*4882a593Smuzhiyun pmx->num_pins = ARRAY_SIZE(artpec6_pins);
955*4882a593Smuzhiyun pmx->functions = artpec6_pmx_functions;
956*4882a593Smuzhiyun pmx->num_functions = ARRAY_SIZE(artpec6_pmx_functions);
957*4882a593Smuzhiyun pmx->pin_groups = artpec6_pin_groups;
958*4882a593Smuzhiyun pmx->num_pin_groups = ARRAY_SIZE(artpec6_pin_groups);
959*4882a593Smuzhiyun pmx->pctl = pinctrl_register(&artpec6_desc, &pdev->dev, pmx);
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun if (IS_ERR(pmx->pctl)) {
962*4882a593Smuzhiyun dev_err(&pdev->dev, "could not register pinctrl driver\n");
963*4882a593Smuzhiyun return PTR_ERR(pmx->pctl);
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun platform_set_drvdata(pdev, pmx);
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun dev_info(&pdev->dev, "initialised Axis ARTPEC-6 pinctrl driver\n");
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun return 0;
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun
artpec6_pmx_remove(struct platform_device * pdev)973*4882a593Smuzhiyun static int artpec6_pmx_remove(struct platform_device *pdev)
974*4882a593Smuzhiyun {
975*4882a593Smuzhiyun struct artpec6_pmx *pmx = platform_get_drvdata(pdev);
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun pinctrl_unregister(pmx->pctl);
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun return 0;
980*4882a593Smuzhiyun }
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun static const struct of_device_id artpec6_pinctrl_match[] = {
983*4882a593Smuzhiyun { .compatible = "axis,artpec6-pinctrl" },
984*4882a593Smuzhiyun {},
985*4882a593Smuzhiyun };
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun static struct platform_driver artpec6_pmx_driver = {
988*4882a593Smuzhiyun .driver = {
989*4882a593Smuzhiyun .name = "artpec6-pinctrl",
990*4882a593Smuzhiyun .of_match_table = artpec6_pinctrl_match,
991*4882a593Smuzhiyun },
992*4882a593Smuzhiyun .probe = artpec6_pmx_probe,
993*4882a593Smuzhiyun .remove = artpec6_pmx_remove,
994*4882a593Smuzhiyun };
995*4882a593Smuzhiyun
artpec6_pmx_init(void)996*4882a593Smuzhiyun static int __init artpec6_pmx_init(void)
997*4882a593Smuzhiyun {
998*4882a593Smuzhiyun return platform_driver_register(&artpec6_pmx_driver);
999*4882a593Smuzhiyun }
1000*4882a593Smuzhiyun arch_initcall(artpec6_pmx_init);
1001