xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/pinctrl-amd.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * GPIO driver for AMD
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2014,2015 AMD Corporation.
6*4882a593Smuzhiyun  * Authors: Ken Xue <Ken.Xue@amd.com>
7*4882a593Smuzhiyun  *      Wu, Jeff <Jeff.Wu@amd.com>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Contact Information: Nehal Shah <Nehal-bakulchandra.Shah@amd.com>
10*4882a593Smuzhiyun  *			Shyam Sundar S K <Shyam-sundar.S-k@amd.com>
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/err.h>
14*4882a593Smuzhiyun #include <linux/bug.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/spinlock.h>
18*4882a593Smuzhiyun #include <linux/compiler.h>
19*4882a593Smuzhiyun #include <linux/types.h>
20*4882a593Smuzhiyun #include <linux/errno.h>
21*4882a593Smuzhiyun #include <linux/log2.h>
22*4882a593Smuzhiyun #include <linux/io.h>
23*4882a593Smuzhiyun #include <linux/gpio/driver.h>
24*4882a593Smuzhiyun #include <linux/slab.h>
25*4882a593Smuzhiyun #include <linux/platform_device.h>
26*4882a593Smuzhiyun #include <linux/mutex.h>
27*4882a593Smuzhiyun #include <linux/acpi.h>
28*4882a593Smuzhiyun #include <linux/seq_file.h>
29*4882a593Smuzhiyun #include <linux/interrupt.h>
30*4882a593Smuzhiyun #include <linux/list.h>
31*4882a593Smuzhiyun #include <linux/bitops.h>
32*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
33*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #include "core.h"
36*4882a593Smuzhiyun #include "pinctrl-utils.h"
37*4882a593Smuzhiyun #include "pinctrl-amd.h"
38*4882a593Smuzhiyun 
amd_gpio_get_direction(struct gpio_chip * gc,unsigned offset)39*4882a593Smuzhiyun static int amd_gpio_get_direction(struct gpio_chip *gc, unsigned offset)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun 	unsigned long flags;
42*4882a593Smuzhiyun 	u32 pin_reg;
43*4882a593Smuzhiyun 	struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gpio_dev->lock, flags);
46*4882a593Smuzhiyun 	pin_reg = readl(gpio_dev->base + offset * 4);
47*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	if (pin_reg & BIT(OUTPUT_ENABLE_OFF))
50*4882a593Smuzhiyun 		return GPIO_LINE_DIRECTION_OUT;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	return GPIO_LINE_DIRECTION_IN;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun 
amd_gpio_direction_input(struct gpio_chip * gc,unsigned offset)55*4882a593Smuzhiyun static int amd_gpio_direction_input(struct gpio_chip *gc, unsigned offset)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun 	unsigned long flags;
58*4882a593Smuzhiyun 	u32 pin_reg;
59*4882a593Smuzhiyun 	struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gpio_dev->lock, flags);
62*4882a593Smuzhiyun 	pin_reg = readl(gpio_dev->base + offset * 4);
63*4882a593Smuzhiyun 	pin_reg &= ~BIT(OUTPUT_ENABLE_OFF);
64*4882a593Smuzhiyun 	writel(pin_reg, gpio_dev->base + offset * 4);
65*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	return 0;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun 
amd_gpio_direction_output(struct gpio_chip * gc,unsigned offset,int value)70*4882a593Smuzhiyun static int amd_gpio_direction_output(struct gpio_chip *gc, unsigned offset,
71*4882a593Smuzhiyun 		int value)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	u32 pin_reg;
74*4882a593Smuzhiyun 	unsigned long flags;
75*4882a593Smuzhiyun 	struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gpio_dev->lock, flags);
78*4882a593Smuzhiyun 	pin_reg = readl(gpio_dev->base + offset * 4);
79*4882a593Smuzhiyun 	pin_reg |= BIT(OUTPUT_ENABLE_OFF);
80*4882a593Smuzhiyun 	if (value)
81*4882a593Smuzhiyun 		pin_reg |= BIT(OUTPUT_VALUE_OFF);
82*4882a593Smuzhiyun 	else
83*4882a593Smuzhiyun 		pin_reg &= ~BIT(OUTPUT_VALUE_OFF);
84*4882a593Smuzhiyun 	writel(pin_reg, gpio_dev->base + offset * 4);
85*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	return 0;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun 
amd_gpio_get_value(struct gpio_chip * gc,unsigned offset)90*4882a593Smuzhiyun static int amd_gpio_get_value(struct gpio_chip *gc, unsigned offset)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 	u32 pin_reg;
93*4882a593Smuzhiyun 	unsigned long flags;
94*4882a593Smuzhiyun 	struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gpio_dev->lock, flags);
97*4882a593Smuzhiyun 	pin_reg = readl(gpio_dev->base + offset * 4);
98*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	return !!(pin_reg & BIT(PIN_STS_OFF));
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun 
amd_gpio_set_value(struct gpio_chip * gc,unsigned offset,int value)103*4882a593Smuzhiyun static void amd_gpio_set_value(struct gpio_chip *gc, unsigned offset, int value)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	u32 pin_reg;
106*4882a593Smuzhiyun 	unsigned long flags;
107*4882a593Smuzhiyun 	struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gpio_dev->lock, flags);
110*4882a593Smuzhiyun 	pin_reg = readl(gpio_dev->base + offset * 4);
111*4882a593Smuzhiyun 	if (value)
112*4882a593Smuzhiyun 		pin_reg |= BIT(OUTPUT_VALUE_OFF);
113*4882a593Smuzhiyun 	else
114*4882a593Smuzhiyun 		pin_reg &= ~BIT(OUTPUT_VALUE_OFF);
115*4882a593Smuzhiyun 	writel(pin_reg, gpio_dev->base + offset * 4);
116*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
amd_gpio_set_debounce(struct gpio_chip * gc,unsigned offset,unsigned debounce)119*4882a593Smuzhiyun static int amd_gpio_set_debounce(struct gpio_chip *gc, unsigned offset,
120*4882a593Smuzhiyun 		unsigned debounce)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	u32 time;
123*4882a593Smuzhiyun 	u32 pin_reg;
124*4882a593Smuzhiyun 	int ret = 0;
125*4882a593Smuzhiyun 	unsigned long flags;
126*4882a593Smuzhiyun 	struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gpio_dev->lock, flags);
129*4882a593Smuzhiyun 	pin_reg = readl(gpio_dev->base + offset * 4);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	if (debounce) {
132*4882a593Smuzhiyun 		pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
133*4882a593Smuzhiyun 		pin_reg &= ~DB_TMR_OUT_MASK;
134*4882a593Smuzhiyun 		/*
135*4882a593Smuzhiyun 		Debounce	Debounce	Timer	Max
136*4882a593Smuzhiyun 		TmrLarge	TmrOutUnit	Unit	Debounce
137*4882a593Smuzhiyun 							Time
138*4882a593Smuzhiyun 		0	0	61 usec (2 RtcClk)	976 usec
139*4882a593Smuzhiyun 		0	1	244 usec (8 RtcClk)	3.9 msec
140*4882a593Smuzhiyun 		1	0	15.6 msec (512 RtcClk)	250 msec
141*4882a593Smuzhiyun 		1	1	62.5 msec (2048 RtcClk)	1 sec
142*4882a593Smuzhiyun 		*/
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 		if (debounce < 61) {
145*4882a593Smuzhiyun 			pin_reg |= 1;
146*4882a593Smuzhiyun 			pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
147*4882a593Smuzhiyun 			pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
148*4882a593Smuzhiyun 		} else if (debounce < 976) {
149*4882a593Smuzhiyun 			time = debounce / 61;
150*4882a593Smuzhiyun 			pin_reg |= time & DB_TMR_OUT_MASK;
151*4882a593Smuzhiyun 			pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
152*4882a593Smuzhiyun 			pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
153*4882a593Smuzhiyun 		} else if (debounce < 3900) {
154*4882a593Smuzhiyun 			time = debounce / 244;
155*4882a593Smuzhiyun 			pin_reg |= time & DB_TMR_OUT_MASK;
156*4882a593Smuzhiyun 			pin_reg |= BIT(DB_TMR_OUT_UNIT_OFF);
157*4882a593Smuzhiyun 			pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
158*4882a593Smuzhiyun 		} else if (debounce < 250000) {
159*4882a593Smuzhiyun 			time = debounce / 15625;
160*4882a593Smuzhiyun 			pin_reg |= time & DB_TMR_OUT_MASK;
161*4882a593Smuzhiyun 			pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
162*4882a593Smuzhiyun 			pin_reg |= BIT(DB_TMR_LARGE_OFF);
163*4882a593Smuzhiyun 		} else if (debounce < 1000000) {
164*4882a593Smuzhiyun 			time = debounce / 62500;
165*4882a593Smuzhiyun 			pin_reg |= time & DB_TMR_OUT_MASK;
166*4882a593Smuzhiyun 			pin_reg |= BIT(DB_TMR_OUT_UNIT_OFF);
167*4882a593Smuzhiyun 			pin_reg |= BIT(DB_TMR_LARGE_OFF);
168*4882a593Smuzhiyun 		} else {
169*4882a593Smuzhiyun 			pin_reg &= ~(DB_CNTRl_MASK << DB_CNTRL_OFF);
170*4882a593Smuzhiyun 			ret = -EINVAL;
171*4882a593Smuzhiyun 		}
172*4882a593Smuzhiyun 	} else {
173*4882a593Smuzhiyun 		pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
174*4882a593Smuzhiyun 		pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
175*4882a593Smuzhiyun 		pin_reg &= ~DB_TMR_OUT_MASK;
176*4882a593Smuzhiyun 		pin_reg &= ~(DB_CNTRl_MASK << DB_CNTRL_OFF);
177*4882a593Smuzhiyun 	}
178*4882a593Smuzhiyun 	writel(pin_reg, gpio_dev->base + offset * 4);
179*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	return ret;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
amd_gpio_set_config(struct gpio_chip * gc,unsigned offset,unsigned long config)184*4882a593Smuzhiyun static int amd_gpio_set_config(struct gpio_chip *gc, unsigned offset,
185*4882a593Smuzhiyun 			       unsigned long config)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	u32 debounce;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
190*4882a593Smuzhiyun 		return -ENOTSUPP;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	debounce = pinconf_to_config_argument(config);
193*4882a593Smuzhiyun 	return amd_gpio_set_debounce(gc, offset, debounce);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
amd_gpio_dbg_show(struct seq_file * s,struct gpio_chip * gc)197*4882a593Smuzhiyun static void amd_gpio_dbg_show(struct seq_file *s, struct gpio_chip *gc)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	u32 pin_reg;
200*4882a593Smuzhiyun 	unsigned long flags;
201*4882a593Smuzhiyun 	unsigned int bank, i, pin_num;
202*4882a593Smuzhiyun 	struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	char *level_trig;
205*4882a593Smuzhiyun 	char *active_level;
206*4882a593Smuzhiyun 	char *interrupt_enable;
207*4882a593Smuzhiyun 	char *interrupt_mask;
208*4882a593Smuzhiyun 	char *wake_cntrl0;
209*4882a593Smuzhiyun 	char *wake_cntrl1;
210*4882a593Smuzhiyun 	char *wake_cntrl2;
211*4882a593Smuzhiyun 	char *pin_sts;
212*4882a593Smuzhiyun 	char *pull_up_sel;
213*4882a593Smuzhiyun 	char *pull_up_enable;
214*4882a593Smuzhiyun 	char *pull_down_enable;
215*4882a593Smuzhiyun 	char *output_value;
216*4882a593Smuzhiyun 	char *output_enable;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	for (bank = 0; bank < gpio_dev->hwbank_num; bank++) {
219*4882a593Smuzhiyun 		seq_printf(s, "GPIO bank%d\t", bank);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 		switch (bank) {
222*4882a593Smuzhiyun 		case 0:
223*4882a593Smuzhiyun 			i = 0;
224*4882a593Smuzhiyun 			pin_num = AMD_GPIO_PINS_BANK0;
225*4882a593Smuzhiyun 			break;
226*4882a593Smuzhiyun 		case 1:
227*4882a593Smuzhiyun 			i = 64;
228*4882a593Smuzhiyun 			pin_num = AMD_GPIO_PINS_BANK1 + i;
229*4882a593Smuzhiyun 			break;
230*4882a593Smuzhiyun 		case 2:
231*4882a593Smuzhiyun 			i = 128;
232*4882a593Smuzhiyun 			pin_num = AMD_GPIO_PINS_BANK2 + i;
233*4882a593Smuzhiyun 			break;
234*4882a593Smuzhiyun 		case 3:
235*4882a593Smuzhiyun 			i = 192;
236*4882a593Smuzhiyun 			pin_num = AMD_GPIO_PINS_BANK3 + i;
237*4882a593Smuzhiyun 			break;
238*4882a593Smuzhiyun 		default:
239*4882a593Smuzhiyun 			/* Illegal bank number, ignore */
240*4882a593Smuzhiyun 			continue;
241*4882a593Smuzhiyun 		}
242*4882a593Smuzhiyun 		for (; i < pin_num; i++) {
243*4882a593Smuzhiyun 			seq_printf(s, "pin%d\t", i);
244*4882a593Smuzhiyun 			raw_spin_lock_irqsave(&gpio_dev->lock, flags);
245*4882a593Smuzhiyun 			pin_reg = readl(gpio_dev->base + i * 4);
246*4882a593Smuzhiyun 			raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 			if (pin_reg & BIT(INTERRUPT_ENABLE_OFF)) {
249*4882a593Smuzhiyun 				u8 level = (pin_reg >> ACTIVE_LEVEL_OFF) &
250*4882a593Smuzhiyun 						ACTIVE_LEVEL_MASK;
251*4882a593Smuzhiyun 				interrupt_enable = "interrupt is enabled|";
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 				if (level == ACTIVE_LEVEL_HIGH)
254*4882a593Smuzhiyun 					active_level = "Active high|";
255*4882a593Smuzhiyun 				else if (level == ACTIVE_LEVEL_LOW)
256*4882a593Smuzhiyun 					active_level = "Active low|";
257*4882a593Smuzhiyun 				else if (!(pin_reg & BIT(LEVEL_TRIG_OFF)) &&
258*4882a593Smuzhiyun 					 level == ACTIVE_LEVEL_BOTH)
259*4882a593Smuzhiyun 					active_level = "Active on both|";
260*4882a593Smuzhiyun 				else
261*4882a593Smuzhiyun 					active_level = "Unknown Active level|";
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 				if (pin_reg & BIT(LEVEL_TRIG_OFF))
264*4882a593Smuzhiyun 					level_trig = "Level trigger|";
265*4882a593Smuzhiyun 				else
266*4882a593Smuzhiyun 					level_trig = "Edge trigger|";
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 			} else {
269*4882a593Smuzhiyun 				interrupt_enable =
270*4882a593Smuzhiyun 					"interrupt is disabled|";
271*4882a593Smuzhiyun 				active_level = " ";
272*4882a593Smuzhiyun 				level_trig = " ";
273*4882a593Smuzhiyun 			}
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 			if (pin_reg & BIT(INTERRUPT_MASK_OFF))
276*4882a593Smuzhiyun 				interrupt_mask =
277*4882a593Smuzhiyun 					"interrupt is unmasked|";
278*4882a593Smuzhiyun 			else
279*4882a593Smuzhiyun 				interrupt_mask =
280*4882a593Smuzhiyun 					"interrupt is masked|";
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 			if (pin_reg & BIT(WAKE_CNTRL_OFF_S0I3))
283*4882a593Smuzhiyun 				wake_cntrl0 = "enable wakeup in S0i3 state|";
284*4882a593Smuzhiyun 			else
285*4882a593Smuzhiyun 				wake_cntrl0 = "disable wakeup in S0i3 state|";
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 			if (pin_reg & BIT(WAKE_CNTRL_OFF_S3))
288*4882a593Smuzhiyun 				wake_cntrl1 = "enable wakeup in S3 state|";
289*4882a593Smuzhiyun 			else
290*4882a593Smuzhiyun 				wake_cntrl1 = "disable wakeup in S3 state|";
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 			if (pin_reg & BIT(WAKE_CNTRL_OFF_S4))
293*4882a593Smuzhiyun 				wake_cntrl2 = "enable wakeup in S4/S5 state|";
294*4882a593Smuzhiyun 			else
295*4882a593Smuzhiyun 				wake_cntrl2 = "disable wakeup in S4/S5 state|";
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 			if (pin_reg & BIT(PULL_UP_ENABLE_OFF)) {
298*4882a593Smuzhiyun 				pull_up_enable = "pull-up is enabled|";
299*4882a593Smuzhiyun 				if (pin_reg & BIT(PULL_UP_SEL_OFF))
300*4882a593Smuzhiyun 					pull_up_sel = "8k pull-up|";
301*4882a593Smuzhiyun 				else
302*4882a593Smuzhiyun 					pull_up_sel = "4k pull-up|";
303*4882a593Smuzhiyun 			} else {
304*4882a593Smuzhiyun 				pull_up_enable = "pull-up is disabled|";
305*4882a593Smuzhiyun 				pull_up_sel = " ";
306*4882a593Smuzhiyun 			}
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 			if (pin_reg & BIT(PULL_DOWN_ENABLE_OFF))
309*4882a593Smuzhiyun 				pull_down_enable = "pull-down is enabled|";
310*4882a593Smuzhiyun 			else
311*4882a593Smuzhiyun 				pull_down_enable = "Pull-down is disabled|";
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 			if (pin_reg & BIT(OUTPUT_ENABLE_OFF)) {
314*4882a593Smuzhiyun 				pin_sts = " ";
315*4882a593Smuzhiyun 				output_enable = "output is enabled|";
316*4882a593Smuzhiyun 				if (pin_reg & BIT(OUTPUT_VALUE_OFF))
317*4882a593Smuzhiyun 					output_value = "output is high|";
318*4882a593Smuzhiyun 				else
319*4882a593Smuzhiyun 					output_value = "output is low|";
320*4882a593Smuzhiyun 			} else {
321*4882a593Smuzhiyun 				output_enable = "output is disabled|";
322*4882a593Smuzhiyun 				output_value = " ";
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 				if (pin_reg & BIT(PIN_STS_OFF))
325*4882a593Smuzhiyun 					pin_sts = "input is high|";
326*4882a593Smuzhiyun 				else
327*4882a593Smuzhiyun 					pin_sts = "input is low|";
328*4882a593Smuzhiyun 			}
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 			seq_printf(s, "%s %s %s %s %s %s\n"
331*4882a593Smuzhiyun 				" %s %s %s %s %s %s %s 0x%x\n",
332*4882a593Smuzhiyun 				level_trig, active_level, interrupt_enable,
333*4882a593Smuzhiyun 				interrupt_mask, wake_cntrl0, wake_cntrl1,
334*4882a593Smuzhiyun 				wake_cntrl2, pin_sts, pull_up_sel,
335*4882a593Smuzhiyun 				pull_up_enable, pull_down_enable,
336*4882a593Smuzhiyun 				output_value, output_enable, pin_reg);
337*4882a593Smuzhiyun 		}
338*4882a593Smuzhiyun 	}
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun #else
341*4882a593Smuzhiyun #define amd_gpio_dbg_show NULL
342*4882a593Smuzhiyun #endif
343*4882a593Smuzhiyun 
amd_gpio_irq_enable(struct irq_data * d)344*4882a593Smuzhiyun static void amd_gpio_irq_enable(struct irq_data *d)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun 	u32 pin_reg;
347*4882a593Smuzhiyun 	unsigned long flags;
348*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
349*4882a593Smuzhiyun 	struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gpio_dev->lock, flags);
352*4882a593Smuzhiyun 	pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
353*4882a593Smuzhiyun 	pin_reg |= BIT(INTERRUPT_ENABLE_OFF);
354*4882a593Smuzhiyun 	pin_reg |= BIT(INTERRUPT_MASK_OFF);
355*4882a593Smuzhiyun 	writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
356*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun 
amd_gpio_irq_disable(struct irq_data * d)359*4882a593Smuzhiyun static void amd_gpio_irq_disable(struct irq_data *d)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun 	u32 pin_reg;
362*4882a593Smuzhiyun 	unsigned long flags;
363*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
364*4882a593Smuzhiyun 	struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gpio_dev->lock, flags);
367*4882a593Smuzhiyun 	pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
368*4882a593Smuzhiyun 	pin_reg &= ~BIT(INTERRUPT_ENABLE_OFF);
369*4882a593Smuzhiyun 	pin_reg &= ~BIT(INTERRUPT_MASK_OFF);
370*4882a593Smuzhiyun 	writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
371*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun 
amd_gpio_irq_mask(struct irq_data * d)374*4882a593Smuzhiyun static void amd_gpio_irq_mask(struct irq_data *d)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun 	u32 pin_reg;
377*4882a593Smuzhiyun 	unsigned long flags;
378*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
379*4882a593Smuzhiyun 	struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gpio_dev->lock, flags);
382*4882a593Smuzhiyun 	pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
383*4882a593Smuzhiyun 	pin_reg &= ~BIT(INTERRUPT_MASK_OFF);
384*4882a593Smuzhiyun 	writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
385*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun 
amd_gpio_irq_unmask(struct irq_data * d)388*4882a593Smuzhiyun static void amd_gpio_irq_unmask(struct irq_data *d)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun 	u32 pin_reg;
391*4882a593Smuzhiyun 	unsigned long flags;
392*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
393*4882a593Smuzhiyun 	struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gpio_dev->lock, flags);
396*4882a593Smuzhiyun 	pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
397*4882a593Smuzhiyun 	pin_reg |= BIT(INTERRUPT_MASK_OFF);
398*4882a593Smuzhiyun 	writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
399*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
amd_gpio_irq_eoi(struct irq_data * d)402*4882a593Smuzhiyun static void amd_gpio_irq_eoi(struct irq_data *d)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun 	u32 reg;
405*4882a593Smuzhiyun 	unsigned long flags;
406*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
407*4882a593Smuzhiyun 	struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gpio_dev->lock, flags);
410*4882a593Smuzhiyun 	reg = readl(gpio_dev->base + WAKE_INT_MASTER_REG);
411*4882a593Smuzhiyun 	reg |= EOI_MASK;
412*4882a593Smuzhiyun 	writel(reg, gpio_dev->base + WAKE_INT_MASTER_REG);
413*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun 
amd_gpio_irq_set_type(struct irq_data * d,unsigned int type)416*4882a593Smuzhiyun static int amd_gpio_irq_set_type(struct irq_data *d, unsigned int type)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun 	int ret = 0;
419*4882a593Smuzhiyun 	u32 pin_reg, pin_reg_irq_en, mask;
420*4882a593Smuzhiyun 	unsigned long flags;
421*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
422*4882a593Smuzhiyun 	struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gpio_dev->lock, flags);
425*4882a593Smuzhiyun 	pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	switch (type & IRQ_TYPE_SENSE_MASK) {
428*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_RISING:
429*4882a593Smuzhiyun 		pin_reg &= ~BIT(LEVEL_TRIG_OFF);
430*4882a593Smuzhiyun 		pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
431*4882a593Smuzhiyun 		pin_reg |= ACTIVE_HIGH << ACTIVE_LEVEL_OFF;
432*4882a593Smuzhiyun 		irq_set_handler_locked(d, handle_edge_irq);
433*4882a593Smuzhiyun 		break;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_FALLING:
436*4882a593Smuzhiyun 		pin_reg &= ~BIT(LEVEL_TRIG_OFF);
437*4882a593Smuzhiyun 		pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
438*4882a593Smuzhiyun 		pin_reg |= ACTIVE_LOW << ACTIVE_LEVEL_OFF;
439*4882a593Smuzhiyun 		irq_set_handler_locked(d, handle_edge_irq);
440*4882a593Smuzhiyun 		break;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_BOTH:
443*4882a593Smuzhiyun 		pin_reg &= ~BIT(LEVEL_TRIG_OFF);
444*4882a593Smuzhiyun 		pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
445*4882a593Smuzhiyun 		pin_reg |= BOTH_EADGE << ACTIVE_LEVEL_OFF;
446*4882a593Smuzhiyun 		irq_set_handler_locked(d, handle_edge_irq);
447*4882a593Smuzhiyun 		break;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_HIGH:
450*4882a593Smuzhiyun 		pin_reg |= LEVEL_TRIGGER << LEVEL_TRIG_OFF;
451*4882a593Smuzhiyun 		pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
452*4882a593Smuzhiyun 		pin_reg |= ACTIVE_HIGH << ACTIVE_LEVEL_OFF;
453*4882a593Smuzhiyun 		irq_set_handler_locked(d, handle_level_irq);
454*4882a593Smuzhiyun 		break;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_LOW:
457*4882a593Smuzhiyun 		pin_reg |= LEVEL_TRIGGER << LEVEL_TRIG_OFF;
458*4882a593Smuzhiyun 		pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
459*4882a593Smuzhiyun 		pin_reg |= ACTIVE_LOW << ACTIVE_LEVEL_OFF;
460*4882a593Smuzhiyun 		irq_set_handler_locked(d, handle_level_irq);
461*4882a593Smuzhiyun 		break;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	case IRQ_TYPE_NONE:
464*4882a593Smuzhiyun 		break;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	default:
467*4882a593Smuzhiyun 		dev_err(&gpio_dev->pdev->dev, "Invalid type value\n");
468*4882a593Smuzhiyun 		ret = -EINVAL;
469*4882a593Smuzhiyun 	}
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	pin_reg |= CLR_INTR_STAT << INTERRUPT_STS_OFF;
472*4882a593Smuzhiyun 	/*
473*4882a593Smuzhiyun 	 * If WAKE_INT_MASTER_REG.MaskStsEn is set, a software write to the
474*4882a593Smuzhiyun 	 * debounce registers of any GPIO will block wake/interrupt status
475*4882a593Smuzhiyun 	 * generation for *all* GPIOs for a length of time that depends on
476*4882a593Smuzhiyun 	 * WAKE_INT_MASTER_REG.MaskStsLength[11:0].  During this period the
477*4882a593Smuzhiyun 	 * INTERRUPT_ENABLE bit will read as 0.
478*4882a593Smuzhiyun 	 *
479*4882a593Smuzhiyun 	 * We temporarily enable irq for the GPIO whose configuration is
480*4882a593Smuzhiyun 	 * changing, and then wait for it to read back as 1 to know when
481*4882a593Smuzhiyun 	 * debounce has settled and then disable the irq again.
482*4882a593Smuzhiyun 	 * We do this polling with the spinlock held to ensure other GPIO
483*4882a593Smuzhiyun 	 * access routines do not read an incorrect value for the irq enable
484*4882a593Smuzhiyun 	 * bit of other GPIOs.  We keep the GPIO masked while polling to avoid
485*4882a593Smuzhiyun 	 * spurious irqs, and disable the irq again after polling.
486*4882a593Smuzhiyun 	 */
487*4882a593Smuzhiyun 	mask = BIT(INTERRUPT_ENABLE_OFF);
488*4882a593Smuzhiyun 	pin_reg_irq_en = pin_reg;
489*4882a593Smuzhiyun 	pin_reg_irq_en |= mask;
490*4882a593Smuzhiyun 	pin_reg_irq_en &= ~BIT(INTERRUPT_MASK_OFF);
491*4882a593Smuzhiyun 	writel(pin_reg_irq_en, gpio_dev->base + (d->hwirq)*4);
492*4882a593Smuzhiyun 	while ((readl(gpio_dev->base + (d->hwirq)*4) & mask) != mask)
493*4882a593Smuzhiyun 		continue;
494*4882a593Smuzhiyun 	writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
495*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	return ret;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun 
amd_irq_ack(struct irq_data * d)500*4882a593Smuzhiyun static void amd_irq_ack(struct irq_data *d)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun 	/*
503*4882a593Smuzhiyun 	 * based on HW design,there is no need to ack HW
504*4882a593Smuzhiyun 	 * before handle current irq. But this routine is
505*4882a593Smuzhiyun 	 * necessary for handle_edge_irq
506*4882a593Smuzhiyun 	*/
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun static struct irq_chip amd_gpio_irqchip = {
510*4882a593Smuzhiyun 	.name         = "amd_gpio",
511*4882a593Smuzhiyun 	.irq_ack      = amd_irq_ack,
512*4882a593Smuzhiyun 	.irq_enable   = amd_gpio_irq_enable,
513*4882a593Smuzhiyun 	.irq_disable  = amd_gpio_irq_disable,
514*4882a593Smuzhiyun 	.irq_mask     = amd_gpio_irq_mask,
515*4882a593Smuzhiyun 	.irq_unmask   = amd_gpio_irq_unmask,
516*4882a593Smuzhiyun 	.irq_eoi      = amd_gpio_irq_eoi,
517*4882a593Smuzhiyun 	.irq_set_type = amd_gpio_irq_set_type,
518*4882a593Smuzhiyun 	.flags        = IRQCHIP_SKIP_SET_WAKE,
519*4882a593Smuzhiyun };
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun #define PIN_IRQ_PENDING	(BIT(INTERRUPT_STS_OFF) | BIT(WAKE_STS_OFF))
522*4882a593Smuzhiyun 
amd_gpio_irq_handler(int irq,void * dev_id)523*4882a593Smuzhiyun static irqreturn_t amd_gpio_irq_handler(int irq, void *dev_id)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun 	struct amd_gpio *gpio_dev = dev_id;
526*4882a593Smuzhiyun 	struct gpio_chip *gc = &gpio_dev->gc;
527*4882a593Smuzhiyun 	irqreturn_t ret = IRQ_NONE;
528*4882a593Smuzhiyun 	unsigned int i, irqnr;
529*4882a593Smuzhiyun 	unsigned long flags;
530*4882a593Smuzhiyun 	u32 __iomem *regs;
531*4882a593Smuzhiyun 	u32  regval;
532*4882a593Smuzhiyun 	u64 status, mask;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	/* Read the wake status */
535*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gpio_dev->lock, flags);
536*4882a593Smuzhiyun 	status = readl(gpio_dev->base + WAKE_INT_STATUS_REG1);
537*4882a593Smuzhiyun 	status <<= 32;
538*4882a593Smuzhiyun 	status |= readl(gpio_dev->base + WAKE_INT_STATUS_REG0);
539*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	/* Bit 0-45 contain the relevant status bits */
542*4882a593Smuzhiyun 	status &= (1ULL << 46) - 1;
543*4882a593Smuzhiyun 	regs = gpio_dev->base;
544*4882a593Smuzhiyun 	for (mask = 1, irqnr = 0; status; mask <<= 1, regs += 4, irqnr += 4) {
545*4882a593Smuzhiyun 		if (!(status & mask))
546*4882a593Smuzhiyun 			continue;
547*4882a593Smuzhiyun 		status &= ~mask;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 		/* Each status bit covers four pins */
550*4882a593Smuzhiyun 		for (i = 0; i < 4; i++) {
551*4882a593Smuzhiyun 			regval = readl(regs + i);
552*4882a593Smuzhiyun 			if (!(regval & PIN_IRQ_PENDING) ||
553*4882a593Smuzhiyun 			    !(regval & BIT(INTERRUPT_MASK_OFF)))
554*4882a593Smuzhiyun 				continue;
555*4882a593Smuzhiyun 			irq = irq_find_mapping(gc->irq.domain, irqnr + i);
556*4882a593Smuzhiyun 			if (irq != 0)
557*4882a593Smuzhiyun 				generic_handle_irq(irq);
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 			/* Clear interrupt.
560*4882a593Smuzhiyun 			 * We must read the pin register again, in case the
561*4882a593Smuzhiyun 			 * value was changed while executing
562*4882a593Smuzhiyun 			 * generic_handle_irq() above.
563*4882a593Smuzhiyun 			 * If we didn't find a mapping for the interrupt,
564*4882a593Smuzhiyun 			 * disable it in order to avoid a system hang caused
565*4882a593Smuzhiyun 			 * by an interrupt storm.
566*4882a593Smuzhiyun 			 */
567*4882a593Smuzhiyun 			raw_spin_lock_irqsave(&gpio_dev->lock, flags);
568*4882a593Smuzhiyun 			regval = readl(regs + i);
569*4882a593Smuzhiyun 			if (irq == 0) {
570*4882a593Smuzhiyun 				regval &= ~BIT(INTERRUPT_ENABLE_OFF);
571*4882a593Smuzhiyun 				dev_dbg(&gpio_dev->pdev->dev,
572*4882a593Smuzhiyun 					"Disabling spurious GPIO IRQ %d\n",
573*4882a593Smuzhiyun 					irqnr + i);
574*4882a593Smuzhiyun 			}
575*4882a593Smuzhiyun 			writel(regval, regs + i);
576*4882a593Smuzhiyun 			raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
577*4882a593Smuzhiyun 			ret = IRQ_HANDLED;
578*4882a593Smuzhiyun 		}
579*4882a593Smuzhiyun 	}
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	/* Signal EOI to the GPIO unit */
582*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gpio_dev->lock, flags);
583*4882a593Smuzhiyun 	regval = readl(gpio_dev->base + WAKE_INT_MASTER_REG);
584*4882a593Smuzhiyun 	regval |= EOI_MASK;
585*4882a593Smuzhiyun 	writel(regval, gpio_dev->base + WAKE_INT_MASTER_REG);
586*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	return ret;
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun 
amd_get_groups_count(struct pinctrl_dev * pctldev)591*4882a593Smuzhiyun static int amd_get_groups_count(struct pinctrl_dev *pctldev)
592*4882a593Smuzhiyun {
593*4882a593Smuzhiyun 	struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	return gpio_dev->ngroups;
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun 
amd_get_group_name(struct pinctrl_dev * pctldev,unsigned group)598*4882a593Smuzhiyun static const char *amd_get_group_name(struct pinctrl_dev *pctldev,
599*4882a593Smuzhiyun 				      unsigned group)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun 	struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	return gpio_dev->groups[group].name;
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun 
amd_get_group_pins(struct pinctrl_dev * pctldev,unsigned group,const unsigned ** pins,unsigned * num_pins)606*4882a593Smuzhiyun static int amd_get_group_pins(struct pinctrl_dev *pctldev,
607*4882a593Smuzhiyun 			      unsigned group,
608*4882a593Smuzhiyun 			      const unsigned **pins,
609*4882a593Smuzhiyun 			      unsigned *num_pins)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun 	struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	*pins = gpio_dev->groups[group].pins;
614*4882a593Smuzhiyun 	*num_pins = gpio_dev->groups[group].npins;
615*4882a593Smuzhiyun 	return 0;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun static const struct pinctrl_ops amd_pinctrl_ops = {
619*4882a593Smuzhiyun 	.get_groups_count	= amd_get_groups_count,
620*4882a593Smuzhiyun 	.get_group_name		= amd_get_group_name,
621*4882a593Smuzhiyun 	.get_group_pins		= amd_get_group_pins,
622*4882a593Smuzhiyun #ifdef CONFIG_OF
623*4882a593Smuzhiyun 	.dt_node_to_map		= pinconf_generic_dt_node_to_map_group,
624*4882a593Smuzhiyun 	.dt_free_map		= pinctrl_utils_free_map,
625*4882a593Smuzhiyun #endif
626*4882a593Smuzhiyun };
627*4882a593Smuzhiyun 
amd_pinconf_get(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * config)628*4882a593Smuzhiyun static int amd_pinconf_get(struct pinctrl_dev *pctldev,
629*4882a593Smuzhiyun 			  unsigned int pin,
630*4882a593Smuzhiyun 			  unsigned long *config)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun 	u32 pin_reg;
633*4882a593Smuzhiyun 	unsigned arg;
634*4882a593Smuzhiyun 	unsigned long flags;
635*4882a593Smuzhiyun 	struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
636*4882a593Smuzhiyun 	enum pin_config_param param = pinconf_to_config_param(*config);
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gpio_dev->lock, flags);
639*4882a593Smuzhiyun 	pin_reg = readl(gpio_dev->base + pin*4);
640*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
641*4882a593Smuzhiyun 	switch (param) {
642*4882a593Smuzhiyun 	case PIN_CONFIG_INPUT_DEBOUNCE:
643*4882a593Smuzhiyun 		arg = pin_reg & DB_TMR_OUT_MASK;
644*4882a593Smuzhiyun 		break;
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_DOWN:
647*4882a593Smuzhiyun 		arg = (pin_reg >> PULL_DOWN_ENABLE_OFF) & BIT(0);
648*4882a593Smuzhiyun 		break;
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_UP:
651*4882a593Smuzhiyun 		arg = (pin_reg >> PULL_UP_SEL_OFF) & (BIT(0) | BIT(1));
652*4882a593Smuzhiyun 		break;
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	case PIN_CONFIG_DRIVE_STRENGTH:
655*4882a593Smuzhiyun 		arg = (pin_reg >> DRV_STRENGTH_SEL_OFF) & DRV_STRENGTH_SEL_MASK;
656*4882a593Smuzhiyun 		break;
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	default:
659*4882a593Smuzhiyun 		dev_err(&gpio_dev->pdev->dev, "Invalid config param %04x\n",
660*4882a593Smuzhiyun 			param);
661*4882a593Smuzhiyun 		return -ENOTSUPP;
662*4882a593Smuzhiyun 	}
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	*config = pinconf_to_config_packed(param, arg);
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	return 0;
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun 
amd_pinconf_set(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * configs,unsigned num_configs)669*4882a593Smuzhiyun static int amd_pinconf_set(struct pinctrl_dev *pctldev, unsigned int pin,
670*4882a593Smuzhiyun 				unsigned long *configs, unsigned num_configs)
671*4882a593Smuzhiyun {
672*4882a593Smuzhiyun 	int i;
673*4882a593Smuzhiyun 	u32 arg;
674*4882a593Smuzhiyun 	int ret = 0;
675*4882a593Smuzhiyun 	u32 pin_reg;
676*4882a593Smuzhiyun 	unsigned long flags;
677*4882a593Smuzhiyun 	enum pin_config_param param;
678*4882a593Smuzhiyun 	struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gpio_dev->lock, flags);
681*4882a593Smuzhiyun 	for (i = 0; i < num_configs; i++) {
682*4882a593Smuzhiyun 		param = pinconf_to_config_param(configs[i]);
683*4882a593Smuzhiyun 		arg = pinconf_to_config_argument(configs[i]);
684*4882a593Smuzhiyun 		pin_reg = readl(gpio_dev->base + pin*4);
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 		switch (param) {
687*4882a593Smuzhiyun 		case PIN_CONFIG_INPUT_DEBOUNCE:
688*4882a593Smuzhiyun 			pin_reg &= ~DB_TMR_OUT_MASK;
689*4882a593Smuzhiyun 			pin_reg |= arg & DB_TMR_OUT_MASK;
690*4882a593Smuzhiyun 			break;
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_PULL_DOWN:
693*4882a593Smuzhiyun 			pin_reg &= ~BIT(PULL_DOWN_ENABLE_OFF);
694*4882a593Smuzhiyun 			pin_reg |= (arg & BIT(0)) << PULL_DOWN_ENABLE_OFF;
695*4882a593Smuzhiyun 			break;
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_PULL_UP:
698*4882a593Smuzhiyun 			pin_reg &= ~BIT(PULL_UP_SEL_OFF);
699*4882a593Smuzhiyun 			pin_reg |= (arg & BIT(0)) << PULL_UP_SEL_OFF;
700*4882a593Smuzhiyun 			pin_reg &= ~BIT(PULL_UP_ENABLE_OFF);
701*4882a593Smuzhiyun 			pin_reg |= ((arg>>1) & BIT(0)) << PULL_UP_ENABLE_OFF;
702*4882a593Smuzhiyun 			break;
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 		case PIN_CONFIG_DRIVE_STRENGTH:
705*4882a593Smuzhiyun 			pin_reg &= ~(DRV_STRENGTH_SEL_MASK
706*4882a593Smuzhiyun 					<< DRV_STRENGTH_SEL_OFF);
707*4882a593Smuzhiyun 			pin_reg |= (arg & DRV_STRENGTH_SEL_MASK)
708*4882a593Smuzhiyun 					<< DRV_STRENGTH_SEL_OFF;
709*4882a593Smuzhiyun 			break;
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 		default:
712*4882a593Smuzhiyun 			dev_err(&gpio_dev->pdev->dev,
713*4882a593Smuzhiyun 				"Invalid config param %04x\n", param);
714*4882a593Smuzhiyun 			ret = -ENOTSUPP;
715*4882a593Smuzhiyun 		}
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 		writel(pin_reg, gpio_dev->base + pin*4);
718*4882a593Smuzhiyun 	}
719*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	return ret;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun 
amd_pinconf_group_get(struct pinctrl_dev * pctldev,unsigned int group,unsigned long * config)724*4882a593Smuzhiyun static int amd_pinconf_group_get(struct pinctrl_dev *pctldev,
725*4882a593Smuzhiyun 				unsigned int group,
726*4882a593Smuzhiyun 				unsigned long *config)
727*4882a593Smuzhiyun {
728*4882a593Smuzhiyun 	const unsigned *pins;
729*4882a593Smuzhiyun 	unsigned npins;
730*4882a593Smuzhiyun 	int ret;
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	ret = amd_get_group_pins(pctldev, group, &pins, &npins);
733*4882a593Smuzhiyun 	if (ret)
734*4882a593Smuzhiyun 		return ret;
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	if (amd_pinconf_get(pctldev, pins[0], config))
737*4882a593Smuzhiyun 			return -ENOTSUPP;
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	return 0;
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun 
amd_pinconf_group_set(struct pinctrl_dev * pctldev,unsigned group,unsigned long * configs,unsigned num_configs)742*4882a593Smuzhiyun static int amd_pinconf_group_set(struct pinctrl_dev *pctldev,
743*4882a593Smuzhiyun 				unsigned group, unsigned long *configs,
744*4882a593Smuzhiyun 				unsigned num_configs)
745*4882a593Smuzhiyun {
746*4882a593Smuzhiyun 	const unsigned *pins;
747*4882a593Smuzhiyun 	unsigned npins;
748*4882a593Smuzhiyun 	int i, ret;
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	ret = amd_get_group_pins(pctldev, group, &pins, &npins);
751*4882a593Smuzhiyun 	if (ret)
752*4882a593Smuzhiyun 		return ret;
753*4882a593Smuzhiyun 	for (i = 0; i < npins; i++) {
754*4882a593Smuzhiyun 		if (amd_pinconf_set(pctldev, pins[i], configs, num_configs))
755*4882a593Smuzhiyun 			return -ENOTSUPP;
756*4882a593Smuzhiyun 	}
757*4882a593Smuzhiyun 	return 0;
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun static const struct pinconf_ops amd_pinconf_ops = {
761*4882a593Smuzhiyun 	.pin_config_get		= amd_pinconf_get,
762*4882a593Smuzhiyun 	.pin_config_set		= amd_pinconf_set,
763*4882a593Smuzhiyun 	.pin_config_group_get = amd_pinconf_group_get,
764*4882a593Smuzhiyun 	.pin_config_group_set = amd_pinconf_group_set,
765*4882a593Smuzhiyun };
766*4882a593Smuzhiyun 
amd_gpio_irq_init(struct amd_gpio * gpio_dev)767*4882a593Smuzhiyun static void amd_gpio_irq_init(struct amd_gpio *gpio_dev)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun 	struct pinctrl_desc *desc = gpio_dev->pctrl->desc;
770*4882a593Smuzhiyun 	unsigned long flags;
771*4882a593Smuzhiyun 	u32 pin_reg, mask;
772*4882a593Smuzhiyun 	int i;
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	mask = BIT(WAKE_CNTRL_OFF_S0I3) | BIT(WAKE_CNTRL_OFF_S3) |
775*4882a593Smuzhiyun 		BIT(INTERRUPT_MASK_OFF) | BIT(INTERRUPT_ENABLE_OFF) |
776*4882a593Smuzhiyun 		BIT(WAKE_CNTRL_OFF_S4);
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	for (i = 0; i < desc->npins; i++) {
779*4882a593Smuzhiyun 		int pin = desc->pins[i].number;
780*4882a593Smuzhiyun 		const struct pin_desc *pd = pin_desc_get(gpio_dev->pctrl, pin);
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 		if (!pd)
783*4882a593Smuzhiyun 			continue;
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 		raw_spin_lock_irqsave(&gpio_dev->lock, flags);
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 		pin_reg = readl(gpio_dev->base + i * 4);
788*4882a593Smuzhiyun 		pin_reg &= ~mask;
789*4882a593Smuzhiyun 		writel(pin_reg, gpio_dev->base + i * 4);
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 		raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
792*4882a593Smuzhiyun 	}
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
amd_gpio_should_save(struct amd_gpio * gpio_dev,unsigned int pin)796*4882a593Smuzhiyun static bool amd_gpio_should_save(struct amd_gpio *gpio_dev, unsigned int pin)
797*4882a593Smuzhiyun {
798*4882a593Smuzhiyun 	const struct pin_desc *pd = pin_desc_get(gpio_dev->pctrl, pin);
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	if (!pd)
801*4882a593Smuzhiyun 		return false;
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	/*
804*4882a593Smuzhiyun 	 * Only restore the pin if it is actually in use by the kernel (or
805*4882a593Smuzhiyun 	 * by userspace).
806*4882a593Smuzhiyun 	 */
807*4882a593Smuzhiyun 	if (pd->mux_owner || pd->gpio_owner ||
808*4882a593Smuzhiyun 	    gpiochip_line_is_irq(&gpio_dev->gc, pin))
809*4882a593Smuzhiyun 		return true;
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	return false;
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun 
amd_gpio_suspend(struct device * dev)814*4882a593Smuzhiyun static int amd_gpio_suspend(struct device *dev)
815*4882a593Smuzhiyun {
816*4882a593Smuzhiyun 	struct amd_gpio *gpio_dev = dev_get_drvdata(dev);
817*4882a593Smuzhiyun 	struct pinctrl_desc *desc = gpio_dev->pctrl->desc;
818*4882a593Smuzhiyun 	unsigned long flags;
819*4882a593Smuzhiyun 	int i;
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	for (i = 0; i < desc->npins; i++) {
822*4882a593Smuzhiyun 		int pin = desc->pins[i].number;
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 		if (!amd_gpio_should_save(gpio_dev, pin))
825*4882a593Smuzhiyun 			continue;
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 		raw_spin_lock_irqsave(&gpio_dev->lock, flags);
828*4882a593Smuzhiyun 		gpio_dev->saved_regs[i] = readl(gpio_dev->base + pin * 4) & ~PIN_IRQ_PENDING;
829*4882a593Smuzhiyun 		raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
830*4882a593Smuzhiyun 	}
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	return 0;
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun 
amd_gpio_resume(struct device * dev)835*4882a593Smuzhiyun static int amd_gpio_resume(struct device *dev)
836*4882a593Smuzhiyun {
837*4882a593Smuzhiyun 	struct amd_gpio *gpio_dev = dev_get_drvdata(dev);
838*4882a593Smuzhiyun 	struct pinctrl_desc *desc = gpio_dev->pctrl->desc;
839*4882a593Smuzhiyun 	unsigned long flags;
840*4882a593Smuzhiyun 	int i;
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	for (i = 0; i < desc->npins; i++) {
843*4882a593Smuzhiyun 		int pin = desc->pins[i].number;
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 		if (!amd_gpio_should_save(gpio_dev, pin))
846*4882a593Smuzhiyun 			continue;
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 		raw_spin_lock_irqsave(&gpio_dev->lock, flags);
849*4882a593Smuzhiyun 		gpio_dev->saved_regs[i] |= readl(gpio_dev->base + pin * 4) & PIN_IRQ_PENDING;
850*4882a593Smuzhiyun 		writel(gpio_dev->saved_regs[i], gpio_dev->base + pin * 4);
851*4882a593Smuzhiyun 		raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
852*4882a593Smuzhiyun 	}
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	return 0;
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun static const struct dev_pm_ops amd_gpio_pm_ops = {
858*4882a593Smuzhiyun 	SET_LATE_SYSTEM_SLEEP_PM_OPS(amd_gpio_suspend,
859*4882a593Smuzhiyun 				     amd_gpio_resume)
860*4882a593Smuzhiyun };
861*4882a593Smuzhiyun #endif
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun static struct pinctrl_desc amd_pinctrl_desc = {
864*4882a593Smuzhiyun 	.pins	= kerncz_pins,
865*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(kerncz_pins),
866*4882a593Smuzhiyun 	.pctlops = &amd_pinctrl_ops,
867*4882a593Smuzhiyun 	.confops = &amd_pinconf_ops,
868*4882a593Smuzhiyun 	.owner = THIS_MODULE,
869*4882a593Smuzhiyun };
870*4882a593Smuzhiyun 
amd_gpio_probe(struct platform_device * pdev)871*4882a593Smuzhiyun static int amd_gpio_probe(struct platform_device *pdev)
872*4882a593Smuzhiyun {
873*4882a593Smuzhiyun 	int ret = 0;
874*4882a593Smuzhiyun 	int irq_base;
875*4882a593Smuzhiyun 	struct resource *res;
876*4882a593Smuzhiyun 	struct amd_gpio *gpio_dev;
877*4882a593Smuzhiyun 	struct gpio_irq_chip *girq;
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	gpio_dev = devm_kzalloc(&pdev->dev,
880*4882a593Smuzhiyun 				sizeof(struct amd_gpio), GFP_KERNEL);
881*4882a593Smuzhiyun 	if (!gpio_dev)
882*4882a593Smuzhiyun 		return -ENOMEM;
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	raw_spin_lock_init(&gpio_dev->lock);
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
887*4882a593Smuzhiyun 	if (!res) {
888*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to get gpio io resource.\n");
889*4882a593Smuzhiyun 		return -EINVAL;
890*4882a593Smuzhiyun 	}
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	gpio_dev->base = devm_ioremap(&pdev->dev, res->start,
893*4882a593Smuzhiyun 						resource_size(res));
894*4882a593Smuzhiyun 	if (!gpio_dev->base)
895*4882a593Smuzhiyun 		return -ENOMEM;
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	irq_base = platform_get_irq(pdev, 0);
898*4882a593Smuzhiyun 	if (irq_base < 0)
899*4882a593Smuzhiyun 		return irq_base;
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
902*4882a593Smuzhiyun 	gpio_dev->saved_regs = devm_kcalloc(&pdev->dev, amd_pinctrl_desc.npins,
903*4882a593Smuzhiyun 					    sizeof(*gpio_dev->saved_regs),
904*4882a593Smuzhiyun 					    GFP_KERNEL);
905*4882a593Smuzhiyun 	if (!gpio_dev->saved_regs)
906*4882a593Smuzhiyun 		return -ENOMEM;
907*4882a593Smuzhiyun #endif
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	gpio_dev->pdev = pdev;
910*4882a593Smuzhiyun 	gpio_dev->gc.get_direction	= amd_gpio_get_direction;
911*4882a593Smuzhiyun 	gpio_dev->gc.direction_input	= amd_gpio_direction_input;
912*4882a593Smuzhiyun 	gpio_dev->gc.direction_output	= amd_gpio_direction_output;
913*4882a593Smuzhiyun 	gpio_dev->gc.get			= amd_gpio_get_value;
914*4882a593Smuzhiyun 	gpio_dev->gc.set			= amd_gpio_set_value;
915*4882a593Smuzhiyun 	gpio_dev->gc.set_config		= amd_gpio_set_config;
916*4882a593Smuzhiyun 	gpio_dev->gc.dbg_show		= amd_gpio_dbg_show;
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	gpio_dev->gc.base		= -1;
919*4882a593Smuzhiyun 	gpio_dev->gc.label			= pdev->name;
920*4882a593Smuzhiyun 	gpio_dev->gc.owner			= THIS_MODULE;
921*4882a593Smuzhiyun 	gpio_dev->gc.parent			= &pdev->dev;
922*4882a593Smuzhiyun 	gpio_dev->gc.ngpio			= resource_size(res) / 4;
923*4882a593Smuzhiyun #if defined(CONFIG_OF_GPIO)
924*4882a593Smuzhiyun 	gpio_dev->gc.of_node			= pdev->dev.of_node;
925*4882a593Smuzhiyun #endif
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	gpio_dev->hwbank_num = gpio_dev->gc.ngpio / 64;
928*4882a593Smuzhiyun 	gpio_dev->groups = kerncz_groups;
929*4882a593Smuzhiyun 	gpio_dev->ngroups = ARRAY_SIZE(kerncz_groups);
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	amd_pinctrl_desc.name = dev_name(&pdev->dev);
932*4882a593Smuzhiyun 	gpio_dev->pctrl = devm_pinctrl_register(&pdev->dev, &amd_pinctrl_desc,
933*4882a593Smuzhiyun 						gpio_dev);
934*4882a593Smuzhiyun 	if (IS_ERR(gpio_dev->pctrl)) {
935*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Couldn't register pinctrl driver\n");
936*4882a593Smuzhiyun 		return PTR_ERR(gpio_dev->pctrl);
937*4882a593Smuzhiyun 	}
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	/* Disable and mask interrupts */
940*4882a593Smuzhiyun 	amd_gpio_irq_init(gpio_dev);
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	girq = &gpio_dev->gc.irq;
943*4882a593Smuzhiyun 	girq->chip = &amd_gpio_irqchip;
944*4882a593Smuzhiyun 	/* This will let us handle the parent IRQ in the driver */
945*4882a593Smuzhiyun 	girq->parent_handler = NULL;
946*4882a593Smuzhiyun 	girq->num_parents = 0;
947*4882a593Smuzhiyun 	girq->parents = NULL;
948*4882a593Smuzhiyun 	girq->default_type = IRQ_TYPE_NONE;
949*4882a593Smuzhiyun 	girq->handler = handle_simple_irq;
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	ret = gpiochip_add_data(&gpio_dev->gc, gpio_dev);
952*4882a593Smuzhiyun 	if (ret)
953*4882a593Smuzhiyun 		return ret;
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	ret = gpiochip_add_pin_range(&gpio_dev->gc, dev_name(&pdev->dev),
956*4882a593Smuzhiyun 				0, 0, gpio_dev->gc.ngpio);
957*4882a593Smuzhiyun 	if (ret) {
958*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to add pin range\n");
959*4882a593Smuzhiyun 		goto out2;
960*4882a593Smuzhiyun 	}
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 	ret = devm_request_irq(&pdev->dev, irq_base, amd_gpio_irq_handler,
963*4882a593Smuzhiyun 			       IRQF_SHARED, KBUILD_MODNAME, gpio_dev);
964*4882a593Smuzhiyun 	if (ret)
965*4882a593Smuzhiyun 		goto out2;
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	platform_set_drvdata(pdev, gpio_dev);
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "amd gpio driver loaded\n");
970*4882a593Smuzhiyun 	return ret;
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun out2:
973*4882a593Smuzhiyun 	gpiochip_remove(&gpio_dev->gc);
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	return ret;
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun 
amd_gpio_remove(struct platform_device * pdev)978*4882a593Smuzhiyun static int amd_gpio_remove(struct platform_device *pdev)
979*4882a593Smuzhiyun {
980*4882a593Smuzhiyun 	struct amd_gpio *gpio_dev;
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	gpio_dev = platform_get_drvdata(pdev);
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	gpiochip_remove(&gpio_dev->gc);
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 	return 0;
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun #ifdef CONFIG_ACPI
990*4882a593Smuzhiyun static const struct acpi_device_id amd_gpio_acpi_match[] = {
991*4882a593Smuzhiyun 	{ "AMD0030", 0 },
992*4882a593Smuzhiyun 	{ "AMDI0030", 0},
993*4882a593Smuzhiyun 	{ "AMDI0031", 0},
994*4882a593Smuzhiyun 	{ },
995*4882a593Smuzhiyun };
996*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, amd_gpio_acpi_match);
997*4882a593Smuzhiyun #endif
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun static struct platform_driver amd_gpio_driver = {
1000*4882a593Smuzhiyun 	.driver		= {
1001*4882a593Smuzhiyun 		.name	= "amd_gpio",
1002*4882a593Smuzhiyun 		.acpi_match_table = ACPI_PTR(amd_gpio_acpi_match),
1003*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
1004*4882a593Smuzhiyun 		.pm	= &amd_gpio_pm_ops,
1005*4882a593Smuzhiyun #endif
1006*4882a593Smuzhiyun 	},
1007*4882a593Smuzhiyun 	.probe		= amd_gpio_probe,
1008*4882a593Smuzhiyun 	.remove		= amd_gpio_remove,
1009*4882a593Smuzhiyun };
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun module_platform_driver(amd_gpio_driver);
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1014*4882a593Smuzhiyun MODULE_AUTHOR("Ken Xue <Ken.Xue@amd.com>, Jeff Wu <Jeff.Wu@amd.com>");
1015*4882a593Smuzhiyun MODULE_DESCRIPTION("AMD GPIO pinctrl driver");
1016