xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/nuvoton/pinctrl-npcm7xx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // Copyright (c) 2016-2018 Nuvoton Technology corporation.
3*4882a593Smuzhiyun // Copyright (c) 2016, Dell Inc
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun #include <linux/device.h>
6*4882a593Smuzhiyun #include <linux/gpio/driver.h>
7*4882a593Smuzhiyun #include <linux/interrupt.h>
8*4882a593Smuzhiyun #include <linux/irq.h>
9*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_address.h>
13*4882a593Smuzhiyun #include <linux/of_irq.h>
14*4882a593Smuzhiyun #include <linux/pinctrl/machine.h>
15*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
16*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
17*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
18*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/regmap.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /* GCR registers */
23*4882a593Smuzhiyun #define NPCM7XX_GCR_PDID	0x00
24*4882a593Smuzhiyun #define NPCM7XX_GCR_MFSEL1	0x0C
25*4882a593Smuzhiyun #define NPCM7XX_GCR_MFSEL2	0x10
26*4882a593Smuzhiyun #define NPCM7XX_GCR_MFSEL3	0x64
27*4882a593Smuzhiyun #define NPCM7XX_GCR_MFSEL4	0xb0
28*4882a593Smuzhiyun #define NPCM7XX_GCR_CPCTL	0xD0
29*4882a593Smuzhiyun #define NPCM7XX_GCR_CP2BST	0xD4
30*4882a593Smuzhiyun #define NPCM7XX_GCR_B2CPNT	0xD8
31*4882a593Smuzhiyun #define NPCM7XX_GCR_I2CSEGSEL	0xE0
32*4882a593Smuzhiyun #define NPCM7XX_GCR_I2CSEGCTL	0xE4
33*4882a593Smuzhiyun #define NPCM7XX_GCR_SRCNT	0x68
34*4882a593Smuzhiyun #define NPCM7XX_GCR_FLOCKR1	0x74
35*4882a593Smuzhiyun #define NPCM7XX_GCR_DSCNT	0x78
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define SRCNT_ESPI		BIT(3)
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /* GPIO registers */
40*4882a593Smuzhiyun #define NPCM7XX_GP_N_TLOCK1	0x00
41*4882a593Smuzhiyun #define NPCM7XX_GP_N_DIN	0x04 /* Data IN */
42*4882a593Smuzhiyun #define NPCM7XX_GP_N_POL	0x08 /* Polarity */
43*4882a593Smuzhiyun #define NPCM7XX_GP_N_DOUT	0x0c /* Data OUT */
44*4882a593Smuzhiyun #define NPCM7XX_GP_N_OE		0x10 /* Output Enable */
45*4882a593Smuzhiyun #define NPCM7XX_GP_N_OTYP	0x14
46*4882a593Smuzhiyun #define NPCM7XX_GP_N_MP		0x18
47*4882a593Smuzhiyun #define NPCM7XX_GP_N_PU		0x1c /* Pull-up */
48*4882a593Smuzhiyun #define NPCM7XX_GP_N_PD		0x20 /* Pull-down */
49*4882a593Smuzhiyun #define NPCM7XX_GP_N_DBNC	0x24 /* Debounce */
50*4882a593Smuzhiyun #define NPCM7XX_GP_N_EVTYP	0x28 /* Event Type */
51*4882a593Smuzhiyun #define NPCM7XX_GP_N_EVBE	0x2c /* Event Both Edge */
52*4882a593Smuzhiyun #define NPCM7XX_GP_N_OBL0	0x30
53*4882a593Smuzhiyun #define NPCM7XX_GP_N_OBL1	0x34
54*4882a593Smuzhiyun #define NPCM7XX_GP_N_OBL2	0x38
55*4882a593Smuzhiyun #define NPCM7XX_GP_N_OBL3	0x3c
56*4882a593Smuzhiyun #define NPCM7XX_GP_N_EVEN	0x40 /* Event Enable */
57*4882a593Smuzhiyun #define NPCM7XX_GP_N_EVENS	0x44 /* Event Set (enable) */
58*4882a593Smuzhiyun #define NPCM7XX_GP_N_EVENC	0x48 /* Event Clear (disable) */
59*4882a593Smuzhiyun #define NPCM7XX_GP_N_EVST	0x4c /* Event Status */
60*4882a593Smuzhiyun #define NPCM7XX_GP_N_SPLCK	0x50
61*4882a593Smuzhiyun #define NPCM7XX_GP_N_MPLCK	0x54
62*4882a593Smuzhiyun #define NPCM7XX_GP_N_IEM	0x58 /* Input Enable */
63*4882a593Smuzhiyun #define NPCM7XX_GP_N_OSRC	0x5c
64*4882a593Smuzhiyun #define NPCM7XX_GP_N_ODSC	0x60
65*4882a593Smuzhiyun #define NPCM7XX_GP_N_DOS	0x68 /* Data OUT Set */
66*4882a593Smuzhiyun #define NPCM7XX_GP_N_DOC	0x6c /* Data OUT Clear */
67*4882a593Smuzhiyun #define NPCM7XX_GP_N_OES	0x70 /* Output Enable Set */
68*4882a593Smuzhiyun #define NPCM7XX_GP_N_OEC	0x74 /* Output Enable Clear */
69*4882a593Smuzhiyun #define NPCM7XX_GP_N_TLOCK2	0x7c
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define NPCM7XX_GPIO_PER_BANK	32
72*4882a593Smuzhiyun #define NPCM7XX_GPIO_BANK_NUM	8
73*4882a593Smuzhiyun #define NPCM7XX_GCR_NONE	0
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /* Structure for register banks */
76*4882a593Smuzhiyun struct npcm7xx_gpio {
77*4882a593Smuzhiyun 	void __iomem		*base;
78*4882a593Smuzhiyun 	struct gpio_chip	gc;
79*4882a593Smuzhiyun 	int			irqbase;
80*4882a593Smuzhiyun 	int			irq;
81*4882a593Smuzhiyun 	struct irq_chip		irq_chip;
82*4882a593Smuzhiyun 	u32			pinctrl_id;
83*4882a593Smuzhiyun 	int (*direction_input)(struct gpio_chip *chip, unsigned offset);
84*4882a593Smuzhiyun 	int (*direction_output)(struct gpio_chip *chip, unsigned offset,
85*4882a593Smuzhiyun 				int value);
86*4882a593Smuzhiyun 	int (*request)(struct gpio_chip *chip, unsigned offset);
87*4882a593Smuzhiyun 	void (*free)(struct gpio_chip *chip, unsigned offset);
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun struct npcm7xx_pinctrl {
91*4882a593Smuzhiyun 	struct pinctrl_dev	*pctldev;
92*4882a593Smuzhiyun 	struct device		*dev;
93*4882a593Smuzhiyun 	struct npcm7xx_gpio	gpio_bank[NPCM7XX_GPIO_BANK_NUM];
94*4882a593Smuzhiyun 	struct irq_domain	*domain;
95*4882a593Smuzhiyun 	struct regmap		*gcr_regmap;
96*4882a593Smuzhiyun 	void __iomem		*regs;
97*4882a593Smuzhiyun 	u32			bank_num;
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun /* GPIO handling in the pinctrl driver */
npcm_gpio_set(struct gpio_chip * gc,void __iomem * reg,unsigned int pinmask)101*4882a593Smuzhiyun static void npcm_gpio_set(struct gpio_chip *gc, void __iomem *reg,
102*4882a593Smuzhiyun 			  unsigned int pinmask)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun 	unsigned long flags;
105*4882a593Smuzhiyun 	unsigned long val;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	spin_lock_irqsave(&gc->bgpio_lock, flags);
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	val = ioread32(reg) | pinmask;
110*4882a593Smuzhiyun 	iowrite32(val, reg);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	spin_unlock_irqrestore(&gc->bgpio_lock, flags);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
npcm_gpio_clr(struct gpio_chip * gc,void __iomem * reg,unsigned int pinmask)115*4882a593Smuzhiyun static void npcm_gpio_clr(struct gpio_chip *gc, void __iomem *reg,
116*4882a593Smuzhiyun 			  unsigned int pinmask)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	unsigned long flags;
119*4882a593Smuzhiyun 	unsigned long val;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	spin_lock_irqsave(&gc->bgpio_lock, flags);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	val = ioread32(reg) & ~pinmask;
124*4882a593Smuzhiyun 	iowrite32(val, reg);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	spin_unlock_irqrestore(&gc->bgpio_lock, flags);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun 
npcmgpio_dbg_show(struct seq_file * s,struct gpio_chip * chip)129*4882a593Smuzhiyun static void npcmgpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	struct npcm7xx_gpio *bank = gpiochip_get_data(chip);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	seq_printf(s, "-- module %d [gpio%d - %d]\n",
134*4882a593Smuzhiyun 		   bank->gc.base / bank->gc.ngpio,
135*4882a593Smuzhiyun 		   bank->gc.base,
136*4882a593Smuzhiyun 		   bank->gc.base + bank->gc.ngpio);
137*4882a593Smuzhiyun 	seq_printf(s, "DIN :%.8x DOUT:%.8x IE  :%.8x OE	 :%.8x\n",
138*4882a593Smuzhiyun 		   ioread32(bank->base + NPCM7XX_GP_N_DIN),
139*4882a593Smuzhiyun 		   ioread32(bank->base + NPCM7XX_GP_N_DOUT),
140*4882a593Smuzhiyun 		   ioread32(bank->base + NPCM7XX_GP_N_IEM),
141*4882a593Smuzhiyun 		   ioread32(bank->base + NPCM7XX_GP_N_OE));
142*4882a593Smuzhiyun 	seq_printf(s, "PU  :%.8x PD  :%.8x DB  :%.8x POL :%.8x\n",
143*4882a593Smuzhiyun 		   ioread32(bank->base + NPCM7XX_GP_N_PU),
144*4882a593Smuzhiyun 		   ioread32(bank->base + NPCM7XX_GP_N_PD),
145*4882a593Smuzhiyun 		   ioread32(bank->base + NPCM7XX_GP_N_DBNC),
146*4882a593Smuzhiyun 		   ioread32(bank->base + NPCM7XX_GP_N_POL));
147*4882a593Smuzhiyun 	seq_printf(s, "ETYP:%.8x EVBE:%.8x EVEN:%.8x EVST:%.8x\n",
148*4882a593Smuzhiyun 		   ioread32(bank->base + NPCM7XX_GP_N_EVTYP),
149*4882a593Smuzhiyun 		   ioread32(bank->base + NPCM7XX_GP_N_EVBE),
150*4882a593Smuzhiyun 		   ioread32(bank->base + NPCM7XX_GP_N_EVEN),
151*4882a593Smuzhiyun 		   ioread32(bank->base + NPCM7XX_GP_N_EVST));
152*4882a593Smuzhiyun 	seq_printf(s, "OTYP:%.8x OSRC:%.8x ODSC:%.8x\n",
153*4882a593Smuzhiyun 		   ioread32(bank->base + NPCM7XX_GP_N_OTYP),
154*4882a593Smuzhiyun 		   ioread32(bank->base + NPCM7XX_GP_N_OSRC),
155*4882a593Smuzhiyun 		   ioread32(bank->base + NPCM7XX_GP_N_ODSC));
156*4882a593Smuzhiyun 	seq_printf(s, "OBL0:%.8x OBL1:%.8x OBL2:%.8x OBL3:%.8x\n",
157*4882a593Smuzhiyun 		   ioread32(bank->base + NPCM7XX_GP_N_OBL0),
158*4882a593Smuzhiyun 		   ioread32(bank->base + NPCM7XX_GP_N_OBL1),
159*4882a593Smuzhiyun 		   ioread32(bank->base + NPCM7XX_GP_N_OBL2),
160*4882a593Smuzhiyun 		   ioread32(bank->base + NPCM7XX_GP_N_OBL3));
161*4882a593Smuzhiyun 	seq_printf(s, "SLCK:%.8x MLCK:%.8x\n",
162*4882a593Smuzhiyun 		   ioread32(bank->base + NPCM7XX_GP_N_SPLCK),
163*4882a593Smuzhiyun 		   ioread32(bank->base + NPCM7XX_GP_N_MPLCK));
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun 
npcmgpio_direction_input(struct gpio_chip * chip,unsigned int offset)166*4882a593Smuzhiyun static int npcmgpio_direction_input(struct gpio_chip *chip, unsigned int offset)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	struct npcm7xx_gpio *bank = gpiochip_get_data(chip);
169*4882a593Smuzhiyun 	int ret;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	ret = pinctrl_gpio_direction_input(offset + chip->base);
172*4882a593Smuzhiyun 	if (ret)
173*4882a593Smuzhiyun 		return ret;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	return bank->direction_input(chip, offset);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun /* Set GPIO to Output with initial value */
npcmgpio_direction_output(struct gpio_chip * chip,unsigned int offset,int value)179*4882a593Smuzhiyun static int npcmgpio_direction_output(struct gpio_chip *chip,
180*4882a593Smuzhiyun 				     unsigned int offset, int value)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun 	struct npcm7xx_gpio *bank = gpiochip_get_data(chip);
183*4882a593Smuzhiyun 	int ret;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	dev_dbg(chip->parent, "gpio_direction_output: offset%d = %x\n", offset,
186*4882a593Smuzhiyun 		value);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	ret = pinctrl_gpio_direction_output(offset + chip->base);
189*4882a593Smuzhiyun 	if (ret)
190*4882a593Smuzhiyun 		return ret;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	return bank->direction_output(chip, offset, value);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
npcmgpio_gpio_request(struct gpio_chip * chip,unsigned int offset)195*4882a593Smuzhiyun static int npcmgpio_gpio_request(struct gpio_chip *chip, unsigned int offset)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun 	struct npcm7xx_gpio *bank = gpiochip_get_data(chip);
198*4882a593Smuzhiyun 	int ret;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	dev_dbg(chip->parent, "gpio_request: offset%d\n", offset);
201*4882a593Smuzhiyun 	ret = pinctrl_gpio_request(offset + chip->base);
202*4882a593Smuzhiyun 	if (ret)
203*4882a593Smuzhiyun 		return ret;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	return bank->request(chip, offset);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
npcmgpio_gpio_free(struct gpio_chip * chip,unsigned int offset)208*4882a593Smuzhiyun static void npcmgpio_gpio_free(struct gpio_chip *chip, unsigned int offset)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	dev_dbg(chip->parent, "gpio_free: offset%d\n", offset);
211*4882a593Smuzhiyun 	pinctrl_gpio_free(offset + chip->base);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun 
npcmgpio_irq_handler(struct irq_desc * desc)214*4882a593Smuzhiyun static void npcmgpio_irq_handler(struct irq_desc *desc)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun 	struct gpio_chip *gc;
217*4882a593Smuzhiyun 	struct irq_chip *chip;
218*4882a593Smuzhiyun 	struct npcm7xx_gpio *bank;
219*4882a593Smuzhiyun 	u32 sts, en, bit;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	gc = irq_desc_get_handler_data(desc);
222*4882a593Smuzhiyun 	bank = gpiochip_get_data(gc);
223*4882a593Smuzhiyun 	chip = irq_desc_get_chip(desc);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	chained_irq_enter(chip, desc);
226*4882a593Smuzhiyun 	sts = ioread32(bank->base + NPCM7XX_GP_N_EVST);
227*4882a593Smuzhiyun 	en  = ioread32(bank->base + NPCM7XX_GP_N_EVEN);
228*4882a593Smuzhiyun 	dev_dbg(bank->gc.parent, "==> got irq sts %.8x %.8x\n", sts,
229*4882a593Smuzhiyun 		en);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	sts &= en;
232*4882a593Smuzhiyun 	for_each_set_bit(bit, (const void *)&sts, NPCM7XX_GPIO_PER_BANK)
233*4882a593Smuzhiyun 		generic_handle_irq(irq_linear_revmap(gc->irq.domain, bit));
234*4882a593Smuzhiyun 	chained_irq_exit(chip, desc);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
npcmgpio_set_irq_type(struct irq_data * d,unsigned int type)237*4882a593Smuzhiyun static int npcmgpio_set_irq_type(struct irq_data *d, unsigned int type)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	struct npcm7xx_gpio *bank =
240*4882a593Smuzhiyun 		gpiochip_get_data(irq_data_get_irq_chip_data(d));
241*4882a593Smuzhiyun 	unsigned int gpio = BIT(d->hwirq);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	dev_dbg(bank->gc.parent, "setirqtype: %u.%u = %u\n", gpio,
244*4882a593Smuzhiyun 		d->irq, type);
245*4882a593Smuzhiyun 	switch (type) {
246*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_RISING:
247*4882a593Smuzhiyun 		dev_dbg(bank->gc.parent, "edge.rising\n");
248*4882a593Smuzhiyun 		npcm_gpio_clr(&bank->gc, bank->base + NPCM7XX_GP_N_EVBE, gpio);
249*4882a593Smuzhiyun 		npcm_gpio_clr(&bank->gc, bank->base + NPCM7XX_GP_N_POL, gpio);
250*4882a593Smuzhiyun 		break;
251*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_FALLING:
252*4882a593Smuzhiyun 		dev_dbg(bank->gc.parent, "edge.falling\n");
253*4882a593Smuzhiyun 		npcm_gpio_clr(&bank->gc, bank->base + NPCM7XX_GP_N_EVBE, gpio);
254*4882a593Smuzhiyun 		npcm_gpio_set(&bank->gc, bank->base + NPCM7XX_GP_N_POL, gpio);
255*4882a593Smuzhiyun 		break;
256*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_BOTH:
257*4882a593Smuzhiyun 		dev_dbg(bank->gc.parent, "edge.both\n");
258*4882a593Smuzhiyun 		npcm_gpio_set(&bank->gc, bank->base + NPCM7XX_GP_N_EVBE, gpio);
259*4882a593Smuzhiyun 		break;
260*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_LOW:
261*4882a593Smuzhiyun 		dev_dbg(bank->gc.parent, "level.low\n");
262*4882a593Smuzhiyun 		npcm_gpio_set(&bank->gc, bank->base + NPCM7XX_GP_N_POL, gpio);
263*4882a593Smuzhiyun 		break;
264*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_HIGH:
265*4882a593Smuzhiyun 		dev_dbg(bank->gc.parent, "level.high\n");
266*4882a593Smuzhiyun 		npcm_gpio_clr(&bank->gc, bank->base + NPCM7XX_GP_N_POL, gpio);
267*4882a593Smuzhiyun 		break;
268*4882a593Smuzhiyun 	default:
269*4882a593Smuzhiyun 		dev_dbg(bank->gc.parent, "invalid irq type\n");
270*4882a593Smuzhiyun 		return -EINVAL;
271*4882a593Smuzhiyun 	}
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	if (type & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
274*4882a593Smuzhiyun 		npcm_gpio_clr(&bank->gc, bank->base + NPCM7XX_GP_N_EVTYP, gpio);
275*4882a593Smuzhiyun 		irq_set_handler_locked(d, handle_level_irq);
276*4882a593Smuzhiyun 	} else if (type & (IRQ_TYPE_EDGE_BOTH | IRQ_TYPE_EDGE_RISING
277*4882a593Smuzhiyun 			   | IRQ_TYPE_EDGE_FALLING)) {
278*4882a593Smuzhiyun 		npcm_gpio_set(&bank->gc, bank->base + NPCM7XX_GP_N_EVTYP, gpio);
279*4882a593Smuzhiyun 		irq_set_handler_locked(d, handle_edge_irq);
280*4882a593Smuzhiyun 	}
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	return 0;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun 
npcmgpio_irq_ack(struct irq_data * d)285*4882a593Smuzhiyun static void npcmgpio_irq_ack(struct irq_data *d)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun 	struct npcm7xx_gpio *bank =
288*4882a593Smuzhiyun 		gpiochip_get_data(irq_data_get_irq_chip_data(d));
289*4882a593Smuzhiyun 	unsigned int gpio = d->hwirq;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	dev_dbg(bank->gc.parent, "irq_ack: %u.%u\n", gpio, d->irq);
292*4882a593Smuzhiyun 	iowrite32(BIT(gpio), bank->base + NPCM7XX_GP_N_EVST);
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun /* Disable GPIO interrupt */
npcmgpio_irq_mask(struct irq_data * d)296*4882a593Smuzhiyun static void npcmgpio_irq_mask(struct irq_data *d)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun 	struct npcm7xx_gpio *bank =
299*4882a593Smuzhiyun 		gpiochip_get_data(irq_data_get_irq_chip_data(d));
300*4882a593Smuzhiyun 	unsigned int gpio = d->hwirq;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	/* Clear events */
303*4882a593Smuzhiyun 	dev_dbg(bank->gc.parent, "irq_mask: %u.%u\n", gpio, d->irq);
304*4882a593Smuzhiyun 	iowrite32(BIT(gpio), bank->base + NPCM7XX_GP_N_EVENC);
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun /* Enable GPIO interrupt */
npcmgpio_irq_unmask(struct irq_data * d)308*4882a593Smuzhiyun static void npcmgpio_irq_unmask(struct irq_data *d)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun 	struct npcm7xx_gpio *bank =
311*4882a593Smuzhiyun 		gpiochip_get_data(irq_data_get_irq_chip_data(d));
312*4882a593Smuzhiyun 	unsigned int gpio = d->hwirq;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	/* Enable events */
315*4882a593Smuzhiyun 	dev_dbg(bank->gc.parent, "irq_unmask: %u.%u\n", gpio, d->irq);
316*4882a593Smuzhiyun 	iowrite32(BIT(gpio), bank->base + NPCM7XX_GP_N_EVENS);
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun 
npcmgpio_irq_startup(struct irq_data * d)319*4882a593Smuzhiyun static unsigned int npcmgpio_irq_startup(struct irq_data *d)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
322*4882a593Smuzhiyun 	unsigned int gpio = d->hwirq;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	/* active-high, input, clear interrupt, enable interrupt */
325*4882a593Smuzhiyun 	dev_dbg(gc->parent, "startup: %u.%u\n", gpio, d->irq);
326*4882a593Smuzhiyun 	npcmgpio_direction_input(gc, gpio);
327*4882a593Smuzhiyun 	npcmgpio_irq_ack(d);
328*4882a593Smuzhiyun 	npcmgpio_irq_unmask(d);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	return 0;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun static const struct irq_chip npcmgpio_irqchip = {
334*4882a593Smuzhiyun 	.name = "NPCM7XX-GPIO-IRQ",
335*4882a593Smuzhiyun 	.irq_ack = npcmgpio_irq_ack,
336*4882a593Smuzhiyun 	.irq_unmask = npcmgpio_irq_unmask,
337*4882a593Smuzhiyun 	.irq_mask = npcmgpio_irq_mask,
338*4882a593Smuzhiyun 	.irq_set_type = npcmgpio_set_irq_type,
339*4882a593Smuzhiyun 	.irq_startup = npcmgpio_irq_startup,
340*4882a593Smuzhiyun };
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun /* pinmux handing in the pinctrl driver*/
343*4882a593Smuzhiyun static const int smb0_pins[]  = { 115, 114 };
344*4882a593Smuzhiyun static const int smb0b_pins[] = { 195, 194 };
345*4882a593Smuzhiyun static const int smb0c_pins[] = { 202, 196 };
346*4882a593Smuzhiyun static const int smb0d_pins[] = { 198, 199 };
347*4882a593Smuzhiyun static const int smb0den_pins[] = { 197 };
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun static const int smb1_pins[]  = { 117, 116 };
350*4882a593Smuzhiyun static const int smb1b_pins[] = { 126, 127 };
351*4882a593Smuzhiyun static const int smb1c_pins[] = { 124, 125 };
352*4882a593Smuzhiyun static const int smb1d_pins[] = { 4, 5 };
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun static const int smb2_pins[]  = { 119, 118 };
355*4882a593Smuzhiyun static const int smb2b_pins[] = { 122, 123 };
356*4882a593Smuzhiyun static const int smb2c_pins[] = { 120, 121 };
357*4882a593Smuzhiyun static const int smb2d_pins[] = { 6, 7 };
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun static const int smb3_pins[]  = { 30, 31 };
360*4882a593Smuzhiyun static const int smb3b_pins[] = { 39, 40 };
361*4882a593Smuzhiyun static const int smb3c_pins[] = { 37, 38 };
362*4882a593Smuzhiyun static const int smb3d_pins[] = { 59, 60 };
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun static const int smb4_pins[]  = { 28, 29 };
365*4882a593Smuzhiyun static const int smb4b_pins[] = { 18, 19 };
366*4882a593Smuzhiyun static const int smb4c_pins[] = { 20, 21 };
367*4882a593Smuzhiyun static const int smb4d_pins[] = { 22, 23 };
368*4882a593Smuzhiyun static const int smb4den_pins[] = { 17 };
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun static const int smb5_pins[]  = { 26, 27 };
371*4882a593Smuzhiyun static const int smb5b_pins[] = { 13, 12 };
372*4882a593Smuzhiyun static const int smb5c_pins[] = { 15, 14 };
373*4882a593Smuzhiyun static const int smb5d_pins[] = { 94, 93 };
374*4882a593Smuzhiyun static const int ga20kbc_pins[] = { 94, 93 };
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun static const int smb6_pins[]  = { 172, 171 };
377*4882a593Smuzhiyun static const int smb7_pins[]  = { 174, 173 };
378*4882a593Smuzhiyun static const int smb8_pins[]  = { 129, 128 };
379*4882a593Smuzhiyun static const int smb9_pins[]  = { 131, 130 };
380*4882a593Smuzhiyun static const int smb10_pins[] = { 133, 132 };
381*4882a593Smuzhiyun static const int smb11_pins[] = { 135, 134 };
382*4882a593Smuzhiyun static const int smb12_pins[] = { 221, 220 };
383*4882a593Smuzhiyun static const int smb13_pins[] = { 223, 222 };
384*4882a593Smuzhiyun static const int smb14_pins[] = { 22, 23 };
385*4882a593Smuzhiyun static const int smb15_pins[] = { 20, 21 };
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun static const int fanin0_pins[] = { 64 };
388*4882a593Smuzhiyun static const int fanin1_pins[] = { 65 };
389*4882a593Smuzhiyun static const int fanin2_pins[] = { 66 };
390*4882a593Smuzhiyun static const int fanin3_pins[] = { 67 };
391*4882a593Smuzhiyun static const int fanin4_pins[] = { 68 };
392*4882a593Smuzhiyun static const int fanin5_pins[] = { 69 };
393*4882a593Smuzhiyun static const int fanin6_pins[] = { 70 };
394*4882a593Smuzhiyun static const int fanin7_pins[] = { 71 };
395*4882a593Smuzhiyun static const int fanin8_pins[] = { 72 };
396*4882a593Smuzhiyun static const int fanin9_pins[] = { 73 };
397*4882a593Smuzhiyun static const int fanin10_pins[] = { 74 };
398*4882a593Smuzhiyun static const int fanin11_pins[] = { 75 };
399*4882a593Smuzhiyun static const int fanin12_pins[] = { 76 };
400*4882a593Smuzhiyun static const int fanin13_pins[] = { 77 };
401*4882a593Smuzhiyun static const int fanin14_pins[] = { 78 };
402*4882a593Smuzhiyun static const int fanin15_pins[] = { 79 };
403*4882a593Smuzhiyun static const int faninx_pins[] = { 175, 176, 177, 203 };
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun static const int pwm0_pins[] = { 80 };
406*4882a593Smuzhiyun static const int pwm1_pins[] = { 81 };
407*4882a593Smuzhiyun static const int pwm2_pins[] = { 82 };
408*4882a593Smuzhiyun static const int pwm3_pins[] = { 83 };
409*4882a593Smuzhiyun static const int pwm4_pins[] = { 144 };
410*4882a593Smuzhiyun static const int pwm5_pins[] = { 145 };
411*4882a593Smuzhiyun static const int pwm6_pins[] = { 146 };
412*4882a593Smuzhiyun static const int pwm7_pins[] = { 147 };
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun static const int uart1_pins[] = { 43, 44, 45, 46, 47, 61, 62, 63 };
415*4882a593Smuzhiyun static const int uart2_pins[] = { 48, 49, 50, 51, 52, 53, 54, 55 };
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun /* RGMII 1 pin group */
418*4882a593Smuzhiyun static const int rg1_pins[] = { 96, 97, 98, 99, 100, 101, 102, 103, 104, 105,
419*4882a593Smuzhiyun 	106, 107 };
420*4882a593Smuzhiyun /* RGMII 1 MD interface pin group */
421*4882a593Smuzhiyun static const int rg1mdio_pins[] = { 108, 109 };
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun /* RGMII 2 pin group */
424*4882a593Smuzhiyun static const int rg2_pins[] = { 110, 111, 112, 113, 208, 209, 210, 211, 212,
425*4882a593Smuzhiyun 	213, 214, 215 };
426*4882a593Smuzhiyun /* RGMII 2 MD interface pin group */
427*4882a593Smuzhiyun static const int rg2mdio_pins[] = { 216, 217 };
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun static const int ddr_pins[] = { 110, 111, 112, 113, 208, 209, 210, 211, 212,
430*4882a593Smuzhiyun 	213, 214, 215, 216, 217 };
431*4882a593Smuzhiyun /* Serial I/O Expander 1 */
432*4882a593Smuzhiyun static const int iox1_pins[] = { 0, 1, 2, 3 };
433*4882a593Smuzhiyun /* Serial I/O Expander 2 */
434*4882a593Smuzhiyun static const int iox2_pins[] = { 4, 5, 6, 7 };
435*4882a593Smuzhiyun /* Host Serial I/O Expander 2 */
436*4882a593Smuzhiyun static const int ioxh_pins[] = { 10, 11, 24, 25 };
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun static const int mmc_pins[] = { 152, 154, 156, 157, 158, 159 };
439*4882a593Smuzhiyun static const int mmcwp_pins[] = { 153 };
440*4882a593Smuzhiyun static const int mmccd_pins[] = { 155 };
441*4882a593Smuzhiyun static const int mmcrst_pins[] = { 155 };
442*4882a593Smuzhiyun static const int mmc8_pins[] = { 148, 149, 150, 151 };
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun /* RMII 1 pin groups */
445*4882a593Smuzhiyun static const int r1_pins[] = { 178, 179, 180, 181, 182, 193, 201 };
446*4882a593Smuzhiyun static const int r1err_pins[] = { 56 };
447*4882a593Smuzhiyun static const int r1md_pins[] = { 57, 58 };
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun /* RMII 2 pin groups */
450*4882a593Smuzhiyun static const int r2_pins[] = { 84, 85, 86, 87, 88, 89, 200 };
451*4882a593Smuzhiyun static const int r2err_pins[] = { 90 };
452*4882a593Smuzhiyun static const int r2md_pins[] = { 91, 92 };
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun static const int sd1_pins[] = { 136, 137, 138, 139, 140, 141, 142, 143 };
455*4882a593Smuzhiyun static const int sd1pwr_pins[] = { 143 };
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun static const int wdog1_pins[] = { 218 };
458*4882a593Smuzhiyun static const int wdog2_pins[] = { 219 };
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun /* BMC serial port 0 */
461*4882a593Smuzhiyun static const int bmcuart0a_pins[] = { 41, 42 };
462*4882a593Smuzhiyun static const int bmcuart0b_pins[] = { 48, 49 };
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun static const int bmcuart1_pins[] = { 43, 44, 62, 63 };
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun /* System Control Interrupt and Power Management Event pin group */
467*4882a593Smuzhiyun static const int scipme_pins[] = { 169 };
468*4882a593Smuzhiyun /* System Management Interrupt pin group */
469*4882a593Smuzhiyun static const int sci_pins[] = { 170 };
470*4882a593Smuzhiyun /* Serial Interrupt Line pin group */
471*4882a593Smuzhiyun static const int serirq_pins[] = { 162 };
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun static const int clkout_pins[] = { 160 };
474*4882a593Smuzhiyun static const int clkreq_pins[] = { 231 };
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun static const int jtag2_pins[] = { 43, 44, 45, 46, 47 };
477*4882a593Smuzhiyun /* Graphics SPI Clock pin group */
478*4882a593Smuzhiyun static const int gspi_pins[] = { 12, 13, 14, 15 };
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun static const int spix_pins[] = { 224, 225, 226, 227, 229, 230 };
481*4882a593Smuzhiyun static const int spixcs1_pins[] = { 228 };
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun static const int pspi1_pins[] = { 175, 176, 177 };
484*4882a593Smuzhiyun static const int pspi2_pins[] = { 17, 18, 19 };
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun static const int spi0cs1_pins[] = { 32 };
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun static const int spi3_pins[] = { 183, 184, 185, 186 };
489*4882a593Smuzhiyun static const int spi3cs1_pins[] = { 187 };
490*4882a593Smuzhiyun static const int spi3quad_pins[] = { 188, 189 };
491*4882a593Smuzhiyun static const int spi3cs2_pins[] = { 188 };
492*4882a593Smuzhiyun static const int spi3cs3_pins[] = { 189 };
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun static const int ddc_pins[] = { 204, 205, 206, 207 };
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun static const int lpc_pins[] = { 95, 161, 163, 164, 165, 166, 167 };
497*4882a593Smuzhiyun static const int lpcclk_pins[] = { 168 };
498*4882a593Smuzhiyun static const int espi_pins[] = { 95, 161, 163, 164, 165, 166, 167, 168 };
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun static const int lkgpo0_pins[] = { 16 };
501*4882a593Smuzhiyun static const int lkgpo1_pins[] = { 8 };
502*4882a593Smuzhiyun static const int lkgpo2_pins[] = { 9 };
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun static const int nprd_smi_pins[] = { 190 };
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun /*
507*4882a593Smuzhiyun  * pin:	     name, number
508*4882a593Smuzhiyun  * group:    name, npins,   pins
509*4882a593Smuzhiyun  * function: name, ngroups, groups
510*4882a593Smuzhiyun  */
511*4882a593Smuzhiyun struct npcm7xx_group {
512*4882a593Smuzhiyun 	const char *name;
513*4882a593Smuzhiyun 	const unsigned int *pins;
514*4882a593Smuzhiyun 	int npins;
515*4882a593Smuzhiyun };
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun #define NPCM7XX_GRPS \
518*4882a593Smuzhiyun 	NPCM7XX_GRP(smb0), \
519*4882a593Smuzhiyun 	NPCM7XX_GRP(smb0b), \
520*4882a593Smuzhiyun 	NPCM7XX_GRP(smb0c), \
521*4882a593Smuzhiyun 	NPCM7XX_GRP(smb0d), \
522*4882a593Smuzhiyun 	NPCM7XX_GRP(smb0den), \
523*4882a593Smuzhiyun 	NPCM7XX_GRP(smb1), \
524*4882a593Smuzhiyun 	NPCM7XX_GRP(smb1b), \
525*4882a593Smuzhiyun 	NPCM7XX_GRP(smb1c), \
526*4882a593Smuzhiyun 	NPCM7XX_GRP(smb1d), \
527*4882a593Smuzhiyun 	NPCM7XX_GRP(smb2), \
528*4882a593Smuzhiyun 	NPCM7XX_GRP(smb2b), \
529*4882a593Smuzhiyun 	NPCM7XX_GRP(smb2c), \
530*4882a593Smuzhiyun 	NPCM7XX_GRP(smb2d), \
531*4882a593Smuzhiyun 	NPCM7XX_GRP(smb3), \
532*4882a593Smuzhiyun 	NPCM7XX_GRP(smb3b), \
533*4882a593Smuzhiyun 	NPCM7XX_GRP(smb3c), \
534*4882a593Smuzhiyun 	NPCM7XX_GRP(smb3d), \
535*4882a593Smuzhiyun 	NPCM7XX_GRP(smb4), \
536*4882a593Smuzhiyun 	NPCM7XX_GRP(smb4b), \
537*4882a593Smuzhiyun 	NPCM7XX_GRP(smb4c), \
538*4882a593Smuzhiyun 	NPCM7XX_GRP(smb4d), \
539*4882a593Smuzhiyun 	NPCM7XX_GRP(smb4den), \
540*4882a593Smuzhiyun 	NPCM7XX_GRP(smb5), \
541*4882a593Smuzhiyun 	NPCM7XX_GRP(smb5b), \
542*4882a593Smuzhiyun 	NPCM7XX_GRP(smb5c), \
543*4882a593Smuzhiyun 	NPCM7XX_GRP(smb5d), \
544*4882a593Smuzhiyun 	NPCM7XX_GRP(ga20kbc), \
545*4882a593Smuzhiyun 	NPCM7XX_GRP(smb6), \
546*4882a593Smuzhiyun 	NPCM7XX_GRP(smb7), \
547*4882a593Smuzhiyun 	NPCM7XX_GRP(smb8), \
548*4882a593Smuzhiyun 	NPCM7XX_GRP(smb9), \
549*4882a593Smuzhiyun 	NPCM7XX_GRP(smb10), \
550*4882a593Smuzhiyun 	NPCM7XX_GRP(smb11), \
551*4882a593Smuzhiyun 	NPCM7XX_GRP(smb12), \
552*4882a593Smuzhiyun 	NPCM7XX_GRP(smb13), \
553*4882a593Smuzhiyun 	NPCM7XX_GRP(smb14), \
554*4882a593Smuzhiyun 	NPCM7XX_GRP(smb15), \
555*4882a593Smuzhiyun 	NPCM7XX_GRP(fanin0), \
556*4882a593Smuzhiyun 	NPCM7XX_GRP(fanin1), \
557*4882a593Smuzhiyun 	NPCM7XX_GRP(fanin2), \
558*4882a593Smuzhiyun 	NPCM7XX_GRP(fanin3), \
559*4882a593Smuzhiyun 	NPCM7XX_GRP(fanin4), \
560*4882a593Smuzhiyun 	NPCM7XX_GRP(fanin5), \
561*4882a593Smuzhiyun 	NPCM7XX_GRP(fanin6), \
562*4882a593Smuzhiyun 	NPCM7XX_GRP(fanin7), \
563*4882a593Smuzhiyun 	NPCM7XX_GRP(fanin8), \
564*4882a593Smuzhiyun 	NPCM7XX_GRP(fanin9), \
565*4882a593Smuzhiyun 	NPCM7XX_GRP(fanin10), \
566*4882a593Smuzhiyun 	NPCM7XX_GRP(fanin11), \
567*4882a593Smuzhiyun 	NPCM7XX_GRP(fanin12), \
568*4882a593Smuzhiyun 	NPCM7XX_GRP(fanin13), \
569*4882a593Smuzhiyun 	NPCM7XX_GRP(fanin14), \
570*4882a593Smuzhiyun 	NPCM7XX_GRP(fanin15), \
571*4882a593Smuzhiyun 	NPCM7XX_GRP(faninx), \
572*4882a593Smuzhiyun 	NPCM7XX_GRP(pwm0), \
573*4882a593Smuzhiyun 	NPCM7XX_GRP(pwm1), \
574*4882a593Smuzhiyun 	NPCM7XX_GRP(pwm2), \
575*4882a593Smuzhiyun 	NPCM7XX_GRP(pwm3), \
576*4882a593Smuzhiyun 	NPCM7XX_GRP(pwm4), \
577*4882a593Smuzhiyun 	NPCM7XX_GRP(pwm5), \
578*4882a593Smuzhiyun 	NPCM7XX_GRP(pwm6), \
579*4882a593Smuzhiyun 	NPCM7XX_GRP(pwm7), \
580*4882a593Smuzhiyun 	NPCM7XX_GRP(rg1), \
581*4882a593Smuzhiyun 	NPCM7XX_GRP(rg1mdio), \
582*4882a593Smuzhiyun 	NPCM7XX_GRP(rg2), \
583*4882a593Smuzhiyun 	NPCM7XX_GRP(rg2mdio), \
584*4882a593Smuzhiyun 	NPCM7XX_GRP(ddr), \
585*4882a593Smuzhiyun 	NPCM7XX_GRP(uart1), \
586*4882a593Smuzhiyun 	NPCM7XX_GRP(uart2), \
587*4882a593Smuzhiyun 	NPCM7XX_GRP(bmcuart0a), \
588*4882a593Smuzhiyun 	NPCM7XX_GRP(bmcuart0b), \
589*4882a593Smuzhiyun 	NPCM7XX_GRP(bmcuart1), \
590*4882a593Smuzhiyun 	NPCM7XX_GRP(iox1), \
591*4882a593Smuzhiyun 	NPCM7XX_GRP(iox2), \
592*4882a593Smuzhiyun 	NPCM7XX_GRP(ioxh), \
593*4882a593Smuzhiyun 	NPCM7XX_GRP(gspi), \
594*4882a593Smuzhiyun 	NPCM7XX_GRP(mmc), \
595*4882a593Smuzhiyun 	NPCM7XX_GRP(mmcwp), \
596*4882a593Smuzhiyun 	NPCM7XX_GRP(mmccd), \
597*4882a593Smuzhiyun 	NPCM7XX_GRP(mmcrst), \
598*4882a593Smuzhiyun 	NPCM7XX_GRP(mmc8), \
599*4882a593Smuzhiyun 	NPCM7XX_GRP(r1), \
600*4882a593Smuzhiyun 	NPCM7XX_GRP(r1err), \
601*4882a593Smuzhiyun 	NPCM7XX_GRP(r1md), \
602*4882a593Smuzhiyun 	NPCM7XX_GRP(r2), \
603*4882a593Smuzhiyun 	NPCM7XX_GRP(r2err), \
604*4882a593Smuzhiyun 	NPCM7XX_GRP(r2md), \
605*4882a593Smuzhiyun 	NPCM7XX_GRP(sd1), \
606*4882a593Smuzhiyun 	NPCM7XX_GRP(sd1pwr), \
607*4882a593Smuzhiyun 	NPCM7XX_GRP(wdog1), \
608*4882a593Smuzhiyun 	NPCM7XX_GRP(wdog2), \
609*4882a593Smuzhiyun 	NPCM7XX_GRP(scipme), \
610*4882a593Smuzhiyun 	NPCM7XX_GRP(sci), \
611*4882a593Smuzhiyun 	NPCM7XX_GRP(serirq), \
612*4882a593Smuzhiyun 	NPCM7XX_GRP(jtag2), \
613*4882a593Smuzhiyun 	NPCM7XX_GRP(spix), \
614*4882a593Smuzhiyun 	NPCM7XX_GRP(spixcs1), \
615*4882a593Smuzhiyun 	NPCM7XX_GRP(pspi1), \
616*4882a593Smuzhiyun 	NPCM7XX_GRP(pspi2), \
617*4882a593Smuzhiyun 	NPCM7XX_GRP(ddc), \
618*4882a593Smuzhiyun 	NPCM7XX_GRP(clkreq), \
619*4882a593Smuzhiyun 	NPCM7XX_GRP(clkout), \
620*4882a593Smuzhiyun 	NPCM7XX_GRP(spi3), \
621*4882a593Smuzhiyun 	NPCM7XX_GRP(spi3cs1), \
622*4882a593Smuzhiyun 	NPCM7XX_GRP(spi3quad), \
623*4882a593Smuzhiyun 	NPCM7XX_GRP(spi3cs2), \
624*4882a593Smuzhiyun 	NPCM7XX_GRP(spi3cs3), \
625*4882a593Smuzhiyun 	NPCM7XX_GRP(spi0cs1), \
626*4882a593Smuzhiyun 	NPCM7XX_GRP(lpc), \
627*4882a593Smuzhiyun 	NPCM7XX_GRP(lpcclk), \
628*4882a593Smuzhiyun 	NPCM7XX_GRP(espi), \
629*4882a593Smuzhiyun 	NPCM7XX_GRP(lkgpo0), \
630*4882a593Smuzhiyun 	NPCM7XX_GRP(lkgpo1), \
631*4882a593Smuzhiyun 	NPCM7XX_GRP(lkgpo2), \
632*4882a593Smuzhiyun 	NPCM7XX_GRP(nprd_smi), \
633*4882a593Smuzhiyun 	\
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun enum {
636*4882a593Smuzhiyun #define NPCM7XX_GRP(x) fn_ ## x
637*4882a593Smuzhiyun 	NPCM7XX_GRPS
638*4882a593Smuzhiyun 	/* add placeholder for none/gpio */
639*4882a593Smuzhiyun 	NPCM7XX_GRP(none),
640*4882a593Smuzhiyun 	NPCM7XX_GRP(gpio),
641*4882a593Smuzhiyun #undef NPCM7XX_GRP
642*4882a593Smuzhiyun };
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun static struct npcm7xx_group npcm7xx_groups[] = {
645*4882a593Smuzhiyun #define NPCM7XX_GRP(x) { .name = #x, .pins = x ## _pins, \
646*4882a593Smuzhiyun 			.npins = ARRAY_SIZE(x ## _pins) }
647*4882a593Smuzhiyun 	NPCM7XX_GRPS
648*4882a593Smuzhiyun #undef NPCM7XX_GRP
649*4882a593Smuzhiyun };
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun #define NPCM7XX_SFUNC(a) NPCM7XX_FUNC(a, #a)
652*4882a593Smuzhiyun #define NPCM7XX_FUNC(a, b...) static const char *a ## _grp[] = { b }
653*4882a593Smuzhiyun #define NPCM7XX_MKFUNC(nm) { .name = #nm, .ngroups = ARRAY_SIZE(nm ## _grp), \
654*4882a593Smuzhiyun 			.groups = nm ## _grp }
655*4882a593Smuzhiyun struct npcm7xx_func {
656*4882a593Smuzhiyun 	const char *name;
657*4882a593Smuzhiyun 	const unsigned int ngroups;
658*4882a593Smuzhiyun 	const char *const *groups;
659*4882a593Smuzhiyun };
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun NPCM7XX_SFUNC(smb0);
662*4882a593Smuzhiyun NPCM7XX_SFUNC(smb0b);
663*4882a593Smuzhiyun NPCM7XX_SFUNC(smb0c);
664*4882a593Smuzhiyun NPCM7XX_SFUNC(smb0d);
665*4882a593Smuzhiyun NPCM7XX_SFUNC(smb0den);
666*4882a593Smuzhiyun NPCM7XX_SFUNC(smb1);
667*4882a593Smuzhiyun NPCM7XX_SFUNC(smb1b);
668*4882a593Smuzhiyun NPCM7XX_SFUNC(smb1c);
669*4882a593Smuzhiyun NPCM7XX_SFUNC(smb1d);
670*4882a593Smuzhiyun NPCM7XX_SFUNC(smb2);
671*4882a593Smuzhiyun NPCM7XX_SFUNC(smb2b);
672*4882a593Smuzhiyun NPCM7XX_SFUNC(smb2c);
673*4882a593Smuzhiyun NPCM7XX_SFUNC(smb2d);
674*4882a593Smuzhiyun NPCM7XX_SFUNC(smb3);
675*4882a593Smuzhiyun NPCM7XX_SFUNC(smb3b);
676*4882a593Smuzhiyun NPCM7XX_SFUNC(smb3c);
677*4882a593Smuzhiyun NPCM7XX_SFUNC(smb3d);
678*4882a593Smuzhiyun NPCM7XX_SFUNC(smb4);
679*4882a593Smuzhiyun NPCM7XX_SFUNC(smb4b);
680*4882a593Smuzhiyun NPCM7XX_SFUNC(smb4c);
681*4882a593Smuzhiyun NPCM7XX_SFUNC(smb4d);
682*4882a593Smuzhiyun NPCM7XX_SFUNC(smb4den);
683*4882a593Smuzhiyun NPCM7XX_SFUNC(smb5);
684*4882a593Smuzhiyun NPCM7XX_SFUNC(smb5b);
685*4882a593Smuzhiyun NPCM7XX_SFUNC(smb5c);
686*4882a593Smuzhiyun NPCM7XX_SFUNC(smb5d);
687*4882a593Smuzhiyun NPCM7XX_SFUNC(ga20kbc);
688*4882a593Smuzhiyun NPCM7XX_SFUNC(smb6);
689*4882a593Smuzhiyun NPCM7XX_SFUNC(smb7);
690*4882a593Smuzhiyun NPCM7XX_SFUNC(smb8);
691*4882a593Smuzhiyun NPCM7XX_SFUNC(smb9);
692*4882a593Smuzhiyun NPCM7XX_SFUNC(smb10);
693*4882a593Smuzhiyun NPCM7XX_SFUNC(smb11);
694*4882a593Smuzhiyun NPCM7XX_SFUNC(smb12);
695*4882a593Smuzhiyun NPCM7XX_SFUNC(smb13);
696*4882a593Smuzhiyun NPCM7XX_SFUNC(smb14);
697*4882a593Smuzhiyun NPCM7XX_SFUNC(smb15);
698*4882a593Smuzhiyun NPCM7XX_SFUNC(fanin0);
699*4882a593Smuzhiyun NPCM7XX_SFUNC(fanin1);
700*4882a593Smuzhiyun NPCM7XX_SFUNC(fanin2);
701*4882a593Smuzhiyun NPCM7XX_SFUNC(fanin3);
702*4882a593Smuzhiyun NPCM7XX_SFUNC(fanin4);
703*4882a593Smuzhiyun NPCM7XX_SFUNC(fanin5);
704*4882a593Smuzhiyun NPCM7XX_SFUNC(fanin6);
705*4882a593Smuzhiyun NPCM7XX_SFUNC(fanin7);
706*4882a593Smuzhiyun NPCM7XX_SFUNC(fanin8);
707*4882a593Smuzhiyun NPCM7XX_SFUNC(fanin9);
708*4882a593Smuzhiyun NPCM7XX_SFUNC(fanin10);
709*4882a593Smuzhiyun NPCM7XX_SFUNC(fanin11);
710*4882a593Smuzhiyun NPCM7XX_SFUNC(fanin12);
711*4882a593Smuzhiyun NPCM7XX_SFUNC(fanin13);
712*4882a593Smuzhiyun NPCM7XX_SFUNC(fanin14);
713*4882a593Smuzhiyun NPCM7XX_SFUNC(fanin15);
714*4882a593Smuzhiyun NPCM7XX_SFUNC(faninx);
715*4882a593Smuzhiyun NPCM7XX_SFUNC(pwm0);
716*4882a593Smuzhiyun NPCM7XX_SFUNC(pwm1);
717*4882a593Smuzhiyun NPCM7XX_SFUNC(pwm2);
718*4882a593Smuzhiyun NPCM7XX_SFUNC(pwm3);
719*4882a593Smuzhiyun NPCM7XX_SFUNC(pwm4);
720*4882a593Smuzhiyun NPCM7XX_SFUNC(pwm5);
721*4882a593Smuzhiyun NPCM7XX_SFUNC(pwm6);
722*4882a593Smuzhiyun NPCM7XX_SFUNC(pwm7);
723*4882a593Smuzhiyun NPCM7XX_SFUNC(rg1);
724*4882a593Smuzhiyun NPCM7XX_SFUNC(rg1mdio);
725*4882a593Smuzhiyun NPCM7XX_SFUNC(rg2);
726*4882a593Smuzhiyun NPCM7XX_SFUNC(rg2mdio);
727*4882a593Smuzhiyun NPCM7XX_SFUNC(ddr);
728*4882a593Smuzhiyun NPCM7XX_SFUNC(uart1);
729*4882a593Smuzhiyun NPCM7XX_SFUNC(uart2);
730*4882a593Smuzhiyun NPCM7XX_SFUNC(bmcuart0a);
731*4882a593Smuzhiyun NPCM7XX_SFUNC(bmcuart0b);
732*4882a593Smuzhiyun NPCM7XX_SFUNC(bmcuart1);
733*4882a593Smuzhiyun NPCM7XX_SFUNC(iox1);
734*4882a593Smuzhiyun NPCM7XX_SFUNC(iox2);
735*4882a593Smuzhiyun NPCM7XX_SFUNC(ioxh);
736*4882a593Smuzhiyun NPCM7XX_SFUNC(gspi);
737*4882a593Smuzhiyun NPCM7XX_SFUNC(mmc);
738*4882a593Smuzhiyun NPCM7XX_SFUNC(mmcwp);
739*4882a593Smuzhiyun NPCM7XX_SFUNC(mmccd);
740*4882a593Smuzhiyun NPCM7XX_SFUNC(mmcrst);
741*4882a593Smuzhiyun NPCM7XX_SFUNC(mmc8);
742*4882a593Smuzhiyun NPCM7XX_SFUNC(r1);
743*4882a593Smuzhiyun NPCM7XX_SFUNC(r1err);
744*4882a593Smuzhiyun NPCM7XX_SFUNC(r1md);
745*4882a593Smuzhiyun NPCM7XX_SFUNC(r2);
746*4882a593Smuzhiyun NPCM7XX_SFUNC(r2err);
747*4882a593Smuzhiyun NPCM7XX_SFUNC(r2md);
748*4882a593Smuzhiyun NPCM7XX_SFUNC(sd1);
749*4882a593Smuzhiyun NPCM7XX_SFUNC(sd1pwr);
750*4882a593Smuzhiyun NPCM7XX_SFUNC(wdog1);
751*4882a593Smuzhiyun NPCM7XX_SFUNC(wdog2);
752*4882a593Smuzhiyun NPCM7XX_SFUNC(scipme);
753*4882a593Smuzhiyun NPCM7XX_SFUNC(sci);
754*4882a593Smuzhiyun NPCM7XX_SFUNC(serirq);
755*4882a593Smuzhiyun NPCM7XX_SFUNC(jtag2);
756*4882a593Smuzhiyun NPCM7XX_SFUNC(spix);
757*4882a593Smuzhiyun NPCM7XX_SFUNC(spixcs1);
758*4882a593Smuzhiyun NPCM7XX_SFUNC(pspi1);
759*4882a593Smuzhiyun NPCM7XX_SFUNC(pspi2);
760*4882a593Smuzhiyun NPCM7XX_SFUNC(ddc);
761*4882a593Smuzhiyun NPCM7XX_SFUNC(clkreq);
762*4882a593Smuzhiyun NPCM7XX_SFUNC(clkout);
763*4882a593Smuzhiyun NPCM7XX_SFUNC(spi3);
764*4882a593Smuzhiyun NPCM7XX_SFUNC(spi3cs1);
765*4882a593Smuzhiyun NPCM7XX_SFUNC(spi3quad);
766*4882a593Smuzhiyun NPCM7XX_SFUNC(spi3cs2);
767*4882a593Smuzhiyun NPCM7XX_SFUNC(spi3cs3);
768*4882a593Smuzhiyun NPCM7XX_SFUNC(spi0cs1);
769*4882a593Smuzhiyun NPCM7XX_SFUNC(lpc);
770*4882a593Smuzhiyun NPCM7XX_SFUNC(lpcclk);
771*4882a593Smuzhiyun NPCM7XX_SFUNC(espi);
772*4882a593Smuzhiyun NPCM7XX_SFUNC(lkgpo0);
773*4882a593Smuzhiyun NPCM7XX_SFUNC(lkgpo1);
774*4882a593Smuzhiyun NPCM7XX_SFUNC(lkgpo2);
775*4882a593Smuzhiyun NPCM7XX_SFUNC(nprd_smi);
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun /* Function names */
778*4882a593Smuzhiyun static struct npcm7xx_func npcm7xx_funcs[] = {
779*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb0),
780*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb0b),
781*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb0c),
782*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb0d),
783*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb0den),
784*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb1),
785*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb1b),
786*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb1c),
787*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb1d),
788*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb2),
789*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb2b),
790*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb2c),
791*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb2d),
792*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb3),
793*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb3b),
794*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb3c),
795*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb3d),
796*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb4),
797*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb4b),
798*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb4c),
799*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb4d),
800*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb4den),
801*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb5),
802*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb5b),
803*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb5c),
804*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb5d),
805*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(ga20kbc),
806*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb6),
807*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb7),
808*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb8),
809*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb9),
810*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb10),
811*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb11),
812*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb12),
813*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb13),
814*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb14),
815*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(smb15),
816*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(fanin0),
817*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(fanin1),
818*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(fanin2),
819*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(fanin3),
820*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(fanin4),
821*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(fanin5),
822*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(fanin6),
823*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(fanin7),
824*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(fanin8),
825*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(fanin9),
826*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(fanin10),
827*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(fanin11),
828*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(fanin12),
829*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(fanin13),
830*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(fanin14),
831*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(fanin15),
832*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(faninx),
833*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(pwm0),
834*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(pwm1),
835*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(pwm2),
836*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(pwm3),
837*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(pwm4),
838*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(pwm5),
839*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(pwm6),
840*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(pwm7),
841*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(rg1),
842*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(rg1mdio),
843*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(rg2),
844*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(rg2mdio),
845*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(ddr),
846*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(uart1),
847*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(uart2),
848*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(bmcuart0a),
849*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(bmcuart0b),
850*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(bmcuart1),
851*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(iox1),
852*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(iox2),
853*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(ioxh),
854*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(gspi),
855*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(mmc),
856*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(mmcwp),
857*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(mmccd),
858*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(mmcrst),
859*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(mmc8),
860*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(r1),
861*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(r1err),
862*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(r1md),
863*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(r2),
864*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(r2err),
865*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(r2md),
866*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(sd1),
867*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(sd1pwr),
868*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(wdog1),
869*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(wdog2),
870*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(scipme),
871*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(sci),
872*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(serirq),
873*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(jtag2),
874*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(spix),
875*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(spixcs1),
876*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(pspi1),
877*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(pspi2),
878*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(ddc),
879*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(clkreq),
880*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(clkout),
881*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(spi3),
882*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(spi3cs1),
883*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(spi3quad),
884*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(spi3cs2),
885*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(spi3cs3),
886*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(spi0cs1),
887*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(lpc),
888*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(lpcclk),
889*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(espi),
890*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(lkgpo0),
891*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(lkgpo1),
892*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(lkgpo2),
893*4882a593Smuzhiyun 	NPCM7XX_MKFUNC(nprd_smi),
894*4882a593Smuzhiyun };
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun #define NPCM7XX_PINCFG(a, b, c, d, e, f, g, h, i, j, k) \
897*4882a593Smuzhiyun 	[a] { .fn0 = fn_ ## b, .reg0 = NPCM7XX_GCR_ ## c, .bit0 = d, \
898*4882a593Smuzhiyun 			.fn1 = fn_ ## e, .reg1 = NPCM7XX_GCR_ ## f, .bit1 = g, \
899*4882a593Smuzhiyun 			.fn2 = fn_ ## h, .reg2 = NPCM7XX_GCR_ ## i, .bit2 = j, \
900*4882a593Smuzhiyun 			.flag = k }
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun /* Drive strength controlled by NPCM7XX_GP_N_ODSC */
903*4882a593Smuzhiyun #define DRIVE_STRENGTH_LO_SHIFT		8
904*4882a593Smuzhiyun #define DRIVE_STRENGTH_HI_SHIFT		12
905*4882a593Smuzhiyun #define DRIVE_STRENGTH_MASK		0x0000FF00
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun #define DSTR(lo, hi)	(((lo) << DRIVE_STRENGTH_LO_SHIFT) | \
908*4882a593Smuzhiyun 			 ((hi) << DRIVE_STRENGTH_HI_SHIFT))
909*4882a593Smuzhiyun #define DSLO(x)		(((x) >> DRIVE_STRENGTH_LO_SHIFT) & 0xF)
910*4882a593Smuzhiyun #define DSHI(x)		(((x) >> DRIVE_STRENGTH_HI_SHIFT) & 0xF)
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun #define GPI		0x1 /* Not GPO */
913*4882a593Smuzhiyun #define GPO		0x2 /* Not GPI */
914*4882a593Smuzhiyun #define SLEW		0x4 /* Has Slew Control, NPCM7XX_GP_N_OSRC */
915*4882a593Smuzhiyun #define SLEWLPC		0x8 /* Has Slew Control, SRCNT.3 */
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun struct npcm7xx_pincfg {
918*4882a593Smuzhiyun 	int flag;
919*4882a593Smuzhiyun 	int fn0, reg0, bit0;
920*4882a593Smuzhiyun 	int fn1, reg1, bit1;
921*4882a593Smuzhiyun 	int fn2, reg2, bit2;
922*4882a593Smuzhiyun };
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun static const struct npcm7xx_pincfg pincfg[] = {
925*4882a593Smuzhiyun 	/*	PIN	  FUNCTION 1		   FUNCTION 2		  FUNCTION 3	    FLAGS */
926*4882a593Smuzhiyun 	NPCM7XX_PINCFG(0,	 iox1, MFSEL1, 30,	  none, NONE, 0,	none, NONE, 0,	     0),
927*4882a593Smuzhiyun 	NPCM7XX_PINCFG(1,	 iox1, MFSEL1, 30,	  none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12)),
928*4882a593Smuzhiyun 	NPCM7XX_PINCFG(2,	 iox1, MFSEL1, 30,	  none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12)),
929*4882a593Smuzhiyun 	NPCM7XX_PINCFG(3,	 iox1, MFSEL1, 30,	  none, NONE, 0,	none, NONE, 0,	     0),
930*4882a593Smuzhiyun 	NPCM7XX_PINCFG(4,	 iox2, MFSEL3, 14,	 smb1d, I2CSEGSEL, 7,	none, NONE, 0,	     SLEW),
931*4882a593Smuzhiyun 	NPCM7XX_PINCFG(5,	 iox2, MFSEL3, 14,	 smb1d, I2CSEGSEL, 7,	none, NONE, 0,	     SLEW),
932*4882a593Smuzhiyun 	NPCM7XX_PINCFG(6,	 iox2, MFSEL3, 14,	 smb2d, I2CSEGSEL, 10,  none, NONE, 0,       SLEW),
933*4882a593Smuzhiyun 	NPCM7XX_PINCFG(7,	 iox2, MFSEL3, 14,	 smb2d, I2CSEGSEL, 10,  none, NONE, 0,       SLEW),
934*4882a593Smuzhiyun 	NPCM7XX_PINCFG(8,      lkgpo1, FLOCKR1, 4,        none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12)),
935*4882a593Smuzhiyun 	NPCM7XX_PINCFG(9,      lkgpo2, FLOCKR1, 8,        none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12)),
936*4882a593Smuzhiyun 	NPCM7XX_PINCFG(10,	 ioxh, MFSEL3, 18,	  none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12)),
937*4882a593Smuzhiyun 	NPCM7XX_PINCFG(11,	 ioxh, MFSEL3, 18,	  none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12)),
938*4882a593Smuzhiyun 	NPCM7XX_PINCFG(12,	 gspi, MFSEL1, 24,	 smb5b, I2CSEGSEL, 19,  none, NONE, 0,	     SLEW),
939*4882a593Smuzhiyun 	NPCM7XX_PINCFG(13,	 gspi, MFSEL1, 24,	 smb5b, I2CSEGSEL, 19,  none, NONE, 0,	     SLEW),
940*4882a593Smuzhiyun 	NPCM7XX_PINCFG(14,	 gspi, MFSEL1, 24,	 smb5c, I2CSEGSEL, 20,	none, NONE, 0,	     SLEW),
941*4882a593Smuzhiyun 	NPCM7XX_PINCFG(15,	 gspi, MFSEL1, 24,	 smb5c, I2CSEGSEL, 20,	none, NONE, 0,	     SLEW),
942*4882a593Smuzhiyun 	NPCM7XX_PINCFG(16,     lkgpo0, FLOCKR1, 0,        none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12)),
943*4882a593Smuzhiyun 	NPCM7XX_PINCFG(17,      pspi2, MFSEL3, 13,     smb4den, I2CSEGSEL, 23,  none, NONE, 0,       DSTR(8, 12)),
944*4882a593Smuzhiyun 	NPCM7XX_PINCFG(18,      pspi2, MFSEL3, 13,	 smb4b, I2CSEGSEL, 14,  none, NONE, 0,	     DSTR(8, 12)),
945*4882a593Smuzhiyun 	NPCM7XX_PINCFG(19,      pspi2, MFSEL3, 13,	 smb4b, I2CSEGSEL, 14,  none, NONE, 0,	     DSTR(8, 12)),
946*4882a593Smuzhiyun 	NPCM7XX_PINCFG(20,	smb4c, I2CSEGSEL, 15,    smb15, MFSEL3, 8,      none, NONE, 0,	     0),
947*4882a593Smuzhiyun 	NPCM7XX_PINCFG(21,	smb4c, I2CSEGSEL, 15,    smb15, MFSEL3, 8,      none, NONE, 0,	     0),
948*4882a593Smuzhiyun 	NPCM7XX_PINCFG(22,      smb4d, I2CSEGSEL, 16,	 smb14, MFSEL3, 7,      none, NONE, 0,	     0),
949*4882a593Smuzhiyun 	NPCM7XX_PINCFG(23,      smb4d, I2CSEGSEL, 16,	 smb14, MFSEL3, 7,      none, NONE, 0,	     0),
950*4882a593Smuzhiyun 	NPCM7XX_PINCFG(24,	 ioxh, MFSEL3, 18,	  none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12)),
951*4882a593Smuzhiyun 	NPCM7XX_PINCFG(25,	 ioxh, MFSEL3, 18,	  none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12)),
952*4882a593Smuzhiyun 	NPCM7XX_PINCFG(26,	 smb5, MFSEL1, 2,	  none, NONE, 0,	none, NONE, 0,	     0),
953*4882a593Smuzhiyun 	NPCM7XX_PINCFG(27,	 smb5, MFSEL1, 2,	  none, NONE, 0,	none, NONE, 0,	     0),
954*4882a593Smuzhiyun 	NPCM7XX_PINCFG(28,	 smb4, MFSEL1, 1,	  none, NONE, 0,	none, NONE, 0,	     0),
955*4882a593Smuzhiyun 	NPCM7XX_PINCFG(29,	 smb4, MFSEL1, 1,	  none, NONE, 0,	none, NONE, 0,	     0),
956*4882a593Smuzhiyun 	NPCM7XX_PINCFG(30,	 smb3, MFSEL1, 0,	  none, NONE, 0,	none, NONE, 0,	     0),
957*4882a593Smuzhiyun 	NPCM7XX_PINCFG(31,	 smb3, MFSEL1, 0,	  none, NONE, 0,	none, NONE, 0,	     0),
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	NPCM7XX_PINCFG(32,    spi0cs1, MFSEL1, 3,	  none, NONE, 0,	none, NONE, 0,	     0),
960*4882a593Smuzhiyun 	NPCM7XX_PINCFG(33,   none, NONE, 0,     none, NONE, 0,	none, NONE, 0,	     SLEW),
961*4882a593Smuzhiyun 	NPCM7XX_PINCFG(34,   none, NONE, 0,     none, NONE, 0,	none, NONE, 0,	     SLEW),
962*4882a593Smuzhiyun 	NPCM7XX_PINCFG(37,	smb3c, I2CSEGSEL, 12,	  none, NONE, 0,	none, NONE, 0,	     SLEW),
963*4882a593Smuzhiyun 	NPCM7XX_PINCFG(38,	smb3c, I2CSEGSEL, 12,	  none, NONE, 0,	none, NONE, 0,	     SLEW),
964*4882a593Smuzhiyun 	NPCM7XX_PINCFG(39,	smb3b, I2CSEGSEL, 11,	  none, NONE, 0,	none, NONE, 0,	     SLEW),
965*4882a593Smuzhiyun 	NPCM7XX_PINCFG(40,	smb3b, I2CSEGSEL, 11,	  none, NONE, 0,	none, NONE, 0,	     SLEW),
966*4882a593Smuzhiyun 	NPCM7XX_PINCFG(41,  bmcuart0a, MFSEL1, 9,         none, NONE, 0,	none, NONE, 0,	     0),
967*4882a593Smuzhiyun 	NPCM7XX_PINCFG(42,  bmcuart0a, MFSEL1, 9,         none, NONE, 0,	none, NONE, 0,	     DSTR(2, 4) | GPO),
968*4882a593Smuzhiyun 	NPCM7XX_PINCFG(43,      uart1, MFSEL1, 10,	 jtag2, MFSEL4, 0,  bmcuart1, MFSEL3, 24,    0),
969*4882a593Smuzhiyun 	NPCM7XX_PINCFG(44,      uart1, MFSEL1, 10,	 jtag2, MFSEL4, 0,  bmcuart1, MFSEL3, 24,    0),
970*4882a593Smuzhiyun 	NPCM7XX_PINCFG(45,      uart1, MFSEL1, 10,	 jtag2, MFSEL4, 0,	none, NONE, 0,	     0),
971*4882a593Smuzhiyun 	NPCM7XX_PINCFG(46,      uart1, MFSEL1, 10,	 jtag2, MFSEL4, 0,	none, NONE, 0,	     DSTR(2, 8)),
972*4882a593Smuzhiyun 	NPCM7XX_PINCFG(47,      uart1, MFSEL1, 10,	 jtag2, MFSEL4, 0,	none, NONE, 0,	     DSTR(2, 8)),
973*4882a593Smuzhiyun 	NPCM7XX_PINCFG(48,	uart2, MFSEL1, 11,   bmcuart0b, MFSEL4, 1,      none, NONE, 0,	     GPO),
974*4882a593Smuzhiyun 	NPCM7XX_PINCFG(49,	uart2, MFSEL1, 11,   bmcuart0b, MFSEL4, 1,      none, NONE, 0,	     0),
975*4882a593Smuzhiyun 	NPCM7XX_PINCFG(50,	uart2, MFSEL1, 11,	  none, NONE, 0,        none, NONE, 0,	     0),
976*4882a593Smuzhiyun 	NPCM7XX_PINCFG(51,	uart2, MFSEL1, 11,	  none, NONE, 0,        none, NONE, 0,	     GPO),
977*4882a593Smuzhiyun 	NPCM7XX_PINCFG(52,	uart2, MFSEL1, 11,	  none, NONE, 0,        none, NONE, 0,	     0),
978*4882a593Smuzhiyun 	NPCM7XX_PINCFG(53,	uart2, MFSEL1, 11,	  none, NONE, 0,        none, NONE, 0,	     GPO),
979*4882a593Smuzhiyun 	NPCM7XX_PINCFG(54,	uart2, MFSEL1, 11,	  none, NONE, 0,        none, NONE, 0,	     0),
980*4882a593Smuzhiyun 	NPCM7XX_PINCFG(55,	uart2, MFSEL1, 11,	  none, NONE, 0,        none, NONE, 0,	     0),
981*4882a593Smuzhiyun 	NPCM7XX_PINCFG(56,	r1err, MFSEL1, 12,	  none, NONE, 0,	none, NONE, 0,	     0),
982*4882a593Smuzhiyun 	NPCM7XX_PINCFG(57,       r1md, MFSEL1, 13,        none, NONE, 0,        none, NONE, 0,       DSTR(2, 4)),
983*4882a593Smuzhiyun 	NPCM7XX_PINCFG(58,       r1md, MFSEL1, 13,        none, NONE, 0,	none, NONE, 0,	     DSTR(2, 4)),
984*4882a593Smuzhiyun 	NPCM7XX_PINCFG(59,	smb3d, I2CSEGSEL, 13,	  none, NONE, 0,	none, NONE, 0,	     0),
985*4882a593Smuzhiyun 	NPCM7XX_PINCFG(60,	smb3d, I2CSEGSEL, 13,	  none, NONE, 0,	none, NONE, 0,	     0),
986*4882a593Smuzhiyun 	NPCM7XX_PINCFG(61,      uart1, MFSEL1, 10,	  none, NONE, 0,	none, NONE, 0,     GPO),
987*4882a593Smuzhiyun 	NPCM7XX_PINCFG(62,      uart1, MFSEL1, 10,    bmcuart1, MFSEL3, 24,	none, NONE, 0,     GPO),
988*4882a593Smuzhiyun 	NPCM7XX_PINCFG(63,      uart1, MFSEL1, 10,    bmcuart1, MFSEL3, 24,	none, NONE, 0,     GPO),
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	NPCM7XX_PINCFG(64,    fanin0, MFSEL2, 0,          none, NONE, 0,	none, NONE, 0,	     0),
991*4882a593Smuzhiyun 	NPCM7XX_PINCFG(65,    fanin1, MFSEL2, 1,          none, NONE, 0,	none, NONE, 0,	     0),
992*4882a593Smuzhiyun 	NPCM7XX_PINCFG(66,    fanin2, MFSEL2, 2,          none, NONE, 0,	none, NONE, 0,	     0),
993*4882a593Smuzhiyun 	NPCM7XX_PINCFG(67,    fanin3, MFSEL2, 3,          none, NONE, 0,	none, NONE, 0,	     0),
994*4882a593Smuzhiyun 	NPCM7XX_PINCFG(68,    fanin4, MFSEL2, 4,          none, NONE, 0,	none, NONE, 0,	     0),
995*4882a593Smuzhiyun 	NPCM7XX_PINCFG(69,    fanin5, MFSEL2, 5,          none, NONE, 0,	none, NONE, 0,	     0),
996*4882a593Smuzhiyun 	NPCM7XX_PINCFG(70,    fanin6, MFSEL2, 6,          none, NONE, 0,	none, NONE, 0,	     0),
997*4882a593Smuzhiyun 	NPCM7XX_PINCFG(71,    fanin7, MFSEL2, 7,          none, NONE, 0,	none, NONE, 0,	     0),
998*4882a593Smuzhiyun 	NPCM7XX_PINCFG(72,    fanin8, MFSEL2, 8,          none, NONE, 0,	none, NONE, 0,	     0),
999*4882a593Smuzhiyun 	NPCM7XX_PINCFG(73,    fanin9, MFSEL2, 9,          none, NONE, 0,	none, NONE, 0,	     0),
1000*4882a593Smuzhiyun 	NPCM7XX_PINCFG(74,    fanin10, MFSEL2, 10,        none, NONE, 0,	none, NONE, 0,	     0),
1001*4882a593Smuzhiyun 	NPCM7XX_PINCFG(75,    fanin11, MFSEL2, 11,        none, NONE, 0,	none, NONE, 0,	     0),
1002*4882a593Smuzhiyun 	NPCM7XX_PINCFG(76,    fanin12, MFSEL2, 12,        none, NONE, 0,	none, NONE, 0,	     0),
1003*4882a593Smuzhiyun 	NPCM7XX_PINCFG(77,    fanin13, MFSEL2, 13,        none, NONE, 0,	none, NONE, 0,	     0),
1004*4882a593Smuzhiyun 	NPCM7XX_PINCFG(78,    fanin14, MFSEL2, 14,        none, NONE, 0,	none, NONE, 0,	     0),
1005*4882a593Smuzhiyun 	NPCM7XX_PINCFG(79,    fanin15, MFSEL2, 15,        none, NONE, 0,	none, NONE, 0,	     0),
1006*4882a593Smuzhiyun 	NPCM7XX_PINCFG(80,	 pwm0, MFSEL2, 16,        none, NONE, 0,	none, NONE, 0,	     DSTR(4, 8)),
1007*4882a593Smuzhiyun 	NPCM7XX_PINCFG(81,	 pwm1, MFSEL2, 17,        none, NONE, 0,	none, NONE, 0,	     DSTR(4, 8)),
1008*4882a593Smuzhiyun 	NPCM7XX_PINCFG(82,	 pwm2, MFSEL2, 18,        none, NONE, 0,	none, NONE, 0,	     DSTR(4, 8)),
1009*4882a593Smuzhiyun 	NPCM7XX_PINCFG(83,	 pwm3, MFSEL2, 19,        none, NONE, 0,	none, NONE, 0,	     DSTR(4, 8)),
1010*4882a593Smuzhiyun 	NPCM7XX_PINCFG(84,         r2, MFSEL1, 14,        none, NONE, 0,        none, NONE, 0,	     DSTR(8, 12) | SLEW),
1011*4882a593Smuzhiyun 	NPCM7XX_PINCFG(85,         r2, MFSEL1, 14,        none, NONE, 0,        none, NONE, 0,	     DSTR(8, 12) | SLEW),
1012*4882a593Smuzhiyun 	NPCM7XX_PINCFG(86,         r2, MFSEL1, 14,        none, NONE, 0,        none, NONE, 0,	     DSTR(8, 12) | SLEW),
1013*4882a593Smuzhiyun 	NPCM7XX_PINCFG(87,         r2, MFSEL1, 14,        none, NONE, 0,        none, NONE, 0,	     0),
1014*4882a593Smuzhiyun 	NPCM7XX_PINCFG(88,         r2, MFSEL1, 14,        none, NONE, 0,        none, NONE, 0,	     0),
1015*4882a593Smuzhiyun 	NPCM7XX_PINCFG(89,         r2, MFSEL1, 14,        none, NONE, 0,        none, NONE, 0,	     0),
1016*4882a593Smuzhiyun 	NPCM7XX_PINCFG(90,      r2err, MFSEL1, 15,        none, NONE, 0,        none, NONE, 0,       0),
1017*4882a593Smuzhiyun 	NPCM7XX_PINCFG(91,       r2md, MFSEL1, 16,	  none, NONE, 0,        none, NONE, 0,	     DSTR(2, 4)),
1018*4882a593Smuzhiyun 	NPCM7XX_PINCFG(92,       r2md, MFSEL1, 16,	  none, NONE, 0,        none, NONE, 0,	     DSTR(2, 4)),
1019*4882a593Smuzhiyun 	NPCM7XX_PINCFG(93,    ga20kbc, MFSEL1, 17,	 smb5d, I2CSEGSEL, 21,  none, NONE, 0,	     0),
1020*4882a593Smuzhiyun 	NPCM7XX_PINCFG(94,    ga20kbc, MFSEL1, 17,	 smb5d, I2CSEGSEL, 21,  none, NONE, 0,	     0),
1021*4882a593Smuzhiyun 	NPCM7XX_PINCFG(95,	  lpc, NONE, 0,		  espi, MFSEL4, 8,      gpio, MFSEL1, 26,    0),
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 	NPCM7XX_PINCFG(96,	  rg1, MFSEL4, 22,	  none, NONE, 0,	none, NONE, 0,	     0),
1024*4882a593Smuzhiyun 	NPCM7XX_PINCFG(97,	  rg1, MFSEL4, 22,	  none, NONE, 0,	none, NONE, 0,	     0),
1025*4882a593Smuzhiyun 	NPCM7XX_PINCFG(98,	  rg1, MFSEL4, 22,	  none, NONE, 0,	none, NONE, 0,	     0),
1026*4882a593Smuzhiyun 	NPCM7XX_PINCFG(99,	  rg1, MFSEL4, 22,	  none, NONE, 0,	none, NONE, 0,	     0),
1027*4882a593Smuzhiyun 	NPCM7XX_PINCFG(100,	  rg1, MFSEL4, 22,	  none, NONE, 0,	none, NONE, 0,	     0),
1028*4882a593Smuzhiyun 	NPCM7XX_PINCFG(101,	  rg1, MFSEL4, 22,	  none, NONE, 0,	none, NONE, 0,	     0),
1029*4882a593Smuzhiyun 	NPCM7XX_PINCFG(102,	  rg1, MFSEL4, 22,	  none, NONE, 0,	none, NONE, 0,	     0),
1030*4882a593Smuzhiyun 	NPCM7XX_PINCFG(103,	  rg1, MFSEL4, 22,	  none, NONE, 0,	none, NONE, 0,	     0),
1031*4882a593Smuzhiyun 	NPCM7XX_PINCFG(104,	  rg1, MFSEL4, 22,	  none, NONE, 0,	none, NONE, 0,	     0),
1032*4882a593Smuzhiyun 	NPCM7XX_PINCFG(105,	  rg1, MFSEL4, 22,	  none, NONE, 0,	none, NONE, 0,	     0),
1033*4882a593Smuzhiyun 	NPCM7XX_PINCFG(106,	  rg1, MFSEL4, 22,	  none, NONE, 0,	none, NONE, 0,	     0),
1034*4882a593Smuzhiyun 	NPCM7XX_PINCFG(107,	  rg1, MFSEL4, 22,	  none, NONE, 0,	none, NONE, 0,	     0),
1035*4882a593Smuzhiyun 	NPCM7XX_PINCFG(108,   rg1mdio, MFSEL4, 21,        none, NONE, 0,	none, NONE, 0,	     0),
1036*4882a593Smuzhiyun 	NPCM7XX_PINCFG(109,   rg1mdio, MFSEL4, 21,        none, NONE, 0,	none, NONE, 0,	     0),
1037*4882a593Smuzhiyun 	NPCM7XX_PINCFG(110,       rg2, MFSEL4, 24,         ddr, MFSEL3, 26,     none, NONE, 0,       0),
1038*4882a593Smuzhiyun 	NPCM7XX_PINCFG(111,       rg2, MFSEL4, 24,         ddr, MFSEL3, 26,     none, NONE, 0,       0),
1039*4882a593Smuzhiyun 	NPCM7XX_PINCFG(112,       rg2, MFSEL4, 24,         ddr, MFSEL3, 26,     none, NONE, 0,       0),
1040*4882a593Smuzhiyun 	NPCM7XX_PINCFG(113,       rg2, MFSEL4, 24,         ddr, MFSEL3, 26,     none, NONE, 0,       0),
1041*4882a593Smuzhiyun 	NPCM7XX_PINCFG(114,	 smb0, MFSEL1, 6,	  none, NONE, 0,	none, NONE, 0,	     0),
1042*4882a593Smuzhiyun 	NPCM7XX_PINCFG(115,	 smb0, MFSEL1, 6,	  none, NONE, 0,	none, NONE, 0,	     0),
1043*4882a593Smuzhiyun 	NPCM7XX_PINCFG(116,	 smb1, MFSEL1, 7,	  none, NONE, 0,	none, NONE, 0,	     0),
1044*4882a593Smuzhiyun 	NPCM7XX_PINCFG(117,	 smb1, MFSEL1, 7,	  none, NONE, 0,	none, NONE, 0,	     0),
1045*4882a593Smuzhiyun 	NPCM7XX_PINCFG(118,	 smb2, MFSEL1, 8,	  none, NONE, 0,	none, NONE, 0,	     0),
1046*4882a593Smuzhiyun 	NPCM7XX_PINCFG(119,	 smb2, MFSEL1, 8,	  none, NONE, 0,	none, NONE, 0,	     0),
1047*4882a593Smuzhiyun 	NPCM7XX_PINCFG(120,	smb2c, I2CSEGSEL, 9,	  none, NONE, 0,	none, NONE, 0,	     SLEW),
1048*4882a593Smuzhiyun 	NPCM7XX_PINCFG(121,	smb2c, I2CSEGSEL, 9,      none, NONE, 0,	none, NONE, 0,	     SLEW),
1049*4882a593Smuzhiyun 	NPCM7XX_PINCFG(122,	smb2b, I2CSEGSEL, 8,	  none, NONE, 0,	none, NONE, 0,	     SLEW),
1050*4882a593Smuzhiyun 	NPCM7XX_PINCFG(123,	smb2b, I2CSEGSEL, 8,	  none, NONE, 0,	none, NONE, 0,	     SLEW),
1051*4882a593Smuzhiyun 	NPCM7XX_PINCFG(124,	smb1c, I2CSEGSEL, 6,	  none, NONE, 0,	none, NONE, 0,	     SLEW),
1052*4882a593Smuzhiyun 	NPCM7XX_PINCFG(125,	smb1c, I2CSEGSEL, 6,	  none, NONE, 0,	none, NONE, 0,	     SLEW),
1053*4882a593Smuzhiyun 	NPCM7XX_PINCFG(126,	smb1b, I2CSEGSEL, 5,	  none, NONE, 0,	none, NONE, 0,	     SLEW),
1054*4882a593Smuzhiyun 	NPCM7XX_PINCFG(127,	smb1b, I2CSEGSEL, 5,	  none, NONE, 0,	none, NONE, 0,	     SLEW),
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	NPCM7XX_PINCFG(128,	 smb8, MFSEL4, 11,	  none, NONE, 0,	none, NONE, 0,	     0),
1057*4882a593Smuzhiyun 	NPCM7XX_PINCFG(129,	 smb8, MFSEL4, 11,	  none, NONE, 0,	none, NONE, 0,	     0),
1058*4882a593Smuzhiyun 	NPCM7XX_PINCFG(130,	 smb9, MFSEL4, 12,        none, NONE, 0,	none, NONE, 0,	     0),
1059*4882a593Smuzhiyun 	NPCM7XX_PINCFG(131,	 smb9, MFSEL4, 12,        none, NONE, 0,	none, NONE, 0,	     0),
1060*4882a593Smuzhiyun 	NPCM7XX_PINCFG(132,	smb10, MFSEL4, 13,	  none, NONE, 0,	none, NONE, 0,	     0),
1061*4882a593Smuzhiyun 	NPCM7XX_PINCFG(133,	smb10, MFSEL4, 13,	  none, NONE, 0,	none, NONE, 0,	     0),
1062*4882a593Smuzhiyun 	NPCM7XX_PINCFG(134,	smb11, MFSEL4, 14,	  none, NONE, 0,	none, NONE, 0,	     0),
1063*4882a593Smuzhiyun 	NPCM7XX_PINCFG(135,	smb11, MFSEL4, 14,	  none, NONE, 0,	none, NONE, 0,	     0),
1064*4882a593Smuzhiyun 	NPCM7XX_PINCFG(136,	  sd1, MFSEL3, 12,	  none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12) | SLEW),
1065*4882a593Smuzhiyun 	NPCM7XX_PINCFG(137,	  sd1, MFSEL3, 12,	  none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12) | SLEW),
1066*4882a593Smuzhiyun 	NPCM7XX_PINCFG(138,	  sd1, MFSEL3, 12,	  none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12) | SLEW),
1067*4882a593Smuzhiyun 	NPCM7XX_PINCFG(139,	  sd1, MFSEL3, 12,	  none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12) | SLEW),
1068*4882a593Smuzhiyun 	NPCM7XX_PINCFG(140,	  sd1, MFSEL3, 12,	  none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12) | SLEW),
1069*4882a593Smuzhiyun 	NPCM7XX_PINCFG(141,	  sd1, MFSEL3, 12,	  none, NONE, 0,	none, NONE, 0,	     0),
1070*4882a593Smuzhiyun 	NPCM7XX_PINCFG(142,	  sd1, MFSEL3, 12,	  none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12) | SLEW),
1071*4882a593Smuzhiyun 	NPCM7XX_PINCFG(143,       sd1, MFSEL3, 12,      sd1pwr, MFSEL4, 5,      none, NONE, 0,       0),
1072*4882a593Smuzhiyun 	NPCM7XX_PINCFG(144,	 pwm4, MFSEL2, 20,	  none, NONE, 0,	none, NONE, 0,	     DSTR(4, 8)),
1073*4882a593Smuzhiyun 	NPCM7XX_PINCFG(145,	 pwm5, MFSEL2, 21,	  none, NONE, 0,	none, NONE, 0,	     DSTR(4, 8)),
1074*4882a593Smuzhiyun 	NPCM7XX_PINCFG(146,	 pwm6, MFSEL2, 22,	  none, NONE, 0,	none, NONE, 0,	     DSTR(4, 8)),
1075*4882a593Smuzhiyun 	NPCM7XX_PINCFG(147,	 pwm7, MFSEL2, 23,	  none, NONE, 0,	none, NONE, 0,	     DSTR(4, 8)),
1076*4882a593Smuzhiyun 	NPCM7XX_PINCFG(148,	 mmc8, MFSEL3, 11,	  none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12) | SLEW),
1077*4882a593Smuzhiyun 	NPCM7XX_PINCFG(149,	 mmc8, MFSEL3, 11,	  none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12) | SLEW),
1078*4882a593Smuzhiyun 	NPCM7XX_PINCFG(150,	 mmc8, MFSEL3, 11,	  none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12) | SLEW),
1079*4882a593Smuzhiyun 	NPCM7XX_PINCFG(151,	 mmc8, MFSEL3, 11,	  none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12) | SLEW),
1080*4882a593Smuzhiyun 	NPCM7XX_PINCFG(152,	  mmc, MFSEL3, 10,	  none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12) | SLEW),
1081*4882a593Smuzhiyun 	NPCM7XX_PINCFG(153,     mmcwp, FLOCKR1, 24,       none, NONE, 0,	none, NONE, 0,	     0),  /* Z1/A1 */
1082*4882a593Smuzhiyun 	NPCM7XX_PINCFG(154,	  mmc, MFSEL3, 10,	  none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12) | SLEW),
1083*4882a593Smuzhiyun 	NPCM7XX_PINCFG(155,     mmccd, MFSEL3, 25,      mmcrst, MFSEL4, 6,      none, NONE, 0,       0),  /* Z1/A1 */
1084*4882a593Smuzhiyun 	NPCM7XX_PINCFG(156,	  mmc, MFSEL3, 10,	  none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12) | SLEW),
1085*4882a593Smuzhiyun 	NPCM7XX_PINCFG(157,	  mmc, MFSEL3, 10,	  none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12) | SLEW),
1086*4882a593Smuzhiyun 	NPCM7XX_PINCFG(158,	  mmc, MFSEL3, 10,	  none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12) | SLEW),
1087*4882a593Smuzhiyun 	NPCM7XX_PINCFG(159,	  mmc, MFSEL3, 10,	  none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12) | SLEW),
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 	NPCM7XX_PINCFG(160,    clkout, MFSEL1, 21,        none, NONE, 0,        none, NONE, 0,	     DSTR(8, 12) | SLEW),
1090*4882a593Smuzhiyun 	NPCM7XX_PINCFG(161,	  lpc, NONE, 0,		  espi, MFSEL4, 8,      gpio, MFSEL1, 26,    DSTR(8, 12)),
1091*4882a593Smuzhiyun 	NPCM7XX_PINCFG(162,    serirq, NONE, 0,           gpio, MFSEL1, 31,	none, NONE, 0,	     DSTR(8, 12)),
1092*4882a593Smuzhiyun 	NPCM7XX_PINCFG(163,	  lpc, NONE, 0,		  espi, MFSEL4, 8,      gpio, MFSEL1, 26,    0),
1093*4882a593Smuzhiyun 	NPCM7XX_PINCFG(164,	  lpc, NONE, 0,		  espi, MFSEL4, 8,      gpio, MFSEL1, 26,    SLEWLPC),
1094*4882a593Smuzhiyun 	NPCM7XX_PINCFG(165,	  lpc, NONE, 0,		  espi, MFSEL4, 8,      gpio, MFSEL1, 26,    SLEWLPC),
1095*4882a593Smuzhiyun 	NPCM7XX_PINCFG(166,	  lpc, NONE, 0,		  espi, MFSEL4, 8,      gpio, MFSEL1, 26,    SLEWLPC),
1096*4882a593Smuzhiyun 	NPCM7XX_PINCFG(167,	  lpc, NONE, 0,		  espi, MFSEL4, 8,      gpio, MFSEL1, 26,    SLEWLPC),
1097*4882a593Smuzhiyun 	NPCM7XX_PINCFG(168,    lpcclk, NONE, 0,           espi, MFSEL4, 8,      gpio, MFSEL3, 16,    0),
1098*4882a593Smuzhiyun 	NPCM7XX_PINCFG(169,    scipme, MFSEL3, 0,         none, NONE, 0,	none, NONE, 0,	     0),
1099*4882a593Smuzhiyun 	NPCM7XX_PINCFG(170,	  sci, MFSEL1, 22,        none, NONE, 0,        none, NONE, 0,	     0),
1100*4882a593Smuzhiyun 	NPCM7XX_PINCFG(171,	 smb6, MFSEL3, 1,	  none, NONE, 0,	none, NONE, 0,	     0),
1101*4882a593Smuzhiyun 	NPCM7XX_PINCFG(172,	 smb6, MFSEL3, 1,	  none, NONE, 0,	none, NONE, 0,	     0),
1102*4882a593Smuzhiyun 	NPCM7XX_PINCFG(173,	 smb7, MFSEL3, 2,	  none, NONE, 0,	none, NONE, 0,	     0),
1103*4882a593Smuzhiyun 	NPCM7XX_PINCFG(174,	 smb7, MFSEL3, 2,	  none, NONE, 0,	none, NONE, 0,	     0),
1104*4882a593Smuzhiyun 	NPCM7XX_PINCFG(175,	pspi1, MFSEL3, 4,       faninx, MFSEL3, 3,      none, NONE, 0,	     DSTR(8, 12)),
1105*4882a593Smuzhiyun 	NPCM7XX_PINCFG(176,     pspi1, MFSEL3, 4,       faninx, MFSEL3, 3,      none, NONE, 0,	     DSTR(8, 12)),
1106*4882a593Smuzhiyun 	NPCM7XX_PINCFG(177,     pspi1, MFSEL3, 4,       faninx, MFSEL3, 3,      none, NONE, 0,	     DSTR(8, 12)),
1107*4882a593Smuzhiyun 	NPCM7XX_PINCFG(178,	   r1, MFSEL3, 9,	  none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12) | SLEW),
1108*4882a593Smuzhiyun 	NPCM7XX_PINCFG(179,	   r1, MFSEL3, 9,	  none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12) | SLEW),
1109*4882a593Smuzhiyun 	NPCM7XX_PINCFG(180,	   r1, MFSEL3, 9,	  none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12) | SLEW),
1110*4882a593Smuzhiyun 	NPCM7XX_PINCFG(181,	   r1, MFSEL3, 9,	  none, NONE, 0,	none, NONE, 0,	     0),
1111*4882a593Smuzhiyun 	NPCM7XX_PINCFG(182,	   r1, MFSEL3, 9,	  none, NONE, 0,	none, NONE, 0,	     0),
1112*4882a593Smuzhiyun 	NPCM7XX_PINCFG(183,     spi3, MFSEL4, 16,	  none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12) | SLEW),
1113*4882a593Smuzhiyun 	NPCM7XX_PINCFG(184,     spi3, MFSEL4, 16,	  none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12) | SLEW | GPO),
1114*4882a593Smuzhiyun 	NPCM7XX_PINCFG(185,     spi3, MFSEL4, 16,	  none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12) | SLEW | GPO),
1115*4882a593Smuzhiyun 	NPCM7XX_PINCFG(186,     spi3, MFSEL4, 16,	  none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12)),
1116*4882a593Smuzhiyun 	NPCM7XX_PINCFG(187,   spi3cs1, MFSEL4, 17,        none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12)),
1117*4882a593Smuzhiyun 	NPCM7XX_PINCFG(188,  spi3quad, MFSEL4, 20,     spi3cs2, MFSEL4, 18,     none, NONE, 0,    DSTR(8, 12) | SLEW),
1118*4882a593Smuzhiyun 	NPCM7XX_PINCFG(189,  spi3quad, MFSEL4, 20,     spi3cs3, MFSEL4, 19,     none, NONE, 0,    DSTR(8, 12) | SLEW),
1119*4882a593Smuzhiyun 	NPCM7XX_PINCFG(190,      gpio, FLOCKR1, 20,   nprd_smi, NONE, 0,	none, NONE, 0,	     DSTR(2, 4)),
1120*4882a593Smuzhiyun 	NPCM7XX_PINCFG(191,	 none, NONE, 0,		  none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12)),  /* XX */
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 	NPCM7XX_PINCFG(192,	 none, NONE, 0,		  none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12)),  /* XX */
1123*4882a593Smuzhiyun 	NPCM7XX_PINCFG(193,	   r1, MFSEL3, 9,	  none, NONE, 0,	none, NONE, 0,	     0),
1124*4882a593Smuzhiyun 	NPCM7XX_PINCFG(194,	smb0b, I2CSEGSEL, 0,	  none, NONE, 0,	none, NONE, 0,	     0),
1125*4882a593Smuzhiyun 	NPCM7XX_PINCFG(195,	smb0b, I2CSEGSEL, 0,	  none, NONE, 0,	none, NONE, 0,	     0),
1126*4882a593Smuzhiyun 	NPCM7XX_PINCFG(196,	smb0c, I2CSEGSEL, 1,	  none, NONE, 0,	none, NONE, 0,	     0),
1127*4882a593Smuzhiyun 	NPCM7XX_PINCFG(197,   smb0den, I2CSEGSEL, 22,     none, NONE, 0,	none, NONE, 0,	     SLEW),
1128*4882a593Smuzhiyun 	NPCM7XX_PINCFG(198,	smb0d, I2CSEGSEL, 2,	  none, NONE, 0,	none, NONE, 0,	     0),
1129*4882a593Smuzhiyun 	NPCM7XX_PINCFG(199,	smb0d, I2CSEGSEL, 2,	  none, NONE, 0,	none, NONE, 0,	     0),
1130*4882a593Smuzhiyun 	NPCM7XX_PINCFG(200,        r2, MFSEL1, 14,        none, NONE, 0,        none, NONE, 0,       0),
1131*4882a593Smuzhiyun 	NPCM7XX_PINCFG(201,	   r1, MFSEL3, 9,	  none, NONE, 0,	none, NONE, 0,	     0),
1132*4882a593Smuzhiyun 	NPCM7XX_PINCFG(202,	smb0c, I2CSEGSEL, 1,	  none, NONE, 0,	none, NONE, 0,	     0),
1133*4882a593Smuzhiyun 	NPCM7XX_PINCFG(203,    faninx, MFSEL3, 3,         none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12)),
1134*4882a593Smuzhiyun 	NPCM7XX_PINCFG(204,	  ddc, NONE, 0,           gpio, MFSEL3, 22,	none, NONE, 0,	     SLEW),
1135*4882a593Smuzhiyun 	NPCM7XX_PINCFG(205,	  ddc, NONE, 0,           gpio, MFSEL3, 22,	none, NONE, 0,	     SLEW),
1136*4882a593Smuzhiyun 	NPCM7XX_PINCFG(206,	  ddc, NONE, 0,           gpio, MFSEL3, 22,	none, NONE, 0,	     DSTR(4, 8)),
1137*4882a593Smuzhiyun 	NPCM7XX_PINCFG(207,	  ddc, NONE, 0,           gpio, MFSEL3, 22,	none, NONE, 0,	     DSTR(4, 8)),
1138*4882a593Smuzhiyun 	NPCM7XX_PINCFG(208,       rg2, MFSEL4, 24,         ddr, MFSEL3, 26,     none, NONE, 0,       0),
1139*4882a593Smuzhiyun 	NPCM7XX_PINCFG(209,       rg2, MFSEL4, 24,         ddr, MFSEL3, 26,     none, NONE, 0,       0),
1140*4882a593Smuzhiyun 	NPCM7XX_PINCFG(210,       rg2, MFSEL4, 24,         ddr, MFSEL3, 26,     none, NONE, 0,       0),
1141*4882a593Smuzhiyun 	NPCM7XX_PINCFG(211,       rg2, MFSEL4, 24,         ddr, MFSEL3, 26,     none, NONE, 0,       0),
1142*4882a593Smuzhiyun 	NPCM7XX_PINCFG(212,       rg2, MFSEL4, 24,         ddr, MFSEL3, 26,     none, NONE, 0,       0),
1143*4882a593Smuzhiyun 	NPCM7XX_PINCFG(213,       rg2, MFSEL4, 24,         ddr, MFSEL3, 26,     none, NONE, 0,       0),
1144*4882a593Smuzhiyun 	NPCM7XX_PINCFG(214,       rg2, MFSEL4, 24,         ddr, MFSEL3, 26,     none, NONE, 0,       0),
1145*4882a593Smuzhiyun 	NPCM7XX_PINCFG(215,       rg2, MFSEL4, 24,         ddr, MFSEL3, 26,     none, NONE, 0,       0),
1146*4882a593Smuzhiyun 	NPCM7XX_PINCFG(216,   rg2mdio, MFSEL4, 23,         ddr, MFSEL3, 26,     none, NONE, 0,       0),
1147*4882a593Smuzhiyun 	NPCM7XX_PINCFG(217,   rg2mdio, MFSEL4, 23,         ddr, MFSEL3, 26,     none, NONE, 0,       0),
1148*4882a593Smuzhiyun 	NPCM7XX_PINCFG(218,     wdog1, MFSEL3, 19,        none, NONE, 0,	none, NONE, 0,	     0),
1149*4882a593Smuzhiyun 	NPCM7XX_PINCFG(219,     wdog2, MFSEL3, 20,        none, NONE, 0,	none, NONE, 0,	     DSTR(4, 8)),
1150*4882a593Smuzhiyun 	NPCM7XX_PINCFG(220,	smb12, MFSEL3, 5,	  none, NONE, 0,	none, NONE, 0,	     0),
1151*4882a593Smuzhiyun 	NPCM7XX_PINCFG(221,	smb12, MFSEL3, 5,	  none, NONE, 0,	none, NONE, 0,	     0),
1152*4882a593Smuzhiyun 	NPCM7XX_PINCFG(222,     smb13, MFSEL3, 6,         none, NONE, 0,	none, NONE, 0,	     0),
1153*4882a593Smuzhiyun 	NPCM7XX_PINCFG(223,     smb13, MFSEL3, 6,         none, NONE, 0,	none, NONE, 0,	     0),
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 	NPCM7XX_PINCFG(224,	 spix, MFSEL4, 27,        none, NONE, 0,	none, NONE, 0,	     SLEW),
1156*4882a593Smuzhiyun 	NPCM7XX_PINCFG(225,	 spix, MFSEL4, 27,        none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12) | SLEW | GPO),
1157*4882a593Smuzhiyun 	NPCM7XX_PINCFG(226,	 spix, MFSEL4, 27,        none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12) | SLEW | GPO),
1158*4882a593Smuzhiyun 	NPCM7XX_PINCFG(227,	 spix, MFSEL4, 27,        none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12) | SLEW),
1159*4882a593Smuzhiyun 	NPCM7XX_PINCFG(228,   spixcs1, MFSEL4, 28,        none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12) | SLEW),
1160*4882a593Smuzhiyun 	NPCM7XX_PINCFG(229,	 spix, MFSEL4, 27,        none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12) | SLEW),
1161*4882a593Smuzhiyun 	NPCM7XX_PINCFG(230,	 spix, MFSEL4, 27,        none, NONE, 0,	none, NONE, 0,	     DSTR(8, 12) | SLEW),
1162*4882a593Smuzhiyun 	NPCM7XX_PINCFG(231,    clkreq, MFSEL4, 9,         none, NONE, 0,        none, NONE, 0,	     DSTR(8, 12)),
1163*4882a593Smuzhiyun 	NPCM7XX_PINCFG(253,	 none, NONE, 0,		  none, NONE, 0,	none, NONE, 0,	     GPI), /* SDHC1 power */
1164*4882a593Smuzhiyun 	NPCM7XX_PINCFG(254,	 none, NONE, 0,		  none, NONE, 0,	none, NONE, 0,	     GPI), /* SDHC2 power */
1165*4882a593Smuzhiyun 	NPCM7XX_PINCFG(255,	 none, NONE, 0,		  none, NONE, 0,	none, NONE, 0,	     GPI), /* DACOSEL */
1166*4882a593Smuzhiyun };
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun /* number, name, drv_data */
1169*4882a593Smuzhiyun static const struct pinctrl_pin_desc npcm7xx_pins[] = {
1170*4882a593Smuzhiyun 	PINCTRL_PIN(0,	"GPIO0/IOX1DI"),
1171*4882a593Smuzhiyun 	PINCTRL_PIN(1,	"GPIO1/IOX1LD"),
1172*4882a593Smuzhiyun 	PINCTRL_PIN(2,	"GPIO2/IOX1CK"),
1173*4882a593Smuzhiyun 	PINCTRL_PIN(3,	"GPIO3/IOX1D0"),
1174*4882a593Smuzhiyun 	PINCTRL_PIN(4,	"GPIO4/IOX2DI/SMB1DSDA"),
1175*4882a593Smuzhiyun 	PINCTRL_PIN(5,	"GPIO5/IOX2LD/SMB1DSCL"),
1176*4882a593Smuzhiyun 	PINCTRL_PIN(6,	"GPIO6/IOX2CK/SMB2DSDA"),
1177*4882a593Smuzhiyun 	PINCTRL_PIN(7,	"GPIO7/IOX2D0/SMB2DSCL"),
1178*4882a593Smuzhiyun 	PINCTRL_PIN(8,	"GPIO8/LKGPO1"),
1179*4882a593Smuzhiyun 	PINCTRL_PIN(9,	"GPIO9/LKGPO2"),
1180*4882a593Smuzhiyun 	PINCTRL_PIN(10, "GPIO10/IOXHLD"),
1181*4882a593Smuzhiyun 	PINCTRL_PIN(11, "GPIO11/IOXHCK"),
1182*4882a593Smuzhiyun 	PINCTRL_PIN(12, "GPIO12/GSPICK/SMB5BSCL"),
1183*4882a593Smuzhiyun 	PINCTRL_PIN(13, "GPIO13/GSPIDO/SMB5BSDA"),
1184*4882a593Smuzhiyun 	PINCTRL_PIN(14, "GPIO14/GSPIDI/SMB5CSCL"),
1185*4882a593Smuzhiyun 	PINCTRL_PIN(15, "GPIO15/GSPICS/SMB5CSDA"),
1186*4882a593Smuzhiyun 	PINCTRL_PIN(16, "GPIO16/LKGPO0"),
1187*4882a593Smuzhiyun 	PINCTRL_PIN(17, "GPIO17/PSPI2DI/SMB4DEN"),
1188*4882a593Smuzhiyun 	PINCTRL_PIN(18, "GPIO18/PSPI2D0/SMB4BSDA"),
1189*4882a593Smuzhiyun 	PINCTRL_PIN(19, "GPIO19/PSPI2CK/SMB4BSCL"),
1190*4882a593Smuzhiyun 	PINCTRL_PIN(20, "GPIO20/SMB4CSDA/SMB15SDA"),
1191*4882a593Smuzhiyun 	PINCTRL_PIN(21, "GPIO21/SMB4CSCL/SMB15SCL"),
1192*4882a593Smuzhiyun 	PINCTRL_PIN(22, "GPIO22/SMB4DSDA/SMB14SDA"),
1193*4882a593Smuzhiyun 	PINCTRL_PIN(23, "GPIO23/SMB4DSCL/SMB14SCL"),
1194*4882a593Smuzhiyun 	PINCTRL_PIN(24, "GPIO24/IOXHDO"),
1195*4882a593Smuzhiyun 	PINCTRL_PIN(25, "GPIO25/IOXHDI"),
1196*4882a593Smuzhiyun 	PINCTRL_PIN(26, "GPIO26/SMB5SDA"),
1197*4882a593Smuzhiyun 	PINCTRL_PIN(27, "GPIO27/SMB5SCL"),
1198*4882a593Smuzhiyun 	PINCTRL_PIN(28, "GPIO28/SMB4SDA"),
1199*4882a593Smuzhiyun 	PINCTRL_PIN(29, "GPIO29/SMB4SCL"),
1200*4882a593Smuzhiyun 	PINCTRL_PIN(30, "GPIO30/SMB3SDA"),
1201*4882a593Smuzhiyun 	PINCTRL_PIN(31, "GPIO31/SMB3SCL"),
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 	PINCTRL_PIN(32, "GPIO32/nSPI0CS1"),
1204*4882a593Smuzhiyun 	PINCTRL_PIN(33, "SPI0D2"),
1205*4882a593Smuzhiyun 	PINCTRL_PIN(34, "SPI0D3"),
1206*4882a593Smuzhiyun 	PINCTRL_PIN(37, "GPIO37/SMB3CSDA"),
1207*4882a593Smuzhiyun 	PINCTRL_PIN(38, "GPIO38/SMB3CSCL"),
1208*4882a593Smuzhiyun 	PINCTRL_PIN(39, "GPIO39/SMB3BSDA"),
1209*4882a593Smuzhiyun 	PINCTRL_PIN(40, "GPIO40/SMB3BSCL"),
1210*4882a593Smuzhiyun 	PINCTRL_PIN(41, "GPIO41/BSPRXD"),
1211*4882a593Smuzhiyun 	PINCTRL_PIN(42, "GPO42/BSPTXD/STRAP11"),
1212*4882a593Smuzhiyun 	PINCTRL_PIN(43, "GPIO43/RXD1/JTMS2/BU1RXD"),
1213*4882a593Smuzhiyun 	PINCTRL_PIN(44, "GPIO44/nCTS1/JTDI2/BU1CTS"),
1214*4882a593Smuzhiyun 	PINCTRL_PIN(45, "GPIO45/nDCD1/JTDO2"),
1215*4882a593Smuzhiyun 	PINCTRL_PIN(46, "GPIO46/nDSR1/JTCK2"),
1216*4882a593Smuzhiyun 	PINCTRL_PIN(47, "GPIO47/nRI1/JCP_RDY2"),
1217*4882a593Smuzhiyun 	PINCTRL_PIN(48, "GPIO48/TXD2/BSPTXD"),
1218*4882a593Smuzhiyun 	PINCTRL_PIN(49, "GPIO49/RXD2/BSPRXD"),
1219*4882a593Smuzhiyun 	PINCTRL_PIN(50, "GPIO50/nCTS2"),
1220*4882a593Smuzhiyun 	PINCTRL_PIN(51, "GPO51/nRTS2/STRAP2"),
1221*4882a593Smuzhiyun 	PINCTRL_PIN(52, "GPIO52/nDCD2"),
1222*4882a593Smuzhiyun 	PINCTRL_PIN(53, "GPO53/nDTR2_BOUT2/STRAP1"),
1223*4882a593Smuzhiyun 	PINCTRL_PIN(54, "GPIO54/nDSR2"),
1224*4882a593Smuzhiyun 	PINCTRL_PIN(55, "GPIO55/nRI2"),
1225*4882a593Smuzhiyun 	PINCTRL_PIN(56, "GPIO56/R1RXERR"),
1226*4882a593Smuzhiyun 	PINCTRL_PIN(57, "GPIO57/R1MDC"),
1227*4882a593Smuzhiyun 	PINCTRL_PIN(58, "GPIO58/R1MDIO"),
1228*4882a593Smuzhiyun 	PINCTRL_PIN(59, "GPIO59/SMB3DSDA"),
1229*4882a593Smuzhiyun 	PINCTRL_PIN(60, "GPIO60/SMB3DSCL"),
1230*4882a593Smuzhiyun 	PINCTRL_PIN(61, "GPO61/nDTR1_BOUT1/STRAP6"),
1231*4882a593Smuzhiyun 	PINCTRL_PIN(62, "GPO62/nRTST1/STRAP5"),
1232*4882a593Smuzhiyun 	PINCTRL_PIN(63, "GPO63/TXD1/STRAP4"),
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun 	PINCTRL_PIN(64, "GPIO64/FANIN0"),
1235*4882a593Smuzhiyun 	PINCTRL_PIN(65, "GPIO65/FANIN1"),
1236*4882a593Smuzhiyun 	PINCTRL_PIN(66, "GPIO66/FANIN2"),
1237*4882a593Smuzhiyun 	PINCTRL_PIN(67, "GPIO67/FANIN3"),
1238*4882a593Smuzhiyun 	PINCTRL_PIN(68, "GPIO68/FANIN4"),
1239*4882a593Smuzhiyun 	PINCTRL_PIN(69, "GPIO69/FANIN5"),
1240*4882a593Smuzhiyun 	PINCTRL_PIN(70, "GPIO70/FANIN6"),
1241*4882a593Smuzhiyun 	PINCTRL_PIN(71, "GPIO71/FANIN7"),
1242*4882a593Smuzhiyun 	PINCTRL_PIN(72, "GPIO72/FANIN8"),
1243*4882a593Smuzhiyun 	PINCTRL_PIN(73, "GPIO73/FANIN9"),
1244*4882a593Smuzhiyun 	PINCTRL_PIN(74, "GPIO74/FANIN10"),
1245*4882a593Smuzhiyun 	PINCTRL_PIN(75, "GPIO75/FANIN11"),
1246*4882a593Smuzhiyun 	PINCTRL_PIN(76, "GPIO76/FANIN12"),
1247*4882a593Smuzhiyun 	PINCTRL_PIN(77, "GPIO77/FANIN13"),
1248*4882a593Smuzhiyun 	PINCTRL_PIN(78, "GPIO78/FANIN14"),
1249*4882a593Smuzhiyun 	PINCTRL_PIN(79, "GPIO79/FANIN15"),
1250*4882a593Smuzhiyun 	PINCTRL_PIN(80, "GPIO80/PWM0"),
1251*4882a593Smuzhiyun 	PINCTRL_PIN(81, "GPIO81/PWM1"),
1252*4882a593Smuzhiyun 	PINCTRL_PIN(82, "GPIO82/PWM2"),
1253*4882a593Smuzhiyun 	PINCTRL_PIN(83, "GPIO83/PWM3"),
1254*4882a593Smuzhiyun 	PINCTRL_PIN(84, "GPIO84/R2TXD0"),
1255*4882a593Smuzhiyun 	PINCTRL_PIN(85, "GPIO85/R2TXD1"),
1256*4882a593Smuzhiyun 	PINCTRL_PIN(86, "GPIO86/R2TXEN"),
1257*4882a593Smuzhiyun 	PINCTRL_PIN(87, "GPIO87/R2RXD0"),
1258*4882a593Smuzhiyun 	PINCTRL_PIN(88, "GPIO88/R2RXD1"),
1259*4882a593Smuzhiyun 	PINCTRL_PIN(89, "GPIO89/R2CRSDV"),
1260*4882a593Smuzhiyun 	PINCTRL_PIN(90, "GPIO90/R2RXERR"),
1261*4882a593Smuzhiyun 	PINCTRL_PIN(91, "GPIO91/R2MDC"),
1262*4882a593Smuzhiyun 	PINCTRL_PIN(92, "GPIO92/R2MDIO"),
1263*4882a593Smuzhiyun 	PINCTRL_PIN(93, "GPIO93/GA20/SMB5DSCL"),
1264*4882a593Smuzhiyun 	PINCTRL_PIN(94, "GPIO94/nKBRST/SMB5DSDA"),
1265*4882a593Smuzhiyun 	PINCTRL_PIN(95, "GPIO95/nLRESET/nESPIRST"),
1266*4882a593Smuzhiyun 
1267*4882a593Smuzhiyun 	PINCTRL_PIN(96, "GPIO96/RG1TXD0"),
1268*4882a593Smuzhiyun 	PINCTRL_PIN(97, "GPIO97/RG1TXD1"),
1269*4882a593Smuzhiyun 	PINCTRL_PIN(98, "GPIO98/RG1TXD2"),
1270*4882a593Smuzhiyun 	PINCTRL_PIN(99, "GPIO99/RG1TXD3"),
1271*4882a593Smuzhiyun 	PINCTRL_PIN(100, "GPIO100/RG1TXC"),
1272*4882a593Smuzhiyun 	PINCTRL_PIN(101, "GPIO101/RG1TXCTL"),
1273*4882a593Smuzhiyun 	PINCTRL_PIN(102, "GPIO102/RG1RXD0"),
1274*4882a593Smuzhiyun 	PINCTRL_PIN(103, "GPIO103/RG1RXD1"),
1275*4882a593Smuzhiyun 	PINCTRL_PIN(104, "GPIO104/RG1RXD2"),
1276*4882a593Smuzhiyun 	PINCTRL_PIN(105, "GPIO105/RG1RXD3"),
1277*4882a593Smuzhiyun 	PINCTRL_PIN(106, "GPIO106/RG1RXC"),
1278*4882a593Smuzhiyun 	PINCTRL_PIN(107, "GPIO107/RG1RXCTL"),
1279*4882a593Smuzhiyun 	PINCTRL_PIN(108, "GPIO108/RG1MDC"),
1280*4882a593Smuzhiyun 	PINCTRL_PIN(109, "GPIO109/RG1MDIO"),
1281*4882a593Smuzhiyun 	PINCTRL_PIN(110, "GPIO110/RG2TXD0/DDRV0"),
1282*4882a593Smuzhiyun 	PINCTRL_PIN(111, "GPIO111/RG2TXD1/DDRV1"),
1283*4882a593Smuzhiyun 	PINCTRL_PIN(112, "GPIO112/RG2TXD2/DDRV2"),
1284*4882a593Smuzhiyun 	PINCTRL_PIN(113, "GPIO113/RG2TXD3/DDRV3"),
1285*4882a593Smuzhiyun 	PINCTRL_PIN(114, "GPIO114/SMB0SCL"),
1286*4882a593Smuzhiyun 	PINCTRL_PIN(115, "GPIO115/SMB0SDA"),
1287*4882a593Smuzhiyun 	PINCTRL_PIN(116, "GPIO116/SMB1SCL"),
1288*4882a593Smuzhiyun 	PINCTRL_PIN(117, "GPIO117/SMB1SDA"),
1289*4882a593Smuzhiyun 	PINCTRL_PIN(118, "GPIO118/SMB2SCL"),
1290*4882a593Smuzhiyun 	PINCTRL_PIN(119, "GPIO119/SMB2SDA"),
1291*4882a593Smuzhiyun 	PINCTRL_PIN(120, "GPIO120/SMB2CSDA"),
1292*4882a593Smuzhiyun 	PINCTRL_PIN(121, "GPIO121/SMB2CSCL"),
1293*4882a593Smuzhiyun 	PINCTRL_PIN(122, "GPIO122/SMB2BSDA"),
1294*4882a593Smuzhiyun 	PINCTRL_PIN(123, "GPIO123/SMB2BSCL"),
1295*4882a593Smuzhiyun 	PINCTRL_PIN(124, "GPIO124/SMB1CSDA"),
1296*4882a593Smuzhiyun 	PINCTRL_PIN(125, "GPIO125/SMB1CSCL"),
1297*4882a593Smuzhiyun 	PINCTRL_PIN(126, "GPIO126/SMB1BSDA"),
1298*4882a593Smuzhiyun 	PINCTRL_PIN(127, "GPIO127/SMB1BSCL"),
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun 	PINCTRL_PIN(128, "GPIO128/SMB8SCL"),
1301*4882a593Smuzhiyun 	PINCTRL_PIN(129, "GPIO129/SMB8SDA"),
1302*4882a593Smuzhiyun 	PINCTRL_PIN(130, "GPIO130/SMB9SCL"),
1303*4882a593Smuzhiyun 	PINCTRL_PIN(131, "GPIO131/SMB9SDA"),
1304*4882a593Smuzhiyun 	PINCTRL_PIN(132, "GPIO132/SMB10SCL"),
1305*4882a593Smuzhiyun 	PINCTRL_PIN(133, "GPIO133/SMB10SDA"),
1306*4882a593Smuzhiyun 	PINCTRL_PIN(134, "GPIO134/SMB11SCL"),
1307*4882a593Smuzhiyun 	PINCTRL_PIN(135, "GPIO135/SMB11SDA"),
1308*4882a593Smuzhiyun 	PINCTRL_PIN(136, "GPIO136/SD1DT0"),
1309*4882a593Smuzhiyun 	PINCTRL_PIN(137, "GPIO137/SD1DT1"),
1310*4882a593Smuzhiyun 	PINCTRL_PIN(138, "GPIO138/SD1DT2"),
1311*4882a593Smuzhiyun 	PINCTRL_PIN(139, "GPIO139/SD1DT3"),
1312*4882a593Smuzhiyun 	PINCTRL_PIN(140, "GPIO140/SD1CLK"),
1313*4882a593Smuzhiyun 	PINCTRL_PIN(141, "GPIO141/SD1WP"),
1314*4882a593Smuzhiyun 	PINCTRL_PIN(142, "GPIO142/SD1CMD"),
1315*4882a593Smuzhiyun 	PINCTRL_PIN(143, "GPIO143/SD1CD/SD1PWR"),
1316*4882a593Smuzhiyun 	PINCTRL_PIN(144, "GPIO144/PWM4"),
1317*4882a593Smuzhiyun 	PINCTRL_PIN(145, "GPIO145/PWM5"),
1318*4882a593Smuzhiyun 	PINCTRL_PIN(146, "GPIO146/PWM6"),
1319*4882a593Smuzhiyun 	PINCTRL_PIN(147, "GPIO147/PWM7"),
1320*4882a593Smuzhiyun 	PINCTRL_PIN(148, "GPIO148/MMCDT4"),
1321*4882a593Smuzhiyun 	PINCTRL_PIN(149, "GPIO149/MMCDT5"),
1322*4882a593Smuzhiyun 	PINCTRL_PIN(150, "GPIO150/MMCDT6"),
1323*4882a593Smuzhiyun 	PINCTRL_PIN(151, "GPIO151/MMCDT7"),
1324*4882a593Smuzhiyun 	PINCTRL_PIN(152, "GPIO152/MMCCLK"),
1325*4882a593Smuzhiyun 	PINCTRL_PIN(153, "GPIO153/MMCWP"),
1326*4882a593Smuzhiyun 	PINCTRL_PIN(154, "GPIO154/MMCCMD"),
1327*4882a593Smuzhiyun 	PINCTRL_PIN(155, "GPIO155/nMMCCD/nMMCRST"),
1328*4882a593Smuzhiyun 	PINCTRL_PIN(156, "GPIO156/MMCDT0"),
1329*4882a593Smuzhiyun 	PINCTRL_PIN(157, "GPIO157/MMCDT1"),
1330*4882a593Smuzhiyun 	PINCTRL_PIN(158, "GPIO158/MMCDT2"),
1331*4882a593Smuzhiyun 	PINCTRL_PIN(159, "GPIO159/MMCDT3"),
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun 	PINCTRL_PIN(160, "GPIO160/CLKOUT/RNGOSCOUT"),
1334*4882a593Smuzhiyun 	PINCTRL_PIN(161, "GPIO161/nLFRAME/nESPICS"),
1335*4882a593Smuzhiyun 	PINCTRL_PIN(162, "GPIO162/SERIRQ"),
1336*4882a593Smuzhiyun 	PINCTRL_PIN(163, "GPIO163/LCLK/ESPICLK"),
1337*4882a593Smuzhiyun 	PINCTRL_PIN(164, "GPIO164/LAD0/ESPI_IO0"/*dscnt6*/),
1338*4882a593Smuzhiyun 	PINCTRL_PIN(165, "GPIO165/LAD1/ESPI_IO1"/*dscnt6*/),
1339*4882a593Smuzhiyun 	PINCTRL_PIN(166, "GPIO166/LAD2/ESPI_IO2"/*dscnt6*/),
1340*4882a593Smuzhiyun 	PINCTRL_PIN(167, "GPIO167/LAD3/ESPI_IO3"/*dscnt6*/),
1341*4882a593Smuzhiyun 	PINCTRL_PIN(168, "GPIO168/nCLKRUN/nESPIALERT"),
1342*4882a593Smuzhiyun 	PINCTRL_PIN(169, "GPIO169/nSCIPME"),
1343*4882a593Smuzhiyun 	PINCTRL_PIN(170, "GPIO170/nSMI"),
1344*4882a593Smuzhiyun 	PINCTRL_PIN(171, "GPIO171/SMB6SCL"),
1345*4882a593Smuzhiyun 	PINCTRL_PIN(172, "GPIO172/SMB6SDA"),
1346*4882a593Smuzhiyun 	PINCTRL_PIN(173, "GPIO173/SMB7SCL"),
1347*4882a593Smuzhiyun 	PINCTRL_PIN(174, "GPIO174/SMB7SDA"),
1348*4882a593Smuzhiyun 	PINCTRL_PIN(175, "GPIO175/PSPI1CK/FANIN19"),
1349*4882a593Smuzhiyun 	PINCTRL_PIN(176, "GPIO176/PSPI1DO/FANIN18"),
1350*4882a593Smuzhiyun 	PINCTRL_PIN(177, "GPIO177/PSPI1DI/FANIN17"),
1351*4882a593Smuzhiyun 	PINCTRL_PIN(178, "GPIO178/R1TXD0"),
1352*4882a593Smuzhiyun 	PINCTRL_PIN(179, "GPIO179/R1TXD1"),
1353*4882a593Smuzhiyun 	PINCTRL_PIN(180, "GPIO180/R1TXEN"),
1354*4882a593Smuzhiyun 	PINCTRL_PIN(181, "GPIO181/R1RXD0"),
1355*4882a593Smuzhiyun 	PINCTRL_PIN(182, "GPIO182/R1RXD1"),
1356*4882a593Smuzhiyun 	PINCTRL_PIN(183, "GPIO183/SPI3CK"),
1357*4882a593Smuzhiyun 	PINCTRL_PIN(184, "GPO184/SPI3D0/STRAP9"),
1358*4882a593Smuzhiyun 	PINCTRL_PIN(185, "GPO185/SPI3D1/STRAP10"),
1359*4882a593Smuzhiyun 	PINCTRL_PIN(186, "GPIO186/nSPI3CS0"),
1360*4882a593Smuzhiyun 	PINCTRL_PIN(187, "GPIO187/nSPI3CS1"),
1361*4882a593Smuzhiyun 	PINCTRL_PIN(188, "GPIO188/SPI3D2/nSPI3CS2"),
1362*4882a593Smuzhiyun 	PINCTRL_PIN(189, "GPIO189/SPI3D3/nSPI3CS3"),
1363*4882a593Smuzhiyun 	PINCTRL_PIN(190, "GPIO190/nPRD_SMI"),
1364*4882a593Smuzhiyun 	PINCTRL_PIN(191, "GPIO191"),
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun 	PINCTRL_PIN(192, "GPIO192"),
1367*4882a593Smuzhiyun 	PINCTRL_PIN(193, "GPIO193/R1CRSDV"),
1368*4882a593Smuzhiyun 	PINCTRL_PIN(194, "GPIO194/SMB0BSCL"),
1369*4882a593Smuzhiyun 	PINCTRL_PIN(195, "GPIO195/SMB0BSDA"),
1370*4882a593Smuzhiyun 	PINCTRL_PIN(196, "GPIO196/SMB0CSCL"),
1371*4882a593Smuzhiyun 	PINCTRL_PIN(197, "GPIO197/SMB0DEN"),
1372*4882a593Smuzhiyun 	PINCTRL_PIN(198, "GPIO198/SMB0DSDA"),
1373*4882a593Smuzhiyun 	PINCTRL_PIN(199, "GPIO199/SMB0DSCL"),
1374*4882a593Smuzhiyun 	PINCTRL_PIN(200, "GPIO200/R2CK"),
1375*4882a593Smuzhiyun 	PINCTRL_PIN(201, "GPIO201/R1CK"),
1376*4882a593Smuzhiyun 	PINCTRL_PIN(202, "GPIO202/SMB0CSDA"),
1377*4882a593Smuzhiyun 	PINCTRL_PIN(203, "GPIO203/FANIN16"),
1378*4882a593Smuzhiyun 	PINCTRL_PIN(204, "GPIO204/DDC2SCL"),
1379*4882a593Smuzhiyun 	PINCTRL_PIN(205, "GPIO205/DDC2SDA"),
1380*4882a593Smuzhiyun 	PINCTRL_PIN(206, "GPIO206/HSYNC2"),
1381*4882a593Smuzhiyun 	PINCTRL_PIN(207, "GPIO207/VSYNC2"),
1382*4882a593Smuzhiyun 	PINCTRL_PIN(208, "GPIO208/RG2TXC/DVCK"),
1383*4882a593Smuzhiyun 	PINCTRL_PIN(209, "GPIO209/RG2TXCTL/DDRV4"),
1384*4882a593Smuzhiyun 	PINCTRL_PIN(210, "GPIO210/RG2RXD0/DDRV5"),
1385*4882a593Smuzhiyun 	PINCTRL_PIN(211, "GPIO211/RG2RXD1/DDRV6"),
1386*4882a593Smuzhiyun 	PINCTRL_PIN(212, "GPIO212/RG2RXD2/DDRV7"),
1387*4882a593Smuzhiyun 	PINCTRL_PIN(213, "GPIO213/RG2RXD3/DDRV8"),
1388*4882a593Smuzhiyun 	PINCTRL_PIN(214, "GPIO214/RG2RXC/DDRV9"),
1389*4882a593Smuzhiyun 	PINCTRL_PIN(215, "GPIO215/RG2RXCTL/DDRV10"),
1390*4882a593Smuzhiyun 	PINCTRL_PIN(216, "GPIO216/RG2MDC/DDRV11"),
1391*4882a593Smuzhiyun 	PINCTRL_PIN(217, "GPIO217/RG2MDIO/DVHSYNC"),
1392*4882a593Smuzhiyun 	PINCTRL_PIN(218, "GPIO218/nWDO1"),
1393*4882a593Smuzhiyun 	PINCTRL_PIN(219, "GPIO219/nWDO2"),
1394*4882a593Smuzhiyun 	PINCTRL_PIN(220, "GPIO220/SMB12SCL"),
1395*4882a593Smuzhiyun 	PINCTRL_PIN(221, "GPIO221/SMB12SDA"),
1396*4882a593Smuzhiyun 	PINCTRL_PIN(222, "GPIO222/SMB13SCL"),
1397*4882a593Smuzhiyun 	PINCTRL_PIN(223, "GPIO223/SMB13SDA"),
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun 	PINCTRL_PIN(224, "GPIO224/SPIXCK"),
1400*4882a593Smuzhiyun 	PINCTRL_PIN(225, "GPO225/SPIXD0/STRAP12"),
1401*4882a593Smuzhiyun 	PINCTRL_PIN(226, "GPO226/SPIXD1/STRAP13"),
1402*4882a593Smuzhiyun 	PINCTRL_PIN(227, "GPIO227/nSPIXCS0"),
1403*4882a593Smuzhiyun 	PINCTRL_PIN(228, "GPIO228/nSPIXCS1"),
1404*4882a593Smuzhiyun 	PINCTRL_PIN(229, "GPO229/SPIXD2/STRAP3"),
1405*4882a593Smuzhiyun 	PINCTRL_PIN(230, "GPIO230/SPIXD3"),
1406*4882a593Smuzhiyun 	PINCTRL_PIN(231, "GPIO231/nCLKREQ"),
1407*4882a593Smuzhiyun 	PINCTRL_PIN(255, "GPI255/DACOSEL"),
1408*4882a593Smuzhiyun };
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun /* Enable mode in pin group */
npcm7xx_setfunc(struct regmap * gcr_regmap,const unsigned int * pin,int pin_number,int mode)1411*4882a593Smuzhiyun static void npcm7xx_setfunc(struct regmap *gcr_regmap, const unsigned int *pin,
1412*4882a593Smuzhiyun 			    int pin_number, int mode)
1413*4882a593Smuzhiyun {
1414*4882a593Smuzhiyun 	const struct npcm7xx_pincfg *cfg;
1415*4882a593Smuzhiyun 	int i;
1416*4882a593Smuzhiyun 
1417*4882a593Smuzhiyun 	for (i = 0 ; i < pin_number ; i++) {
1418*4882a593Smuzhiyun 		cfg = &pincfg[pin[i]];
1419*4882a593Smuzhiyun 		if (mode == fn_gpio || cfg->fn0 == mode || cfg->fn1 == mode || cfg->fn2 == mode) {
1420*4882a593Smuzhiyun 			if (cfg->reg0)
1421*4882a593Smuzhiyun 				regmap_update_bits(gcr_regmap, cfg->reg0,
1422*4882a593Smuzhiyun 						   BIT(cfg->bit0),
1423*4882a593Smuzhiyun 						   !!(cfg->fn0 == mode) ?
1424*4882a593Smuzhiyun 						   BIT(cfg->bit0) : 0);
1425*4882a593Smuzhiyun 			if (cfg->reg1)
1426*4882a593Smuzhiyun 				regmap_update_bits(gcr_regmap, cfg->reg1,
1427*4882a593Smuzhiyun 						   BIT(cfg->bit1),
1428*4882a593Smuzhiyun 						   !!(cfg->fn1 == mode) ?
1429*4882a593Smuzhiyun 						   BIT(cfg->bit1) : 0);
1430*4882a593Smuzhiyun 			if (cfg->reg2)
1431*4882a593Smuzhiyun 				regmap_update_bits(gcr_regmap, cfg->reg2,
1432*4882a593Smuzhiyun 						   BIT(cfg->bit2),
1433*4882a593Smuzhiyun 						   !!(cfg->fn2 == mode) ?
1434*4882a593Smuzhiyun 						   BIT(cfg->bit2) : 0);
1435*4882a593Smuzhiyun 		}
1436*4882a593Smuzhiyun 	}
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun /* Get slew rate of pin (high/low) */
npcm7xx_get_slew_rate(struct npcm7xx_gpio * bank,struct regmap * gcr_regmap,unsigned int pin)1440*4882a593Smuzhiyun static int npcm7xx_get_slew_rate(struct npcm7xx_gpio *bank,
1441*4882a593Smuzhiyun 				 struct regmap *gcr_regmap, unsigned int pin)
1442*4882a593Smuzhiyun {
1443*4882a593Smuzhiyun 	u32 val;
1444*4882a593Smuzhiyun 	int gpio = (pin % bank->gc.ngpio);
1445*4882a593Smuzhiyun 	unsigned long pinmask = BIT(gpio);
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun 	if (pincfg[pin].flag & SLEW)
1448*4882a593Smuzhiyun 		return ioread32(bank->base + NPCM7XX_GP_N_OSRC)
1449*4882a593Smuzhiyun 		& pinmask;
1450*4882a593Smuzhiyun 	/* LPC Slew rate in SRCNT register */
1451*4882a593Smuzhiyun 	if (pincfg[pin].flag & SLEWLPC) {
1452*4882a593Smuzhiyun 		regmap_read(gcr_regmap, NPCM7XX_GCR_SRCNT, &val);
1453*4882a593Smuzhiyun 		return !!(val & SRCNT_ESPI);
1454*4882a593Smuzhiyun 	}
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 	return -EINVAL;
1457*4882a593Smuzhiyun }
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun /* Set slew rate of pin (high/low) */
npcm7xx_set_slew_rate(struct npcm7xx_gpio * bank,struct regmap * gcr_regmap,unsigned int pin,int arg)1460*4882a593Smuzhiyun static int npcm7xx_set_slew_rate(struct npcm7xx_gpio *bank,
1461*4882a593Smuzhiyun 				 struct regmap *gcr_regmap, unsigned int pin,
1462*4882a593Smuzhiyun 				 int arg)
1463*4882a593Smuzhiyun {
1464*4882a593Smuzhiyun 	int gpio = BIT(pin % bank->gc.ngpio);
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun 	if (pincfg[pin].flag & SLEW) {
1467*4882a593Smuzhiyun 		switch (arg) {
1468*4882a593Smuzhiyun 		case 0:
1469*4882a593Smuzhiyun 			npcm_gpio_clr(&bank->gc, bank->base + NPCM7XX_GP_N_OSRC,
1470*4882a593Smuzhiyun 				      gpio);
1471*4882a593Smuzhiyun 			return 0;
1472*4882a593Smuzhiyun 		case 1:
1473*4882a593Smuzhiyun 			npcm_gpio_set(&bank->gc, bank->base + NPCM7XX_GP_N_OSRC,
1474*4882a593Smuzhiyun 				      gpio);
1475*4882a593Smuzhiyun 			return 0;
1476*4882a593Smuzhiyun 		default:
1477*4882a593Smuzhiyun 			return -EINVAL;
1478*4882a593Smuzhiyun 		}
1479*4882a593Smuzhiyun 	}
1480*4882a593Smuzhiyun 	/* LPC Slew rate in SRCNT register */
1481*4882a593Smuzhiyun 	if (pincfg[pin].flag & SLEWLPC) {
1482*4882a593Smuzhiyun 		switch (arg) {
1483*4882a593Smuzhiyun 		case 0:
1484*4882a593Smuzhiyun 			regmap_update_bits(gcr_regmap, NPCM7XX_GCR_SRCNT,
1485*4882a593Smuzhiyun 					   SRCNT_ESPI, 0);
1486*4882a593Smuzhiyun 			return 0;
1487*4882a593Smuzhiyun 		case 1:
1488*4882a593Smuzhiyun 			regmap_update_bits(gcr_regmap, NPCM7XX_GCR_SRCNT,
1489*4882a593Smuzhiyun 					   SRCNT_ESPI, SRCNT_ESPI);
1490*4882a593Smuzhiyun 			return 0;
1491*4882a593Smuzhiyun 		default:
1492*4882a593Smuzhiyun 			return -EINVAL;
1493*4882a593Smuzhiyun 		}
1494*4882a593Smuzhiyun 	}
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun 	return -EINVAL;
1497*4882a593Smuzhiyun }
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun /* Get drive strength for a pin, if supported */
npcm7xx_get_drive_strength(struct pinctrl_dev * pctldev,unsigned int pin)1500*4882a593Smuzhiyun static int npcm7xx_get_drive_strength(struct pinctrl_dev *pctldev,
1501*4882a593Smuzhiyun 				      unsigned int pin)
1502*4882a593Smuzhiyun {
1503*4882a593Smuzhiyun 	struct npcm7xx_pinctrl *npcm = pinctrl_dev_get_drvdata(pctldev);
1504*4882a593Smuzhiyun 	struct npcm7xx_gpio *bank =
1505*4882a593Smuzhiyun 		&npcm->gpio_bank[pin / NPCM7XX_GPIO_PER_BANK];
1506*4882a593Smuzhiyun 	int gpio = (pin % bank->gc.ngpio);
1507*4882a593Smuzhiyun 	unsigned long pinmask = BIT(gpio);
1508*4882a593Smuzhiyun 	u32 ds = 0;
1509*4882a593Smuzhiyun 	int flg, val;
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun 	flg = pincfg[pin].flag;
1512*4882a593Smuzhiyun 	if (flg & DRIVE_STRENGTH_MASK) {
1513*4882a593Smuzhiyun 		/* Get standard reading */
1514*4882a593Smuzhiyun 		val = ioread32(bank->base + NPCM7XX_GP_N_ODSC)
1515*4882a593Smuzhiyun 		& pinmask;
1516*4882a593Smuzhiyun 		ds = val ? DSHI(flg) : DSLO(flg);
1517*4882a593Smuzhiyun 		dev_dbg(bank->gc.parent,
1518*4882a593Smuzhiyun 			"pin %d strength %d = %d\n", pin, val, ds);
1519*4882a593Smuzhiyun 		return ds;
1520*4882a593Smuzhiyun 	}
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun 	return -EINVAL;
1523*4882a593Smuzhiyun }
1524*4882a593Smuzhiyun 
1525*4882a593Smuzhiyun /* Set drive strength for a pin, if supported */
npcm7xx_set_drive_strength(struct npcm7xx_pinctrl * npcm,unsigned int pin,int nval)1526*4882a593Smuzhiyun static int npcm7xx_set_drive_strength(struct npcm7xx_pinctrl *npcm,
1527*4882a593Smuzhiyun 				      unsigned int pin, int nval)
1528*4882a593Smuzhiyun {
1529*4882a593Smuzhiyun 	int v;
1530*4882a593Smuzhiyun 	struct npcm7xx_gpio *bank =
1531*4882a593Smuzhiyun 		&npcm->gpio_bank[pin / NPCM7XX_GPIO_PER_BANK];
1532*4882a593Smuzhiyun 	int gpio = BIT(pin % bank->gc.ngpio);
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun 	v = (pincfg[pin].flag & DRIVE_STRENGTH_MASK);
1535*4882a593Smuzhiyun 	if (!nval || !v)
1536*4882a593Smuzhiyun 		return -ENOTSUPP;
1537*4882a593Smuzhiyun 	if (DSLO(v) == nval) {
1538*4882a593Smuzhiyun 		dev_dbg(bank->gc.parent,
1539*4882a593Smuzhiyun 			"setting pin %d to low strength [%d]\n", pin, nval);
1540*4882a593Smuzhiyun 		npcm_gpio_clr(&bank->gc, bank->base + NPCM7XX_GP_N_ODSC, gpio);
1541*4882a593Smuzhiyun 		return 0;
1542*4882a593Smuzhiyun 	} else if (DSHI(v) == nval) {
1543*4882a593Smuzhiyun 		dev_dbg(bank->gc.parent,
1544*4882a593Smuzhiyun 			"setting pin %d to high strength [%d]\n", pin, nval);
1545*4882a593Smuzhiyun 		npcm_gpio_set(&bank->gc, bank->base + NPCM7XX_GP_N_ODSC, gpio);
1546*4882a593Smuzhiyun 		return 0;
1547*4882a593Smuzhiyun 	}
1548*4882a593Smuzhiyun 
1549*4882a593Smuzhiyun 	return -ENOTSUPP;
1550*4882a593Smuzhiyun }
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun /* pinctrl_ops */
npcm7xx_pin_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned int offset)1553*4882a593Smuzhiyun static void npcm7xx_pin_dbg_show(struct pinctrl_dev *pctldev,
1554*4882a593Smuzhiyun 				 struct seq_file *s, unsigned int offset)
1555*4882a593Smuzhiyun {
1556*4882a593Smuzhiyun 	seq_printf(s, "pinctrl_ops.dbg: %d", offset);
1557*4882a593Smuzhiyun }
1558*4882a593Smuzhiyun 
npcm7xx_get_groups_count(struct pinctrl_dev * pctldev)1559*4882a593Smuzhiyun static int npcm7xx_get_groups_count(struct pinctrl_dev *pctldev)
1560*4882a593Smuzhiyun {
1561*4882a593Smuzhiyun 	struct npcm7xx_pinctrl *npcm = pinctrl_dev_get_drvdata(pctldev);
1562*4882a593Smuzhiyun 
1563*4882a593Smuzhiyun 	dev_dbg(npcm->dev, "group size: %zu\n", ARRAY_SIZE(npcm7xx_groups));
1564*4882a593Smuzhiyun 	return ARRAY_SIZE(npcm7xx_groups);
1565*4882a593Smuzhiyun }
1566*4882a593Smuzhiyun 
npcm7xx_get_group_name(struct pinctrl_dev * pctldev,unsigned int selector)1567*4882a593Smuzhiyun static const char *npcm7xx_get_group_name(struct pinctrl_dev *pctldev,
1568*4882a593Smuzhiyun 					  unsigned int selector)
1569*4882a593Smuzhiyun {
1570*4882a593Smuzhiyun 	return npcm7xx_groups[selector].name;
1571*4882a593Smuzhiyun }
1572*4882a593Smuzhiyun 
npcm7xx_get_group_pins(struct pinctrl_dev * pctldev,unsigned int selector,const unsigned int ** pins,unsigned int * npins)1573*4882a593Smuzhiyun static int npcm7xx_get_group_pins(struct pinctrl_dev *pctldev,
1574*4882a593Smuzhiyun 				  unsigned int selector,
1575*4882a593Smuzhiyun 				  const unsigned int **pins,
1576*4882a593Smuzhiyun 				  unsigned int *npins)
1577*4882a593Smuzhiyun {
1578*4882a593Smuzhiyun 	*npins = npcm7xx_groups[selector].npins;
1579*4882a593Smuzhiyun 	*pins  = npcm7xx_groups[selector].pins;
1580*4882a593Smuzhiyun 
1581*4882a593Smuzhiyun 	return 0;
1582*4882a593Smuzhiyun }
1583*4882a593Smuzhiyun 
npcm7xx_dt_node_to_map(struct pinctrl_dev * pctldev,struct device_node * np_config,struct pinctrl_map ** map,u32 * num_maps)1584*4882a593Smuzhiyun static int npcm7xx_dt_node_to_map(struct pinctrl_dev *pctldev,
1585*4882a593Smuzhiyun 				  struct device_node *np_config,
1586*4882a593Smuzhiyun 				  struct pinctrl_map **map,
1587*4882a593Smuzhiyun 				  u32 *num_maps)
1588*4882a593Smuzhiyun {
1589*4882a593Smuzhiyun 	struct npcm7xx_pinctrl *npcm = pinctrl_dev_get_drvdata(pctldev);
1590*4882a593Smuzhiyun 
1591*4882a593Smuzhiyun 	dev_dbg(npcm->dev, "dt_node_to_map: %s\n", np_config->name);
1592*4882a593Smuzhiyun 	return pinconf_generic_dt_node_to_map(pctldev, np_config,
1593*4882a593Smuzhiyun 					      map, num_maps,
1594*4882a593Smuzhiyun 					      PIN_MAP_TYPE_INVALID);
1595*4882a593Smuzhiyun }
1596*4882a593Smuzhiyun 
npcm7xx_dt_free_map(struct pinctrl_dev * pctldev,struct pinctrl_map * map,u32 num_maps)1597*4882a593Smuzhiyun static void npcm7xx_dt_free_map(struct pinctrl_dev *pctldev,
1598*4882a593Smuzhiyun 				struct pinctrl_map *map, u32 num_maps)
1599*4882a593Smuzhiyun {
1600*4882a593Smuzhiyun 	kfree(map);
1601*4882a593Smuzhiyun }
1602*4882a593Smuzhiyun 
1603*4882a593Smuzhiyun static const struct pinctrl_ops npcm7xx_pinctrl_ops = {
1604*4882a593Smuzhiyun 	.get_groups_count = npcm7xx_get_groups_count,
1605*4882a593Smuzhiyun 	.get_group_name = npcm7xx_get_group_name,
1606*4882a593Smuzhiyun 	.get_group_pins = npcm7xx_get_group_pins,
1607*4882a593Smuzhiyun 	.pin_dbg_show = npcm7xx_pin_dbg_show,
1608*4882a593Smuzhiyun 	.dt_node_to_map = npcm7xx_dt_node_to_map,
1609*4882a593Smuzhiyun 	.dt_free_map = npcm7xx_dt_free_map,
1610*4882a593Smuzhiyun };
1611*4882a593Smuzhiyun 
1612*4882a593Smuzhiyun /* pinmux_ops  */
npcm7xx_get_functions_count(struct pinctrl_dev * pctldev)1613*4882a593Smuzhiyun static int npcm7xx_get_functions_count(struct pinctrl_dev *pctldev)
1614*4882a593Smuzhiyun {
1615*4882a593Smuzhiyun 	return ARRAY_SIZE(npcm7xx_funcs);
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun 
npcm7xx_get_function_name(struct pinctrl_dev * pctldev,unsigned int function)1618*4882a593Smuzhiyun static const char *npcm7xx_get_function_name(struct pinctrl_dev *pctldev,
1619*4882a593Smuzhiyun 					     unsigned int function)
1620*4882a593Smuzhiyun {
1621*4882a593Smuzhiyun 	return npcm7xx_funcs[function].name;
1622*4882a593Smuzhiyun }
1623*4882a593Smuzhiyun 
npcm7xx_get_function_groups(struct pinctrl_dev * pctldev,unsigned int function,const char * const ** groups,unsigned int * const ngroups)1624*4882a593Smuzhiyun static int npcm7xx_get_function_groups(struct pinctrl_dev *pctldev,
1625*4882a593Smuzhiyun 				       unsigned int function,
1626*4882a593Smuzhiyun 				       const char * const **groups,
1627*4882a593Smuzhiyun 				       unsigned int * const ngroups)
1628*4882a593Smuzhiyun {
1629*4882a593Smuzhiyun 	*ngroups = npcm7xx_funcs[function].ngroups;
1630*4882a593Smuzhiyun 	*groups	 = npcm7xx_funcs[function].groups;
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun 	return 0;
1633*4882a593Smuzhiyun }
1634*4882a593Smuzhiyun 
npcm7xx_pinmux_set_mux(struct pinctrl_dev * pctldev,unsigned int function,unsigned int group)1635*4882a593Smuzhiyun static int npcm7xx_pinmux_set_mux(struct pinctrl_dev *pctldev,
1636*4882a593Smuzhiyun 				  unsigned int function,
1637*4882a593Smuzhiyun 				  unsigned int group)
1638*4882a593Smuzhiyun {
1639*4882a593Smuzhiyun 	struct npcm7xx_pinctrl *npcm = pinctrl_dev_get_drvdata(pctldev);
1640*4882a593Smuzhiyun 
1641*4882a593Smuzhiyun 	dev_dbg(npcm->dev, "set_mux: %d, %d[%s]\n", function, group,
1642*4882a593Smuzhiyun 		npcm7xx_groups[group].name);
1643*4882a593Smuzhiyun 
1644*4882a593Smuzhiyun 	npcm7xx_setfunc(npcm->gcr_regmap, npcm7xx_groups[group].pins,
1645*4882a593Smuzhiyun 			npcm7xx_groups[group].npins, group);
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun 	return 0;
1648*4882a593Smuzhiyun }
1649*4882a593Smuzhiyun 
npcm7xx_gpio_request_enable(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned int offset)1650*4882a593Smuzhiyun static int npcm7xx_gpio_request_enable(struct pinctrl_dev *pctldev,
1651*4882a593Smuzhiyun 				       struct pinctrl_gpio_range *range,
1652*4882a593Smuzhiyun 				       unsigned int offset)
1653*4882a593Smuzhiyun {
1654*4882a593Smuzhiyun 	struct npcm7xx_pinctrl *npcm = pinctrl_dev_get_drvdata(pctldev);
1655*4882a593Smuzhiyun 
1656*4882a593Smuzhiyun 	if (!range) {
1657*4882a593Smuzhiyun 		dev_err(npcm->dev, "invalid range\n");
1658*4882a593Smuzhiyun 		return -EINVAL;
1659*4882a593Smuzhiyun 	}
1660*4882a593Smuzhiyun 	if (!range->gc) {
1661*4882a593Smuzhiyun 		dev_err(npcm->dev, "invalid gpiochip\n");
1662*4882a593Smuzhiyun 		return -EINVAL;
1663*4882a593Smuzhiyun 	}
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun 	npcm7xx_setfunc(npcm->gcr_regmap, &offset, 1, fn_gpio);
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 	return 0;
1668*4882a593Smuzhiyun }
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun /* Release GPIO back to pinctrl mode */
npcm7xx_gpio_request_free(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned int offset)1671*4882a593Smuzhiyun static void npcm7xx_gpio_request_free(struct pinctrl_dev *pctldev,
1672*4882a593Smuzhiyun 				      struct pinctrl_gpio_range *range,
1673*4882a593Smuzhiyun 				      unsigned int offset)
1674*4882a593Smuzhiyun {
1675*4882a593Smuzhiyun 	struct npcm7xx_pinctrl *npcm = pinctrl_dev_get_drvdata(pctldev);
1676*4882a593Smuzhiyun 	int virq;
1677*4882a593Smuzhiyun 
1678*4882a593Smuzhiyun 	virq = irq_find_mapping(npcm->domain, offset);
1679*4882a593Smuzhiyun 	if (virq)
1680*4882a593Smuzhiyun 		irq_dispose_mapping(virq);
1681*4882a593Smuzhiyun }
1682*4882a593Smuzhiyun 
1683*4882a593Smuzhiyun /* Set GPIO direction */
npcm_gpio_set_direction(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned int offset,bool input)1684*4882a593Smuzhiyun static int npcm_gpio_set_direction(struct pinctrl_dev *pctldev,
1685*4882a593Smuzhiyun 				   struct pinctrl_gpio_range *range,
1686*4882a593Smuzhiyun 				   unsigned int offset, bool input)
1687*4882a593Smuzhiyun {
1688*4882a593Smuzhiyun 	struct npcm7xx_pinctrl *npcm = pinctrl_dev_get_drvdata(pctldev);
1689*4882a593Smuzhiyun 	struct npcm7xx_gpio *bank =
1690*4882a593Smuzhiyun 		&npcm->gpio_bank[offset / NPCM7XX_GPIO_PER_BANK];
1691*4882a593Smuzhiyun 	int gpio = BIT(offset % bank->gc.ngpio);
1692*4882a593Smuzhiyun 
1693*4882a593Smuzhiyun 	dev_dbg(bank->gc.parent, "GPIO Set Direction: %d = %d\n", offset,
1694*4882a593Smuzhiyun 		input);
1695*4882a593Smuzhiyun 	if (input)
1696*4882a593Smuzhiyun 		iowrite32(gpio, bank->base + NPCM7XX_GP_N_OEC);
1697*4882a593Smuzhiyun 	else
1698*4882a593Smuzhiyun 		iowrite32(gpio, bank->base + NPCM7XX_GP_N_OES);
1699*4882a593Smuzhiyun 
1700*4882a593Smuzhiyun 	return 0;
1701*4882a593Smuzhiyun }
1702*4882a593Smuzhiyun 
1703*4882a593Smuzhiyun static const struct pinmux_ops npcm7xx_pinmux_ops = {
1704*4882a593Smuzhiyun 	.get_functions_count = npcm7xx_get_functions_count,
1705*4882a593Smuzhiyun 	.get_function_name = npcm7xx_get_function_name,
1706*4882a593Smuzhiyun 	.get_function_groups = npcm7xx_get_function_groups,
1707*4882a593Smuzhiyun 	.set_mux = npcm7xx_pinmux_set_mux,
1708*4882a593Smuzhiyun 	.gpio_request_enable = npcm7xx_gpio_request_enable,
1709*4882a593Smuzhiyun 	.gpio_disable_free = npcm7xx_gpio_request_free,
1710*4882a593Smuzhiyun 	.gpio_set_direction = npcm_gpio_set_direction,
1711*4882a593Smuzhiyun };
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun /* pinconf_ops */
npcm7xx_config_get(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * config)1714*4882a593Smuzhiyun static int npcm7xx_config_get(struct pinctrl_dev *pctldev, unsigned int pin,
1715*4882a593Smuzhiyun 			      unsigned long *config)
1716*4882a593Smuzhiyun {
1717*4882a593Smuzhiyun 	enum pin_config_param param = pinconf_to_config_param(*config);
1718*4882a593Smuzhiyun 	struct npcm7xx_pinctrl *npcm = pinctrl_dev_get_drvdata(pctldev);
1719*4882a593Smuzhiyun 	struct npcm7xx_gpio *bank =
1720*4882a593Smuzhiyun 		&npcm->gpio_bank[pin / NPCM7XX_GPIO_PER_BANK];
1721*4882a593Smuzhiyun 	int gpio = (pin % bank->gc.ngpio);
1722*4882a593Smuzhiyun 	unsigned long pinmask = BIT(gpio);
1723*4882a593Smuzhiyun 	u32 ie, oe, pu, pd;
1724*4882a593Smuzhiyun 	int rc = 0;
1725*4882a593Smuzhiyun 
1726*4882a593Smuzhiyun 	switch (param) {
1727*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_DISABLE:
1728*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_UP:
1729*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_DOWN:
1730*4882a593Smuzhiyun 		pu = ioread32(bank->base + NPCM7XX_GP_N_PU) & pinmask;
1731*4882a593Smuzhiyun 		pd = ioread32(bank->base + NPCM7XX_GP_N_PD) & pinmask;
1732*4882a593Smuzhiyun 		if (param == PIN_CONFIG_BIAS_DISABLE)
1733*4882a593Smuzhiyun 			rc = (!pu && !pd);
1734*4882a593Smuzhiyun 		else if (param == PIN_CONFIG_BIAS_PULL_UP)
1735*4882a593Smuzhiyun 			rc = (pu && !pd);
1736*4882a593Smuzhiyun 		else if (param == PIN_CONFIG_BIAS_PULL_DOWN)
1737*4882a593Smuzhiyun 			rc = (!pu && pd);
1738*4882a593Smuzhiyun 		break;
1739*4882a593Smuzhiyun 	case PIN_CONFIG_OUTPUT:
1740*4882a593Smuzhiyun 	case PIN_CONFIG_INPUT_ENABLE:
1741*4882a593Smuzhiyun 		ie = ioread32(bank->base + NPCM7XX_GP_N_IEM) & pinmask;
1742*4882a593Smuzhiyun 		oe = ioread32(bank->base + NPCM7XX_GP_N_OE) & pinmask;
1743*4882a593Smuzhiyun 		if (param == PIN_CONFIG_INPUT_ENABLE)
1744*4882a593Smuzhiyun 			rc = (ie && !oe);
1745*4882a593Smuzhiyun 		else if (param == PIN_CONFIG_OUTPUT)
1746*4882a593Smuzhiyun 			rc = (!ie && oe);
1747*4882a593Smuzhiyun 		break;
1748*4882a593Smuzhiyun 	case PIN_CONFIG_DRIVE_PUSH_PULL:
1749*4882a593Smuzhiyun 		rc = !(ioread32(bank->base + NPCM7XX_GP_N_OTYP) & pinmask);
1750*4882a593Smuzhiyun 		break;
1751*4882a593Smuzhiyun 	case PIN_CONFIG_DRIVE_OPEN_DRAIN:
1752*4882a593Smuzhiyun 		rc = ioread32(bank->base + NPCM7XX_GP_N_OTYP) & pinmask;
1753*4882a593Smuzhiyun 		break;
1754*4882a593Smuzhiyun 	case PIN_CONFIG_INPUT_DEBOUNCE:
1755*4882a593Smuzhiyun 		rc = ioread32(bank->base + NPCM7XX_GP_N_DBNC) & pinmask;
1756*4882a593Smuzhiyun 		break;
1757*4882a593Smuzhiyun 	case PIN_CONFIG_DRIVE_STRENGTH:
1758*4882a593Smuzhiyun 		rc = npcm7xx_get_drive_strength(pctldev, pin);
1759*4882a593Smuzhiyun 		if (rc)
1760*4882a593Smuzhiyun 			*config = pinconf_to_config_packed(param, rc);
1761*4882a593Smuzhiyun 		break;
1762*4882a593Smuzhiyun 	case PIN_CONFIG_SLEW_RATE:
1763*4882a593Smuzhiyun 		rc = npcm7xx_get_slew_rate(bank, npcm->gcr_regmap, pin);
1764*4882a593Smuzhiyun 		if (rc >= 0)
1765*4882a593Smuzhiyun 			*config = pinconf_to_config_packed(param, rc);
1766*4882a593Smuzhiyun 		break;
1767*4882a593Smuzhiyun 	default:
1768*4882a593Smuzhiyun 		return -ENOTSUPP;
1769*4882a593Smuzhiyun 	}
1770*4882a593Smuzhiyun 
1771*4882a593Smuzhiyun 	if (!rc)
1772*4882a593Smuzhiyun 		return -EINVAL;
1773*4882a593Smuzhiyun 
1774*4882a593Smuzhiyun 	return 0;
1775*4882a593Smuzhiyun }
1776*4882a593Smuzhiyun 
npcm7xx_config_set_one(struct npcm7xx_pinctrl * npcm,unsigned int pin,unsigned long config)1777*4882a593Smuzhiyun static int npcm7xx_config_set_one(struct npcm7xx_pinctrl *npcm,
1778*4882a593Smuzhiyun 				  unsigned int pin, unsigned long config)
1779*4882a593Smuzhiyun {
1780*4882a593Smuzhiyun 	enum pin_config_param param = pinconf_to_config_param(config);
1781*4882a593Smuzhiyun 	u16 arg = pinconf_to_config_argument(config);
1782*4882a593Smuzhiyun 	struct npcm7xx_gpio *bank =
1783*4882a593Smuzhiyun 		&npcm->gpio_bank[pin / NPCM7XX_GPIO_PER_BANK];
1784*4882a593Smuzhiyun 	int gpio = BIT(pin % bank->gc.ngpio);
1785*4882a593Smuzhiyun 
1786*4882a593Smuzhiyun 	dev_dbg(bank->gc.parent, "param=%d %d[GPIO]\n", param, pin);
1787*4882a593Smuzhiyun 	switch (param) {
1788*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_DISABLE:
1789*4882a593Smuzhiyun 		npcm_gpio_clr(&bank->gc, bank->base + NPCM7XX_GP_N_PU, gpio);
1790*4882a593Smuzhiyun 		npcm_gpio_clr(&bank->gc, bank->base + NPCM7XX_GP_N_PD, gpio);
1791*4882a593Smuzhiyun 		break;
1792*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_DOWN:
1793*4882a593Smuzhiyun 		npcm_gpio_clr(&bank->gc, bank->base + NPCM7XX_GP_N_PU, gpio);
1794*4882a593Smuzhiyun 		npcm_gpio_set(&bank->gc, bank->base + NPCM7XX_GP_N_PD, gpio);
1795*4882a593Smuzhiyun 		break;
1796*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_UP:
1797*4882a593Smuzhiyun 		npcm_gpio_clr(&bank->gc, bank->base + NPCM7XX_GP_N_PD, gpio);
1798*4882a593Smuzhiyun 		npcm_gpio_set(&bank->gc, bank->base + NPCM7XX_GP_N_PU, gpio);
1799*4882a593Smuzhiyun 		break;
1800*4882a593Smuzhiyun 	case PIN_CONFIG_INPUT_ENABLE:
1801*4882a593Smuzhiyun 		iowrite32(gpio, bank->base + NPCM7XX_GP_N_OEC);
1802*4882a593Smuzhiyun 		bank->direction_input(&bank->gc, pin % bank->gc.ngpio);
1803*4882a593Smuzhiyun 		break;
1804*4882a593Smuzhiyun 	case PIN_CONFIG_OUTPUT:
1805*4882a593Smuzhiyun 		iowrite32(gpio, bank->base + NPCM7XX_GP_N_OES);
1806*4882a593Smuzhiyun 		bank->direction_output(&bank->gc, pin % bank->gc.ngpio, arg);
1807*4882a593Smuzhiyun 		break;
1808*4882a593Smuzhiyun 	case PIN_CONFIG_DRIVE_PUSH_PULL:
1809*4882a593Smuzhiyun 		npcm_gpio_clr(&bank->gc, bank->base + NPCM7XX_GP_N_OTYP, gpio);
1810*4882a593Smuzhiyun 		break;
1811*4882a593Smuzhiyun 	case PIN_CONFIG_DRIVE_OPEN_DRAIN:
1812*4882a593Smuzhiyun 		npcm_gpio_set(&bank->gc, bank->base + NPCM7XX_GP_N_OTYP, gpio);
1813*4882a593Smuzhiyun 		break;
1814*4882a593Smuzhiyun 	case PIN_CONFIG_INPUT_DEBOUNCE:
1815*4882a593Smuzhiyun 		npcm_gpio_set(&bank->gc, bank->base + NPCM7XX_GP_N_DBNC, gpio);
1816*4882a593Smuzhiyun 		break;
1817*4882a593Smuzhiyun 	case PIN_CONFIG_SLEW_RATE:
1818*4882a593Smuzhiyun 		return npcm7xx_set_slew_rate(bank, npcm->gcr_regmap, pin, arg);
1819*4882a593Smuzhiyun 	case PIN_CONFIG_DRIVE_STRENGTH:
1820*4882a593Smuzhiyun 		return npcm7xx_set_drive_strength(npcm, pin, arg);
1821*4882a593Smuzhiyun 	default:
1822*4882a593Smuzhiyun 		return -ENOTSUPP;
1823*4882a593Smuzhiyun 	}
1824*4882a593Smuzhiyun 
1825*4882a593Smuzhiyun 	return 0;
1826*4882a593Smuzhiyun }
1827*4882a593Smuzhiyun 
1828*4882a593Smuzhiyun /* Set multiple configuration settings for a pin */
npcm7xx_config_set(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * configs,unsigned int num_configs)1829*4882a593Smuzhiyun static int npcm7xx_config_set(struct pinctrl_dev *pctldev, unsigned int pin,
1830*4882a593Smuzhiyun 			      unsigned long *configs, unsigned int num_configs)
1831*4882a593Smuzhiyun {
1832*4882a593Smuzhiyun 	struct npcm7xx_pinctrl *npcm = pinctrl_dev_get_drvdata(pctldev);
1833*4882a593Smuzhiyun 	int rc;
1834*4882a593Smuzhiyun 
1835*4882a593Smuzhiyun 	while (num_configs--) {
1836*4882a593Smuzhiyun 		rc = npcm7xx_config_set_one(npcm, pin, *configs++);
1837*4882a593Smuzhiyun 		if (rc)
1838*4882a593Smuzhiyun 			return rc;
1839*4882a593Smuzhiyun 	}
1840*4882a593Smuzhiyun 
1841*4882a593Smuzhiyun 	return 0;
1842*4882a593Smuzhiyun }
1843*4882a593Smuzhiyun 
1844*4882a593Smuzhiyun static const struct pinconf_ops npcm7xx_pinconf_ops = {
1845*4882a593Smuzhiyun 	.is_generic = true,
1846*4882a593Smuzhiyun 	.pin_config_get = npcm7xx_config_get,
1847*4882a593Smuzhiyun 	.pin_config_set = npcm7xx_config_set,
1848*4882a593Smuzhiyun };
1849*4882a593Smuzhiyun 
1850*4882a593Smuzhiyun /* pinctrl_desc */
1851*4882a593Smuzhiyun static struct pinctrl_desc npcm7xx_pinctrl_desc = {
1852*4882a593Smuzhiyun 	.name = "npcm7xx-pinctrl",
1853*4882a593Smuzhiyun 	.pins = npcm7xx_pins,
1854*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(npcm7xx_pins),
1855*4882a593Smuzhiyun 	.pctlops = &npcm7xx_pinctrl_ops,
1856*4882a593Smuzhiyun 	.pmxops = &npcm7xx_pinmux_ops,
1857*4882a593Smuzhiyun 	.confops = &npcm7xx_pinconf_ops,
1858*4882a593Smuzhiyun 	.owner = THIS_MODULE,
1859*4882a593Smuzhiyun };
1860*4882a593Smuzhiyun 
npcm7xx_gpio_of(struct npcm7xx_pinctrl * pctrl)1861*4882a593Smuzhiyun static int npcm7xx_gpio_of(struct npcm7xx_pinctrl *pctrl)
1862*4882a593Smuzhiyun {
1863*4882a593Smuzhiyun 	int ret = -ENXIO;
1864*4882a593Smuzhiyun 	struct resource res;
1865*4882a593Smuzhiyun 	int id = 0, irq;
1866*4882a593Smuzhiyun 	struct device_node *np;
1867*4882a593Smuzhiyun 	struct of_phandle_args pinspec;
1868*4882a593Smuzhiyun 
1869*4882a593Smuzhiyun 	for_each_available_child_of_node(pctrl->dev->of_node, np)
1870*4882a593Smuzhiyun 		if (of_find_property(np, "gpio-controller", NULL)) {
1871*4882a593Smuzhiyun 			ret = of_address_to_resource(np, 0, &res);
1872*4882a593Smuzhiyun 			if (ret < 0) {
1873*4882a593Smuzhiyun 				dev_err(pctrl->dev,
1874*4882a593Smuzhiyun 					"Resource fail for GPIO bank %u\n", id);
1875*4882a593Smuzhiyun 				return ret;
1876*4882a593Smuzhiyun 			}
1877*4882a593Smuzhiyun 
1878*4882a593Smuzhiyun 			pctrl->gpio_bank[id].base =
1879*4882a593Smuzhiyun 				ioremap(res.start, resource_size(&res));
1880*4882a593Smuzhiyun 
1881*4882a593Smuzhiyun 			irq = irq_of_parse_and_map(np, 0);
1882*4882a593Smuzhiyun 			if (irq < 0) {
1883*4882a593Smuzhiyun 				dev_err(pctrl->dev,
1884*4882a593Smuzhiyun 					"No IRQ for GPIO bank %u\n", id);
1885*4882a593Smuzhiyun 				ret = irq;
1886*4882a593Smuzhiyun 				return ret;
1887*4882a593Smuzhiyun 			}
1888*4882a593Smuzhiyun 
1889*4882a593Smuzhiyun 			ret = bgpio_init(&pctrl->gpio_bank[id].gc,
1890*4882a593Smuzhiyun 					 pctrl->dev, 4,
1891*4882a593Smuzhiyun 					 pctrl->gpio_bank[id].base +
1892*4882a593Smuzhiyun 					 NPCM7XX_GP_N_DIN,
1893*4882a593Smuzhiyun 					 pctrl->gpio_bank[id].base +
1894*4882a593Smuzhiyun 					 NPCM7XX_GP_N_DOUT,
1895*4882a593Smuzhiyun 					 NULL,
1896*4882a593Smuzhiyun 					 NULL,
1897*4882a593Smuzhiyun 					 pctrl->gpio_bank[id].base +
1898*4882a593Smuzhiyun 					 NPCM7XX_GP_N_IEM,
1899*4882a593Smuzhiyun 					 BGPIOF_READ_OUTPUT_REG_SET);
1900*4882a593Smuzhiyun 			if (ret) {
1901*4882a593Smuzhiyun 				dev_err(pctrl->dev, "bgpio_init() failed\n");
1902*4882a593Smuzhiyun 				return ret;
1903*4882a593Smuzhiyun 			}
1904*4882a593Smuzhiyun 
1905*4882a593Smuzhiyun 			ret = of_parse_phandle_with_fixed_args(np,
1906*4882a593Smuzhiyun 							       "gpio-ranges", 3,
1907*4882a593Smuzhiyun 							       0, &pinspec);
1908*4882a593Smuzhiyun 			if (ret < 0) {
1909*4882a593Smuzhiyun 				dev_err(pctrl->dev,
1910*4882a593Smuzhiyun 					"gpio-ranges fail for GPIO bank %u\n",
1911*4882a593Smuzhiyun 					id);
1912*4882a593Smuzhiyun 				return ret;
1913*4882a593Smuzhiyun 			}
1914*4882a593Smuzhiyun 
1915*4882a593Smuzhiyun 			pctrl->gpio_bank[id].irq = irq;
1916*4882a593Smuzhiyun 			pctrl->gpio_bank[id].irq_chip = npcmgpio_irqchip;
1917*4882a593Smuzhiyun 			pctrl->gpio_bank[id].gc.parent = pctrl->dev;
1918*4882a593Smuzhiyun 			pctrl->gpio_bank[id].irqbase =
1919*4882a593Smuzhiyun 				id * NPCM7XX_GPIO_PER_BANK;
1920*4882a593Smuzhiyun 			pctrl->gpio_bank[id].pinctrl_id = pinspec.args[0];
1921*4882a593Smuzhiyun 			pctrl->gpio_bank[id].gc.base = pinspec.args[1];
1922*4882a593Smuzhiyun 			pctrl->gpio_bank[id].gc.ngpio = pinspec.args[2];
1923*4882a593Smuzhiyun 			pctrl->gpio_bank[id].gc.owner = THIS_MODULE;
1924*4882a593Smuzhiyun 			pctrl->gpio_bank[id].gc.label =
1925*4882a593Smuzhiyun 				devm_kasprintf(pctrl->dev, GFP_KERNEL, "%pOF",
1926*4882a593Smuzhiyun 					       np);
1927*4882a593Smuzhiyun 			if (pctrl->gpio_bank[id].gc.label == NULL)
1928*4882a593Smuzhiyun 				return -ENOMEM;
1929*4882a593Smuzhiyun 
1930*4882a593Smuzhiyun 			pctrl->gpio_bank[id].gc.dbg_show = npcmgpio_dbg_show;
1931*4882a593Smuzhiyun 			pctrl->gpio_bank[id].direction_input =
1932*4882a593Smuzhiyun 				pctrl->gpio_bank[id].gc.direction_input;
1933*4882a593Smuzhiyun 			pctrl->gpio_bank[id].gc.direction_input =
1934*4882a593Smuzhiyun 				npcmgpio_direction_input;
1935*4882a593Smuzhiyun 			pctrl->gpio_bank[id].direction_output =
1936*4882a593Smuzhiyun 				pctrl->gpio_bank[id].gc.direction_output;
1937*4882a593Smuzhiyun 			pctrl->gpio_bank[id].gc.direction_output =
1938*4882a593Smuzhiyun 				npcmgpio_direction_output;
1939*4882a593Smuzhiyun 			pctrl->gpio_bank[id].request =
1940*4882a593Smuzhiyun 				pctrl->gpio_bank[id].gc.request;
1941*4882a593Smuzhiyun 			pctrl->gpio_bank[id].gc.request = npcmgpio_gpio_request;
1942*4882a593Smuzhiyun 			pctrl->gpio_bank[id].gc.free = npcmgpio_gpio_free;
1943*4882a593Smuzhiyun 			pctrl->gpio_bank[id].gc.of_node = np;
1944*4882a593Smuzhiyun 			id++;
1945*4882a593Smuzhiyun 		}
1946*4882a593Smuzhiyun 
1947*4882a593Smuzhiyun 	pctrl->bank_num = id;
1948*4882a593Smuzhiyun 	return ret;
1949*4882a593Smuzhiyun }
1950*4882a593Smuzhiyun 
npcm7xx_gpio_register(struct npcm7xx_pinctrl * pctrl)1951*4882a593Smuzhiyun static int npcm7xx_gpio_register(struct npcm7xx_pinctrl *pctrl)
1952*4882a593Smuzhiyun {
1953*4882a593Smuzhiyun 	int ret, id;
1954*4882a593Smuzhiyun 
1955*4882a593Smuzhiyun 	for (id = 0 ; id < pctrl->bank_num ; id++) {
1956*4882a593Smuzhiyun 		struct gpio_irq_chip *girq;
1957*4882a593Smuzhiyun 
1958*4882a593Smuzhiyun 		girq = &pctrl->gpio_bank[id].gc.irq;
1959*4882a593Smuzhiyun 		girq->chip = &pctrl->gpio_bank[id].irq_chip;
1960*4882a593Smuzhiyun 		girq->parent_handler = npcmgpio_irq_handler;
1961*4882a593Smuzhiyun 		girq->num_parents = 1;
1962*4882a593Smuzhiyun 		girq->parents = devm_kcalloc(pctrl->dev, 1,
1963*4882a593Smuzhiyun 					     sizeof(*girq->parents),
1964*4882a593Smuzhiyun 					     GFP_KERNEL);
1965*4882a593Smuzhiyun 		if (!girq->parents) {
1966*4882a593Smuzhiyun 			ret = -ENOMEM;
1967*4882a593Smuzhiyun 			goto err_register;
1968*4882a593Smuzhiyun 		}
1969*4882a593Smuzhiyun 		girq->parents[0] = pctrl->gpio_bank[id].irq;
1970*4882a593Smuzhiyun 		girq->default_type = IRQ_TYPE_NONE;
1971*4882a593Smuzhiyun 		girq->handler = handle_level_irq;
1972*4882a593Smuzhiyun 		ret = devm_gpiochip_add_data(pctrl->dev,
1973*4882a593Smuzhiyun 					     &pctrl->gpio_bank[id].gc,
1974*4882a593Smuzhiyun 					     &pctrl->gpio_bank[id]);
1975*4882a593Smuzhiyun 		if (ret) {
1976*4882a593Smuzhiyun 			dev_err(pctrl->dev, "Failed to add GPIO chip %u\n", id);
1977*4882a593Smuzhiyun 			goto err_register;
1978*4882a593Smuzhiyun 		}
1979*4882a593Smuzhiyun 
1980*4882a593Smuzhiyun 		ret = gpiochip_add_pin_range(&pctrl->gpio_bank[id].gc,
1981*4882a593Smuzhiyun 					     dev_name(pctrl->dev),
1982*4882a593Smuzhiyun 					     pctrl->gpio_bank[id].pinctrl_id,
1983*4882a593Smuzhiyun 					     pctrl->gpio_bank[id].gc.base,
1984*4882a593Smuzhiyun 					     pctrl->gpio_bank[id].gc.ngpio);
1985*4882a593Smuzhiyun 		if (ret < 0) {
1986*4882a593Smuzhiyun 			dev_err(pctrl->dev, "Failed to add GPIO bank %u\n", id);
1987*4882a593Smuzhiyun 			gpiochip_remove(&pctrl->gpio_bank[id].gc);
1988*4882a593Smuzhiyun 			goto err_register;
1989*4882a593Smuzhiyun 		}
1990*4882a593Smuzhiyun 	}
1991*4882a593Smuzhiyun 
1992*4882a593Smuzhiyun 	return 0;
1993*4882a593Smuzhiyun 
1994*4882a593Smuzhiyun err_register:
1995*4882a593Smuzhiyun 	for (; id > 0; id--)
1996*4882a593Smuzhiyun 		gpiochip_remove(&pctrl->gpio_bank[id - 1].gc);
1997*4882a593Smuzhiyun 
1998*4882a593Smuzhiyun 	return ret;
1999*4882a593Smuzhiyun }
2000*4882a593Smuzhiyun 
npcm7xx_pinctrl_probe(struct platform_device * pdev)2001*4882a593Smuzhiyun static int npcm7xx_pinctrl_probe(struct platform_device *pdev)
2002*4882a593Smuzhiyun {
2003*4882a593Smuzhiyun 	struct npcm7xx_pinctrl *pctrl;
2004*4882a593Smuzhiyun 	int ret;
2005*4882a593Smuzhiyun 
2006*4882a593Smuzhiyun 	pctrl = devm_kzalloc(&pdev->dev, sizeof(*pctrl), GFP_KERNEL);
2007*4882a593Smuzhiyun 	if (!pctrl)
2008*4882a593Smuzhiyun 		return -ENOMEM;
2009*4882a593Smuzhiyun 
2010*4882a593Smuzhiyun 	pctrl->dev = &pdev->dev;
2011*4882a593Smuzhiyun 	dev_set_drvdata(&pdev->dev, pctrl);
2012*4882a593Smuzhiyun 
2013*4882a593Smuzhiyun 	pctrl->gcr_regmap =
2014*4882a593Smuzhiyun 		syscon_regmap_lookup_by_compatible("nuvoton,npcm750-gcr");
2015*4882a593Smuzhiyun 	if (IS_ERR(pctrl->gcr_regmap)) {
2016*4882a593Smuzhiyun 		dev_err(pctrl->dev, "didn't find nuvoton,npcm750-gcr\n");
2017*4882a593Smuzhiyun 		return PTR_ERR(pctrl->gcr_regmap);
2018*4882a593Smuzhiyun 	}
2019*4882a593Smuzhiyun 
2020*4882a593Smuzhiyun 	ret = npcm7xx_gpio_of(pctrl);
2021*4882a593Smuzhiyun 	if (ret < 0) {
2022*4882a593Smuzhiyun 		dev_err(pctrl->dev, "Failed to gpio dt-binding %u\n", ret);
2023*4882a593Smuzhiyun 		return ret;
2024*4882a593Smuzhiyun 	}
2025*4882a593Smuzhiyun 
2026*4882a593Smuzhiyun 	pctrl->pctldev = devm_pinctrl_register(&pdev->dev,
2027*4882a593Smuzhiyun 					       &npcm7xx_pinctrl_desc, pctrl);
2028*4882a593Smuzhiyun 	if (IS_ERR(pctrl->pctldev)) {
2029*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to register pinctrl device\n");
2030*4882a593Smuzhiyun 		return PTR_ERR(pctrl->pctldev);
2031*4882a593Smuzhiyun 	}
2032*4882a593Smuzhiyun 
2033*4882a593Smuzhiyun 	ret = npcm7xx_gpio_register(pctrl);
2034*4882a593Smuzhiyun 	if (ret < 0) {
2035*4882a593Smuzhiyun 		dev_err(pctrl->dev, "Failed to register gpio %u\n", ret);
2036*4882a593Smuzhiyun 		return ret;
2037*4882a593Smuzhiyun 	}
2038*4882a593Smuzhiyun 
2039*4882a593Smuzhiyun 	pr_info("NPCM7xx Pinctrl driver probed\n");
2040*4882a593Smuzhiyun 	return 0;
2041*4882a593Smuzhiyun }
2042*4882a593Smuzhiyun 
2043*4882a593Smuzhiyun static const struct of_device_id npcm7xx_pinctrl_match[] = {
2044*4882a593Smuzhiyun 	{ .compatible = "nuvoton,npcm750-pinctrl" },
2045*4882a593Smuzhiyun 	{ },
2046*4882a593Smuzhiyun };
2047*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, npcm7xx_pinctrl_match);
2048*4882a593Smuzhiyun 
2049*4882a593Smuzhiyun static struct platform_driver npcm7xx_pinctrl_driver = {
2050*4882a593Smuzhiyun 	.probe = npcm7xx_pinctrl_probe,
2051*4882a593Smuzhiyun 	.driver = {
2052*4882a593Smuzhiyun 		.name = "npcm7xx-pinctrl",
2053*4882a593Smuzhiyun 		.of_match_table = npcm7xx_pinctrl_match,
2054*4882a593Smuzhiyun 		.suppress_bind_attrs = true,
2055*4882a593Smuzhiyun 	},
2056*4882a593Smuzhiyun };
2057*4882a593Smuzhiyun 
npcm7xx_pinctrl_register(void)2058*4882a593Smuzhiyun static int __init npcm7xx_pinctrl_register(void)
2059*4882a593Smuzhiyun {
2060*4882a593Smuzhiyun 	return platform_driver_register(&npcm7xx_pinctrl_driver);
2061*4882a593Smuzhiyun }
2062*4882a593Smuzhiyun arch_initcall(npcm7xx_pinctrl_register);
2063*4882a593Smuzhiyun 
2064*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2065*4882a593Smuzhiyun MODULE_AUTHOR("jordan_hargrave@dell.com");
2066*4882a593Smuzhiyun MODULE_AUTHOR("tomer.maimon@nuvoton.com");
2067*4882a593Smuzhiyun MODULE_DESCRIPTION("Nuvoton NPCM7XX Pinctrl and GPIO driver");
2068