1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun #include <linux/kernel.h>
3*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
4*4882a593Smuzhiyun #include "pinctrl-nomadik.h"
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun /* All the pins that can be used for GPIO and some other functions */
7*4882a593Smuzhiyun #define _GPIO(offset) (offset)
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #define DB8500_PIN_AJ5 _GPIO(0)
10*4882a593Smuzhiyun #define DB8500_PIN_AJ3 _GPIO(1)
11*4882a593Smuzhiyun #define DB8500_PIN_AH4 _GPIO(2)
12*4882a593Smuzhiyun #define DB8500_PIN_AH3 _GPIO(3)
13*4882a593Smuzhiyun #define DB8500_PIN_AH6 _GPIO(4)
14*4882a593Smuzhiyun #define DB8500_PIN_AG6 _GPIO(5)
15*4882a593Smuzhiyun #define DB8500_PIN_AF6 _GPIO(6)
16*4882a593Smuzhiyun #define DB8500_PIN_AG5 _GPIO(7)
17*4882a593Smuzhiyun #define DB8500_PIN_AD5 _GPIO(8)
18*4882a593Smuzhiyun #define DB8500_PIN_AE4 _GPIO(9)
19*4882a593Smuzhiyun #define DB8500_PIN_AF5 _GPIO(10)
20*4882a593Smuzhiyun #define DB8500_PIN_AG4 _GPIO(11)
21*4882a593Smuzhiyun #define DB8500_PIN_AC4 _GPIO(12)
22*4882a593Smuzhiyun #define DB8500_PIN_AF3 _GPIO(13)
23*4882a593Smuzhiyun #define DB8500_PIN_AE3 _GPIO(14)
24*4882a593Smuzhiyun #define DB8500_PIN_AC3 _GPIO(15)
25*4882a593Smuzhiyun #define DB8500_PIN_AD3 _GPIO(16)
26*4882a593Smuzhiyun #define DB8500_PIN_AD4 _GPIO(17)
27*4882a593Smuzhiyun #define DB8500_PIN_AC2 _GPIO(18)
28*4882a593Smuzhiyun #define DB8500_PIN_AC1 _GPIO(19)
29*4882a593Smuzhiyun #define DB8500_PIN_AB4 _GPIO(20)
30*4882a593Smuzhiyun #define DB8500_PIN_AB3 _GPIO(21)
31*4882a593Smuzhiyun #define DB8500_PIN_AA3 _GPIO(22)
32*4882a593Smuzhiyun #define DB8500_PIN_AA4 _GPIO(23)
33*4882a593Smuzhiyun #define DB8500_PIN_AB2 _GPIO(24)
34*4882a593Smuzhiyun #define DB8500_PIN_Y4 _GPIO(25)
35*4882a593Smuzhiyun #define DB8500_PIN_Y2 _GPIO(26)
36*4882a593Smuzhiyun #define DB8500_PIN_AA2 _GPIO(27)
37*4882a593Smuzhiyun #define DB8500_PIN_AA1 _GPIO(28)
38*4882a593Smuzhiyun #define DB8500_PIN_W2 _GPIO(29)
39*4882a593Smuzhiyun #define DB8500_PIN_W3 _GPIO(30)
40*4882a593Smuzhiyun #define DB8500_PIN_V3 _GPIO(31)
41*4882a593Smuzhiyun #define DB8500_PIN_V2 _GPIO(32)
42*4882a593Smuzhiyun #define DB8500_PIN_AF2 _GPIO(33)
43*4882a593Smuzhiyun #define DB8500_PIN_AE1 _GPIO(34)
44*4882a593Smuzhiyun #define DB8500_PIN_AE2 _GPIO(35)
45*4882a593Smuzhiyun #define DB8500_PIN_AG2 _GPIO(36)
46*4882a593Smuzhiyun /* Hole */
47*4882a593Smuzhiyun #define DB8500_PIN_F3 _GPIO(64)
48*4882a593Smuzhiyun #define DB8500_PIN_F1 _GPIO(65)
49*4882a593Smuzhiyun #define DB8500_PIN_G3 _GPIO(66)
50*4882a593Smuzhiyun #define DB8500_PIN_G2 _GPIO(67)
51*4882a593Smuzhiyun #define DB8500_PIN_E1 _GPIO(68)
52*4882a593Smuzhiyun #define DB8500_PIN_E2 _GPIO(69)
53*4882a593Smuzhiyun #define DB8500_PIN_G5 _GPIO(70)
54*4882a593Smuzhiyun #define DB8500_PIN_G4 _GPIO(71)
55*4882a593Smuzhiyun #define DB8500_PIN_H4 _GPIO(72)
56*4882a593Smuzhiyun #define DB8500_PIN_H3 _GPIO(73)
57*4882a593Smuzhiyun #define DB8500_PIN_J3 _GPIO(74)
58*4882a593Smuzhiyun #define DB8500_PIN_H2 _GPIO(75)
59*4882a593Smuzhiyun #define DB8500_PIN_J2 _GPIO(76)
60*4882a593Smuzhiyun #define DB8500_PIN_H1 _GPIO(77)
61*4882a593Smuzhiyun #define DB8500_PIN_F4 _GPIO(78)
62*4882a593Smuzhiyun #define DB8500_PIN_E3 _GPIO(79)
63*4882a593Smuzhiyun #define DB8500_PIN_E4 _GPIO(80)
64*4882a593Smuzhiyun #define DB8500_PIN_D2 _GPIO(81)
65*4882a593Smuzhiyun #define DB8500_PIN_C1 _GPIO(82)
66*4882a593Smuzhiyun #define DB8500_PIN_D3 _GPIO(83)
67*4882a593Smuzhiyun #define DB8500_PIN_C2 _GPIO(84)
68*4882a593Smuzhiyun #define DB8500_PIN_D5 _GPIO(85)
69*4882a593Smuzhiyun #define DB8500_PIN_C6 _GPIO(86)
70*4882a593Smuzhiyun #define DB8500_PIN_B3 _GPIO(87)
71*4882a593Smuzhiyun #define DB8500_PIN_C4 _GPIO(88)
72*4882a593Smuzhiyun #define DB8500_PIN_E6 _GPIO(89)
73*4882a593Smuzhiyun #define DB8500_PIN_A3 _GPIO(90)
74*4882a593Smuzhiyun #define DB8500_PIN_B6 _GPIO(91)
75*4882a593Smuzhiyun #define DB8500_PIN_D6 _GPIO(92)
76*4882a593Smuzhiyun #define DB8500_PIN_B7 _GPIO(93)
77*4882a593Smuzhiyun #define DB8500_PIN_D7 _GPIO(94)
78*4882a593Smuzhiyun #define DB8500_PIN_E8 _GPIO(95)
79*4882a593Smuzhiyun #define DB8500_PIN_D8 _GPIO(96)
80*4882a593Smuzhiyun #define DB8500_PIN_D9 _GPIO(97)
81*4882a593Smuzhiyun /* Hole */
82*4882a593Smuzhiyun #define DB8500_PIN_A5 _GPIO(128)
83*4882a593Smuzhiyun #define DB8500_PIN_B4 _GPIO(129)
84*4882a593Smuzhiyun #define DB8500_PIN_C8 _GPIO(130)
85*4882a593Smuzhiyun #define DB8500_PIN_A12 _GPIO(131)
86*4882a593Smuzhiyun #define DB8500_PIN_C10 _GPIO(132)
87*4882a593Smuzhiyun #define DB8500_PIN_B10 _GPIO(133)
88*4882a593Smuzhiyun #define DB8500_PIN_B9 _GPIO(134)
89*4882a593Smuzhiyun #define DB8500_PIN_A9 _GPIO(135)
90*4882a593Smuzhiyun #define DB8500_PIN_C7 _GPIO(136)
91*4882a593Smuzhiyun #define DB8500_PIN_A7 _GPIO(137)
92*4882a593Smuzhiyun #define DB8500_PIN_C5 _GPIO(138)
93*4882a593Smuzhiyun #define DB8500_PIN_C9 _GPIO(139)
94*4882a593Smuzhiyun #define DB8500_PIN_B11 _GPIO(140)
95*4882a593Smuzhiyun #define DB8500_PIN_C12 _GPIO(141)
96*4882a593Smuzhiyun #define DB8500_PIN_C11 _GPIO(142)
97*4882a593Smuzhiyun #define DB8500_PIN_D12 _GPIO(143)
98*4882a593Smuzhiyun #define DB8500_PIN_B13 _GPIO(144)
99*4882a593Smuzhiyun #define DB8500_PIN_C13 _GPIO(145)
100*4882a593Smuzhiyun #define DB8500_PIN_D13 _GPIO(146)
101*4882a593Smuzhiyun #define DB8500_PIN_C15 _GPIO(147)
102*4882a593Smuzhiyun #define DB8500_PIN_B16 _GPIO(148)
103*4882a593Smuzhiyun #define DB8500_PIN_B14 _GPIO(149)
104*4882a593Smuzhiyun #define DB8500_PIN_C14 _GPIO(150)
105*4882a593Smuzhiyun #define DB8500_PIN_D17 _GPIO(151)
106*4882a593Smuzhiyun #define DB8500_PIN_D16 _GPIO(152)
107*4882a593Smuzhiyun #define DB8500_PIN_B17 _GPIO(153)
108*4882a593Smuzhiyun #define DB8500_PIN_C16 _GPIO(154)
109*4882a593Smuzhiyun #define DB8500_PIN_C19 _GPIO(155)
110*4882a593Smuzhiyun #define DB8500_PIN_C17 _GPIO(156)
111*4882a593Smuzhiyun #define DB8500_PIN_A18 _GPIO(157)
112*4882a593Smuzhiyun #define DB8500_PIN_C18 _GPIO(158)
113*4882a593Smuzhiyun #define DB8500_PIN_B19 _GPIO(159)
114*4882a593Smuzhiyun #define DB8500_PIN_B20 _GPIO(160)
115*4882a593Smuzhiyun #define DB8500_PIN_D21 _GPIO(161)
116*4882a593Smuzhiyun #define DB8500_PIN_D20 _GPIO(162)
117*4882a593Smuzhiyun #define DB8500_PIN_C20 _GPIO(163)
118*4882a593Smuzhiyun #define DB8500_PIN_B21 _GPIO(164)
119*4882a593Smuzhiyun #define DB8500_PIN_C21 _GPIO(165)
120*4882a593Smuzhiyun #define DB8500_PIN_A22 _GPIO(166)
121*4882a593Smuzhiyun #define DB8500_PIN_B24 _GPIO(167)
122*4882a593Smuzhiyun #define DB8500_PIN_C22 _GPIO(168)
123*4882a593Smuzhiyun #define DB8500_PIN_D22 _GPIO(169)
124*4882a593Smuzhiyun #define DB8500_PIN_C23 _GPIO(170)
125*4882a593Smuzhiyun #define DB8500_PIN_D23 _GPIO(171)
126*4882a593Smuzhiyun /* Hole */
127*4882a593Smuzhiyun #define DB8500_PIN_AJ27 _GPIO(192)
128*4882a593Smuzhiyun #define DB8500_PIN_AH27 _GPIO(193)
129*4882a593Smuzhiyun #define DB8500_PIN_AF27 _GPIO(194)
130*4882a593Smuzhiyun #define DB8500_PIN_AG28 _GPIO(195)
131*4882a593Smuzhiyun #define DB8500_PIN_AG26 _GPIO(196)
132*4882a593Smuzhiyun #define DB8500_PIN_AH24 _GPIO(197)
133*4882a593Smuzhiyun #define DB8500_PIN_AG25 _GPIO(198)
134*4882a593Smuzhiyun #define DB8500_PIN_AH23 _GPIO(199)
135*4882a593Smuzhiyun #define DB8500_PIN_AH26 _GPIO(200)
136*4882a593Smuzhiyun #define DB8500_PIN_AF24 _GPIO(201)
137*4882a593Smuzhiyun #define DB8500_PIN_AF25 _GPIO(202)
138*4882a593Smuzhiyun #define DB8500_PIN_AE23 _GPIO(203)
139*4882a593Smuzhiyun #define DB8500_PIN_AF23 _GPIO(204)
140*4882a593Smuzhiyun #define DB8500_PIN_AG23 _GPIO(205)
141*4882a593Smuzhiyun #define DB8500_PIN_AG24 _GPIO(206)
142*4882a593Smuzhiyun #define DB8500_PIN_AJ23 _GPIO(207)
143*4882a593Smuzhiyun #define DB8500_PIN_AH16 _GPIO(208)
144*4882a593Smuzhiyun #define DB8500_PIN_AG15 _GPIO(209)
145*4882a593Smuzhiyun #define DB8500_PIN_AJ15 _GPIO(210)
146*4882a593Smuzhiyun #define DB8500_PIN_AG14 _GPIO(211)
147*4882a593Smuzhiyun #define DB8500_PIN_AF13 _GPIO(212)
148*4882a593Smuzhiyun #define DB8500_PIN_AG13 _GPIO(213)
149*4882a593Smuzhiyun #define DB8500_PIN_AH15 _GPIO(214)
150*4882a593Smuzhiyun #define DB8500_PIN_AH13 _GPIO(215)
151*4882a593Smuzhiyun #define DB8500_PIN_AG12 _GPIO(216)
152*4882a593Smuzhiyun #define DB8500_PIN_AH12 _GPIO(217)
153*4882a593Smuzhiyun #define DB8500_PIN_AH11 _GPIO(218)
154*4882a593Smuzhiyun #define DB8500_PIN_AG10 _GPIO(219)
155*4882a593Smuzhiyun #define DB8500_PIN_AH10 _GPIO(220)
156*4882a593Smuzhiyun #define DB8500_PIN_AJ11 _GPIO(221)
157*4882a593Smuzhiyun #define DB8500_PIN_AJ9 _GPIO(222)
158*4882a593Smuzhiyun #define DB8500_PIN_AH9 _GPIO(223)
159*4882a593Smuzhiyun #define DB8500_PIN_AG9 _GPIO(224)
160*4882a593Smuzhiyun #define DB8500_PIN_AG8 _GPIO(225)
161*4882a593Smuzhiyun #define DB8500_PIN_AF8 _GPIO(226)
162*4882a593Smuzhiyun #define DB8500_PIN_AH7 _GPIO(227)
163*4882a593Smuzhiyun #define DB8500_PIN_AJ6 _GPIO(228)
164*4882a593Smuzhiyun #define DB8500_PIN_AG7 _GPIO(229)
165*4882a593Smuzhiyun #define DB8500_PIN_AF7 _GPIO(230)
166*4882a593Smuzhiyun /* Hole */
167*4882a593Smuzhiyun #define DB8500_PIN_AF28 _GPIO(256)
168*4882a593Smuzhiyun #define DB8500_PIN_AE29 _GPIO(257)
169*4882a593Smuzhiyun #define DB8500_PIN_AD29 _GPIO(258)
170*4882a593Smuzhiyun #define DB8500_PIN_AC29 _GPIO(259)
171*4882a593Smuzhiyun #define DB8500_PIN_AD28 _GPIO(260)
172*4882a593Smuzhiyun #define DB8500_PIN_AD26 _GPIO(261)
173*4882a593Smuzhiyun #define DB8500_PIN_AE26 _GPIO(262)
174*4882a593Smuzhiyun #define DB8500_PIN_AG29 _GPIO(263)
175*4882a593Smuzhiyun #define DB8500_PIN_AE27 _GPIO(264)
176*4882a593Smuzhiyun #define DB8500_PIN_AD27 _GPIO(265)
177*4882a593Smuzhiyun #define DB8500_PIN_AC28 _GPIO(266)
178*4882a593Smuzhiyun #define DB8500_PIN_AC27 _GPIO(267)
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /*
181*4882a593Smuzhiyun * The names of the pins are denoted by GPIO number and ball name, even
182*4882a593Smuzhiyun * though they can be used for other things than GPIO, this is the first
183*4882a593Smuzhiyun * column in the table of the data sheet and often used on schematics and
184*4882a593Smuzhiyun * such.
185*4882a593Smuzhiyun */
186*4882a593Smuzhiyun static const struct pinctrl_pin_desc nmk_db8500_pins[] = {
187*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AJ5, "GPIO0_AJ5"),
188*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AJ3, "GPIO1_AJ3"),
189*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AH4, "GPIO2_AH4"),
190*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AH3, "GPIO3_AH3"),
191*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AH6, "GPIO4_AH6"),
192*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AG6, "GPIO5_AG6"),
193*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AF6, "GPIO6_AF6"),
194*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AG5, "GPIO7_AG5"),
195*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AD5, "GPIO8_AD5"),
196*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AE4, "GPIO9_AE4"),
197*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AF5, "GPIO10_AF5"),
198*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AG4, "GPIO11_AG4"),
199*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AC4, "GPIO12_AC4"),
200*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AF3, "GPIO13_AF3"),
201*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AE3, "GPIO14_AE3"),
202*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AC3, "GPIO15_AC3"),
203*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AD3, "GPIO16_AD3"),
204*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AD4, "GPIO17_AD4"),
205*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AC2, "GPIO18_AC2"),
206*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AC1, "GPIO19_AC1"),
207*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AB4, "GPIO20_AB4"),
208*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AB3, "GPIO21_AB3"),
209*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AA3, "GPIO22_AA3"),
210*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AA4, "GPIO23_AA4"),
211*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AB2, "GPIO24_AB2"),
212*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_Y4, "GPIO25_Y4"),
213*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_Y2, "GPIO26_Y2"),
214*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AA2, "GPIO27_AA2"),
215*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AA1, "GPIO28_AA1"),
216*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_W2, "GPIO29_W2"),
217*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_W3, "GPIO30_W3"),
218*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_V3, "GPIO31_V3"),
219*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_V2, "GPIO32_V2"),
220*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AF2, "GPIO33_AF2"),
221*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AE1, "GPIO34_AE1"),
222*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AE2, "GPIO35_AE2"),
223*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AG2, "GPIO36_AG2"),
224*4882a593Smuzhiyun /* Hole */
225*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_F3, "GPIO64_F3"),
226*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_F1, "GPIO65_F1"),
227*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_G3, "GPIO66_G3"),
228*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_G2, "GPIO67_G2"),
229*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_E1, "GPIO68_E1"),
230*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_E2, "GPIO69_E2"),
231*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_G5, "GPIO70_G5"),
232*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_G4, "GPIO71_G4"),
233*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_H4, "GPIO72_H4"),
234*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_H3, "GPIO73_H3"),
235*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_J3, "GPIO74_J3"),
236*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_H2, "GPIO75_H2"),
237*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_J2, "GPIO76_J2"),
238*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_H1, "GPIO77_H1"),
239*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_F4, "GPIO78_F4"),
240*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_E3, "GPIO79_E3"),
241*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_E4, "GPIO80_E4"),
242*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_D2, "GPIO81_D2"),
243*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_C1, "GPIO82_C1"),
244*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_D3, "GPIO83_D3"),
245*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_C2, "GPIO84_C2"),
246*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_D5, "GPIO85_D5"),
247*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_C6, "GPIO86_C6"),
248*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_B3, "GPIO87_B3"),
249*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_C4, "GPIO88_C4"),
250*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_E6, "GPIO89_E6"),
251*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_A3, "GPIO90_A3"),
252*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_B6, "GPIO91_B6"),
253*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_D6, "GPIO92_D6"),
254*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_B7, "GPIO93_B7"),
255*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_D7, "GPIO94_D7"),
256*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_E8, "GPIO95_E8"),
257*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_D8, "GPIO96_D8"),
258*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_D9, "GPIO97_D9"),
259*4882a593Smuzhiyun /* Hole */
260*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_A5, "GPIO128_A5"),
261*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_B4, "GPIO129_B4"),
262*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_C8, "GPIO130_C8"),
263*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_A12, "GPIO131_A12"),
264*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_C10, "GPIO132_C10"),
265*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_B10, "GPIO133_B10"),
266*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_B9, "GPIO134_B9"),
267*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_A9, "GPIO135_A9"),
268*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_C7, "GPIO136_C7"),
269*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_A7, "GPIO137_A7"),
270*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_C5, "GPIO138_C5"),
271*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_C9, "GPIO139_C9"),
272*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_B11, "GPIO140_B11"),
273*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_C12, "GPIO141_C12"),
274*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_C11, "GPIO142_C11"),
275*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_D12, "GPIO143_D12"),
276*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_B13, "GPIO144_B13"),
277*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_C13, "GPIO145_C13"),
278*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_D13, "GPIO146_D13"),
279*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_C15, "GPIO147_C15"),
280*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_B16, "GPIO148_B16"),
281*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_B14, "GPIO149_B14"),
282*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_C14, "GPIO150_C14"),
283*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_D17, "GPIO151_D17"),
284*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_D16, "GPIO152_D16"),
285*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_B17, "GPIO153_B17"),
286*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_C16, "GPIO154_C16"),
287*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_C19, "GPIO155_C19"),
288*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_C17, "GPIO156_C17"),
289*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_A18, "GPIO157_A18"),
290*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_C18, "GPIO158_C18"),
291*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_B19, "GPIO159_B19"),
292*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_B20, "GPIO160_B20"),
293*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_D21, "GPIO161_D21"),
294*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_D20, "GPIO162_D20"),
295*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_C20, "GPIO163_C20"),
296*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_B21, "GPIO164_B21"),
297*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_C21, "GPIO165_C21"),
298*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_A22, "GPIO166_A22"),
299*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_B24, "GPIO167_B24"),
300*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_C22, "GPIO168_C22"),
301*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_D22, "GPIO169_D22"),
302*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_C23, "GPIO170_C23"),
303*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_D23, "GPIO171_D23"),
304*4882a593Smuzhiyun /* Hole */
305*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AJ27, "GPIO192_AJ27"),
306*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AH27, "GPIO193_AH27"),
307*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AF27, "GPIO194_AF27"),
308*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AG28, "GPIO195_AG28"),
309*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AG26, "GPIO196_AG26"),
310*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AH24, "GPIO197_AH24"),
311*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AG25, "GPIO198_AG25"),
312*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AH23, "GPIO199_AH23"),
313*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AH26, "GPIO200_AH26"),
314*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AF24, "GPIO201_AF24"),
315*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AF25, "GPIO202_AF25"),
316*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AE23, "GPIO203_AE23"),
317*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AF23, "GPIO204_AF23"),
318*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AG23, "GPIO205_AG23"),
319*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AG24, "GPIO206_AG24"),
320*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AJ23, "GPIO207_AJ23"),
321*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AH16, "GPIO208_AH16"),
322*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AG15, "GPIO209_AG15"),
323*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AJ15, "GPIO210_AJ15"),
324*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AG14, "GPIO211_AG14"),
325*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AF13, "GPIO212_AF13"),
326*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AG13, "GPIO213_AG13"),
327*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AH15, "GPIO214_AH15"),
328*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AH13, "GPIO215_AH13"),
329*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AG12, "GPIO216_AG12"),
330*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AH12, "GPIO217_AH12"),
331*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AH11, "GPIO218_AH11"),
332*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AG10, "GPIO219_AG10"),
333*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AH10, "GPIO220_AH10"),
334*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AJ11, "GPIO221_AJ11"),
335*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AJ9, "GPIO222_AJ9"),
336*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AH9, "GPIO223_AH9"),
337*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AG9, "GPIO224_AG9"),
338*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AG8, "GPIO225_AG8"),
339*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AF8, "GPIO226_AF8"),
340*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AH7, "GPIO227_AH7"),
341*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AJ6, "GPIO228_AJ6"),
342*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AG7, "GPIO229_AG7"),
343*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AF7, "GPIO230_AF7"),
344*4882a593Smuzhiyun /* Hole */
345*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AF28, "GPIO256_AF28"),
346*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AE29, "GPIO257_AE29"),
347*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AD29, "GPIO258_AD29"),
348*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AC29, "GPIO259_AC29"),
349*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AD28, "GPIO260_AD28"),
350*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AD26, "GPIO261_AD26"),
351*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AE26, "GPIO262_AE26"),
352*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AG29, "GPIO263_AG29"),
353*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AE27, "GPIO264_AE27"),
354*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AD27, "GPIO265_AD27"),
355*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AC28, "GPIO266_AC28"),
356*4882a593Smuzhiyun PINCTRL_PIN(DB8500_PIN_AC27, "GPIO267_AC27"),
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun /*
360*4882a593Smuzhiyun * Read the pin group names like this:
361*4882a593Smuzhiyun * u0_a_1 = first groups of pins for uart0 on alt function a
362*4882a593Smuzhiyun * i2c2_b_2 = second group of pins for i2c2 on alt function b
363*4882a593Smuzhiyun *
364*4882a593Smuzhiyun * The groups are arranged as sets per altfunction column, so we can
365*4882a593Smuzhiyun * mux in one group at a time by selecting the same altfunction for them
366*4882a593Smuzhiyun * all. When functions require pins on different altfunctions, you need
367*4882a593Smuzhiyun * to combine several groups.
368*4882a593Smuzhiyun */
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun /* Altfunction A column */
371*4882a593Smuzhiyun static const unsigned u0_a_1_pins[] = { DB8500_PIN_AJ5, DB8500_PIN_AJ3,
372*4882a593Smuzhiyun DB8500_PIN_AH4, DB8500_PIN_AH3 };
373*4882a593Smuzhiyun static const unsigned u1rxtx_a_1_pins[] = { DB8500_PIN_AH6, DB8500_PIN_AG6 };
374*4882a593Smuzhiyun static const unsigned u1ctsrts_a_1_pins[] = { DB8500_PIN_AF6, DB8500_PIN_AG5 };
375*4882a593Smuzhiyun /* Image processor I2C line, this is driven by image processor firmware */
376*4882a593Smuzhiyun static const unsigned ipi2c_a_1_pins[] = { DB8500_PIN_AD5, DB8500_PIN_AE4 };
377*4882a593Smuzhiyun static const unsigned ipi2c_a_2_pins[] = { DB8500_PIN_AF5, DB8500_PIN_AG4 };
378*4882a593Smuzhiyun /* MSP0 can only be on these pins, but TXD and RXD can be flipped */
379*4882a593Smuzhiyun static const unsigned msp0txrx_a_1_pins[] = { DB8500_PIN_AC4, DB8500_PIN_AC3 };
380*4882a593Smuzhiyun static const unsigned msp0tfstck_a_1_pins[] = { DB8500_PIN_AF3, DB8500_PIN_AE3 };
381*4882a593Smuzhiyun static const unsigned msp0rfsrck_a_1_pins[] = { DB8500_PIN_AD3, DB8500_PIN_AD4 };
382*4882a593Smuzhiyun /* Basic pins of the MMC/SD card 0 interface */
383*4882a593Smuzhiyun static const unsigned mc0_a_1_pins[] = { DB8500_PIN_AC2, /* MC0_CMDDIR */
384*4882a593Smuzhiyun DB8500_PIN_AC1, /* MC0_DAT0DIR */
385*4882a593Smuzhiyun DB8500_PIN_AB4, /* MC0_DAT2DIR */
386*4882a593Smuzhiyun DB8500_PIN_AA3, /* MC0_FBCLK */
387*4882a593Smuzhiyun DB8500_PIN_AA4, /* MC0_CLK */
388*4882a593Smuzhiyun DB8500_PIN_AB2, /* MC0_CMD */
389*4882a593Smuzhiyun DB8500_PIN_Y4, /* MC0_DAT0 */
390*4882a593Smuzhiyun DB8500_PIN_Y2, /* MC0_DAT1 */
391*4882a593Smuzhiyun DB8500_PIN_AA2, /* MC0_DAT2 */
392*4882a593Smuzhiyun DB8500_PIN_AA1 /* MC0_DAT3 */
393*4882a593Smuzhiyun };
394*4882a593Smuzhiyun /* MMC/SD card 0 interface without CMD/DAT0/DAT2 direction control */
395*4882a593Smuzhiyun static const unsigned mc0_a_2_pins[] = { DB8500_PIN_AA3, /* MC0_FBCLK */
396*4882a593Smuzhiyun DB8500_PIN_AA4, /* MC0_CLK */
397*4882a593Smuzhiyun DB8500_PIN_AB2, /* MC0_CMD */
398*4882a593Smuzhiyun DB8500_PIN_Y4, /* MC0_DAT0 */
399*4882a593Smuzhiyun DB8500_PIN_Y2, /* MC0_DAT1 */
400*4882a593Smuzhiyun DB8500_PIN_AA2, /* MC0_DAT2 */
401*4882a593Smuzhiyun DB8500_PIN_AA1 /* MC0_DAT3 */
402*4882a593Smuzhiyun };
403*4882a593Smuzhiyun /* Often only 4 bits are used, then these are not needed (only used for MMC) */
404*4882a593Smuzhiyun static const unsigned mc0_dat47_a_1_pins[] = { DB8500_PIN_W2, /* MC0_DAT4 */
405*4882a593Smuzhiyun DB8500_PIN_W3, /* MC0_DAT5 */
406*4882a593Smuzhiyun DB8500_PIN_V3, /* MC0_DAT6 */
407*4882a593Smuzhiyun DB8500_PIN_V2 /* MC0_DAT7 */
408*4882a593Smuzhiyun };
409*4882a593Smuzhiyun static const unsigned mc0dat31dir_a_1_pins[] = { DB8500_PIN_AB3 }; /* MC0_DAT31DIR */
410*4882a593Smuzhiyun /* MSP1 can only be on these pins, but TXD and RXD can be flipped */
411*4882a593Smuzhiyun static const unsigned msp1txrx_a_1_pins[] = { DB8500_PIN_AF2, DB8500_PIN_AG2 };
412*4882a593Smuzhiyun static const unsigned msp1_a_1_pins[] = { DB8500_PIN_AE1, DB8500_PIN_AE2 };
413*4882a593Smuzhiyun /* LCD interface */
414*4882a593Smuzhiyun static const unsigned lcdb_a_1_pins[] = { DB8500_PIN_F3, DB8500_PIN_F1,
415*4882a593Smuzhiyun DB8500_PIN_G3, DB8500_PIN_G2 };
416*4882a593Smuzhiyun static const unsigned lcdvsi0_a_1_pins[] = { DB8500_PIN_E1 };
417*4882a593Smuzhiyun static const unsigned lcdvsi1_a_1_pins[] = { DB8500_PIN_E2 };
418*4882a593Smuzhiyun static const unsigned lcd_d0_d7_a_1_pins[] = {
419*4882a593Smuzhiyun DB8500_PIN_G5, DB8500_PIN_G4, DB8500_PIN_H4, DB8500_PIN_H3,
420*4882a593Smuzhiyun DB8500_PIN_J3, DB8500_PIN_H2, DB8500_PIN_J2, DB8500_PIN_H1 };
421*4882a593Smuzhiyun /* D8 thru D11 often used as TVOUT lines */
422*4882a593Smuzhiyun static const unsigned lcd_d8_d11_a_1_pins[] = { DB8500_PIN_F4,
423*4882a593Smuzhiyun DB8500_PIN_E3, DB8500_PIN_E4, DB8500_PIN_D2 };
424*4882a593Smuzhiyun static const unsigned lcd_d12_d23_a_1_pins[] = {
425*4882a593Smuzhiyun DB8500_PIN_C1, DB8500_PIN_D3, DB8500_PIN_C2, DB8500_PIN_D5,
426*4882a593Smuzhiyun DB8500_PIN_C6, DB8500_PIN_B3, DB8500_PIN_C4, DB8500_PIN_E6,
427*4882a593Smuzhiyun DB8500_PIN_A3, DB8500_PIN_B6, DB8500_PIN_D6, DB8500_PIN_B7 };
428*4882a593Smuzhiyun static const unsigned kp_a_1_pins[] = { DB8500_PIN_D7, DB8500_PIN_E8,
429*4882a593Smuzhiyun DB8500_PIN_D8, DB8500_PIN_D9 };
430*4882a593Smuzhiyun static const unsigned kpskaskb_a_1_pins[] = { DB8500_PIN_D17, DB8500_PIN_D16 };
431*4882a593Smuzhiyun static const unsigned kp_a_2_pins[] = {
432*4882a593Smuzhiyun DB8500_PIN_B17, DB8500_PIN_C16, DB8500_PIN_C19, DB8500_PIN_C17,
433*4882a593Smuzhiyun DB8500_PIN_A18, DB8500_PIN_C18, DB8500_PIN_B19, DB8500_PIN_B20,
434*4882a593Smuzhiyun DB8500_PIN_D21, DB8500_PIN_D20, DB8500_PIN_C20, DB8500_PIN_B21,
435*4882a593Smuzhiyun DB8500_PIN_C21, DB8500_PIN_A22, DB8500_PIN_B24, DB8500_PIN_C22 };
436*4882a593Smuzhiyun /* MC2 has 8 data lines and no direction control, so only for (e)MMC */
437*4882a593Smuzhiyun static const unsigned mc2_a_1_pins[] = { DB8500_PIN_A5, DB8500_PIN_B4,
438*4882a593Smuzhiyun DB8500_PIN_C8, DB8500_PIN_A12, DB8500_PIN_C10, DB8500_PIN_B10,
439*4882a593Smuzhiyun DB8500_PIN_B9, DB8500_PIN_A9, DB8500_PIN_C7, DB8500_PIN_A7,
440*4882a593Smuzhiyun DB8500_PIN_C5 };
441*4882a593Smuzhiyun static const unsigned ssp1_a_1_pins[] = { DB8500_PIN_C9, DB8500_PIN_B11,
442*4882a593Smuzhiyun DB8500_PIN_C12, DB8500_PIN_C11 };
443*4882a593Smuzhiyun static const unsigned ssp0_a_1_pins[] = { DB8500_PIN_D12, DB8500_PIN_B13,
444*4882a593Smuzhiyun DB8500_PIN_C13, DB8500_PIN_D13 };
445*4882a593Smuzhiyun static const unsigned i2c0_a_1_pins[] = { DB8500_PIN_C15, DB8500_PIN_B16 };
446*4882a593Smuzhiyun /*
447*4882a593Smuzhiyun * Image processor GPIO pins are named "ipgpio" and have their own
448*4882a593Smuzhiyun * numberspace
449*4882a593Smuzhiyun */
450*4882a593Smuzhiyun static const unsigned ipgpio0_a_1_pins[] = { DB8500_PIN_B14 };
451*4882a593Smuzhiyun static const unsigned ipgpio1_a_1_pins[] = { DB8500_PIN_C14 };
452*4882a593Smuzhiyun /* Three modem pins named RF_PURn, MODEM_STATE and MODEM_PWREN */
453*4882a593Smuzhiyun static const unsigned modem_a_1_pins[] = { DB8500_PIN_D22, DB8500_PIN_C23,
454*4882a593Smuzhiyun DB8500_PIN_D23 };
455*4882a593Smuzhiyun /*
456*4882a593Smuzhiyun * This MSP cannot switch RX and TX, SCK in a separate group since this
457*4882a593Smuzhiyun * seems to be optional.
458*4882a593Smuzhiyun */
459*4882a593Smuzhiyun static const unsigned msp2sck_a_1_pins[] = { DB8500_PIN_AJ27 };
460*4882a593Smuzhiyun static const unsigned msp2_a_1_pins[] = { DB8500_PIN_AH27, DB8500_PIN_AF27,
461*4882a593Smuzhiyun DB8500_PIN_AG28, DB8500_PIN_AG26 };
462*4882a593Smuzhiyun static const unsigned mc4_a_1_pins[] = { DB8500_PIN_AH24, DB8500_PIN_AG25,
463*4882a593Smuzhiyun DB8500_PIN_AH23, DB8500_PIN_AH26, DB8500_PIN_AF24, DB8500_PIN_AF25,
464*4882a593Smuzhiyun DB8500_PIN_AE23, DB8500_PIN_AF23, DB8500_PIN_AG23, DB8500_PIN_AG24,
465*4882a593Smuzhiyun DB8500_PIN_AJ23 };
466*4882a593Smuzhiyun /* MC1 has only 4 data pins, designed for SD or SDIO exclusively */
467*4882a593Smuzhiyun static const unsigned mc1_a_1_pins[] = { DB8500_PIN_AH16, DB8500_PIN_AG15,
468*4882a593Smuzhiyun DB8500_PIN_AJ15, DB8500_PIN_AG14, DB8500_PIN_AF13, DB8500_PIN_AG13,
469*4882a593Smuzhiyun DB8500_PIN_AH15 };
470*4882a593Smuzhiyun static const unsigned mc1_a_2_pins[] = { DB8500_PIN_AH16, DB8500_PIN_AJ15,
471*4882a593Smuzhiyun DB8500_PIN_AG14, DB8500_PIN_AF13, DB8500_PIN_AG13, DB8500_PIN_AH15 };
472*4882a593Smuzhiyun static const unsigned mc1dir_a_1_pins[] = { DB8500_PIN_AH13, DB8500_PIN_AG12,
473*4882a593Smuzhiyun DB8500_PIN_AH12, DB8500_PIN_AH11 };
474*4882a593Smuzhiyun static const unsigned hsir_a_1_pins[] = { DB8500_PIN_AG10, DB8500_PIN_AH10,
475*4882a593Smuzhiyun DB8500_PIN_AJ11 };
476*4882a593Smuzhiyun static const unsigned hsit_a_1_pins[] = { DB8500_PIN_AJ9, DB8500_PIN_AH9,
477*4882a593Smuzhiyun DB8500_PIN_AG9, DB8500_PIN_AG8, DB8500_PIN_AF8 };
478*4882a593Smuzhiyun static const unsigned hsit_a_2_pins[] = { DB8500_PIN_AJ9, DB8500_PIN_AH9,
479*4882a593Smuzhiyun DB8500_PIN_AG9, DB8500_PIN_AG8 };
480*4882a593Smuzhiyun static const unsigned clkout1_a_1_pins[] = { DB8500_PIN_AH7 };
481*4882a593Smuzhiyun static const unsigned clkout1_a_2_pins[] = { DB8500_PIN_AG7 };
482*4882a593Smuzhiyun static const unsigned clkout2_a_1_pins[] = { DB8500_PIN_AJ6 };
483*4882a593Smuzhiyun static const unsigned clkout2_a_2_pins[] = { DB8500_PIN_AF7 };
484*4882a593Smuzhiyun static const unsigned usb_a_1_pins[] = { DB8500_PIN_AF28, DB8500_PIN_AE29,
485*4882a593Smuzhiyun DB8500_PIN_AD29, DB8500_PIN_AC29, DB8500_PIN_AD28, DB8500_PIN_AD26,
486*4882a593Smuzhiyun DB8500_PIN_AE26, DB8500_PIN_AG29, DB8500_PIN_AE27, DB8500_PIN_AD27,
487*4882a593Smuzhiyun DB8500_PIN_AC28, DB8500_PIN_AC27 };
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun /* Altfunction B column */
490*4882a593Smuzhiyun static const unsigned trig_b_1_pins[] = { DB8500_PIN_AJ5, DB8500_PIN_AJ3 };
491*4882a593Smuzhiyun static const unsigned i2c4_b_1_pins[] = { DB8500_PIN_AH6, DB8500_PIN_AG6 };
492*4882a593Smuzhiyun static const unsigned i2c1_b_1_pins[] = { DB8500_PIN_AF6, DB8500_PIN_AG5 };
493*4882a593Smuzhiyun static const unsigned i2c2_b_1_pins[] = { DB8500_PIN_AD5, DB8500_PIN_AE4 };
494*4882a593Smuzhiyun static const unsigned i2c2_b_2_pins[] = { DB8500_PIN_AF5, DB8500_PIN_AG4 };
495*4882a593Smuzhiyun static const unsigned msp0txrx_b_1_pins[] = { DB8500_PIN_AC4, DB8500_PIN_AC3 };
496*4882a593Smuzhiyun static const unsigned i2c1_b_2_pins[] = { DB8500_PIN_AD3, DB8500_PIN_AD4 };
497*4882a593Smuzhiyun /* Just RX and TX for UART2 */
498*4882a593Smuzhiyun static const unsigned u2rxtx_b_1_pins[] = { DB8500_PIN_AC2, DB8500_PIN_AC1 };
499*4882a593Smuzhiyun static const unsigned uartmodtx_b_1_pins[] = { DB8500_PIN_AB4 };
500*4882a593Smuzhiyun static const unsigned msp0sck_b_1_pins[] = { DB8500_PIN_AB3 };
501*4882a593Smuzhiyun static const unsigned uartmodrx_b_1_pins[] = { DB8500_PIN_AA3 };
502*4882a593Smuzhiyun static const unsigned stmmod_b_1_pins[] = { DB8500_PIN_AA4, DB8500_PIN_Y4,
503*4882a593Smuzhiyun DB8500_PIN_Y2, DB8500_PIN_AA2, DB8500_PIN_AA1 };
504*4882a593Smuzhiyun static const unsigned uartmodrx_b_2_pins[] = { DB8500_PIN_AB2 };
505*4882a593Smuzhiyun static const unsigned spi3_b_1_pins[] = { DB8500_PIN_W2, DB8500_PIN_W3,
506*4882a593Smuzhiyun DB8500_PIN_V3, DB8500_PIN_V2 };
507*4882a593Smuzhiyun static const unsigned msp1txrx_b_1_pins[] = { DB8500_PIN_AF2, DB8500_PIN_AG2 };
508*4882a593Smuzhiyun static const unsigned kp_b_1_pins[] = { DB8500_PIN_F3, DB8500_PIN_F1,
509*4882a593Smuzhiyun DB8500_PIN_G3, DB8500_PIN_G2, DB8500_PIN_E1, DB8500_PIN_E2,
510*4882a593Smuzhiyun DB8500_PIN_G5, DB8500_PIN_G4, DB8500_PIN_H4, DB8500_PIN_H3,
511*4882a593Smuzhiyun DB8500_PIN_J3, DB8500_PIN_H2, DB8500_PIN_J2, DB8500_PIN_H1,
512*4882a593Smuzhiyun DB8500_PIN_F4, DB8500_PIN_E3, DB8500_PIN_E4, DB8500_PIN_D2,
513*4882a593Smuzhiyun DB8500_PIN_C1, DB8500_PIN_D3, DB8500_PIN_C2, DB8500_PIN_D5 };
514*4882a593Smuzhiyun static const unsigned kp_b_2_pins[] = { DB8500_PIN_F3, DB8500_PIN_F1,
515*4882a593Smuzhiyun DB8500_PIN_G3, DB8500_PIN_G2, DB8500_PIN_F4, DB8500_PIN_E3};
516*4882a593Smuzhiyun static const unsigned sm_b_1_pins[] = { DB8500_PIN_C6, DB8500_PIN_B3,
517*4882a593Smuzhiyun DB8500_PIN_C4, DB8500_PIN_E6, DB8500_PIN_A3, DB8500_PIN_B6,
518*4882a593Smuzhiyun DB8500_PIN_D6, DB8500_PIN_B7, DB8500_PIN_D7, DB8500_PIN_D8,
519*4882a593Smuzhiyun DB8500_PIN_D9, DB8500_PIN_A5, DB8500_PIN_B4, DB8500_PIN_C8,
520*4882a593Smuzhiyun DB8500_PIN_A12, DB8500_PIN_C10, DB8500_PIN_B10, DB8500_PIN_B9,
521*4882a593Smuzhiyun DB8500_PIN_A9, DB8500_PIN_C7, DB8500_PIN_A7, DB8500_PIN_C5,
522*4882a593Smuzhiyun DB8500_PIN_C9 };
523*4882a593Smuzhiyun /* This chip select pin can be "ps0" in alt C so have it separately */
524*4882a593Smuzhiyun static const unsigned smcs0_b_1_pins[] = { DB8500_PIN_E8 };
525*4882a593Smuzhiyun /* This chip select pin can be "ps1" in alt C so have it separately */
526*4882a593Smuzhiyun static const unsigned smcs1_b_1_pins[] = { DB8500_PIN_B14 };
527*4882a593Smuzhiyun static const unsigned ipgpio7_b_1_pins[] = { DB8500_PIN_B11 };
528*4882a593Smuzhiyun static const unsigned ipgpio2_b_1_pins[] = { DB8500_PIN_C12 };
529*4882a593Smuzhiyun static const unsigned ipgpio3_b_1_pins[] = { DB8500_PIN_C11 };
530*4882a593Smuzhiyun static const unsigned lcdaclk_b_1_pins[] = { DB8500_PIN_C14 };
531*4882a593Smuzhiyun static const unsigned lcda_b_1_pins[] = { DB8500_PIN_D22,
532*4882a593Smuzhiyun DB8500_PIN_C23, DB8500_PIN_D23 };
533*4882a593Smuzhiyun static const unsigned lcd_b_1_pins[] = { DB8500_PIN_D17, DB8500_PIN_D16,
534*4882a593Smuzhiyun DB8500_PIN_B17, DB8500_PIN_C16, DB8500_PIN_C19, DB8500_PIN_C17,
535*4882a593Smuzhiyun DB8500_PIN_A18, DB8500_PIN_C18, DB8500_PIN_B19, DB8500_PIN_B20,
536*4882a593Smuzhiyun DB8500_PIN_D21, DB8500_PIN_D20, DB8500_PIN_C20, DB8500_PIN_B21,
537*4882a593Smuzhiyun DB8500_PIN_C21, DB8500_PIN_A22, DB8500_PIN_B24, DB8500_PIN_C22 };
538*4882a593Smuzhiyun static const unsigned ddrtrig_b_1_pins[] = { DB8500_PIN_AJ27 };
539*4882a593Smuzhiyun static const unsigned pwl_b_1_pins[] = { DB8500_PIN_AF25 };
540*4882a593Smuzhiyun static const unsigned spi1_b_1_pins[] = { DB8500_PIN_AG15, DB8500_PIN_AF13,
541*4882a593Smuzhiyun DB8500_PIN_AG13, DB8500_PIN_AH15 };
542*4882a593Smuzhiyun static const unsigned mc3_b_1_pins[] = { DB8500_PIN_AH13, DB8500_PIN_AG12,
543*4882a593Smuzhiyun DB8500_PIN_AH12, DB8500_PIN_AH11, DB8500_PIN_AG10, DB8500_PIN_AH10,
544*4882a593Smuzhiyun DB8500_PIN_AJ11, DB8500_PIN_AJ9, DB8500_PIN_AH9, DB8500_PIN_AG9,
545*4882a593Smuzhiyun DB8500_PIN_AG8 };
546*4882a593Smuzhiyun static const unsigned pwl_b_2_pins[] = { DB8500_PIN_AF8 };
547*4882a593Smuzhiyun static const unsigned pwl_b_3_pins[] = { DB8500_PIN_AG7 };
548*4882a593Smuzhiyun static const unsigned pwl_b_4_pins[] = { DB8500_PIN_AF7 };
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun /* Altfunction C column */
551*4882a593Smuzhiyun static const unsigned ipjtag_c_1_pins[] = { DB8500_PIN_AJ5, DB8500_PIN_AJ3,
552*4882a593Smuzhiyun DB8500_PIN_AH4, DB8500_PIN_AH3, DB8500_PIN_AH6 };
553*4882a593Smuzhiyun static const unsigned ipgpio6_c_1_pins[] = { DB8500_PIN_AG6 };
554*4882a593Smuzhiyun static const unsigned ipgpio0_c_1_pins[] = { DB8500_PIN_AF6 };
555*4882a593Smuzhiyun static const unsigned ipgpio1_c_1_pins[] = { DB8500_PIN_AG5 };
556*4882a593Smuzhiyun static const unsigned ipgpio3_c_1_pins[] = { DB8500_PIN_AF5 };
557*4882a593Smuzhiyun static const unsigned ipgpio2_c_1_pins[] = { DB8500_PIN_AG4 };
558*4882a593Smuzhiyun static const unsigned slim0_c_1_pins[] = { DB8500_PIN_AD3, DB8500_PIN_AD4 };
559*4882a593Smuzhiyun /* Optional 4-bit Memory Stick interface */
560*4882a593Smuzhiyun static const unsigned ms_c_1_pins[] = { DB8500_PIN_AC2, DB8500_PIN_AC1,
561*4882a593Smuzhiyun DB8500_PIN_AB3, DB8500_PIN_AA3, DB8500_PIN_AA4, DB8500_PIN_AB2,
562*4882a593Smuzhiyun DB8500_PIN_Y4, DB8500_PIN_Y2, DB8500_PIN_AA2, DB8500_PIN_AA1 };
563*4882a593Smuzhiyun static const unsigned iptrigout_c_1_pins[] = { DB8500_PIN_AB4 };
564*4882a593Smuzhiyun static const unsigned u2rxtx_c_1_pins[] = { DB8500_PIN_W2, DB8500_PIN_W3 };
565*4882a593Smuzhiyun static const unsigned u2ctsrts_c_1_pins[] = { DB8500_PIN_V3, DB8500_PIN_V2 };
566*4882a593Smuzhiyun static const unsigned u0_c_1_pins[] = { DB8500_PIN_AF2, DB8500_PIN_AE1,
567*4882a593Smuzhiyun DB8500_PIN_AE2, DB8500_PIN_AG2 };
568*4882a593Smuzhiyun static const unsigned ipgpio4_c_1_pins[] = { DB8500_PIN_F3 };
569*4882a593Smuzhiyun static const unsigned ipgpio5_c_1_pins[] = { DB8500_PIN_F1 };
570*4882a593Smuzhiyun static const unsigned ipgpio6_c_2_pins[] = { DB8500_PIN_G3 };
571*4882a593Smuzhiyun static const unsigned ipgpio7_c_1_pins[] = { DB8500_PIN_G2 };
572*4882a593Smuzhiyun static const unsigned smcleale_c_1_pins[] = { DB8500_PIN_E1, DB8500_PIN_E2 };
573*4882a593Smuzhiyun static const unsigned stmape_c_1_pins[] = { DB8500_PIN_G5, DB8500_PIN_G4,
574*4882a593Smuzhiyun DB8500_PIN_H4, DB8500_PIN_H3, DB8500_PIN_J3 };
575*4882a593Smuzhiyun static const unsigned u2rxtx_c_2_pins[] = { DB8500_PIN_H2, DB8500_PIN_J2 };
576*4882a593Smuzhiyun static const unsigned ipgpio2_c_2_pins[] = { DB8500_PIN_F4 };
577*4882a593Smuzhiyun static const unsigned ipgpio3_c_2_pins[] = { DB8500_PIN_E3 };
578*4882a593Smuzhiyun static const unsigned ipgpio4_c_2_pins[] = { DB8500_PIN_E4 };
579*4882a593Smuzhiyun static const unsigned ipgpio5_c_2_pins[] = { DB8500_PIN_D2 };
580*4882a593Smuzhiyun static const unsigned mc5_c_1_pins[] = { DB8500_PIN_C6, DB8500_PIN_B3,
581*4882a593Smuzhiyun DB8500_PIN_C4, DB8500_PIN_E6, DB8500_PIN_A3, DB8500_PIN_B6,
582*4882a593Smuzhiyun DB8500_PIN_D6, DB8500_PIN_B7, DB8500_PIN_D7, DB8500_PIN_D8,
583*4882a593Smuzhiyun DB8500_PIN_D9 };
584*4882a593Smuzhiyun static const unsigned mc2rstn_c_1_pins[] = { DB8500_PIN_C8 };
585*4882a593Smuzhiyun static const unsigned kp_c_1_pins[] = { DB8500_PIN_C9, DB8500_PIN_B11,
586*4882a593Smuzhiyun DB8500_PIN_C12, DB8500_PIN_C11, DB8500_PIN_D17, DB8500_PIN_D16,
587*4882a593Smuzhiyun DB8500_PIN_C23, DB8500_PIN_D23 };
588*4882a593Smuzhiyun static const unsigned smps0_c_1_pins[] = { DB8500_PIN_E8 };
589*4882a593Smuzhiyun static const unsigned smps1_c_1_pins[] = { DB8500_PIN_B14 };
590*4882a593Smuzhiyun static const unsigned u2rxtx_c_3_pins[] = { DB8500_PIN_B17, DB8500_PIN_C16 };
591*4882a593Smuzhiyun static const unsigned stmape_c_2_pins[] = { DB8500_PIN_C19, DB8500_PIN_C17,
592*4882a593Smuzhiyun DB8500_PIN_A18, DB8500_PIN_C18, DB8500_PIN_B19 };
593*4882a593Smuzhiyun static const unsigned uartmodrx_c_1_pins[] = { DB8500_PIN_D21 };
594*4882a593Smuzhiyun static const unsigned uartmodtx_c_1_pins[] = { DB8500_PIN_D20 };
595*4882a593Smuzhiyun static const unsigned stmmod_c_1_pins[] = { DB8500_PIN_C20, DB8500_PIN_B21,
596*4882a593Smuzhiyun DB8500_PIN_C21, DB8500_PIN_A22, DB8500_PIN_B24 };
597*4882a593Smuzhiyun static const unsigned usbsim_c_1_pins[] = { DB8500_PIN_D22 };
598*4882a593Smuzhiyun static const unsigned mc4rstn_c_1_pins[] = { DB8500_PIN_AF25 };
599*4882a593Smuzhiyun static const unsigned clkout1_c_1_pins[] = { DB8500_PIN_AH13 };
600*4882a593Smuzhiyun static const unsigned clkout2_c_1_pins[] = { DB8500_PIN_AH12 };
601*4882a593Smuzhiyun static const unsigned i2c3_c_1_pins[] = { DB8500_PIN_AG12, DB8500_PIN_AH11 };
602*4882a593Smuzhiyun static const unsigned spi0_c_1_pins[] = { DB8500_PIN_AH10, DB8500_PIN_AH9,
603*4882a593Smuzhiyun DB8500_PIN_AG9, DB8500_PIN_AG8 };
604*4882a593Smuzhiyun static const unsigned usbsim_c_2_pins[] = { DB8500_PIN_AF8 };
605*4882a593Smuzhiyun static const unsigned i2c3_c_2_pins[] = { DB8500_PIN_AG7, DB8500_PIN_AF7 };
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun /* Other C1 column */
608*4882a593Smuzhiyun static const unsigned u2rx_oc1_1_pins[] = { DB8500_PIN_AB2 };
609*4882a593Smuzhiyun static const unsigned stmape_oc1_1_pins[] = { DB8500_PIN_AA4, DB8500_PIN_Y4,
610*4882a593Smuzhiyun DB8500_PIN_Y2, DB8500_PIN_AA2, DB8500_PIN_AA1 };
611*4882a593Smuzhiyun static const unsigned remap0_oc1_1_pins[] = { DB8500_PIN_E1 };
612*4882a593Smuzhiyun static const unsigned remap1_oc1_1_pins[] = { DB8500_PIN_E2 };
613*4882a593Smuzhiyun static const unsigned ptma9_oc1_1_pins[] = { DB8500_PIN_G5, DB8500_PIN_G4,
614*4882a593Smuzhiyun DB8500_PIN_H4, DB8500_PIN_H3, DB8500_PIN_J3, DB8500_PIN_H2,
615*4882a593Smuzhiyun DB8500_PIN_J2, DB8500_PIN_H1 };
616*4882a593Smuzhiyun static const unsigned kp_oc1_1_pins[] = { DB8500_PIN_C6, DB8500_PIN_B3,
617*4882a593Smuzhiyun DB8500_PIN_C4, DB8500_PIN_E6, DB8500_PIN_A3, DB8500_PIN_B6,
618*4882a593Smuzhiyun DB8500_PIN_D6, DB8500_PIN_B7 };
619*4882a593Smuzhiyun static const unsigned rf_oc1_1_pins[] = { DB8500_PIN_D8, DB8500_PIN_D9 };
620*4882a593Smuzhiyun static const unsigned hxclk_oc1_1_pins[] = { DB8500_PIN_D16 };
621*4882a593Smuzhiyun static const unsigned uartmodrx_oc1_1_pins[] = { DB8500_PIN_B17 };
622*4882a593Smuzhiyun static const unsigned uartmodtx_oc1_1_pins[] = { DB8500_PIN_C16 };
623*4882a593Smuzhiyun static const unsigned stmmod_oc1_1_pins[] = { DB8500_PIN_C19, DB8500_PIN_C17,
624*4882a593Smuzhiyun DB8500_PIN_A18, DB8500_PIN_C18, DB8500_PIN_B19 };
625*4882a593Smuzhiyun static const unsigned hxgpio_oc1_1_pins[] = { DB8500_PIN_D21, DB8500_PIN_D20,
626*4882a593Smuzhiyun DB8500_PIN_C20, DB8500_PIN_B21, DB8500_PIN_C21, DB8500_PIN_A22,
627*4882a593Smuzhiyun DB8500_PIN_B24, DB8500_PIN_C22 };
628*4882a593Smuzhiyun static const unsigned rf_oc1_2_pins[] = { DB8500_PIN_C23, DB8500_PIN_D23 };
629*4882a593Smuzhiyun static const unsigned spi2_oc1_1_pins[] = { DB8500_PIN_AH13, DB8500_PIN_AG12,
630*4882a593Smuzhiyun DB8500_PIN_AH12, DB8500_PIN_AH11 };
631*4882a593Smuzhiyun static const unsigned spi2_oc1_2_pins[] = { DB8500_PIN_AH13, DB8500_PIN_AH12,
632*4882a593Smuzhiyun DB8500_PIN_AH11 };
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun /* Other C2 column */
635*4882a593Smuzhiyun static const unsigned sbag_oc2_1_pins[] = { DB8500_PIN_AA4, DB8500_PIN_AB2,
636*4882a593Smuzhiyun DB8500_PIN_Y4, DB8500_PIN_Y2, DB8500_PIN_AA2, DB8500_PIN_AA1 };
637*4882a593Smuzhiyun static const unsigned etmr4_oc2_1_pins[] = { DB8500_PIN_G5, DB8500_PIN_G4,
638*4882a593Smuzhiyun DB8500_PIN_H4, DB8500_PIN_H3, DB8500_PIN_J3, DB8500_PIN_H2,
639*4882a593Smuzhiyun DB8500_PIN_J2, DB8500_PIN_H1 };
640*4882a593Smuzhiyun static const unsigned ptma9_oc2_1_pins[] = { DB8500_PIN_D17, DB8500_PIN_D16,
641*4882a593Smuzhiyun DB8500_PIN_B17, DB8500_PIN_C16, DB8500_PIN_C19, DB8500_PIN_C17,
642*4882a593Smuzhiyun DB8500_PIN_A18, DB8500_PIN_C18, DB8500_PIN_B19, DB8500_PIN_B20,
643*4882a593Smuzhiyun DB8500_PIN_D21, DB8500_PIN_D20, DB8500_PIN_C20, DB8500_PIN_B21,
644*4882a593Smuzhiyun DB8500_PIN_C21, DB8500_PIN_A22, DB8500_PIN_B24, DB8500_PIN_C22 };
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun /* Other C3 column */
647*4882a593Smuzhiyun static const unsigned stmmod_oc3_1_pins[] = { DB8500_PIN_AB2, DB8500_PIN_W2,
648*4882a593Smuzhiyun DB8500_PIN_W3, DB8500_PIN_V3, DB8500_PIN_V2 };
649*4882a593Smuzhiyun static const unsigned stmmod_oc3_2_pins[] = { DB8500_PIN_G5, DB8500_PIN_G4,
650*4882a593Smuzhiyun DB8500_PIN_H4, DB8500_PIN_H3, DB8500_PIN_J3 };
651*4882a593Smuzhiyun static const unsigned uartmodrx_oc3_1_pins[] = { DB8500_PIN_H2 };
652*4882a593Smuzhiyun static const unsigned uartmodtx_oc3_1_pins[] = { DB8500_PIN_J2 };
653*4882a593Smuzhiyun static const unsigned etmr4_oc3_1_pins[] = { DB8500_PIN_D17, DB8500_PIN_D16,
654*4882a593Smuzhiyun DB8500_PIN_B17, DB8500_PIN_C16, DB8500_PIN_C19, DB8500_PIN_C17,
655*4882a593Smuzhiyun DB8500_PIN_A18, DB8500_PIN_C18, DB8500_PIN_B19, DB8500_PIN_B20,
656*4882a593Smuzhiyun DB8500_PIN_D21, DB8500_PIN_D20, DB8500_PIN_C20, DB8500_PIN_B21,
657*4882a593Smuzhiyun DB8500_PIN_C21, DB8500_PIN_A22, DB8500_PIN_B24, DB8500_PIN_C22 };
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun /* Other C4 column */
660*4882a593Smuzhiyun static const unsigned sbag_oc4_1_pins[] = { DB8500_PIN_G5, DB8500_PIN_G4,
661*4882a593Smuzhiyun DB8500_PIN_H4, DB8500_PIN_H3, DB8500_PIN_J3, DB8500_PIN_H1 };
662*4882a593Smuzhiyun static const unsigned hwobs_oc4_1_pins[] = { DB8500_PIN_D17, DB8500_PIN_D16,
663*4882a593Smuzhiyun DB8500_PIN_B17, DB8500_PIN_C16, DB8500_PIN_C19, DB8500_PIN_C17,
664*4882a593Smuzhiyun DB8500_PIN_A18, DB8500_PIN_C18, DB8500_PIN_B19, DB8500_PIN_B20,
665*4882a593Smuzhiyun DB8500_PIN_D21, DB8500_PIN_D20, DB8500_PIN_C20, DB8500_PIN_B21,
666*4882a593Smuzhiyun DB8500_PIN_C21, DB8500_PIN_A22, DB8500_PIN_B24, DB8500_PIN_C22 };
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun #define DB8500_PIN_GROUP(a, b) { .name = #a, .pins = a##_pins, \
669*4882a593Smuzhiyun .npins = ARRAY_SIZE(a##_pins), .altsetting = b }
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun static const struct nmk_pingroup nmk_db8500_groups[] = {
672*4882a593Smuzhiyun /* Altfunction A column */
673*4882a593Smuzhiyun DB8500_PIN_GROUP(u0_a_1, NMK_GPIO_ALT_A),
674*4882a593Smuzhiyun DB8500_PIN_GROUP(u1rxtx_a_1, NMK_GPIO_ALT_A),
675*4882a593Smuzhiyun DB8500_PIN_GROUP(u1ctsrts_a_1, NMK_GPIO_ALT_A),
676*4882a593Smuzhiyun DB8500_PIN_GROUP(ipi2c_a_1, NMK_GPIO_ALT_A),
677*4882a593Smuzhiyun DB8500_PIN_GROUP(ipi2c_a_2, NMK_GPIO_ALT_A),
678*4882a593Smuzhiyun DB8500_PIN_GROUP(msp0txrx_a_1, NMK_GPIO_ALT_A),
679*4882a593Smuzhiyun DB8500_PIN_GROUP(msp0tfstck_a_1, NMK_GPIO_ALT_A),
680*4882a593Smuzhiyun DB8500_PIN_GROUP(msp0rfsrck_a_1, NMK_GPIO_ALT_A),
681*4882a593Smuzhiyun DB8500_PIN_GROUP(mc0_a_1, NMK_GPIO_ALT_A),
682*4882a593Smuzhiyun DB8500_PIN_GROUP(mc0_a_2, NMK_GPIO_ALT_A),
683*4882a593Smuzhiyun DB8500_PIN_GROUP(mc0_dat47_a_1, NMK_GPIO_ALT_A),
684*4882a593Smuzhiyun DB8500_PIN_GROUP(mc0dat31dir_a_1, NMK_GPIO_ALT_A),
685*4882a593Smuzhiyun DB8500_PIN_GROUP(msp1txrx_a_1, NMK_GPIO_ALT_A),
686*4882a593Smuzhiyun DB8500_PIN_GROUP(msp1_a_1, NMK_GPIO_ALT_A),
687*4882a593Smuzhiyun DB8500_PIN_GROUP(lcdb_a_1, NMK_GPIO_ALT_A),
688*4882a593Smuzhiyun DB8500_PIN_GROUP(lcdvsi0_a_1, NMK_GPIO_ALT_A),
689*4882a593Smuzhiyun DB8500_PIN_GROUP(lcdvsi1_a_1, NMK_GPIO_ALT_A),
690*4882a593Smuzhiyun DB8500_PIN_GROUP(lcd_d0_d7_a_1, NMK_GPIO_ALT_A),
691*4882a593Smuzhiyun DB8500_PIN_GROUP(lcd_d8_d11_a_1, NMK_GPIO_ALT_A),
692*4882a593Smuzhiyun DB8500_PIN_GROUP(lcd_d12_d23_a_1, NMK_GPIO_ALT_A),
693*4882a593Smuzhiyun DB8500_PIN_GROUP(kp_a_1, NMK_GPIO_ALT_A),
694*4882a593Smuzhiyun DB8500_PIN_GROUP(kpskaskb_a_1, NMK_GPIO_ALT_A),
695*4882a593Smuzhiyun DB8500_PIN_GROUP(mc2_a_1, NMK_GPIO_ALT_A),
696*4882a593Smuzhiyun DB8500_PIN_GROUP(ssp1_a_1, NMK_GPIO_ALT_A),
697*4882a593Smuzhiyun DB8500_PIN_GROUP(ssp0_a_1, NMK_GPIO_ALT_A),
698*4882a593Smuzhiyun DB8500_PIN_GROUP(i2c0_a_1, NMK_GPIO_ALT_A),
699*4882a593Smuzhiyun DB8500_PIN_GROUP(ipgpio0_a_1, NMK_GPIO_ALT_A),
700*4882a593Smuzhiyun DB8500_PIN_GROUP(ipgpio1_a_1, NMK_GPIO_ALT_A),
701*4882a593Smuzhiyun DB8500_PIN_GROUP(modem_a_1, NMK_GPIO_ALT_A),
702*4882a593Smuzhiyun DB8500_PIN_GROUP(kp_a_2, NMK_GPIO_ALT_A),
703*4882a593Smuzhiyun DB8500_PIN_GROUP(msp2sck_a_1, NMK_GPIO_ALT_A),
704*4882a593Smuzhiyun DB8500_PIN_GROUP(msp2_a_1, NMK_GPIO_ALT_A),
705*4882a593Smuzhiyun DB8500_PIN_GROUP(mc4_a_1, NMK_GPIO_ALT_A),
706*4882a593Smuzhiyun DB8500_PIN_GROUP(mc1_a_1, NMK_GPIO_ALT_A),
707*4882a593Smuzhiyun DB8500_PIN_GROUP(mc1_a_2, NMK_GPIO_ALT_A),
708*4882a593Smuzhiyun DB8500_PIN_GROUP(mc1dir_a_1, NMK_GPIO_ALT_A),
709*4882a593Smuzhiyun DB8500_PIN_GROUP(hsir_a_1, NMK_GPIO_ALT_A),
710*4882a593Smuzhiyun DB8500_PIN_GROUP(hsit_a_1, NMK_GPIO_ALT_A),
711*4882a593Smuzhiyun DB8500_PIN_GROUP(hsit_a_2, NMK_GPIO_ALT_A),
712*4882a593Smuzhiyun DB8500_PIN_GROUP(clkout1_a_1, NMK_GPIO_ALT_A),
713*4882a593Smuzhiyun DB8500_PIN_GROUP(clkout1_a_2, NMK_GPIO_ALT_A),
714*4882a593Smuzhiyun DB8500_PIN_GROUP(clkout2_a_1, NMK_GPIO_ALT_A),
715*4882a593Smuzhiyun DB8500_PIN_GROUP(clkout2_a_2, NMK_GPIO_ALT_A),
716*4882a593Smuzhiyun DB8500_PIN_GROUP(usb_a_1, NMK_GPIO_ALT_A),
717*4882a593Smuzhiyun /* Altfunction B column */
718*4882a593Smuzhiyun DB8500_PIN_GROUP(trig_b_1, NMK_GPIO_ALT_B),
719*4882a593Smuzhiyun DB8500_PIN_GROUP(i2c4_b_1, NMK_GPIO_ALT_B),
720*4882a593Smuzhiyun DB8500_PIN_GROUP(i2c1_b_1, NMK_GPIO_ALT_B),
721*4882a593Smuzhiyun DB8500_PIN_GROUP(i2c2_b_1, NMK_GPIO_ALT_B),
722*4882a593Smuzhiyun DB8500_PIN_GROUP(i2c2_b_2, NMK_GPIO_ALT_B),
723*4882a593Smuzhiyun DB8500_PIN_GROUP(msp0txrx_b_1, NMK_GPIO_ALT_B),
724*4882a593Smuzhiyun DB8500_PIN_GROUP(i2c1_b_2, NMK_GPIO_ALT_B),
725*4882a593Smuzhiyun DB8500_PIN_GROUP(u2rxtx_b_1, NMK_GPIO_ALT_B),
726*4882a593Smuzhiyun DB8500_PIN_GROUP(uartmodtx_b_1, NMK_GPIO_ALT_B),
727*4882a593Smuzhiyun DB8500_PIN_GROUP(msp0sck_b_1, NMK_GPIO_ALT_B),
728*4882a593Smuzhiyun DB8500_PIN_GROUP(uartmodrx_b_1, NMK_GPIO_ALT_B),
729*4882a593Smuzhiyun DB8500_PIN_GROUP(stmmod_b_1, NMK_GPIO_ALT_B),
730*4882a593Smuzhiyun DB8500_PIN_GROUP(uartmodrx_b_2, NMK_GPIO_ALT_B),
731*4882a593Smuzhiyun DB8500_PIN_GROUP(spi3_b_1, NMK_GPIO_ALT_B),
732*4882a593Smuzhiyun DB8500_PIN_GROUP(msp1txrx_b_1, NMK_GPIO_ALT_B),
733*4882a593Smuzhiyun DB8500_PIN_GROUP(kp_b_1, NMK_GPIO_ALT_B),
734*4882a593Smuzhiyun DB8500_PIN_GROUP(kp_b_2, NMK_GPIO_ALT_B),
735*4882a593Smuzhiyun DB8500_PIN_GROUP(sm_b_1, NMK_GPIO_ALT_B),
736*4882a593Smuzhiyun DB8500_PIN_GROUP(smcs0_b_1, NMK_GPIO_ALT_B),
737*4882a593Smuzhiyun DB8500_PIN_GROUP(smcs1_b_1, NMK_GPIO_ALT_B),
738*4882a593Smuzhiyun DB8500_PIN_GROUP(ipgpio7_b_1, NMK_GPIO_ALT_B),
739*4882a593Smuzhiyun DB8500_PIN_GROUP(ipgpio2_b_1, NMK_GPIO_ALT_B),
740*4882a593Smuzhiyun DB8500_PIN_GROUP(ipgpio3_b_1, NMK_GPIO_ALT_B),
741*4882a593Smuzhiyun DB8500_PIN_GROUP(lcdaclk_b_1, NMK_GPIO_ALT_B),
742*4882a593Smuzhiyun DB8500_PIN_GROUP(lcda_b_1, NMK_GPIO_ALT_B),
743*4882a593Smuzhiyun DB8500_PIN_GROUP(lcd_b_1, NMK_GPIO_ALT_B),
744*4882a593Smuzhiyun DB8500_PIN_GROUP(ddrtrig_b_1, NMK_GPIO_ALT_B),
745*4882a593Smuzhiyun DB8500_PIN_GROUP(pwl_b_1, NMK_GPIO_ALT_B),
746*4882a593Smuzhiyun DB8500_PIN_GROUP(spi1_b_1, NMK_GPIO_ALT_B),
747*4882a593Smuzhiyun DB8500_PIN_GROUP(mc3_b_1, NMK_GPIO_ALT_B),
748*4882a593Smuzhiyun DB8500_PIN_GROUP(pwl_b_2, NMK_GPIO_ALT_B),
749*4882a593Smuzhiyun DB8500_PIN_GROUP(pwl_b_3, NMK_GPIO_ALT_B),
750*4882a593Smuzhiyun DB8500_PIN_GROUP(pwl_b_4, NMK_GPIO_ALT_B),
751*4882a593Smuzhiyun /* Altfunction C column */
752*4882a593Smuzhiyun DB8500_PIN_GROUP(ipjtag_c_1, NMK_GPIO_ALT_C),
753*4882a593Smuzhiyun DB8500_PIN_GROUP(ipgpio6_c_1, NMK_GPIO_ALT_C),
754*4882a593Smuzhiyun DB8500_PIN_GROUP(ipgpio0_c_1, NMK_GPIO_ALT_C),
755*4882a593Smuzhiyun DB8500_PIN_GROUP(ipgpio1_c_1, NMK_GPIO_ALT_C),
756*4882a593Smuzhiyun DB8500_PIN_GROUP(ipgpio3_c_1, NMK_GPIO_ALT_C),
757*4882a593Smuzhiyun DB8500_PIN_GROUP(ipgpio2_c_1, NMK_GPIO_ALT_C),
758*4882a593Smuzhiyun DB8500_PIN_GROUP(slim0_c_1, NMK_GPIO_ALT_C),
759*4882a593Smuzhiyun DB8500_PIN_GROUP(ms_c_1, NMK_GPIO_ALT_C),
760*4882a593Smuzhiyun DB8500_PIN_GROUP(iptrigout_c_1, NMK_GPIO_ALT_C),
761*4882a593Smuzhiyun DB8500_PIN_GROUP(u2rxtx_c_1, NMK_GPIO_ALT_C),
762*4882a593Smuzhiyun DB8500_PIN_GROUP(u2ctsrts_c_1, NMK_GPIO_ALT_C),
763*4882a593Smuzhiyun DB8500_PIN_GROUP(u0_c_1, NMK_GPIO_ALT_C),
764*4882a593Smuzhiyun DB8500_PIN_GROUP(ipgpio4_c_1, NMK_GPIO_ALT_C),
765*4882a593Smuzhiyun DB8500_PIN_GROUP(ipgpio5_c_1, NMK_GPIO_ALT_C),
766*4882a593Smuzhiyun DB8500_PIN_GROUP(ipgpio6_c_2, NMK_GPIO_ALT_C),
767*4882a593Smuzhiyun DB8500_PIN_GROUP(ipgpio7_c_1, NMK_GPIO_ALT_C),
768*4882a593Smuzhiyun DB8500_PIN_GROUP(smcleale_c_1, NMK_GPIO_ALT_C),
769*4882a593Smuzhiyun DB8500_PIN_GROUP(stmape_c_1, NMK_GPIO_ALT_C),
770*4882a593Smuzhiyun DB8500_PIN_GROUP(u2rxtx_c_2, NMK_GPIO_ALT_C),
771*4882a593Smuzhiyun DB8500_PIN_GROUP(ipgpio2_c_2, NMK_GPIO_ALT_C),
772*4882a593Smuzhiyun DB8500_PIN_GROUP(ipgpio3_c_2, NMK_GPIO_ALT_C),
773*4882a593Smuzhiyun DB8500_PIN_GROUP(ipgpio4_c_2, NMK_GPIO_ALT_C),
774*4882a593Smuzhiyun DB8500_PIN_GROUP(ipgpio5_c_2, NMK_GPIO_ALT_C),
775*4882a593Smuzhiyun DB8500_PIN_GROUP(mc5_c_1, NMK_GPIO_ALT_C),
776*4882a593Smuzhiyun DB8500_PIN_GROUP(mc2rstn_c_1, NMK_GPIO_ALT_C),
777*4882a593Smuzhiyun DB8500_PIN_GROUP(kp_c_1, NMK_GPIO_ALT_C),
778*4882a593Smuzhiyun DB8500_PIN_GROUP(smps0_c_1, NMK_GPIO_ALT_C),
779*4882a593Smuzhiyun DB8500_PIN_GROUP(smps1_c_1, NMK_GPIO_ALT_C),
780*4882a593Smuzhiyun DB8500_PIN_GROUP(u2rxtx_c_3, NMK_GPIO_ALT_C),
781*4882a593Smuzhiyun DB8500_PIN_GROUP(stmape_c_2, NMK_GPIO_ALT_C),
782*4882a593Smuzhiyun DB8500_PIN_GROUP(uartmodrx_c_1, NMK_GPIO_ALT_C),
783*4882a593Smuzhiyun DB8500_PIN_GROUP(uartmodtx_c_1, NMK_GPIO_ALT_C),
784*4882a593Smuzhiyun DB8500_PIN_GROUP(stmmod_c_1, NMK_GPIO_ALT_C),
785*4882a593Smuzhiyun DB8500_PIN_GROUP(usbsim_c_1, NMK_GPIO_ALT_C),
786*4882a593Smuzhiyun DB8500_PIN_GROUP(mc4rstn_c_1, NMK_GPIO_ALT_C),
787*4882a593Smuzhiyun DB8500_PIN_GROUP(clkout1_c_1, NMK_GPIO_ALT_C),
788*4882a593Smuzhiyun DB8500_PIN_GROUP(clkout2_c_1, NMK_GPIO_ALT_C),
789*4882a593Smuzhiyun DB8500_PIN_GROUP(i2c3_c_1, NMK_GPIO_ALT_C),
790*4882a593Smuzhiyun DB8500_PIN_GROUP(spi0_c_1, NMK_GPIO_ALT_C),
791*4882a593Smuzhiyun DB8500_PIN_GROUP(usbsim_c_2, NMK_GPIO_ALT_C),
792*4882a593Smuzhiyun DB8500_PIN_GROUP(i2c3_c_2, NMK_GPIO_ALT_C),
793*4882a593Smuzhiyun /* Other alt C1 column */
794*4882a593Smuzhiyun DB8500_PIN_GROUP(u2rx_oc1_1, NMK_GPIO_ALT_C1),
795*4882a593Smuzhiyun DB8500_PIN_GROUP(stmape_oc1_1, NMK_GPIO_ALT_C1),
796*4882a593Smuzhiyun DB8500_PIN_GROUP(remap0_oc1_1, NMK_GPIO_ALT_C1),
797*4882a593Smuzhiyun DB8500_PIN_GROUP(remap1_oc1_1, NMK_GPIO_ALT_C1),
798*4882a593Smuzhiyun DB8500_PIN_GROUP(ptma9_oc1_1, NMK_GPIO_ALT_C1),
799*4882a593Smuzhiyun DB8500_PIN_GROUP(kp_oc1_1, NMK_GPIO_ALT_C1),
800*4882a593Smuzhiyun DB8500_PIN_GROUP(rf_oc1_1, NMK_GPIO_ALT_C1),
801*4882a593Smuzhiyun DB8500_PIN_GROUP(hxclk_oc1_1, NMK_GPIO_ALT_C1),
802*4882a593Smuzhiyun DB8500_PIN_GROUP(uartmodrx_oc1_1, NMK_GPIO_ALT_C1),
803*4882a593Smuzhiyun DB8500_PIN_GROUP(uartmodtx_oc1_1, NMK_GPIO_ALT_C1),
804*4882a593Smuzhiyun DB8500_PIN_GROUP(stmmod_oc1_1, NMK_GPIO_ALT_C1),
805*4882a593Smuzhiyun DB8500_PIN_GROUP(hxgpio_oc1_1, NMK_GPIO_ALT_C1),
806*4882a593Smuzhiyun DB8500_PIN_GROUP(rf_oc1_2, NMK_GPIO_ALT_C1),
807*4882a593Smuzhiyun DB8500_PIN_GROUP(spi2_oc1_1, NMK_GPIO_ALT_C1),
808*4882a593Smuzhiyun DB8500_PIN_GROUP(spi2_oc1_2, NMK_GPIO_ALT_C1),
809*4882a593Smuzhiyun /* Other alt C2 column */
810*4882a593Smuzhiyun DB8500_PIN_GROUP(sbag_oc2_1, NMK_GPIO_ALT_C2),
811*4882a593Smuzhiyun DB8500_PIN_GROUP(etmr4_oc2_1, NMK_GPIO_ALT_C2),
812*4882a593Smuzhiyun DB8500_PIN_GROUP(ptma9_oc2_1, NMK_GPIO_ALT_C2),
813*4882a593Smuzhiyun /* Other alt C3 column */
814*4882a593Smuzhiyun DB8500_PIN_GROUP(stmmod_oc3_1, NMK_GPIO_ALT_C3),
815*4882a593Smuzhiyun DB8500_PIN_GROUP(stmmod_oc3_2, NMK_GPIO_ALT_C3),
816*4882a593Smuzhiyun DB8500_PIN_GROUP(uartmodrx_oc3_1, NMK_GPIO_ALT_C3),
817*4882a593Smuzhiyun DB8500_PIN_GROUP(uartmodtx_oc3_1, NMK_GPIO_ALT_C3),
818*4882a593Smuzhiyun DB8500_PIN_GROUP(etmr4_oc3_1, NMK_GPIO_ALT_C3),
819*4882a593Smuzhiyun /* Other alt C4 column */
820*4882a593Smuzhiyun DB8500_PIN_GROUP(sbag_oc4_1, NMK_GPIO_ALT_C4),
821*4882a593Smuzhiyun DB8500_PIN_GROUP(hwobs_oc4_1, NMK_GPIO_ALT_C4),
822*4882a593Smuzhiyun };
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun /* We use this macro to define the groups applicable to a function */
825*4882a593Smuzhiyun #define DB8500_FUNC_GROUPS(a, b...) \
826*4882a593Smuzhiyun static const char * const a##_groups[] = { b };
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun DB8500_FUNC_GROUPS(u0, "u0_a_1", "u0_c_1");
829*4882a593Smuzhiyun DB8500_FUNC_GROUPS(u1, "u1rxtx_a_1", "u1ctsrts_a_1");
830*4882a593Smuzhiyun /*
831*4882a593Smuzhiyun * UART2 can be muxed out with just RX/TX in four places, CTS+RTS is however
832*4882a593Smuzhiyun * only available on two pins in alternative function C
833*4882a593Smuzhiyun */
834*4882a593Smuzhiyun DB8500_FUNC_GROUPS(u2, "u2rxtx_b_1", "u2rxtx_c_1", "u2ctsrts_c_1",
835*4882a593Smuzhiyun "u2rxtx_c_2", "u2rxtx_c_3", "u2rx_oc1_1");
836*4882a593Smuzhiyun DB8500_FUNC_GROUPS(ipi2c, "ipi2c_a_1", "ipi2c_a_2");
837*4882a593Smuzhiyun /*
838*4882a593Smuzhiyun * MSP0 can only be on a certain set of pins, but the TX/RX pins can be
839*4882a593Smuzhiyun * switched around by selecting the altfunction A or B. The SCK pin is
840*4882a593Smuzhiyun * only available on the altfunction B.
841*4882a593Smuzhiyun */
842*4882a593Smuzhiyun DB8500_FUNC_GROUPS(msp0, "msp0txrx_a_1", "msp0tfstck_a_1", "msp0rfstck_a_1",
843*4882a593Smuzhiyun "msp0txrx_b_1", "msp0sck_b_1");
844*4882a593Smuzhiyun DB8500_FUNC_GROUPS(mc0, "mc0_a_1", "mc0_a_2", "mc0_dat47_a_1", "mc0dat31dir_a_1");
845*4882a593Smuzhiyun /* MSP0 can swap RX/TX like MSP0 but has no SCK pin available */
846*4882a593Smuzhiyun DB8500_FUNC_GROUPS(msp1, "msp1txrx_a_1", "msp1_a_1", "msp1txrx_b_1");
847*4882a593Smuzhiyun DB8500_FUNC_GROUPS(lcdb, "lcdb_a_1");
848*4882a593Smuzhiyun DB8500_FUNC_GROUPS(lcd, "lcdvsi0_a_1", "lcdvsi1_a_1", "lcd_d0_d7_a_1",
849*4882a593Smuzhiyun "lcd_d8_d11_a_1", "lcd_d12_d23_a_1", "lcd_b_1");
850*4882a593Smuzhiyun DB8500_FUNC_GROUPS(kp, "kp_a_1", "kp_a_2", "kp_b_1", "kp_b_2", "kp_c_1", "kp_oc1_1");
851*4882a593Smuzhiyun DB8500_FUNC_GROUPS(mc2, "mc2_a_1", "mc2rstn_c_1");
852*4882a593Smuzhiyun DB8500_FUNC_GROUPS(ssp1, "ssp1_a_1");
853*4882a593Smuzhiyun DB8500_FUNC_GROUPS(ssp0, "ssp0_a_1");
854*4882a593Smuzhiyun DB8500_FUNC_GROUPS(i2c0, "i2c0_a_1");
855*4882a593Smuzhiyun /* The image processor has 8 GPIO pins that can be muxed out */
856*4882a593Smuzhiyun DB8500_FUNC_GROUPS(ipgpio, "ipgpio0_a_1", "ipgpio1_a_1", "ipgpio7_b_1",
857*4882a593Smuzhiyun "ipgpio2_b_1", "ipgpio3_b_1", "ipgpio6_c_1", "ipgpio0_c_1",
858*4882a593Smuzhiyun "ipgpio1_c_1", "ipgpio3_c_1", "ipgpio2_c_1", "ipgpio4_c_1",
859*4882a593Smuzhiyun "ipgpio5_c_1", "ipgpio6_c_2", "ipgpio7_c_1", "ipgpio2_c_2",
860*4882a593Smuzhiyun "ipgpio3_c_2", "ipgpio4_c_2", "ipgpio5_c_2");
861*4882a593Smuzhiyun /* MSP2 can not invert the RX/TX pins but has the optional SCK pin */
862*4882a593Smuzhiyun DB8500_FUNC_GROUPS(msp2, "msp2sck_a_1", "msp2_a_1");
863*4882a593Smuzhiyun DB8500_FUNC_GROUPS(mc4, "mc4_a_1", "mc4rstn_c_1");
864*4882a593Smuzhiyun DB8500_FUNC_GROUPS(mc1, "mc1_a_1", "mc1_a_2", "mc1dir_a_1");
865*4882a593Smuzhiyun DB8500_FUNC_GROUPS(hsi, "hsir_a_1", "hsit_a_1", "hsit_a_2");
866*4882a593Smuzhiyun DB8500_FUNC_GROUPS(clkout, "clkout1_a_1", "clkout1_a_2", "clkout1_c_1",
867*4882a593Smuzhiyun "clkout2_a_1", "clkout2_a_2", "clkout2_c_1");
868*4882a593Smuzhiyun DB8500_FUNC_GROUPS(usb, "usb_a_1");
869*4882a593Smuzhiyun DB8500_FUNC_GROUPS(trig, "trig_b_1");
870*4882a593Smuzhiyun DB8500_FUNC_GROUPS(i2c4, "i2c4_b_1");
871*4882a593Smuzhiyun DB8500_FUNC_GROUPS(i2c1, "i2c1_b_1", "i2c1_b_2");
872*4882a593Smuzhiyun DB8500_FUNC_GROUPS(i2c2, "i2c2_b_1", "i2c2_b_2");
873*4882a593Smuzhiyun /*
874*4882a593Smuzhiyun * The modem UART can output its RX and TX pins in some different places,
875*4882a593Smuzhiyun * so select one of each.
876*4882a593Smuzhiyun */
877*4882a593Smuzhiyun DB8500_FUNC_GROUPS(uartmod, "uartmodtx_b_1", "uartmodrx_b_1", "uartmodrx_b_2",
878*4882a593Smuzhiyun "uartmodrx_c_1", "uartmod_tx_c_1", "uartmodrx_oc1_1",
879*4882a593Smuzhiyun "uartmodtx_oc1_1", "uartmodrx_oc3_1", "uartmodtx_oc3_1");
880*4882a593Smuzhiyun DB8500_FUNC_GROUPS(stmmod, "stmmod_b_1", "stmmod_c_1", "stmmod_oc1_1",
881*4882a593Smuzhiyun "stmmod_oc3_1", "stmmod_oc3_2");
882*4882a593Smuzhiyun DB8500_FUNC_GROUPS(spi3, "spi3_b_1");
883*4882a593Smuzhiyun /* Select between CS0 on alt B or PS1 on alt C */
884*4882a593Smuzhiyun DB8500_FUNC_GROUPS(sm, "sm_b_1", "smcs0_b_1", "smcs1_b_1", "smcleale_c_1",
885*4882a593Smuzhiyun "smps0_c_1", "smps1_c_1");
886*4882a593Smuzhiyun DB8500_FUNC_GROUPS(lcda, "lcdaclk_b_1", "lcda_b_1");
887*4882a593Smuzhiyun DB8500_FUNC_GROUPS(ddrtrig, "ddrtrig_b_1");
888*4882a593Smuzhiyun DB8500_FUNC_GROUPS(pwl, "pwl_b_1", "pwl_b_2", "pwl_b_3", "pwl_b_4");
889*4882a593Smuzhiyun DB8500_FUNC_GROUPS(spi1, "spi1_b_1");
890*4882a593Smuzhiyun DB8500_FUNC_GROUPS(mc3, "mc3_b_1");
891*4882a593Smuzhiyun DB8500_FUNC_GROUPS(ipjtag, "ipjtag_c_1");
892*4882a593Smuzhiyun DB8500_FUNC_GROUPS(slim0, "slim0_c_1");
893*4882a593Smuzhiyun DB8500_FUNC_GROUPS(ms, "ms_c_1");
894*4882a593Smuzhiyun DB8500_FUNC_GROUPS(iptrigout, "iptrigout_c_1");
895*4882a593Smuzhiyun DB8500_FUNC_GROUPS(stmape, "stmape_c_1", "stmape_c_2", "stmape_oc1_1");
896*4882a593Smuzhiyun DB8500_FUNC_GROUPS(mc5, "mc5_c_1");
897*4882a593Smuzhiyun DB8500_FUNC_GROUPS(usbsim, "usbsim_c_1", "usbsim_c_2");
898*4882a593Smuzhiyun DB8500_FUNC_GROUPS(i2c3, "i2c3_c_1", "i2c3_c_2");
899*4882a593Smuzhiyun DB8500_FUNC_GROUPS(spi0, "spi0_c_1");
900*4882a593Smuzhiyun DB8500_FUNC_GROUPS(spi2, "spi2_oc1_1", "spi2_oc1_2");
901*4882a593Smuzhiyun DB8500_FUNC_GROUPS(remap, "remap0_oc1_1", "remap1_oc1_1");
902*4882a593Smuzhiyun DB8500_FUNC_GROUPS(sbag, "sbag_oc2_1", "sbag_oc4_1");
903*4882a593Smuzhiyun DB8500_FUNC_GROUPS(ptm, "ptma9_oc1_1", "ptma9_oc2_1");
904*4882a593Smuzhiyun DB8500_FUNC_GROUPS(rf, "rf_oc1_1", "rf_oc1_2");
905*4882a593Smuzhiyun DB8500_FUNC_GROUPS(hx, "hxclk_oc1_1", "hxgpio_oc1_1");
906*4882a593Smuzhiyun DB8500_FUNC_GROUPS(etm, "etmr4_oc2_1", "etmr4_oc3_1");
907*4882a593Smuzhiyun DB8500_FUNC_GROUPS(hwobs, "hwobs_oc4_1");
908*4882a593Smuzhiyun #define FUNCTION(fname) \
909*4882a593Smuzhiyun { \
910*4882a593Smuzhiyun .name = #fname, \
911*4882a593Smuzhiyun .groups = fname##_groups, \
912*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(fname##_groups), \
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun static const struct nmk_function nmk_db8500_functions[] = {
916*4882a593Smuzhiyun FUNCTION(u0),
917*4882a593Smuzhiyun FUNCTION(u1),
918*4882a593Smuzhiyun FUNCTION(u2),
919*4882a593Smuzhiyun FUNCTION(ipi2c),
920*4882a593Smuzhiyun FUNCTION(msp0),
921*4882a593Smuzhiyun FUNCTION(mc0),
922*4882a593Smuzhiyun FUNCTION(msp1),
923*4882a593Smuzhiyun FUNCTION(lcdb),
924*4882a593Smuzhiyun FUNCTION(lcd),
925*4882a593Smuzhiyun FUNCTION(kp),
926*4882a593Smuzhiyun FUNCTION(mc2),
927*4882a593Smuzhiyun FUNCTION(ssp1),
928*4882a593Smuzhiyun FUNCTION(ssp0),
929*4882a593Smuzhiyun FUNCTION(i2c0),
930*4882a593Smuzhiyun FUNCTION(ipgpio),
931*4882a593Smuzhiyun FUNCTION(msp2),
932*4882a593Smuzhiyun FUNCTION(mc4),
933*4882a593Smuzhiyun FUNCTION(mc1),
934*4882a593Smuzhiyun FUNCTION(hsi),
935*4882a593Smuzhiyun FUNCTION(clkout),
936*4882a593Smuzhiyun FUNCTION(usb),
937*4882a593Smuzhiyun FUNCTION(trig),
938*4882a593Smuzhiyun FUNCTION(i2c4),
939*4882a593Smuzhiyun FUNCTION(i2c1),
940*4882a593Smuzhiyun FUNCTION(i2c2),
941*4882a593Smuzhiyun FUNCTION(uartmod),
942*4882a593Smuzhiyun FUNCTION(stmmod),
943*4882a593Smuzhiyun FUNCTION(spi3),
944*4882a593Smuzhiyun FUNCTION(sm),
945*4882a593Smuzhiyun FUNCTION(lcda),
946*4882a593Smuzhiyun FUNCTION(ddrtrig),
947*4882a593Smuzhiyun FUNCTION(pwl),
948*4882a593Smuzhiyun FUNCTION(spi1),
949*4882a593Smuzhiyun FUNCTION(mc3),
950*4882a593Smuzhiyun FUNCTION(ipjtag),
951*4882a593Smuzhiyun FUNCTION(slim0),
952*4882a593Smuzhiyun FUNCTION(ms),
953*4882a593Smuzhiyun FUNCTION(iptrigout),
954*4882a593Smuzhiyun FUNCTION(stmape),
955*4882a593Smuzhiyun FUNCTION(mc5),
956*4882a593Smuzhiyun FUNCTION(usbsim),
957*4882a593Smuzhiyun FUNCTION(i2c3),
958*4882a593Smuzhiyun FUNCTION(spi0),
959*4882a593Smuzhiyun FUNCTION(spi2),
960*4882a593Smuzhiyun FUNCTION(remap),
961*4882a593Smuzhiyun FUNCTION(sbag),
962*4882a593Smuzhiyun FUNCTION(ptm),
963*4882a593Smuzhiyun FUNCTION(rf),
964*4882a593Smuzhiyun FUNCTION(hx),
965*4882a593Smuzhiyun FUNCTION(etm),
966*4882a593Smuzhiyun FUNCTION(hwobs),
967*4882a593Smuzhiyun };
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun static const struct prcm_gpiocr_altcx_pin_desc db8500_altcx_pins[] = {
970*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(23, true, PRCM_IDX_GPIOCR1, 9, /* STMAPE_CLK_a */
971*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 7, /* SBAG_CLK_a */
972*4882a593Smuzhiyun false, 0, 0,
973*4882a593Smuzhiyun false, 0, 0
974*4882a593Smuzhiyun ),
975*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(24, true, PRCM_IDX_GPIOCR1, 9, /* STMAPE or U2_RXD ??? */
976*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 7, /* SBAG_VAL_a */
977*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 10, /* STM_MOD_CMD0 */
978*4882a593Smuzhiyun false, 0, 0
979*4882a593Smuzhiyun ),
980*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(25, true, PRCM_IDX_GPIOCR1, 9, /* STMAPE_DAT_a[0] */
981*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 7, /* SBAG_D_a[0] */
982*4882a593Smuzhiyun false, 0, 0,
983*4882a593Smuzhiyun false, 0, 0
984*4882a593Smuzhiyun ),
985*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(26, true, PRCM_IDX_GPIOCR1, 9, /* STMAPE_DAT_a[1] */
986*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 7, /* SBAG_D_a[1] */
987*4882a593Smuzhiyun false, 0, 0,
988*4882a593Smuzhiyun false, 0, 0
989*4882a593Smuzhiyun ),
990*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(27, true, PRCM_IDX_GPIOCR1, 9, /* STMAPE_DAT_a[2] */
991*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 7, /* SBAG_D_a[2] */
992*4882a593Smuzhiyun false, 0, 0,
993*4882a593Smuzhiyun false, 0, 0
994*4882a593Smuzhiyun ),
995*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(28, true, PRCM_IDX_GPIOCR1, 9, /* STMAPE_DAT_a[3] */
996*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 7, /* SBAG_D_a[3] */
997*4882a593Smuzhiyun false, 0, 0,
998*4882a593Smuzhiyun false, 0, 0
999*4882a593Smuzhiyun ),
1000*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(29, false, 0, 0,
1001*4882a593Smuzhiyun false, 0, 0,
1002*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 10, /* STM_MOD_CMD0 */
1003*4882a593Smuzhiyun false, 0, 0
1004*4882a593Smuzhiyun ),
1005*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(30, false, 0, 0,
1006*4882a593Smuzhiyun false, 0, 0,
1007*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 10, /* STM_MOD_CMD0 */
1008*4882a593Smuzhiyun false, 0, 0
1009*4882a593Smuzhiyun ),
1010*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(31, false, 0, 0,
1011*4882a593Smuzhiyun false, 0, 0,
1012*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 10, /* STM_MOD_CMD0 */
1013*4882a593Smuzhiyun false, 0, 0
1014*4882a593Smuzhiyun ),
1015*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(32, false, 0, 0,
1016*4882a593Smuzhiyun false, 0, 0,
1017*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 10, /* STM_MOD_CMD0 */
1018*4882a593Smuzhiyun false, 0, 0
1019*4882a593Smuzhiyun ),
1020*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(68, true, PRCM_IDX_GPIOCR1, 18, /* REMAP_SELECT_ON */
1021*4882a593Smuzhiyun false, 0, 0,
1022*4882a593Smuzhiyun false, 0, 0,
1023*4882a593Smuzhiyun false, 0, 0
1024*4882a593Smuzhiyun ),
1025*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(69, true, PRCM_IDX_GPIOCR1, 18, /* REMAP_SELECT_ON */
1026*4882a593Smuzhiyun false, 0, 0,
1027*4882a593Smuzhiyun false, 0, 0,
1028*4882a593Smuzhiyun false, 0, 0
1029*4882a593Smuzhiyun ),
1030*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(70, true, PRCM_IDX_GPIOCR1, 5, /* PTM_A9_D23 */
1031*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR2, 2, /* DBG_ETM_R4_CMD0 */
1032*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 11, /* STM_MOD_CMD1 */
1033*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 8 /* SBAG_CLK */
1034*4882a593Smuzhiyun ),
1035*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(71, true, PRCM_IDX_GPIOCR1, 5, /* PTM_A9_D22 */
1036*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR2, 2, /* DBG_ETM_R4_CMD0 */
1037*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 11, /* STM_MOD_CMD1 */
1038*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 8 /* SBAG_D3 */
1039*4882a593Smuzhiyun ),
1040*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(72, true, PRCM_IDX_GPIOCR1, 5, /* PTM_A9_D21 */
1041*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR2, 2, /* DBG_ETM_R4_CMD0 */
1042*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 11, /* STM_MOD_CMD1 */
1043*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 8 /* SBAG_D2 */
1044*4882a593Smuzhiyun ),
1045*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(73, true, PRCM_IDX_GPIOCR1, 5, /* PTM_A9_D20 */
1046*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR2, 2, /* DBG_ETM_R4_CMD0 */
1047*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 11, /* STM_MOD_CMD1 */
1048*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 8 /* SBAG_D1 */
1049*4882a593Smuzhiyun ),
1050*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(74, true, PRCM_IDX_GPIOCR1, 5, /* PTM_A9_D19 */
1051*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR2, 2, /* DBG_ETM_R4_CMD0 */
1052*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 11, /* STM_MOD_CMD1 */
1053*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 8 /* SBAG_D0 */
1054*4882a593Smuzhiyun ),
1055*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(75, true, PRCM_IDX_GPIOCR1, 5, /* PTM_A9_D18 */
1056*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR2, 2, /* DBG_ETM_R4_CMD0 */
1057*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 0, /* DBG_UARTMOD_CMD0 */
1058*4882a593Smuzhiyun false, 0, 0
1059*4882a593Smuzhiyun ),
1060*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(76, true, PRCM_IDX_GPIOCR1, 5, /* PTM_A9_D17 */
1061*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR2, 2, /* DBG_ETM_R4_CMD0 */
1062*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 0, /* DBG_UARTMOD_CMD0 */
1063*4882a593Smuzhiyun false, 0, 0
1064*4882a593Smuzhiyun ),
1065*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(77, true, PRCM_IDX_GPIOCR1, 5, /* PTM_A9_D16 */
1066*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR2, 2, /* DBG_ETM_R4_CMD0 */
1067*4882a593Smuzhiyun false, 0, 0,
1068*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 8 /* SBAG_VAL */
1069*4882a593Smuzhiyun ),
1070*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(86, true, PRCM_IDX_GPIOCR1, 12, /* KP_O3 */
1071*4882a593Smuzhiyun false, 0, 0,
1072*4882a593Smuzhiyun false, 0, 0,
1073*4882a593Smuzhiyun false, 0, 0
1074*4882a593Smuzhiyun ),
1075*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(87, true, PRCM_IDX_GPIOCR1, 12, /* KP_O2 */
1076*4882a593Smuzhiyun false, 0, 0,
1077*4882a593Smuzhiyun false, 0, 0,
1078*4882a593Smuzhiyun false, 0, 0
1079*4882a593Smuzhiyun ),
1080*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(88, true, PRCM_IDX_GPIOCR1, 12, /* KP_I3 */
1081*4882a593Smuzhiyun false, 0, 0,
1082*4882a593Smuzhiyun false, 0, 0,
1083*4882a593Smuzhiyun false, 0, 0
1084*4882a593Smuzhiyun ),
1085*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(89, true, PRCM_IDX_GPIOCR1, 12, /* KP_I2 */
1086*4882a593Smuzhiyun false, 0, 0,
1087*4882a593Smuzhiyun false, 0, 0,
1088*4882a593Smuzhiyun false, 0, 0
1089*4882a593Smuzhiyun ),
1090*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(90, true, PRCM_IDX_GPIOCR1, 12, /* KP_O1 */
1091*4882a593Smuzhiyun false, 0, 0,
1092*4882a593Smuzhiyun false, 0, 0,
1093*4882a593Smuzhiyun false, 0, 0
1094*4882a593Smuzhiyun ),
1095*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(91, true, PRCM_IDX_GPIOCR1, 12, /* KP_O0 */
1096*4882a593Smuzhiyun false, 0, 0,
1097*4882a593Smuzhiyun false, 0, 0,
1098*4882a593Smuzhiyun false, 0, 0
1099*4882a593Smuzhiyun ),
1100*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(92, true, PRCM_IDX_GPIOCR1, 12, /* KP_I1 */
1101*4882a593Smuzhiyun false, 0, 0,
1102*4882a593Smuzhiyun false, 0, 0,
1103*4882a593Smuzhiyun false, 0, 0
1104*4882a593Smuzhiyun ),
1105*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(93, true, PRCM_IDX_GPIOCR1, 12, /* KP_I0 */
1106*4882a593Smuzhiyun false, 0, 0,
1107*4882a593Smuzhiyun false, 0, 0,
1108*4882a593Smuzhiyun false, 0, 0
1109*4882a593Smuzhiyun ),
1110*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(96, true, PRCM_IDX_GPIOCR2, 3, /* RF_INT */
1111*4882a593Smuzhiyun false, 0, 0,
1112*4882a593Smuzhiyun false, 0, 0,
1113*4882a593Smuzhiyun false, 0, 0
1114*4882a593Smuzhiyun ),
1115*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(97, true, PRCM_IDX_GPIOCR2, 1, /* RF_CTRL */
1116*4882a593Smuzhiyun false, 0, 0,
1117*4882a593Smuzhiyun false, 0, 0,
1118*4882a593Smuzhiyun false, 0, 0
1119*4882a593Smuzhiyun ),
1120*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(151, false, 0, 0,
1121*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 6, /* PTM_A9_CTL */
1122*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 15, /* DBG_ETM_R4_CMD1*/
1123*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 25 /* HW_OBS17 */
1124*4882a593Smuzhiyun ),
1125*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(152, true, PRCM_IDX_GPIOCR1, 4, /* Hx_CLK */
1126*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 6, /* PTM_A9_CLK */
1127*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 15, /* DBG_ETM_R4_CMD1*/
1128*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 25 /* HW_OBS16 */
1129*4882a593Smuzhiyun ),
1130*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(153, true, PRCM_IDX_GPIOCR1, 1, /* UARTMOD_CMD1 */
1131*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 14, /* PTM_A9_D15 */
1132*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 19, /* DBG_ETM_R4_CMD2 */
1133*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 25 /* HW_OBS15 */
1134*4882a593Smuzhiyun ),
1135*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(154, true, PRCM_IDX_GPIOCR1, 1, /* UARTMOD_CMD1 */
1136*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 14, /* PTM_A9_D14 */
1137*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 19, /* DBG_ETM_R4_CMD2 */
1138*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 25 /* HW_OBS14 */
1139*4882a593Smuzhiyun ),
1140*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(155, true, PRCM_IDX_GPIOCR1, 13, /* STM_MOD_CMD2 */
1141*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 14, /* PTM_A9_D13 */
1142*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 19, /* DBG_ETM_R4_CMD2 */
1143*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 25 /* HW_OBS13 */
1144*4882a593Smuzhiyun ),
1145*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(156, true, PRCM_IDX_GPIOCR1, 13, /* STM_MOD_CMD2 */
1146*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 14, /* PTM_A9_D12 */
1147*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 19, /* DBG_ETM_R4_CMD2 */
1148*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 25 /* HW_OBS12 */
1149*4882a593Smuzhiyun ),
1150*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(157, true, PRCM_IDX_GPIOCR1, 13, /* STM_MOD_CMD2 */
1151*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 14, /* PTM_A9_D11 */
1152*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 19, /* DBG_ETM_R4_CMD2 */
1153*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 25 /* HW_OBS11 */
1154*4882a593Smuzhiyun ),
1155*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(158, true, PRCM_IDX_GPIOCR1, 13, /* STM_MOD_CMD2 */
1156*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 14, /* PTM_A9_D10 */
1157*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 19, /* DBG_ETM_R4_CMD2 */
1158*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 25 /* HW_OBS10 */
1159*4882a593Smuzhiyun ),
1160*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(159, true, PRCM_IDX_GPIOCR1, 13, /* STM_MOD_CMD2 */
1161*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 14, /* PTM_A9_D9 */
1162*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 19, /* DBG_ETM_R4_CMD2 */
1163*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 25 /* HW_OBS9 */
1164*4882a593Smuzhiyun ),
1165*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(160, false, 0, 0,
1166*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 14, /* PTM_A9_D8 */
1167*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 19, /* DBG_ETM_R4_CMD2 */
1168*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 25 /* HW_OBS8 */
1169*4882a593Smuzhiyun ),
1170*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(161, true, PRCM_IDX_GPIOCR1, 4, /* Hx_GPIO7 */
1171*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 6, /* PTM_A9_D7 */
1172*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 15, /* DBG_ETM_R4_CMD1*/
1173*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 24 /* HW_OBS7 */
1174*4882a593Smuzhiyun ),
1175*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(162, true, PRCM_IDX_GPIOCR1, 4, /* Hx_GPIO6 */
1176*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 6, /* PTM_A9_D6 */
1177*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 15, /* DBG_ETM_R4_CMD1*/
1178*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 24 /* HW_OBS6 */
1179*4882a593Smuzhiyun ),
1180*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(163, true, PRCM_IDX_GPIOCR1, 4, /* Hx_GPIO5 */
1181*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 6, /* PTM_A9_D5 */
1182*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 15, /* DBG_ETM_R4_CMD1*/
1183*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 24 /* HW_OBS5 */
1184*4882a593Smuzhiyun ),
1185*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(164, true, PRCM_IDX_GPIOCR1, 4, /* Hx_GPIO4 */
1186*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 6, /* PTM_A9_D4 */
1187*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 15, /* DBG_ETM_R4_CMD1*/
1188*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 24 /* HW_OBS4 */
1189*4882a593Smuzhiyun ),
1190*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(165, true, PRCM_IDX_GPIOCR1, 4, /* Hx_GPIO3 */
1191*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 6, /* PTM_A9_D3 */
1192*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 15, /* DBG_ETM_R4_CMD1*/
1193*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 24 /* HW_OBS3 */
1194*4882a593Smuzhiyun ),
1195*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(166, true, PRCM_IDX_GPIOCR1, 4, /* Hx_GPIO2 */
1196*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 6, /* PTM_A9_D2 */
1197*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 15, /* DBG_ETM_R4_CMD1*/
1198*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 24 /* HW_OBS2 */
1199*4882a593Smuzhiyun ),
1200*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(167, true, PRCM_IDX_GPIOCR1, 4, /* Hx_GPIO1 */
1201*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 6, /* PTM_A9_D1 */
1202*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 15, /* DBG_ETM_R4_CMD1*/
1203*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 24 /* HW_OBS1 */
1204*4882a593Smuzhiyun ),
1205*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(168, true, PRCM_IDX_GPIOCR1, 4, /* Hx_GPIO0 */
1206*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 6, /* PTM_A9_D0 */
1207*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 15, /* DBG_ETM_R4_CMD1*/
1208*4882a593Smuzhiyun true, PRCM_IDX_GPIOCR1, 24 /* HW_OBS0 */
1209*4882a593Smuzhiyun ),
1210*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(170, true, PRCM_IDX_GPIOCR2, 2, /* RF_INT */
1211*4882a593Smuzhiyun false, 0, 0,
1212*4882a593Smuzhiyun false, 0, 0,
1213*4882a593Smuzhiyun false, 0, 0
1214*4882a593Smuzhiyun ),
1215*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(171, true, PRCM_IDX_GPIOCR2, 0, /* RF_CTRL */
1216*4882a593Smuzhiyun false, 0, 0,
1217*4882a593Smuzhiyun false, 0, 0,
1218*4882a593Smuzhiyun false, 0, 0
1219*4882a593Smuzhiyun ),
1220*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(215, true, PRCM_IDX_GPIOCR1, 23, /* SPI2_TXD */
1221*4882a593Smuzhiyun false, 0, 0,
1222*4882a593Smuzhiyun false, 0, 0,
1223*4882a593Smuzhiyun false, 0, 0
1224*4882a593Smuzhiyun ),
1225*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(216, true, PRCM_IDX_GPIOCR1, 23, /* SPI2_FRM */
1226*4882a593Smuzhiyun false, 0, 0,
1227*4882a593Smuzhiyun false, 0, 0,
1228*4882a593Smuzhiyun false, 0, 0
1229*4882a593Smuzhiyun ),
1230*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(217, true, PRCM_IDX_GPIOCR1, 23, /* SPI2_CLK */
1231*4882a593Smuzhiyun false, 0, 0,
1232*4882a593Smuzhiyun false, 0, 0,
1233*4882a593Smuzhiyun false, 0, 0
1234*4882a593Smuzhiyun ),
1235*4882a593Smuzhiyun PRCM_GPIOCR_ALTCX(218, true, PRCM_IDX_GPIOCR1, 23, /* SPI2_RXD */
1236*4882a593Smuzhiyun false, 0, 0,
1237*4882a593Smuzhiyun false, 0, 0,
1238*4882a593Smuzhiyun false, 0, 0
1239*4882a593Smuzhiyun ),
1240*4882a593Smuzhiyun };
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun static const u16 db8500_prcm_gpiocr_regs[] = {
1243*4882a593Smuzhiyun [PRCM_IDX_GPIOCR1] = 0x138,
1244*4882a593Smuzhiyun [PRCM_IDX_GPIOCR2] = 0x574,
1245*4882a593Smuzhiyun };
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun static const struct nmk_pinctrl_soc_data nmk_db8500_soc = {
1248*4882a593Smuzhiyun .pins = nmk_db8500_pins,
1249*4882a593Smuzhiyun .npins = ARRAY_SIZE(nmk_db8500_pins),
1250*4882a593Smuzhiyun .functions = nmk_db8500_functions,
1251*4882a593Smuzhiyun .nfunctions = ARRAY_SIZE(nmk_db8500_functions),
1252*4882a593Smuzhiyun .groups = nmk_db8500_groups,
1253*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(nmk_db8500_groups),
1254*4882a593Smuzhiyun .altcx_pins = db8500_altcx_pins,
1255*4882a593Smuzhiyun .npins_altcx = ARRAY_SIZE(db8500_altcx_pins),
1256*4882a593Smuzhiyun .prcm_gpiocr_registers = db8500_prcm_gpiocr_regs,
1257*4882a593Smuzhiyun };
1258*4882a593Smuzhiyun
nmk_pinctrl_db8500_init(const struct nmk_pinctrl_soc_data ** soc)1259*4882a593Smuzhiyun void nmk_pinctrl_db8500_init(const struct nmk_pinctrl_soc_data **soc)
1260*4882a593Smuzhiyun {
1261*4882a593Smuzhiyun *soc = &nmk_db8500_soc;
1262*4882a593Smuzhiyun }
1263