1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) ST-Ericsson SA 2013
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Patrice Chotard <patrice.chotard@st.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Driver allows to use AxB5xx unused pins to be used as GPIO
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/types.h>
11*4882a593Smuzhiyun #include <linux/slab.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/err.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/of_device.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/gpio/driver.h>
18*4882a593Smuzhiyun #include <linux/irq.h>
19*4882a593Smuzhiyun #include <linux/irqdomain.h>
20*4882a593Smuzhiyun #include <linux/interrupt.h>
21*4882a593Smuzhiyun #include <linux/bitops.h>
22*4882a593Smuzhiyun #include <linux/mfd/abx500.h>
23*4882a593Smuzhiyun #include <linux/mfd/abx500/ab8500.h>
24*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
25*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
26*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
27*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
28*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
29*4882a593Smuzhiyun #include <linux/pinctrl/machine.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include "pinctrl-abx500.h"
32*4882a593Smuzhiyun #include "../core.h"
33*4882a593Smuzhiyun #include "../pinconf.h"
34*4882a593Smuzhiyun #include "../pinctrl-utils.h"
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /*
37*4882a593Smuzhiyun * GPIO registers offset
38*4882a593Smuzhiyun * Bank: 0x10
39*4882a593Smuzhiyun */
40*4882a593Smuzhiyun #define AB8500_GPIO_SEL1_REG 0x00
41*4882a593Smuzhiyun #define AB8500_GPIO_SEL2_REG 0x01
42*4882a593Smuzhiyun #define AB8500_GPIO_SEL3_REG 0x02
43*4882a593Smuzhiyun #define AB8500_GPIO_SEL4_REG 0x03
44*4882a593Smuzhiyun #define AB8500_GPIO_SEL5_REG 0x04
45*4882a593Smuzhiyun #define AB8500_GPIO_SEL6_REG 0x05
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define AB8500_GPIO_DIR1_REG 0x10
48*4882a593Smuzhiyun #define AB8500_GPIO_DIR2_REG 0x11
49*4882a593Smuzhiyun #define AB8500_GPIO_DIR3_REG 0x12
50*4882a593Smuzhiyun #define AB8500_GPIO_DIR4_REG 0x13
51*4882a593Smuzhiyun #define AB8500_GPIO_DIR5_REG 0x14
52*4882a593Smuzhiyun #define AB8500_GPIO_DIR6_REG 0x15
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define AB8500_GPIO_OUT1_REG 0x20
55*4882a593Smuzhiyun #define AB8500_GPIO_OUT2_REG 0x21
56*4882a593Smuzhiyun #define AB8500_GPIO_OUT3_REG 0x22
57*4882a593Smuzhiyun #define AB8500_GPIO_OUT4_REG 0x23
58*4882a593Smuzhiyun #define AB8500_GPIO_OUT5_REG 0x24
59*4882a593Smuzhiyun #define AB8500_GPIO_OUT6_REG 0x25
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define AB8500_GPIO_PUD1_REG 0x30
62*4882a593Smuzhiyun #define AB8500_GPIO_PUD2_REG 0x31
63*4882a593Smuzhiyun #define AB8500_GPIO_PUD3_REG 0x32
64*4882a593Smuzhiyun #define AB8500_GPIO_PUD4_REG 0x33
65*4882a593Smuzhiyun #define AB8500_GPIO_PUD5_REG 0x34
66*4882a593Smuzhiyun #define AB8500_GPIO_PUD6_REG 0x35
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #define AB8500_GPIO_IN1_REG 0x40
69*4882a593Smuzhiyun #define AB8500_GPIO_IN2_REG 0x41
70*4882a593Smuzhiyun #define AB8500_GPIO_IN3_REG 0x42
71*4882a593Smuzhiyun #define AB8500_GPIO_IN4_REG 0x43
72*4882a593Smuzhiyun #define AB8500_GPIO_IN5_REG 0x44
73*4882a593Smuzhiyun #define AB8500_GPIO_IN6_REG 0x45
74*4882a593Smuzhiyun #define AB8500_GPIO_ALTFUN_REG 0x50
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define ABX500_GPIO_INPUT 0
77*4882a593Smuzhiyun #define ABX500_GPIO_OUTPUT 1
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun struct abx500_pinctrl {
80*4882a593Smuzhiyun struct device *dev;
81*4882a593Smuzhiyun struct pinctrl_dev *pctldev;
82*4882a593Smuzhiyun struct abx500_pinctrl_soc_data *soc;
83*4882a593Smuzhiyun struct gpio_chip chip;
84*4882a593Smuzhiyun struct ab8500 *parent;
85*4882a593Smuzhiyun struct abx500_gpio_irq_cluster *irq_cluster;
86*4882a593Smuzhiyun int irq_cluster_size;
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun
abx500_gpio_get_bit(struct gpio_chip * chip,u8 reg,unsigned offset,bool * bit)89*4882a593Smuzhiyun static int abx500_gpio_get_bit(struct gpio_chip *chip, u8 reg,
90*4882a593Smuzhiyun unsigned offset, bool *bit)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun struct abx500_pinctrl *pct = gpiochip_get_data(chip);
93*4882a593Smuzhiyun u8 pos = offset % 8;
94*4882a593Smuzhiyun u8 val;
95*4882a593Smuzhiyun int ret;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun reg += offset / 8;
98*4882a593Smuzhiyun ret = abx500_get_register_interruptible(pct->dev,
99*4882a593Smuzhiyun AB8500_MISC, reg, &val);
100*4882a593Smuzhiyun if (ret < 0) {
101*4882a593Smuzhiyun dev_err(pct->dev,
102*4882a593Smuzhiyun "%s read reg =%x, offset=%x failed (%d)\n",
103*4882a593Smuzhiyun __func__, reg, offset, ret);
104*4882a593Smuzhiyun return ret;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun *bit = !!(val & BIT(pos));
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun return 0;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
abx500_gpio_set_bits(struct gpio_chip * chip,u8 reg,unsigned offset,int val)112*4882a593Smuzhiyun static int abx500_gpio_set_bits(struct gpio_chip *chip, u8 reg,
113*4882a593Smuzhiyun unsigned offset, int val)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun struct abx500_pinctrl *pct = gpiochip_get_data(chip);
116*4882a593Smuzhiyun u8 pos = offset % 8;
117*4882a593Smuzhiyun int ret;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun reg += offset / 8;
120*4882a593Smuzhiyun ret = abx500_mask_and_set_register_interruptible(pct->dev,
121*4882a593Smuzhiyun AB8500_MISC, reg, BIT(pos), val << pos);
122*4882a593Smuzhiyun if (ret < 0)
123*4882a593Smuzhiyun dev_err(pct->dev, "%s write reg, %x offset %x failed (%d)\n",
124*4882a593Smuzhiyun __func__, reg, offset, ret);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun return ret;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /**
130*4882a593Smuzhiyun * abx500_gpio_get() - Get the particular GPIO value
131*4882a593Smuzhiyun * @chip: Gpio device
132*4882a593Smuzhiyun * @offset: GPIO number to read
133*4882a593Smuzhiyun */
abx500_gpio_get(struct gpio_chip * chip,unsigned offset)134*4882a593Smuzhiyun static int abx500_gpio_get(struct gpio_chip *chip, unsigned offset)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun struct abx500_pinctrl *pct = gpiochip_get_data(chip);
137*4882a593Smuzhiyun bool bit;
138*4882a593Smuzhiyun bool is_out;
139*4882a593Smuzhiyun u8 gpio_offset = offset - 1;
140*4882a593Smuzhiyun int ret;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun ret = abx500_gpio_get_bit(chip, AB8500_GPIO_DIR1_REG,
143*4882a593Smuzhiyun gpio_offset, &is_out);
144*4882a593Smuzhiyun if (ret < 0)
145*4882a593Smuzhiyun goto out;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun if (is_out)
148*4882a593Smuzhiyun ret = abx500_gpio_get_bit(chip, AB8500_GPIO_OUT1_REG,
149*4882a593Smuzhiyun gpio_offset, &bit);
150*4882a593Smuzhiyun else
151*4882a593Smuzhiyun ret = abx500_gpio_get_bit(chip, AB8500_GPIO_IN1_REG,
152*4882a593Smuzhiyun gpio_offset, &bit);
153*4882a593Smuzhiyun out:
154*4882a593Smuzhiyun if (ret < 0) {
155*4882a593Smuzhiyun dev_err(pct->dev, "%s failed (%d)\n", __func__, ret);
156*4882a593Smuzhiyun return ret;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun return bit;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
abx500_gpio_set(struct gpio_chip * chip,unsigned offset,int val)162*4882a593Smuzhiyun static void abx500_gpio_set(struct gpio_chip *chip, unsigned offset, int val)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun struct abx500_pinctrl *pct = gpiochip_get_data(chip);
165*4882a593Smuzhiyun int ret;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun ret = abx500_gpio_set_bits(chip, AB8500_GPIO_OUT1_REG, offset, val);
168*4882a593Smuzhiyun if (ret < 0)
169*4882a593Smuzhiyun dev_err(pct->dev, "%s write failed (%d)\n", __func__, ret);
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
abx500_gpio_direction_output(struct gpio_chip * chip,unsigned offset,int val)172*4882a593Smuzhiyun static int abx500_gpio_direction_output(struct gpio_chip *chip,
173*4882a593Smuzhiyun unsigned offset,
174*4882a593Smuzhiyun int val)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun struct abx500_pinctrl *pct = gpiochip_get_data(chip);
177*4882a593Smuzhiyun int ret;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* set direction as output */
180*4882a593Smuzhiyun ret = abx500_gpio_set_bits(chip,
181*4882a593Smuzhiyun AB8500_GPIO_DIR1_REG,
182*4882a593Smuzhiyun offset,
183*4882a593Smuzhiyun ABX500_GPIO_OUTPUT);
184*4882a593Smuzhiyun if (ret < 0)
185*4882a593Smuzhiyun goto out;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun /* disable pull down */
188*4882a593Smuzhiyun ret = abx500_gpio_set_bits(chip,
189*4882a593Smuzhiyun AB8500_GPIO_PUD1_REG,
190*4882a593Smuzhiyun offset,
191*4882a593Smuzhiyun ABX500_GPIO_PULL_NONE);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun out:
194*4882a593Smuzhiyun if (ret < 0) {
195*4882a593Smuzhiyun dev_err(pct->dev, "%s failed (%d)\n", __func__, ret);
196*4882a593Smuzhiyun return ret;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* set the output as 1 or 0 */
200*4882a593Smuzhiyun return abx500_gpio_set_bits(chip, AB8500_GPIO_OUT1_REG, offset, val);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
abx500_gpio_direction_input(struct gpio_chip * chip,unsigned offset)203*4882a593Smuzhiyun static int abx500_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun /* set the register as input */
206*4882a593Smuzhiyun return abx500_gpio_set_bits(chip,
207*4882a593Smuzhiyun AB8500_GPIO_DIR1_REG,
208*4882a593Smuzhiyun offset,
209*4882a593Smuzhiyun ABX500_GPIO_INPUT);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
abx500_gpio_to_irq(struct gpio_chip * chip,unsigned offset)212*4882a593Smuzhiyun static int abx500_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun struct abx500_pinctrl *pct = gpiochip_get_data(chip);
215*4882a593Smuzhiyun /* The AB8500 GPIO numbers are off by one */
216*4882a593Smuzhiyun int gpio = offset + 1;
217*4882a593Smuzhiyun int hwirq;
218*4882a593Smuzhiyun int i;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun for (i = 0; i < pct->irq_cluster_size; i++) {
221*4882a593Smuzhiyun struct abx500_gpio_irq_cluster *cluster =
222*4882a593Smuzhiyun &pct->irq_cluster[i];
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun if (gpio >= cluster->start && gpio <= cluster->end) {
225*4882a593Smuzhiyun /*
226*4882a593Smuzhiyun * The ABx500 GPIO's associated IRQs are clustered together
227*4882a593Smuzhiyun * throughout the interrupt numbers at irregular intervals.
228*4882a593Smuzhiyun * To solve this quandry, we have placed the read-in values
229*4882a593Smuzhiyun * into the cluster information table.
230*4882a593Smuzhiyun */
231*4882a593Smuzhiyun hwirq = gpio - cluster->start + cluster->to_irq;
232*4882a593Smuzhiyun return irq_create_mapping(pct->parent->domain, hwirq);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun return -EINVAL;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
abx500_set_mode(struct pinctrl_dev * pctldev,struct gpio_chip * chip,unsigned gpio,int alt_setting)239*4882a593Smuzhiyun static int abx500_set_mode(struct pinctrl_dev *pctldev, struct gpio_chip *chip,
240*4882a593Smuzhiyun unsigned gpio, int alt_setting)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun struct abx500_pinctrl *pct = pinctrl_dev_get_drvdata(pctldev);
243*4882a593Smuzhiyun struct alternate_functions af = pct->soc->alternate_functions[gpio];
244*4882a593Smuzhiyun int ret;
245*4882a593Smuzhiyun int val;
246*4882a593Smuzhiyun unsigned offset;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun const char *modes[] = {
249*4882a593Smuzhiyun [ABX500_DEFAULT] = "default",
250*4882a593Smuzhiyun [ABX500_ALT_A] = "altA",
251*4882a593Smuzhiyun [ABX500_ALT_B] = "altB",
252*4882a593Smuzhiyun [ABX500_ALT_C] = "altC",
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /* sanity check */
256*4882a593Smuzhiyun if (((alt_setting == ABX500_ALT_A) && (af.gpiosel_bit == UNUSED)) ||
257*4882a593Smuzhiyun ((alt_setting == ABX500_ALT_B) && (af.alt_bit1 == UNUSED)) ||
258*4882a593Smuzhiyun ((alt_setting == ABX500_ALT_C) && (af.alt_bit2 == UNUSED))) {
259*4882a593Smuzhiyun dev_dbg(pct->dev, "pin %d doesn't support %s mode\n", gpio,
260*4882a593Smuzhiyun modes[alt_setting]);
261*4882a593Smuzhiyun return -EINVAL;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /* on ABx5xx, there is no GPIO0, so adjust the offset */
265*4882a593Smuzhiyun offset = gpio - 1;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun switch (alt_setting) {
268*4882a593Smuzhiyun case ABX500_DEFAULT:
269*4882a593Smuzhiyun /*
270*4882a593Smuzhiyun * for ABx5xx family, default mode is always selected by
271*4882a593Smuzhiyun * writing 0 to GPIOSELx register, except for pins which
272*4882a593Smuzhiyun * support at least ALT_B mode, default mode is selected
273*4882a593Smuzhiyun * by writing 1 to GPIOSELx register
274*4882a593Smuzhiyun */
275*4882a593Smuzhiyun val = 0;
276*4882a593Smuzhiyun if (af.alt_bit1 != UNUSED)
277*4882a593Smuzhiyun val++;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun ret = abx500_gpio_set_bits(chip, AB8500_GPIO_SEL1_REG,
280*4882a593Smuzhiyun offset, val);
281*4882a593Smuzhiyun break;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun case ABX500_ALT_A:
284*4882a593Smuzhiyun /*
285*4882a593Smuzhiyun * for ABx5xx family, alt_a mode is always selected by
286*4882a593Smuzhiyun * writing 1 to GPIOSELx register, except for pins which
287*4882a593Smuzhiyun * support at least ALT_B mode, alt_a mode is selected
288*4882a593Smuzhiyun * by writing 0 to GPIOSELx register and 0 in ALTFUNC
289*4882a593Smuzhiyun * register
290*4882a593Smuzhiyun */
291*4882a593Smuzhiyun if (af.alt_bit1 != UNUSED) {
292*4882a593Smuzhiyun ret = abx500_gpio_set_bits(chip, AB8500_GPIO_SEL1_REG,
293*4882a593Smuzhiyun offset, 0);
294*4882a593Smuzhiyun if (ret < 0)
295*4882a593Smuzhiyun goto out;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun ret = abx500_gpio_set_bits(chip,
298*4882a593Smuzhiyun AB8500_GPIO_ALTFUN_REG,
299*4882a593Smuzhiyun af.alt_bit1,
300*4882a593Smuzhiyun !!(af.alta_val & BIT(0)));
301*4882a593Smuzhiyun if (ret < 0)
302*4882a593Smuzhiyun goto out;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun if (af.alt_bit2 != UNUSED)
305*4882a593Smuzhiyun ret = abx500_gpio_set_bits(chip,
306*4882a593Smuzhiyun AB8500_GPIO_ALTFUN_REG,
307*4882a593Smuzhiyun af.alt_bit2,
308*4882a593Smuzhiyun !!(af.alta_val & BIT(1)));
309*4882a593Smuzhiyun } else
310*4882a593Smuzhiyun ret = abx500_gpio_set_bits(chip, AB8500_GPIO_SEL1_REG,
311*4882a593Smuzhiyun offset, 1);
312*4882a593Smuzhiyun break;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun case ABX500_ALT_B:
315*4882a593Smuzhiyun ret = abx500_gpio_set_bits(chip, AB8500_GPIO_SEL1_REG,
316*4882a593Smuzhiyun offset, 0);
317*4882a593Smuzhiyun if (ret < 0)
318*4882a593Smuzhiyun goto out;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun ret = abx500_gpio_set_bits(chip, AB8500_GPIO_ALTFUN_REG,
321*4882a593Smuzhiyun af.alt_bit1, !!(af.altb_val & BIT(0)));
322*4882a593Smuzhiyun if (ret < 0)
323*4882a593Smuzhiyun goto out;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun if (af.alt_bit2 != UNUSED)
326*4882a593Smuzhiyun ret = abx500_gpio_set_bits(chip,
327*4882a593Smuzhiyun AB8500_GPIO_ALTFUN_REG,
328*4882a593Smuzhiyun af.alt_bit2,
329*4882a593Smuzhiyun !!(af.altb_val & BIT(1)));
330*4882a593Smuzhiyun break;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun case ABX500_ALT_C:
333*4882a593Smuzhiyun ret = abx500_gpio_set_bits(chip, AB8500_GPIO_SEL1_REG,
334*4882a593Smuzhiyun offset, 0);
335*4882a593Smuzhiyun if (ret < 0)
336*4882a593Smuzhiyun goto out;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun ret = abx500_gpio_set_bits(chip, AB8500_GPIO_ALTFUN_REG,
339*4882a593Smuzhiyun af.alt_bit2, !!(af.altc_val & BIT(0)));
340*4882a593Smuzhiyun if (ret < 0)
341*4882a593Smuzhiyun goto out;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun ret = abx500_gpio_set_bits(chip, AB8500_GPIO_ALTFUN_REG,
344*4882a593Smuzhiyun af.alt_bit2, !!(af.altc_val & BIT(1)));
345*4882a593Smuzhiyun break;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun default:
348*4882a593Smuzhiyun dev_dbg(pct->dev, "unknown alt_setting %d\n", alt_setting);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun return -EINVAL;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun out:
353*4882a593Smuzhiyun if (ret < 0)
354*4882a593Smuzhiyun dev_err(pct->dev, "%s failed (%d)\n", __func__, ret);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun return ret;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
abx500_get_mode(struct pinctrl_dev * pctldev,struct gpio_chip * chip,unsigned gpio)360*4882a593Smuzhiyun static int abx500_get_mode(struct pinctrl_dev *pctldev, struct gpio_chip *chip,
361*4882a593Smuzhiyun unsigned gpio)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun u8 mode;
364*4882a593Smuzhiyun bool bit_mode;
365*4882a593Smuzhiyun bool alt_bit1;
366*4882a593Smuzhiyun bool alt_bit2;
367*4882a593Smuzhiyun struct abx500_pinctrl *pct = pinctrl_dev_get_drvdata(pctldev);
368*4882a593Smuzhiyun struct alternate_functions af = pct->soc->alternate_functions[gpio];
369*4882a593Smuzhiyun /* on ABx5xx, there is no GPIO0, so adjust the offset */
370*4882a593Smuzhiyun unsigned offset = gpio - 1;
371*4882a593Smuzhiyun int ret;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun /*
374*4882a593Smuzhiyun * if gpiosel_bit is set to unused,
375*4882a593Smuzhiyun * it means no GPIO or special case
376*4882a593Smuzhiyun */
377*4882a593Smuzhiyun if (af.gpiosel_bit == UNUSED)
378*4882a593Smuzhiyun return ABX500_DEFAULT;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun /* read GpioSelx register */
381*4882a593Smuzhiyun ret = abx500_gpio_get_bit(chip, AB8500_GPIO_SEL1_REG + (offset / 8),
382*4882a593Smuzhiyun af.gpiosel_bit, &bit_mode);
383*4882a593Smuzhiyun if (ret < 0)
384*4882a593Smuzhiyun goto out;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun mode = bit_mode;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun /* sanity check */
389*4882a593Smuzhiyun if ((af.alt_bit1 < UNUSED) || (af.alt_bit1 > 7) ||
390*4882a593Smuzhiyun (af.alt_bit2 < UNUSED) || (af.alt_bit2 > 7)) {
391*4882a593Smuzhiyun dev_err(pct->dev,
392*4882a593Smuzhiyun "alt_bitX value not in correct range (-1 to 7)\n");
393*4882a593Smuzhiyun return -EINVAL;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun /* if alt_bit2 is used, alt_bit1 must be used too */
397*4882a593Smuzhiyun if ((af.alt_bit2 != UNUSED) && (af.alt_bit1 == UNUSED)) {
398*4882a593Smuzhiyun dev_err(pct->dev,
399*4882a593Smuzhiyun "if alt_bit2 is used, alt_bit1 can't be unused\n");
400*4882a593Smuzhiyun return -EINVAL;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun /* check if pin use AlternateFunction register */
404*4882a593Smuzhiyun if ((af.alt_bit1 == UNUSED) && (af.alt_bit2 == UNUSED))
405*4882a593Smuzhiyun return mode;
406*4882a593Smuzhiyun /*
407*4882a593Smuzhiyun * if pin GPIOSEL bit is set and pin supports alternate function,
408*4882a593Smuzhiyun * it means DEFAULT mode
409*4882a593Smuzhiyun */
410*4882a593Smuzhiyun if (mode)
411*4882a593Smuzhiyun return ABX500_DEFAULT;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun /*
414*4882a593Smuzhiyun * pin use the AlternatFunction register
415*4882a593Smuzhiyun * read alt_bit1 value
416*4882a593Smuzhiyun */
417*4882a593Smuzhiyun ret = abx500_gpio_get_bit(chip, AB8500_GPIO_ALTFUN_REG,
418*4882a593Smuzhiyun af.alt_bit1, &alt_bit1);
419*4882a593Smuzhiyun if (ret < 0)
420*4882a593Smuzhiyun goto out;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun if (af.alt_bit2 != UNUSED) {
423*4882a593Smuzhiyun /* read alt_bit2 value */
424*4882a593Smuzhiyun ret = abx500_gpio_get_bit(chip, AB8500_GPIO_ALTFUN_REG,
425*4882a593Smuzhiyun af.alt_bit2,
426*4882a593Smuzhiyun &alt_bit2);
427*4882a593Smuzhiyun if (ret < 0)
428*4882a593Smuzhiyun goto out;
429*4882a593Smuzhiyun } else
430*4882a593Smuzhiyun alt_bit2 = 0;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun mode = (alt_bit2 << 1) + alt_bit1;
433*4882a593Smuzhiyun if (mode == af.alta_val)
434*4882a593Smuzhiyun return ABX500_ALT_A;
435*4882a593Smuzhiyun else if (mode == af.altb_val)
436*4882a593Smuzhiyun return ABX500_ALT_B;
437*4882a593Smuzhiyun else
438*4882a593Smuzhiyun return ABX500_ALT_C;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun out:
441*4882a593Smuzhiyun dev_err(pct->dev, "%s failed (%d)\n", __func__, ret);
442*4882a593Smuzhiyun return ret;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun #include <linux/seq_file.h>
446*4882a593Smuzhiyun
abx500_gpio_dbg_show_one(struct seq_file * s,struct pinctrl_dev * pctldev,struct gpio_chip * chip,unsigned offset,unsigned gpio)447*4882a593Smuzhiyun static void abx500_gpio_dbg_show_one(struct seq_file *s,
448*4882a593Smuzhiyun struct pinctrl_dev *pctldev,
449*4882a593Smuzhiyun struct gpio_chip *chip,
450*4882a593Smuzhiyun unsigned offset, unsigned gpio)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun struct abx500_pinctrl *pct = pinctrl_dev_get_drvdata(pctldev);
453*4882a593Smuzhiyun const char *label = gpiochip_is_requested(chip, offset - 1);
454*4882a593Smuzhiyun u8 gpio_offset = offset - 1;
455*4882a593Smuzhiyun int mode = -1;
456*4882a593Smuzhiyun bool is_out;
457*4882a593Smuzhiyun bool pd;
458*4882a593Smuzhiyun int ret;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun const char *modes[] = {
461*4882a593Smuzhiyun [ABX500_DEFAULT] = "default",
462*4882a593Smuzhiyun [ABX500_ALT_A] = "altA",
463*4882a593Smuzhiyun [ABX500_ALT_B] = "altB",
464*4882a593Smuzhiyun [ABX500_ALT_C] = "altC",
465*4882a593Smuzhiyun };
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun const char *pull_up_down[] = {
468*4882a593Smuzhiyun [ABX500_GPIO_PULL_DOWN] = "pull down",
469*4882a593Smuzhiyun [ABX500_GPIO_PULL_NONE] = "pull none",
470*4882a593Smuzhiyun [ABX500_GPIO_PULL_NONE + 1] = "pull none",
471*4882a593Smuzhiyun [ABX500_GPIO_PULL_UP] = "pull up",
472*4882a593Smuzhiyun };
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun ret = abx500_gpio_get_bit(chip, AB8500_GPIO_DIR1_REG,
475*4882a593Smuzhiyun gpio_offset, &is_out);
476*4882a593Smuzhiyun if (ret < 0)
477*4882a593Smuzhiyun goto out;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun seq_printf(s, " gpio-%-3d (%-20.20s) %-3s",
480*4882a593Smuzhiyun gpio, label ?: "(none)",
481*4882a593Smuzhiyun is_out ? "out" : "in ");
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun if (!is_out) {
484*4882a593Smuzhiyun ret = abx500_gpio_get_bit(chip, AB8500_GPIO_PUD1_REG,
485*4882a593Smuzhiyun gpio_offset, &pd);
486*4882a593Smuzhiyun if (ret < 0)
487*4882a593Smuzhiyun goto out;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun seq_printf(s, " %-9s", pull_up_down[pd]);
490*4882a593Smuzhiyun } else
491*4882a593Smuzhiyun seq_printf(s, " %-9s", chip->get(chip, offset) ? "hi" : "lo");
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun mode = abx500_get_mode(pctldev, chip, offset);
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun seq_printf(s, " %s", (mode < 0) ? "unknown" : modes[mode]);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun out:
498*4882a593Smuzhiyun if (ret < 0)
499*4882a593Smuzhiyun dev_err(pct->dev, "%s failed (%d)\n", __func__, ret);
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
abx500_gpio_dbg_show(struct seq_file * s,struct gpio_chip * chip)502*4882a593Smuzhiyun static void abx500_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun unsigned i;
505*4882a593Smuzhiyun unsigned gpio = chip->base;
506*4882a593Smuzhiyun struct abx500_pinctrl *pct = gpiochip_get_data(chip);
507*4882a593Smuzhiyun struct pinctrl_dev *pctldev = pct->pctldev;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun for (i = 0; i < chip->ngpio; i++, gpio++) {
510*4882a593Smuzhiyun /* On AB8500, there is no GPIO0, the first is the GPIO 1 */
511*4882a593Smuzhiyun abx500_gpio_dbg_show_one(s, pctldev, chip, i + 1, gpio);
512*4882a593Smuzhiyun seq_putc(s, '\n');
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun #else
abx500_gpio_dbg_show_one(struct seq_file * s,struct pinctrl_dev * pctldev,struct gpio_chip * chip,unsigned offset,unsigned gpio)517*4882a593Smuzhiyun static inline void abx500_gpio_dbg_show_one(struct seq_file *s,
518*4882a593Smuzhiyun struct pinctrl_dev *pctldev,
519*4882a593Smuzhiyun struct gpio_chip *chip,
520*4882a593Smuzhiyun unsigned offset, unsigned gpio)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun #define abx500_gpio_dbg_show NULL
524*4882a593Smuzhiyun #endif
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun static const struct gpio_chip abx500gpio_chip = {
527*4882a593Smuzhiyun .label = "abx500-gpio",
528*4882a593Smuzhiyun .owner = THIS_MODULE,
529*4882a593Smuzhiyun .request = gpiochip_generic_request,
530*4882a593Smuzhiyun .free = gpiochip_generic_free,
531*4882a593Smuzhiyun .direction_input = abx500_gpio_direction_input,
532*4882a593Smuzhiyun .get = abx500_gpio_get,
533*4882a593Smuzhiyun .direction_output = abx500_gpio_direction_output,
534*4882a593Smuzhiyun .set = abx500_gpio_set,
535*4882a593Smuzhiyun .to_irq = abx500_gpio_to_irq,
536*4882a593Smuzhiyun .dbg_show = abx500_gpio_dbg_show,
537*4882a593Smuzhiyun };
538*4882a593Smuzhiyun
abx500_pmx_get_funcs_cnt(struct pinctrl_dev * pctldev)539*4882a593Smuzhiyun static int abx500_pmx_get_funcs_cnt(struct pinctrl_dev *pctldev)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun struct abx500_pinctrl *pct = pinctrl_dev_get_drvdata(pctldev);
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun return pct->soc->nfunctions;
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun
abx500_pmx_get_func_name(struct pinctrl_dev * pctldev,unsigned function)546*4882a593Smuzhiyun static const char *abx500_pmx_get_func_name(struct pinctrl_dev *pctldev,
547*4882a593Smuzhiyun unsigned function)
548*4882a593Smuzhiyun {
549*4882a593Smuzhiyun struct abx500_pinctrl *pct = pinctrl_dev_get_drvdata(pctldev);
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun return pct->soc->functions[function].name;
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
abx500_pmx_get_func_groups(struct pinctrl_dev * pctldev,unsigned function,const char * const ** groups,unsigned * const num_groups)554*4882a593Smuzhiyun static int abx500_pmx_get_func_groups(struct pinctrl_dev *pctldev,
555*4882a593Smuzhiyun unsigned function,
556*4882a593Smuzhiyun const char * const **groups,
557*4882a593Smuzhiyun unsigned * const num_groups)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun struct abx500_pinctrl *pct = pinctrl_dev_get_drvdata(pctldev);
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun *groups = pct->soc->functions[function].groups;
562*4882a593Smuzhiyun *num_groups = pct->soc->functions[function].ngroups;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun return 0;
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
abx500_pmx_set(struct pinctrl_dev * pctldev,unsigned function,unsigned group)567*4882a593Smuzhiyun static int abx500_pmx_set(struct pinctrl_dev *pctldev, unsigned function,
568*4882a593Smuzhiyun unsigned group)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun struct abx500_pinctrl *pct = pinctrl_dev_get_drvdata(pctldev);
571*4882a593Smuzhiyun struct gpio_chip *chip = &pct->chip;
572*4882a593Smuzhiyun const struct abx500_pingroup *g;
573*4882a593Smuzhiyun int i;
574*4882a593Smuzhiyun int ret = 0;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun g = &pct->soc->groups[group];
577*4882a593Smuzhiyun if (g->altsetting < 0)
578*4882a593Smuzhiyun return -EINVAL;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun dev_dbg(pct->dev, "enable group %s, %u pins\n", g->name, g->npins);
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun for (i = 0; i < g->npins; i++) {
583*4882a593Smuzhiyun dev_dbg(pct->dev, "setting pin %d to altsetting %d\n",
584*4882a593Smuzhiyun g->pins[i], g->altsetting);
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun ret = abx500_set_mode(pctldev, chip, g->pins[i], g->altsetting);
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun if (ret < 0)
590*4882a593Smuzhiyun dev_err(pct->dev, "%s failed (%d)\n", __func__, ret);
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun return ret;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun
abx500_gpio_request_enable(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned offset)595*4882a593Smuzhiyun static int abx500_gpio_request_enable(struct pinctrl_dev *pctldev,
596*4882a593Smuzhiyun struct pinctrl_gpio_range *range,
597*4882a593Smuzhiyun unsigned offset)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun struct abx500_pinctrl *pct = pinctrl_dev_get_drvdata(pctldev);
600*4882a593Smuzhiyun const struct abx500_pinrange *p;
601*4882a593Smuzhiyun int ret;
602*4882a593Smuzhiyun int i;
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun /*
605*4882a593Smuzhiyun * Different ranges have different ways to enable GPIO function on a
606*4882a593Smuzhiyun * pin, so refer back to our local range type, where we handily define
607*4882a593Smuzhiyun * what altfunc enables GPIO for a certain pin.
608*4882a593Smuzhiyun */
609*4882a593Smuzhiyun for (i = 0; i < pct->soc->gpio_num_ranges; i++) {
610*4882a593Smuzhiyun p = &pct->soc->gpio_ranges[i];
611*4882a593Smuzhiyun if ((offset >= p->offset) &&
612*4882a593Smuzhiyun (offset < (p->offset + p->npins)))
613*4882a593Smuzhiyun break;
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun if (i == pct->soc->gpio_num_ranges) {
617*4882a593Smuzhiyun dev_err(pct->dev, "%s failed to locate range\n", __func__);
618*4882a593Smuzhiyun return -ENODEV;
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun dev_dbg(pct->dev, "enable GPIO by altfunc %d at gpio %d\n",
622*4882a593Smuzhiyun p->altfunc, offset);
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun ret = abx500_set_mode(pct->pctldev, &pct->chip,
625*4882a593Smuzhiyun offset, p->altfunc);
626*4882a593Smuzhiyun if (ret < 0)
627*4882a593Smuzhiyun dev_err(pct->dev, "%s setting altfunc failed\n", __func__);
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun return ret;
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
abx500_gpio_disable_free(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned offset)632*4882a593Smuzhiyun static void abx500_gpio_disable_free(struct pinctrl_dev *pctldev,
633*4882a593Smuzhiyun struct pinctrl_gpio_range *range,
634*4882a593Smuzhiyun unsigned offset)
635*4882a593Smuzhiyun {
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun static const struct pinmux_ops abx500_pinmux_ops = {
639*4882a593Smuzhiyun .get_functions_count = abx500_pmx_get_funcs_cnt,
640*4882a593Smuzhiyun .get_function_name = abx500_pmx_get_func_name,
641*4882a593Smuzhiyun .get_function_groups = abx500_pmx_get_func_groups,
642*4882a593Smuzhiyun .set_mux = abx500_pmx_set,
643*4882a593Smuzhiyun .gpio_request_enable = abx500_gpio_request_enable,
644*4882a593Smuzhiyun .gpio_disable_free = abx500_gpio_disable_free,
645*4882a593Smuzhiyun };
646*4882a593Smuzhiyun
abx500_get_groups_cnt(struct pinctrl_dev * pctldev)647*4882a593Smuzhiyun static int abx500_get_groups_cnt(struct pinctrl_dev *pctldev)
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun struct abx500_pinctrl *pct = pinctrl_dev_get_drvdata(pctldev);
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun return pct->soc->ngroups;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
abx500_get_group_name(struct pinctrl_dev * pctldev,unsigned selector)654*4882a593Smuzhiyun static const char *abx500_get_group_name(struct pinctrl_dev *pctldev,
655*4882a593Smuzhiyun unsigned selector)
656*4882a593Smuzhiyun {
657*4882a593Smuzhiyun struct abx500_pinctrl *pct = pinctrl_dev_get_drvdata(pctldev);
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun return pct->soc->groups[selector].name;
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun
abx500_get_group_pins(struct pinctrl_dev * pctldev,unsigned selector,const unsigned ** pins,unsigned * num_pins)662*4882a593Smuzhiyun static int abx500_get_group_pins(struct pinctrl_dev *pctldev,
663*4882a593Smuzhiyun unsigned selector,
664*4882a593Smuzhiyun const unsigned **pins,
665*4882a593Smuzhiyun unsigned *num_pins)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun struct abx500_pinctrl *pct = pinctrl_dev_get_drvdata(pctldev);
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun *pins = pct->soc->groups[selector].pins;
670*4882a593Smuzhiyun *num_pins = pct->soc->groups[selector].npins;
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun return 0;
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun
abx500_pin_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned offset)675*4882a593Smuzhiyun static void abx500_pin_dbg_show(struct pinctrl_dev *pctldev,
676*4882a593Smuzhiyun struct seq_file *s, unsigned offset)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun struct abx500_pinctrl *pct = pinctrl_dev_get_drvdata(pctldev);
679*4882a593Smuzhiyun struct gpio_chip *chip = &pct->chip;
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun abx500_gpio_dbg_show_one(s, pctldev, chip, offset,
682*4882a593Smuzhiyun chip->base + offset - 1);
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun
abx500_dt_add_map_mux(struct pinctrl_map ** map,unsigned * reserved_maps,unsigned * num_maps,const char * group,const char * function)685*4882a593Smuzhiyun static int abx500_dt_add_map_mux(struct pinctrl_map **map,
686*4882a593Smuzhiyun unsigned *reserved_maps,
687*4882a593Smuzhiyun unsigned *num_maps, const char *group,
688*4882a593Smuzhiyun const char *function)
689*4882a593Smuzhiyun {
690*4882a593Smuzhiyun if (*num_maps == *reserved_maps)
691*4882a593Smuzhiyun return -ENOSPC;
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun (*map)[*num_maps].type = PIN_MAP_TYPE_MUX_GROUP;
694*4882a593Smuzhiyun (*map)[*num_maps].data.mux.group = group;
695*4882a593Smuzhiyun (*map)[*num_maps].data.mux.function = function;
696*4882a593Smuzhiyun (*num_maps)++;
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun return 0;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun
abx500_dt_add_map_configs(struct pinctrl_map ** map,unsigned * reserved_maps,unsigned * num_maps,const char * group,unsigned long * configs,unsigned num_configs)701*4882a593Smuzhiyun static int abx500_dt_add_map_configs(struct pinctrl_map **map,
702*4882a593Smuzhiyun unsigned *reserved_maps,
703*4882a593Smuzhiyun unsigned *num_maps, const char *group,
704*4882a593Smuzhiyun unsigned long *configs, unsigned num_configs)
705*4882a593Smuzhiyun {
706*4882a593Smuzhiyun unsigned long *dup_configs;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun if (*num_maps == *reserved_maps)
709*4882a593Smuzhiyun return -ENOSPC;
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun dup_configs = kmemdup(configs, num_configs * sizeof(*dup_configs),
712*4882a593Smuzhiyun GFP_KERNEL);
713*4882a593Smuzhiyun if (!dup_configs)
714*4882a593Smuzhiyun return -ENOMEM;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun (*map)[*num_maps].type = PIN_MAP_TYPE_CONFIGS_PIN;
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun (*map)[*num_maps].data.configs.group_or_pin = group;
719*4882a593Smuzhiyun (*map)[*num_maps].data.configs.configs = dup_configs;
720*4882a593Smuzhiyun (*map)[*num_maps].data.configs.num_configs = num_configs;
721*4882a593Smuzhiyun (*num_maps)++;
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun return 0;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun
abx500_find_pin_name(struct pinctrl_dev * pctldev,const char * pin_name)726*4882a593Smuzhiyun static const char *abx500_find_pin_name(struct pinctrl_dev *pctldev,
727*4882a593Smuzhiyun const char *pin_name)
728*4882a593Smuzhiyun {
729*4882a593Smuzhiyun int i, pin_number;
730*4882a593Smuzhiyun struct abx500_pinctrl *npct = pinctrl_dev_get_drvdata(pctldev);
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun if (sscanf((char *)pin_name, "GPIO%d", &pin_number) == 1)
733*4882a593Smuzhiyun for (i = 0; i < npct->soc->npins; i++)
734*4882a593Smuzhiyun if (npct->soc->pins[i].number == pin_number)
735*4882a593Smuzhiyun return npct->soc->pins[i].name;
736*4882a593Smuzhiyun return NULL;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun
abx500_dt_subnode_to_map(struct pinctrl_dev * pctldev,struct device_node * np,struct pinctrl_map ** map,unsigned * reserved_maps,unsigned * num_maps)739*4882a593Smuzhiyun static int abx500_dt_subnode_to_map(struct pinctrl_dev *pctldev,
740*4882a593Smuzhiyun struct device_node *np,
741*4882a593Smuzhiyun struct pinctrl_map **map,
742*4882a593Smuzhiyun unsigned *reserved_maps,
743*4882a593Smuzhiyun unsigned *num_maps)
744*4882a593Smuzhiyun {
745*4882a593Smuzhiyun int ret;
746*4882a593Smuzhiyun const char *function = NULL;
747*4882a593Smuzhiyun unsigned long *configs;
748*4882a593Smuzhiyun unsigned int nconfigs = 0;
749*4882a593Smuzhiyun struct property *prop;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun ret = of_property_read_string(np, "function", &function);
752*4882a593Smuzhiyun if (ret >= 0) {
753*4882a593Smuzhiyun const char *group;
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun ret = of_property_count_strings(np, "groups");
756*4882a593Smuzhiyun if (ret < 0)
757*4882a593Smuzhiyun goto exit;
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun ret = pinctrl_utils_reserve_map(pctldev, map, reserved_maps,
760*4882a593Smuzhiyun num_maps, ret);
761*4882a593Smuzhiyun if (ret < 0)
762*4882a593Smuzhiyun goto exit;
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun of_property_for_each_string(np, "groups", prop, group) {
765*4882a593Smuzhiyun ret = abx500_dt_add_map_mux(map, reserved_maps,
766*4882a593Smuzhiyun num_maps, group, function);
767*4882a593Smuzhiyun if (ret < 0)
768*4882a593Smuzhiyun goto exit;
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun ret = pinconf_generic_parse_dt_config(np, pctldev, &configs, &nconfigs);
773*4882a593Smuzhiyun if (nconfigs) {
774*4882a593Smuzhiyun const char *gpio_name;
775*4882a593Smuzhiyun const char *pin;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun ret = of_property_count_strings(np, "pins");
778*4882a593Smuzhiyun if (ret < 0)
779*4882a593Smuzhiyun goto exit;
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun ret = pinctrl_utils_reserve_map(pctldev, map,
782*4882a593Smuzhiyun reserved_maps,
783*4882a593Smuzhiyun num_maps, ret);
784*4882a593Smuzhiyun if (ret < 0)
785*4882a593Smuzhiyun goto exit;
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun of_property_for_each_string(np, "pins", prop, pin) {
788*4882a593Smuzhiyun gpio_name = abx500_find_pin_name(pctldev, pin);
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun ret = abx500_dt_add_map_configs(map, reserved_maps,
791*4882a593Smuzhiyun num_maps, gpio_name, configs, 1);
792*4882a593Smuzhiyun if (ret < 0)
793*4882a593Smuzhiyun goto exit;
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun exit:
798*4882a593Smuzhiyun return ret;
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun
abx500_dt_node_to_map(struct pinctrl_dev * pctldev,struct device_node * np_config,struct pinctrl_map ** map,unsigned * num_maps)801*4882a593Smuzhiyun static int abx500_dt_node_to_map(struct pinctrl_dev *pctldev,
802*4882a593Smuzhiyun struct device_node *np_config,
803*4882a593Smuzhiyun struct pinctrl_map **map, unsigned *num_maps)
804*4882a593Smuzhiyun {
805*4882a593Smuzhiyun unsigned reserved_maps;
806*4882a593Smuzhiyun struct device_node *np;
807*4882a593Smuzhiyun int ret;
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun reserved_maps = 0;
810*4882a593Smuzhiyun *map = NULL;
811*4882a593Smuzhiyun *num_maps = 0;
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun for_each_child_of_node(np_config, np) {
814*4882a593Smuzhiyun ret = abx500_dt_subnode_to_map(pctldev, np, map,
815*4882a593Smuzhiyun &reserved_maps, num_maps);
816*4882a593Smuzhiyun if (ret < 0) {
817*4882a593Smuzhiyun pinctrl_utils_free_map(pctldev, *map, *num_maps);
818*4882a593Smuzhiyun of_node_put(np);
819*4882a593Smuzhiyun return ret;
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun return 0;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun static const struct pinctrl_ops abx500_pinctrl_ops = {
827*4882a593Smuzhiyun .get_groups_count = abx500_get_groups_cnt,
828*4882a593Smuzhiyun .get_group_name = abx500_get_group_name,
829*4882a593Smuzhiyun .get_group_pins = abx500_get_group_pins,
830*4882a593Smuzhiyun .pin_dbg_show = abx500_pin_dbg_show,
831*4882a593Smuzhiyun .dt_node_to_map = abx500_dt_node_to_map,
832*4882a593Smuzhiyun .dt_free_map = pinctrl_utils_free_map,
833*4882a593Smuzhiyun };
834*4882a593Smuzhiyun
abx500_pin_config_get(struct pinctrl_dev * pctldev,unsigned pin,unsigned long * config)835*4882a593Smuzhiyun static int abx500_pin_config_get(struct pinctrl_dev *pctldev,
836*4882a593Smuzhiyun unsigned pin,
837*4882a593Smuzhiyun unsigned long *config)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun return -ENOSYS;
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun
abx500_pin_config_set(struct pinctrl_dev * pctldev,unsigned pin,unsigned long * configs,unsigned num_configs)842*4882a593Smuzhiyun static int abx500_pin_config_set(struct pinctrl_dev *pctldev,
843*4882a593Smuzhiyun unsigned pin,
844*4882a593Smuzhiyun unsigned long *configs,
845*4882a593Smuzhiyun unsigned num_configs)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun struct abx500_pinctrl *pct = pinctrl_dev_get_drvdata(pctldev);
848*4882a593Smuzhiyun struct gpio_chip *chip = &pct->chip;
849*4882a593Smuzhiyun unsigned offset;
850*4882a593Smuzhiyun int ret = -EINVAL;
851*4882a593Smuzhiyun int i;
852*4882a593Smuzhiyun enum pin_config_param param;
853*4882a593Smuzhiyun enum pin_config_param argument;
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun for (i = 0; i < num_configs; i++) {
856*4882a593Smuzhiyun param = pinconf_to_config_param(configs[i]);
857*4882a593Smuzhiyun argument = pinconf_to_config_argument(configs[i]);
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun dev_dbg(chip->parent, "pin %d [%#lx]: %s %s\n",
860*4882a593Smuzhiyun pin, configs[i],
861*4882a593Smuzhiyun (param == PIN_CONFIG_OUTPUT) ? "output " : "input",
862*4882a593Smuzhiyun (param == PIN_CONFIG_OUTPUT) ?
863*4882a593Smuzhiyun (argument ? "high" : "low") :
864*4882a593Smuzhiyun (argument ? "pull up" : "pull down"));
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun /* on ABx500, there is no GPIO0, so adjust the offset */
867*4882a593Smuzhiyun offset = pin - 1;
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun switch (param) {
870*4882a593Smuzhiyun case PIN_CONFIG_BIAS_DISABLE:
871*4882a593Smuzhiyun ret = abx500_gpio_direction_input(chip, offset);
872*4882a593Smuzhiyun if (ret < 0)
873*4882a593Smuzhiyun goto out;
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun /* Chip only supports pull down */
876*4882a593Smuzhiyun ret = abx500_gpio_set_bits(chip,
877*4882a593Smuzhiyun AB8500_GPIO_PUD1_REG, offset,
878*4882a593Smuzhiyun ABX500_GPIO_PULL_NONE);
879*4882a593Smuzhiyun break;
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN:
882*4882a593Smuzhiyun ret = abx500_gpio_direction_input(chip, offset);
883*4882a593Smuzhiyun if (ret < 0)
884*4882a593Smuzhiyun goto out;
885*4882a593Smuzhiyun /*
886*4882a593Smuzhiyun * if argument = 1 set the pull down
887*4882a593Smuzhiyun * else clear the pull down
888*4882a593Smuzhiyun * Chip only supports pull down
889*4882a593Smuzhiyun */
890*4882a593Smuzhiyun ret = abx500_gpio_set_bits(chip,
891*4882a593Smuzhiyun AB8500_GPIO_PUD1_REG,
892*4882a593Smuzhiyun offset,
893*4882a593Smuzhiyun argument ? ABX500_GPIO_PULL_DOWN :
894*4882a593Smuzhiyun ABX500_GPIO_PULL_NONE);
895*4882a593Smuzhiyun break;
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
898*4882a593Smuzhiyun ret = abx500_gpio_direction_input(chip, offset);
899*4882a593Smuzhiyun if (ret < 0)
900*4882a593Smuzhiyun goto out;
901*4882a593Smuzhiyun /*
902*4882a593Smuzhiyun * if argument = 1 set the pull up
903*4882a593Smuzhiyun * else clear the pull up
904*4882a593Smuzhiyun */
905*4882a593Smuzhiyun ret = abx500_gpio_direction_input(chip, offset);
906*4882a593Smuzhiyun break;
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun case PIN_CONFIG_OUTPUT:
909*4882a593Smuzhiyun ret = abx500_gpio_direction_output(chip, offset,
910*4882a593Smuzhiyun argument);
911*4882a593Smuzhiyun break;
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun default:
914*4882a593Smuzhiyun dev_err(chip->parent,
915*4882a593Smuzhiyun "illegal configuration requested\n");
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun } /* for each config */
918*4882a593Smuzhiyun out:
919*4882a593Smuzhiyun if (ret < 0)
920*4882a593Smuzhiyun dev_err(pct->dev, "%s failed (%d)\n", __func__, ret);
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun return ret;
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun static const struct pinconf_ops abx500_pinconf_ops = {
926*4882a593Smuzhiyun .pin_config_get = abx500_pin_config_get,
927*4882a593Smuzhiyun .pin_config_set = abx500_pin_config_set,
928*4882a593Smuzhiyun .is_generic = true,
929*4882a593Smuzhiyun };
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun static struct pinctrl_desc abx500_pinctrl_desc = {
932*4882a593Smuzhiyun .name = "pinctrl-abx500",
933*4882a593Smuzhiyun .pctlops = &abx500_pinctrl_ops,
934*4882a593Smuzhiyun .pmxops = &abx500_pinmux_ops,
935*4882a593Smuzhiyun .confops = &abx500_pinconf_ops,
936*4882a593Smuzhiyun .owner = THIS_MODULE,
937*4882a593Smuzhiyun };
938*4882a593Smuzhiyun
abx500_get_gpio_num(struct abx500_pinctrl_soc_data * soc)939*4882a593Smuzhiyun static int abx500_get_gpio_num(struct abx500_pinctrl_soc_data *soc)
940*4882a593Smuzhiyun {
941*4882a593Smuzhiyun unsigned int lowest = 0;
942*4882a593Smuzhiyun unsigned int highest = 0;
943*4882a593Smuzhiyun unsigned int npins = 0;
944*4882a593Smuzhiyun int i;
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun /*
947*4882a593Smuzhiyun * Compute number of GPIOs from the last SoC gpio range descriptors
948*4882a593Smuzhiyun * These ranges may include "holes" but the GPIO number space shall
949*4882a593Smuzhiyun * still be homogeneous, so we need to detect and account for any
950*4882a593Smuzhiyun * such holes so that these are included in the number of GPIO pins.
951*4882a593Smuzhiyun */
952*4882a593Smuzhiyun for (i = 0; i < soc->gpio_num_ranges; i++) {
953*4882a593Smuzhiyun unsigned gstart;
954*4882a593Smuzhiyun unsigned gend;
955*4882a593Smuzhiyun const struct abx500_pinrange *p;
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun p = &soc->gpio_ranges[i];
958*4882a593Smuzhiyun gstart = p->offset;
959*4882a593Smuzhiyun gend = p->offset + p->npins - 1;
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun if (i == 0) {
962*4882a593Smuzhiyun /* First iteration, set start values */
963*4882a593Smuzhiyun lowest = gstart;
964*4882a593Smuzhiyun highest = gend;
965*4882a593Smuzhiyun } else {
966*4882a593Smuzhiyun if (gstart < lowest)
967*4882a593Smuzhiyun lowest = gstart;
968*4882a593Smuzhiyun if (gend > highest)
969*4882a593Smuzhiyun highest = gend;
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun /* this gives the absolute number of pins */
973*4882a593Smuzhiyun npins = highest - lowest + 1;
974*4882a593Smuzhiyun return npins;
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun static const struct of_device_id abx500_gpio_match[] = {
978*4882a593Smuzhiyun { .compatible = "stericsson,ab8500-gpio", .data = (void *)PINCTRL_AB8500, },
979*4882a593Smuzhiyun { .compatible = "stericsson,ab8505-gpio", .data = (void *)PINCTRL_AB8505, },
980*4882a593Smuzhiyun { }
981*4882a593Smuzhiyun };
982*4882a593Smuzhiyun
abx500_gpio_probe(struct platform_device * pdev)983*4882a593Smuzhiyun static int abx500_gpio_probe(struct platform_device *pdev)
984*4882a593Smuzhiyun {
985*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
986*4882a593Smuzhiyun const struct of_device_id *match;
987*4882a593Smuzhiyun struct abx500_pinctrl *pct;
988*4882a593Smuzhiyun unsigned int id = -1;
989*4882a593Smuzhiyun int ret;
990*4882a593Smuzhiyun int i;
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun if (!np) {
993*4882a593Smuzhiyun dev_err(&pdev->dev, "gpio dt node missing\n");
994*4882a593Smuzhiyun return -ENODEV;
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun pct = devm_kzalloc(&pdev->dev, sizeof(*pct), GFP_KERNEL);
998*4882a593Smuzhiyun if (!pct)
999*4882a593Smuzhiyun return -ENOMEM;
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun pct->dev = &pdev->dev;
1002*4882a593Smuzhiyun pct->parent = dev_get_drvdata(pdev->dev.parent);
1003*4882a593Smuzhiyun pct->chip = abx500gpio_chip;
1004*4882a593Smuzhiyun pct->chip.parent = &pdev->dev;
1005*4882a593Smuzhiyun pct->chip.base = -1; /* Dynamic allocation */
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun match = of_match_device(abx500_gpio_match, &pdev->dev);
1008*4882a593Smuzhiyun if (!match) {
1009*4882a593Smuzhiyun dev_err(&pdev->dev, "gpio dt not matching\n");
1010*4882a593Smuzhiyun return -ENODEV;
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun id = (unsigned long)match->data;
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun /* Poke in other ASIC variants here */
1015*4882a593Smuzhiyun switch (id) {
1016*4882a593Smuzhiyun case PINCTRL_AB8500:
1017*4882a593Smuzhiyun abx500_pinctrl_ab8500_init(&pct->soc);
1018*4882a593Smuzhiyun break;
1019*4882a593Smuzhiyun case PINCTRL_AB8505:
1020*4882a593Smuzhiyun abx500_pinctrl_ab8505_init(&pct->soc);
1021*4882a593Smuzhiyun break;
1022*4882a593Smuzhiyun default:
1023*4882a593Smuzhiyun dev_err(&pdev->dev, "Unsupported pinctrl sub driver (%d)\n", id);
1024*4882a593Smuzhiyun return -EINVAL;
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun if (!pct->soc) {
1028*4882a593Smuzhiyun dev_err(&pdev->dev, "Invalid SOC data\n");
1029*4882a593Smuzhiyun return -EINVAL;
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun pct->chip.ngpio = abx500_get_gpio_num(pct->soc);
1033*4882a593Smuzhiyun pct->irq_cluster = pct->soc->gpio_irq_cluster;
1034*4882a593Smuzhiyun pct->irq_cluster_size = pct->soc->ngpio_irq_cluster;
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun ret = gpiochip_add_data(&pct->chip, pct);
1037*4882a593Smuzhiyun if (ret) {
1038*4882a593Smuzhiyun dev_err(&pdev->dev, "unable to add gpiochip: %d\n", ret);
1039*4882a593Smuzhiyun return ret;
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun dev_info(&pdev->dev, "added gpiochip\n");
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun abx500_pinctrl_desc.pins = pct->soc->pins;
1044*4882a593Smuzhiyun abx500_pinctrl_desc.npins = pct->soc->npins;
1045*4882a593Smuzhiyun pct->pctldev = devm_pinctrl_register(&pdev->dev, &abx500_pinctrl_desc,
1046*4882a593Smuzhiyun pct);
1047*4882a593Smuzhiyun if (IS_ERR(pct->pctldev)) {
1048*4882a593Smuzhiyun dev_err(&pdev->dev,
1049*4882a593Smuzhiyun "could not register abx500 pinctrl driver\n");
1050*4882a593Smuzhiyun ret = PTR_ERR(pct->pctldev);
1051*4882a593Smuzhiyun goto out_rem_chip;
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun dev_info(&pdev->dev, "registered pin controller\n");
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun /* We will handle a range of GPIO pins */
1056*4882a593Smuzhiyun for (i = 0; i < pct->soc->gpio_num_ranges; i++) {
1057*4882a593Smuzhiyun const struct abx500_pinrange *p = &pct->soc->gpio_ranges[i];
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun ret = gpiochip_add_pin_range(&pct->chip,
1060*4882a593Smuzhiyun dev_name(&pdev->dev),
1061*4882a593Smuzhiyun p->offset - 1, p->offset, p->npins);
1062*4882a593Smuzhiyun if (ret < 0)
1063*4882a593Smuzhiyun goto out_rem_chip;
1064*4882a593Smuzhiyun }
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun platform_set_drvdata(pdev, pct);
1067*4882a593Smuzhiyun dev_info(&pdev->dev, "initialized abx500 pinctrl driver\n");
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun return 0;
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun out_rem_chip:
1072*4882a593Smuzhiyun gpiochip_remove(&pct->chip);
1073*4882a593Smuzhiyun return ret;
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun /**
1077*4882a593Smuzhiyun * abx500_gpio_remove() - remove Ab8500-gpio driver
1078*4882a593Smuzhiyun * @pdev: Platform device registered
1079*4882a593Smuzhiyun */
abx500_gpio_remove(struct platform_device * pdev)1080*4882a593Smuzhiyun static int abx500_gpio_remove(struct platform_device *pdev)
1081*4882a593Smuzhiyun {
1082*4882a593Smuzhiyun struct abx500_pinctrl *pct = platform_get_drvdata(pdev);
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun gpiochip_remove(&pct->chip);
1085*4882a593Smuzhiyun return 0;
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun static struct platform_driver abx500_gpio_driver = {
1089*4882a593Smuzhiyun .driver = {
1090*4882a593Smuzhiyun .name = "abx500-gpio",
1091*4882a593Smuzhiyun .of_match_table = abx500_gpio_match,
1092*4882a593Smuzhiyun },
1093*4882a593Smuzhiyun .probe = abx500_gpio_probe,
1094*4882a593Smuzhiyun .remove = abx500_gpio_remove,
1095*4882a593Smuzhiyun };
1096*4882a593Smuzhiyun
abx500_gpio_init(void)1097*4882a593Smuzhiyun static int __init abx500_gpio_init(void)
1098*4882a593Smuzhiyun {
1099*4882a593Smuzhiyun return platform_driver_register(&abx500_gpio_driver);
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun core_initcall(abx500_gpio_init);
1102