xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/mvebu/pinctrl-mvebu.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Marvell MVEBU pinctrl core driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Authors: Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com>
6*4882a593Smuzhiyun  *          Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/slab.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/of_address.h>
14*4882a593Smuzhiyun #include <linux/of_platform.h>
15*4882a593Smuzhiyun #include <linux/err.h>
16*4882a593Smuzhiyun #include <linux/gpio/driver.h>
17*4882a593Smuzhiyun #include <linux/pinctrl/machine.h>
18*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
19*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
20*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
21*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
22*4882a593Smuzhiyun #include <linux/regmap.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include "pinctrl-mvebu.h"
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define MPPS_PER_REG	8
27*4882a593Smuzhiyun #define MPP_BITS	4
28*4882a593Smuzhiyun #define MPP_MASK	0xf
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun struct mvebu_pinctrl_function {
31*4882a593Smuzhiyun 	const char *name;
32*4882a593Smuzhiyun 	const char **groups;
33*4882a593Smuzhiyun 	unsigned num_groups;
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun struct mvebu_pinctrl_group {
37*4882a593Smuzhiyun 	const char *name;
38*4882a593Smuzhiyun 	const struct mvebu_mpp_ctrl *ctrl;
39*4882a593Smuzhiyun 	struct mvebu_mpp_ctrl_data *data;
40*4882a593Smuzhiyun 	struct mvebu_mpp_ctrl_setting *settings;
41*4882a593Smuzhiyun 	unsigned num_settings;
42*4882a593Smuzhiyun 	unsigned gid;
43*4882a593Smuzhiyun 	unsigned *pins;
44*4882a593Smuzhiyun 	unsigned npins;
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun struct mvebu_pinctrl {
48*4882a593Smuzhiyun 	struct device *dev;
49*4882a593Smuzhiyun 	struct pinctrl_dev *pctldev;
50*4882a593Smuzhiyun 	struct pinctrl_desc desc;
51*4882a593Smuzhiyun 	struct mvebu_pinctrl_group *groups;
52*4882a593Smuzhiyun 	unsigned num_groups;
53*4882a593Smuzhiyun 	struct mvebu_pinctrl_function *functions;
54*4882a593Smuzhiyun 	unsigned num_functions;
55*4882a593Smuzhiyun 	u8 variant;
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
mvebu_mmio_mpp_ctrl_get(struct mvebu_mpp_ctrl_data * data,unsigned int pid,unsigned long * config)58*4882a593Smuzhiyun int mvebu_mmio_mpp_ctrl_get(struct mvebu_mpp_ctrl_data *data,
59*4882a593Smuzhiyun 			     unsigned int pid, unsigned long *config)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	unsigned off = (pid / MVEBU_MPPS_PER_REG) * MVEBU_MPP_BITS;
62*4882a593Smuzhiyun 	unsigned shift = (pid % MVEBU_MPPS_PER_REG) * MVEBU_MPP_BITS;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	*config = (readl(data->base + off) >> shift) & MVEBU_MPP_MASK;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	return 0;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun 
mvebu_mmio_mpp_ctrl_set(struct mvebu_mpp_ctrl_data * data,unsigned int pid,unsigned long config)69*4882a593Smuzhiyun int mvebu_mmio_mpp_ctrl_set(struct mvebu_mpp_ctrl_data *data,
70*4882a593Smuzhiyun 			     unsigned int pid, unsigned long config)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	unsigned off = (pid / MVEBU_MPPS_PER_REG) * MVEBU_MPP_BITS;
73*4882a593Smuzhiyun 	unsigned shift = (pid % MVEBU_MPPS_PER_REG) * MVEBU_MPP_BITS;
74*4882a593Smuzhiyun 	unsigned long reg;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	reg = readl(data->base + off) & ~(MVEBU_MPP_MASK << shift);
77*4882a593Smuzhiyun 	writel(reg | (config << shift), data->base + off);
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	return 0;
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
mvebu_pinctrl_find_group_by_pid(struct mvebu_pinctrl * pctl,unsigned pid)82*4882a593Smuzhiyun static struct mvebu_pinctrl_group *mvebu_pinctrl_find_group_by_pid(
83*4882a593Smuzhiyun 	struct mvebu_pinctrl *pctl, unsigned pid)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun 	unsigned n;
86*4882a593Smuzhiyun 	for (n = 0; n < pctl->num_groups; n++) {
87*4882a593Smuzhiyun 		if (pid >= pctl->groups[n].pins[0] &&
88*4882a593Smuzhiyun 		    pid < pctl->groups[n].pins[0] +
89*4882a593Smuzhiyun 			pctl->groups[n].npins)
90*4882a593Smuzhiyun 			return &pctl->groups[n];
91*4882a593Smuzhiyun 	}
92*4882a593Smuzhiyun 	return NULL;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
mvebu_pinctrl_find_group_by_name(struct mvebu_pinctrl * pctl,const char * name)95*4882a593Smuzhiyun static struct mvebu_pinctrl_group *mvebu_pinctrl_find_group_by_name(
96*4882a593Smuzhiyun 	struct mvebu_pinctrl *pctl, const char *name)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	unsigned n;
99*4882a593Smuzhiyun 	for (n = 0; n < pctl->num_groups; n++) {
100*4882a593Smuzhiyun 		if (strcmp(name, pctl->groups[n].name) == 0)
101*4882a593Smuzhiyun 			return &pctl->groups[n];
102*4882a593Smuzhiyun 	}
103*4882a593Smuzhiyun 	return NULL;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
mvebu_pinctrl_find_setting_by_val(struct mvebu_pinctrl * pctl,struct mvebu_pinctrl_group * grp,unsigned long config)106*4882a593Smuzhiyun static struct mvebu_mpp_ctrl_setting *mvebu_pinctrl_find_setting_by_val(
107*4882a593Smuzhiyun 	struct mvebu_pinctrl *pctl, struct mvebu_pinctrl_group *grp,
108*4882a593Smuzhiyun 	unsigned long config)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	unsigned n;
111*4882a593Smuzhiyun 	for (n = 0; n < grp->num_settings; n++) {
112*4882a593Smuzhiyun 		if (config == grp->settings[n].val) {
113*4882a593Smuzhiyun 			if (!pctl->variant || (pctl->variant &
114*4882a593Smuzhiyun 					       grp->settings[n].variant))
115*4882a593Smuzhiyun 				return &grp->settings[n];
116*4882a593Smuzhiyun 		}
117*4882a593Smuzhiyun 	}
118*4882a593Smuzhiyun 	return NULL;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun 
mvebu_pinctrl_find_setting_by_name(struct mvebu_pinctrl * pctl,struct mvebu_pinctrl_group * grp,const char * name)121*4882a593Smuzhiyun static struct mvebu_mpp_ctrl_setting *mvebu_pinctrl_find_setting_by_name(
122*4882a593Smuzhiyun 	struct mvebu_pinctrl *pctl, struct mvebu_pinctrl_group *grp,
123*4882a593Smuzhiyun 	const char *name)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	unsigned n;
126*4882a593Smuzhiyun 	for (n = 0; n < grp->num_settings; n++) {
127*4882a593Smuzhiyun 		if (strcmp(name, grp->settings[n].name) == 0) {
128*4882a593Smuzhiyun 			if (!pctl->variant || (pctl->variant &
129*4882a593Smuzhiyun 					       grp->settings[n].variant))
130*4882a593Smuzhiyun 				return &grp->settings[n];
131*4882a593Smuzhiyun 		}
132*4882a593Smuzhiyun 	}
133*4882a593Smuzhiyun 	return NULL;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
mvebu_pinctrl_find_gpio_setting(struct mvebu_pinctrl * pctl,struct mvebu_pinctrl_group * grp)136*4882a593Smuzhiyun static struct mvebu_mpp_ctrl_setting *mvebu_pinctrl_find_gpio_setting(
137*4882a593Smuzhiyun 	struct mvebu_pinctrl *pctl, struct mvebu_pinctrl_group *grp)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	unsigned n;
140*4882a593Smuzhiyun 	for (n = 0; n < grp->num_settings; n++) {
141*4882a593Smuzhiyun 		if (grp->settings[n].flags &
142*4882a593Smuzhiyun 			(MVEBU_SETTING_GPO | MVEBU_SETTING_GPI)) {
143*4882a593Smuzhiyun 			if (!pctl->variant || (pctl->variant &
144*4882a593Smuzhiyun 						grp->settings[n].variant))
145*4882a593Smuzhiyun 				return &grp->settings[n];
146*4882a593Smuzhiyun 		}
147*4882a593Smuzhiyun 	}
148*4882a593Smuzhiyun 	return NULL;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun 
mvebu_pinctrl_find_function_by_name(struct mvebu_pinctrl * pctl,const char * name)151*4882a593Smuzhiyun static struct mvebu_pinctrl_function *mvebu_pinctrl_find_function_by_name(
152*4882a593Smuzhiyun 	struct mvebu_pinctrl *pctl, const char *name)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun 	unsigned n;
155*4882a593Smuzhiyun 	for (n = 0; n < pctl->num_functions; n++) {
156*4882a593Smuzhiyun 		if (strcmp(name, pctl->functions[n].name) == 0)
157*4882a593Smuzhiyun 			return &pctl->functions[n];
158*4882a593Smuzhiyun 	}
159*4882a593Smuzhiyun 	return NULL;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun 
mvebu_pinconf_group_get(struct pinctrl_dev * pctldev,unsigned gid,unsigned long * config)162*4882a593Smuzhiyun static int mvebu_pinconf_group_get(struct pinctrl_dev *pctldev,
163*4882a593Smuzhiyun 				unsigned gid, unsigned long *config)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	struct mvebu_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
166*4882a593Smuzhiyun 	struct mvebu_pinctrl_group *grp = &pctl->groups[gid];
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	if (!grp->ctrl)
169*4882a593Smuzhiyun 		return -EINVAL;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	return grp->ctrl->mpp_get(grp->data, grp->pins[0], config);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
mvebu_pinconf_group_set(struct pinctrl_dev * pctldev,unsigned gid,unsigned long * configs,unsigned num_configs)174*4882a593Smuzhiyun static int mvebu_pinconf_group_set(struct pinctrl_dev *pctldev,
175*4882a593Smuzhiyun 				unsigned gid, unsigned long *configs,
176*4882a593Smuzhiyun 				unsigned num_configs)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	struct mvebu_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
179*4882a593Smuzhiyun 	struct mvebu_pinctrl_group *grp = &pctl->groups[gid];
180*4882a593Smuzhiyun 	int i, ret;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	if (!grp->ctrl)
183*4882a593Smuzhiyun 		return -EINVAL;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	for (i = 0; i < num_configs; i++) {
186*4882a593Smuzhiyun 		ret = grp->ctrl->mpp_set(grp->data, grp->pins[0], configs[i]);
187*4882a593Smuzhiyun 		if (ret)
188*4882a593Smuzhiyun 			return ret;
189*4882a593Smuzhiyun 	} /* for each config */
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	return 0;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun 
mvebu_pinconf_group_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned gid)194*4882a593Smuzhiyun static void mvebu_pinconf_group_dbg_show(struct pinctrl_dev *pctldev,
195*4882a593Smuzhiyun 					struct seq_file *s, unsigned gid)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun 	struct mvebu_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
198*4882a593Smuzhiyun 	struct mvebu_pinctrl_group *grp = &pctl->groups[gid];
199*4882a593Smuzhiyun 	struct mvebu_mpp_ctrl_setting *curr;
200*4882a593Smuzhiyun 	unsigned long config;
201*4882a593Smuzhiyun 	unsigned n;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	if (mvebu_pinconf_group_get(pctldev, gid, &config))
204*4882a593Smuzhiyun 		return;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	curr = mvebu_pinctrl_find_setting_by_val(pctl, grp, config);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	if (curr) {
209*4882a593Smuzhiyun 		seq_printf(s, "current: %s", curr->name);
210*4882a593Smuzhiyun 		if (curr->subname)
211*4882a593Smuzhiyun 			seq_printf(s, "(%s)", curr->subname);
212*4882a593Smuzhiyun 		if (curr->flags & (MVEBU_SETTING_GPO | MVEBU_SETTING_GPI)) {
213*4882a593Smuzhiyun 			seq_putc(s, '(');
214*4882a593Smuzhiyun 			if (curr->flags & MVEBU_SETTING_GPI)
215*4882a593Smuzhiyun 				seq_putc(s, 'i');
216*4882a593Smuzhiyun 			if (curr->flags & MVEBU_SETTING_GPO)
217*4882a593Smuzhiyun 				seq_putc(s, 'o');
218*4882a593Smuzhiyun 			seq_putc(s, ')');
219*4882a593Smuzhiyun 		}
220*4882a593Smuzhiyun 	} else {
221*4882a593Smuzhiyun 		seq_puts(s, "current: UNKNOWN");
222*4882a593Smuzhiyun 	}
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	if (grp->num_settings > 1) {
225*4882a593Smuzhiyun 		seq_puts(s, ", available = [");
226*4882a593Smuzhiyun 		for (n = 0; n < grp->num_settings; n++) {
227*4882a593Smuzhiyun 			if (curr == &grp->settings[n])
228*4882a593Smuzhiyun 				continue;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 			/* skip unsupported settings for this variant */
231*4882a593Smuzhiyun 			if (pctl->variant &&
232*4882a593Smuzhiyun 			    !(pctl->variant & grp->settings[n].variant))
233*4882a593Smuzhiyun 				continue;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 			seq_printf(s, " %s", grp->settings[n].name);
236*4882a593Smuzhiyun 			if (grp->settings[n].subname)
237*4882a593Smuzhiyun 				seq_printf(s, "(%s)", grp->settings[n].subname);
238*4882a593Smuzhiyun 			if (grp->settings[n].flags &
239*4882a593Smuzhiyun 				(MVEBU_SETTING_GPO | MVEBU_SETTING_GPI)) {
240*4882a593Smuzhiyun 				seq_putc(s, '(');
241*4882a593Smuzhiyun 				if (grp->settings[n].flags & MVEBU_SETTING_GPI)
242*4882a593Smuzhiyun 					seq_putc(s, 'i');
243*4882a593Smuzhiyun 				if (grp->settings[n].flags & MVEBU_SETTING_GPO)
244*4882a593Smuzhiyun 					seq_putc(s, 'o');
245*4882a593Smuzhiyun 				seq_putc(s, ')');
246*4882a593Smuzhiyun 			}
247*4882a593Smuzhiyun 		}
248*4882a593Smuzhiyun 		seq_puts(s, " ]");
249*4882a593Smuzhiyun 	}
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun static const struct pinconf_ops mvebu_pinconf_ops = {
253*4882a593Smuzhiyun 	.pin_config_group_get = mvebu_pinconf_group_get,
254*4882a593Smuzhiyun 	.pin_config_group_set = mvebu_pinconf_group_set,
255*4882a593Smuzhiyun 	.pin_config_group_dbg_show = mvebu_pinconf_group_dbg_show,
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun 
mvebu_pinmux_get_funcs_count(struct pinctrl_dev * pctldev)258*4882a593Smuzhiyun static int mvebu_pinmux_get_funcs_count(struct pinctrl_dev *pctldev)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	struct mvebu_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	return pctl->num_functions;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun 
mvebu_pinmux_get_func_name(struct pinctrl_dev * pctldev,unsigned fid)265*4882a593Smuzhiyun static const char *mvebu_pinmux_get_func_name(struct pinctrl_dev *pctldev,
266*4882a593Smuzhiyun 					unsigned fid)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	struct mvebu_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	return pctl->functions[fid].name;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun 
mvebu_pinmux_get_groups(struct pinctrl_dev * pctldev,unsigned fid,const char * const ** groups,unsigned * const num_groups)273*4882a593Smuzhiyun static int mvebu_pinmux_get_groups(struct pinctrl_dev *pctldev, unsigned fid,
274*4882a593Smuzhiyun 				const char * const **groups,
275*4882a593Smuzhiyun 				unsigned * const num_groups)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun 	struct mvebu_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	*groups = pctl->functions[fid].groups;
280*4882a593Smuzhiyun 	*num_groups = pctl->functions[fid].num_groups;
281*4882a593Smuzhiyun 	return 0;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun 
mvebu_pinmux_set(struct pinctrl_dev * pctldev,unsigned fid,unsigned gid)284*4882a593Smuzhiyun static int mvebu_pinmux_set(struct pinctrl_dev *pctldev, unsigned fid,
285*4882a593Smuzhiyun 			    unsigned gid)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun 	struct mvebu_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
288*4882a593Smuzhiyun 	struct mvebu_pinctrl_function *func = &pctl->functions[fid];
289*4882a593Smuzhiyun 	struct mvebu_pinctrl_group *grp = &pctl->groups[gid];
290*4882a593Smuzhiyun 	struct mvebu_mpp_ctrl_setting *setting;
291*4882a593Smuzhiyun 	int ret;
292*4882a593Smuzhiyun 	unsigned long config;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	setting = mvebu_pinctrl_find_setting_by_name(pctl, grp,
295*4882a593Smuzhiyun 						     func->name);
296*4882a593Smuzhiyun 	if (!setting) {
297*4882a593Smuzhiyun 		dev_err(pctl->dev,
298*4882a593Smuzhiyun 			"unable to find setting %s in group %s\n",
299*4882a593Smuzhiyun 			func->name, func->groups[gid]);
300*4882a593Smuzhiyun 		return -EINVAL;
301*4882a593Smuzhiyun 	}
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	config = setting->val;
304*4882a593Smuzhiyun 	ret = mvebu_pinconf_group_set(pctldev, grp->gid, &config, 1);
305*4882a593Smuzhiyun 	if (ret) {
306*4882a593Smuzhiyun 		dev_err(pctl->dev, "cannot set group %s to %s\n",
307*4882a593Smuzhiyun 			func->groups[gid], func->name);
308*4882a593Smuzhiyun 		return ret;
309*4882a593Smuzhiyun 	}
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	return 0;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun 
mvebu_pinmux_gpio_request_enable(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned offset)314*4882a593Smuzhiyun static int mvebu_pinmux_gpio_request_enable(struct pinctrl_dev *pctldev,
315*4882a593Smuzhiyun 			struct pinctrl_gpio_range *range, unsigned offset)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun 	struct mvebu_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
318*4882a593Smuzhiyun 	struct mvebu_pinctrl_group *grp;
319*4882a593Smuzhiyun 	struct mvebu_mpp_ctrl_setting *setting;
320*4882a593Smuzhiyun 	unsigned long config;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	grp = mvebu_pinctrl_find_group_by_pid(pctl, offset);
323*4882a593Smuzhiyun 	if (!grp)
324*4882a593Smuzhiyun 		return -EINVAL;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	if (grp->ctrl->mpp_gpio_req)
327*4882a593Smuzhiyun 		return grp->ctrl->mpp_gpio_req(grp->data, offset);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	setting = mvebu_pinctrl_find_gpio_setting(pctl, grp);
330*4882a593Smuzhiyun 	if (!setting)
331*4882a593Smuzhiyun 		return -ENOTSUPP;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	config = setting->val;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	return mvebu_pinconf_group_set(pctldev, grp->gid, &config, 1);
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun 
mvebu_pinmux_gpio_set_direction(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned offset,bool input)338*4882a593Smuzhiyun static int mvebu_pinmux_gpio_set_direction(struct pinctrl_dev *pctldev,
339*4882a593Smuzhiyun 	   struct pinctrl_gpio_range *range, unsigned offset, bool input)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun 	struct mvebu_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
342*4882a593Smuzhiyun 	struct mvebu_pinctrl_group *grp;
343*4882a593Smuzhiyun 	struct mvebu_mpp_ctrl_setting *setting;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	grp = mvebu_pinctrl_find_group_by_pid(pctl, offset);
346*4882a593Smuzhiyun 	if (!grp)
347*4882a593Smuzhiyun 		return -EINVAL;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	if (grp->ctrl->mpp_gpio_dir)
350*4882a593Smuzhiyun 		return grp->ctrl->mpp_gpio_dir(grp->data, offset, input);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	setting = mvebu_pinctrl_find_gpio_setting(pctl, grp);
353*4882a593Smuzhiyun 	if (!setting)
354*4882a593Smuzhiyun 		return -ENOTSUPP;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	if ((input && (setting->flags & MVEBU_SETTING_GPI)) ||
357*4882a593Smuzhiyun 	    (!input && (setting->flags & MVEBU_SETTING_GPO)))
358*4882a593Smuzhiyun 		return 0;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	return -ENOTSUPP;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun static const struct pinmux_ops mvebu_pinmux_ops = {
364*4882a593Smuzhiyun 	.get_functions_count = mvebu_pinmux_get_funcs_count,
365*4882a593Smuzhiyun 	.get_function_name = mvebu_pinmux_get_func_name,
366*4882a593Smuzhiyun 	.get_function_groups = mvebu_pinmux_get_groups,
367*4882a593Smuzhiyun 	.gpio_request_enable = mvebu_pinmux_gpio_request_enable,
368*4882a593Smuzhiyun 	.gpio_set_direction = mvebu_pinmux_gpio_set_direction,
369*4882a593Smuzhiyun 	.set_mux = mvebu_pinmux_set,
370*4882a593Smuzhiyun };
371*4882a593Smuzhiyun 
mvebu_pinctrl_get_groups_count(struct pinctrl_dev * pctldev)372*4882a593Smuzhiyun static int mvebu_pinctrl_get_groups_count(struct pinctrl_dev *pctldev)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun 	struct mvebu_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
375*4882a593Smuzhiyun 	return pctl->num_groups;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun 
mvebu_pinctrl_get_group_name(struct pinctrl_dev * pctldev,unsigned gid)378*4882a593Smuzhiyun static const char *mvebu_pinctrl_get_group_name(struct pinctrl_dev *pctldev,
379*4882a593Smuzhiyun 						unsigned gid)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun 	struct mvebu_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
382*4882a593Smuzhiyun 	return pctl->groups[gid].name;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun 
mvebu_pinctrl_get_group_pins(struct pinctrl_dev * pctldev,unsigned gid,const unsigned ** pins,unsigned * num_pins)385*4882a593Smuzhiyun static int mvebu_pinctrl_get_group_pins(struct pinctrl_dev *pctldev,
386*4882a593Smuzhiyun 					unsigned gid, const unsigned **pins,
387*4882a593Smuzhiyun 					unsigned *num_pins)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun 	struct mvebu_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
390*4882a593Smuzhiyun 	*pins = pctl->groups[gid].pins;
391*4882a593Smuzhiyun 	*num_pins = pctl->groups[gid].npins;
392*4882a593Smuzhiyun 	return 0;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun 
mvebu_pinctrl_dt_node_to_map(struct pinctrl_dev * pctldev,struct device_node * np,struct pinctrl_map ** map,unsigned * num_maps)395*4882a593Smuzhiyun static int mvebu_pinctrl_dt_node_to_map(struct pinctrl_dev *pctldev,
396*4882a593Smuzhiyun 					struct device_node *np,
397*4882a593Smuzhiyun 					struct pinctrl_map **map,
398*4882a593Smuzhiyun 					unsigned *num_maps)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun 	struct mvebu_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
401*4882a593Smuzhiyun 	struct property *prop;
402*4882a593Smuzhiyun 	const char *function;
403*4882a593Smuzhiyun 	const char *group;
404*4882a593Smuzhiyun 	int ret, nmaps, n;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	*map = NULL;
407*4882a593Smuzhiyun 	*num_maps = 0;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	ret = of_property_read_string(np, "marvell,function", &function);
410*4882a593Smuzhiyun 	if (ret) {
411*4882a593Smuzhiyun 		dev_err(pctl->dev,
412*4882a593Smuzhiyun 			"missing marvell,function in node %pOFn\n", np);
413*4882a593Smuzhiyun 		return 0;
414*4882a593Smuzhiyun 	}
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	nmaps = of_property_count_strings(np, "marvell,pins");
417*4882a593Smuzhiyun 	if (nmaps < 0) {
418*4882a593Smuzhiyun 		dev_err(pctl->dev,
419*4882a593Smuzhiyun 			"missing marvell,pins in node %pOFn\n", np);
420*4882a593Smuzhiyun 		return 0;
421*4882a593Smuzhiyun 	}
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	*map = kmalloc_array(nmaps, sizeof(**map), GFP_KERNEL);
424*4882a593Smuzhiyun 	if (!*map)
425*4882a593Smuzhiyun 		return -ENOMEM;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	n = 0;
428*4882a593Smuzhiyun 	of_property_for_each_string(np, "marvell,pins", prop, group) {
429*4882a593Smuzhiyun 		struct mvebu_pinctrl_group *grp =
430*4882a593Smuzhiyun 			mvebu_pinctrl_find_group_by_name(pctl, group);
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 		if (!grp) {
433*4882a593Smuzhiyun 			dev_err(pctl->dev, "unknown pin %s", group);
434*4882a593Smuzhiyun 			continue;
435*4882a593Smuzhiyun 		}
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 		if (!mvebu_pinctrl_find_setting_by_name(pctl, grp, function)) {
438*4882a593Smuzhiyun 			dev_err(pctl->dev, "unsupported function %s on pin %s",
439*4882a593Smuzhiyun 				function, group);
440*4882a593Smuzhiyun 			continue;
441*4882a593Smuzhiyun 		}
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 		(*map)[n].type = PIN_MAP_TYPE_MUX_GROUP;
444*4882a593Smuzhiyun 		(*map)[n].data.mux.group = group;
445*4882a593Smuzhiyun 		(*map)[n].data.mux.function = function;
446*4882a593Smuzhiyun 		n++;
447*4882a593Smuzhiyun 	}
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	*num_maps = nmaps;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	return 0;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun 
mvebu_pinctrl_dt_free_map(struct pinctrl_dev * pctldev,struct pinctrl_map * map,unsigned num_maps)454*4882a593Smuzhiyun static void mvebu_pinctrl_dt_free_map(struct pinctrl_dev *pctldev,
455*4882a593Smuzhiyun 				struct pinctrl_map *map, unsigned num_maps)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun 	kfree(map);
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun static const struct pinctrl_ops mvebu_pinctrl_ops = {
461*4882a593Smuzhiyun 	.get_groups_count = mvebu_pinctrl_get_groups_count,
462*4882a593Smuzhiyun 	.get_group_name = mvebu_pinctrl_get_group_name,
463*4882a593Smuzhiyun 	.get_group_pins = mvebu_pinctrl_get_group_pins,
464*4882a593Smuzhiyun 	.dt_node_to_map = mvebu_pinctrl_dt_node_to_map,
465*4882a593Smuzhiyun 	.dt_free_map = mvebu_pinctrl_dt_free_map,
466*4882a593Smuzhiyun };
467*4882a593Smuzhiyun 
_add_function(struct mvebu_pinctrl_function * funcs,int * funcsize,const char * name)468*4882a593Smuzhiyun static int _add_function(struct mvebu_pinctrl_function *funcs, int *funcsize,
469*4882a593Smuzhiyun 			const char *name)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun 	if (*funcsize <= 0)
472*4882a593Smuzhiyun 		return -EOVERFLOW;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	while (funcs->num_groups) {
475*4882a593Smuzhiyun 		/* function already there */
476*4882a593Smuzhiyun 		if (strcmp(funcs->name, name) == 0) {
477*4882a593Smuzhiyun 			funcs->num_groups++;
478*4882a593Smuzhiyun 			return -EEXIST;
479*4882a593Smuzhiyun 		}
480*4882a593Smuzhiyun 		funcs++;
481*4882a593Smuzhiyun 	}
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	/* append new unique function */
484*4882a593Smuzhiyun 	funcs->name = name;
485*4882a593Smuzhiyun 	funcs->num_groups = 1;
486*4882a593Smuzhiyun 	(*funcsize)--;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	return 0;
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun 
mvebu_pinctrl_build_functions(struct platform_device * pdev,struct mvebu_pinctrl * pctl)491*4882a593Smuzhiyun static int mvebu_pinctrl_build_functions(struct platform_device *pdev,
492*4882a593Smuzhiyun 					 struct mvebu_pinctrl *pctl)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun 	struct mvebu_pinctrl_function *funcs;
495*4882a593Smuzhiyun 	int num = 0, funcsize = pctl->desc.npins;
496*4882a593Smuzhiyun 	int n, s;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	/* we allocate functions for number of pins and hope
499*4882a593Smuzhiyun 	 * there are fewer unique functions than pins available */
500*4882a593Smuzhiyun 	funcs = devm_kcalloc(&pdev->dev,
501*4882a593Smuzhiyun 			     funcsize, sizeof(struct mvebu_pinctrl_function),
502*4882a593Smuzhiyun 			     GFP_KERNEL);
503*4882a593Smuzhiyun 	if (!funcs)
504*4882a593Smuzhiyun 		return -ENOMEM;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	for (n = 0; n < pctl->num_groups; n++) {
507*4882a593Smuzhiyun 		struct mvebu_pinctrl_group *grp = &pctl->groups[n];
508*4882a593Smuzhiyun 		for (s = 0; s < grp->num_settings; s++) {
509*4882a593Smuzhiyun 			int ret;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 			/* skip unsupported settings on this variant */
512*4882a593Smuzhiyun 			if (pctl->variant &&
513*4882a593Smuzhiyun 			    !(pctl->variant & grp->settings[s].variant))
514*4882a593Smuzhiyun 				continue;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 			/* check for unique functions and count groups */
517*4882a593Smuzhiyun 			ret = _add_function(funcs, &funcsize,
518*4882a593Smuzhiyun 					    grp->settings[s].name);
519*4882a593Smuzhiyun 			if (ret == -EOVERFLOW)
520*4882a593Smuzhiyun 				dev_err(&pdev->dev,
521*4882a593Smuzhiyun 					"More functions than pins(%d)\n",
522*4882a593Smuzhiyun 					pctl->desc.npins);
523*4882a593Smuzhiyun 			if (ret < 0)
524*4882a593Smuzhiyun 				continue;
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 			num++;
527*4882a593Smuzhiyun 		}
528*4882a593Smuzhiyun 	}
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	pctl->num_functions = num;
531*4882a593Smuzhiyun 	pctl->functions = funcs;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	for (n = 0; n < pctl->num_groups; n++) {
534*4882a593Smuzhiyun 		struct mvebu_pinctrl_group *grp = &pctl->groups[n];
535*4882a593Smuzhiyun 		for (s = 0; s < grp->num_settings; s++) {
536*4882a593Smuzhiyun 			struct mvebu_pinctrl_function *f;
537*4882a593Smuzhiyun 			const char **groups;
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 			/* skip unsupported settings on this variant */
540*4882a593Smuzhiyun 			if (pctl->variant &&
541*4882a593Smuzhiyun 			    !(pctl->variant & grp->settings[s].variant))
542*4882a593Smuzhiyun 				continue;
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 			f = mvebu_pinctrl_find_function_by_name(pctl,
545*4882a593Smuzhiyun 							grp->settings[s].name);
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 			/* allocate group name array if not done already */
548*4882a593Smuzhiyun 			if (!f->groups) {
549*4882a593Smuzhiyun 				f->groups = devm_kcalloc(&pdev->dev,
550*4882a593Smuzhiyun 						 f->num_groups,
551*4882a593Smuzhiyun 						 sizeof(char *),
552*4882a593Smuzhiyun 						 GFP_KERNEL);
553*4882a593Smuzhiyun 				if (!f->groups)
554*4882a593Smuzhiyun 					return -ENOMEM;
555*4882a593Smuzhiyun 			}
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 			/* find next free group name and assign current name */
558*4882a593Smuzhiyun 			groups = f->groups;
559*4882a593Smuzhiyun 			while (*groups)
560*4882a593Smuzhiyun 				groups++;
561*4882a593Smuzhiyun 			*groups = grp->name;
562*4882a593Smuzhiyun 		}
563*4882a593Smuzhiyun 	}
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	return 0;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun 
mvebu_pinctrl_probe(struct platform_device * pdev)568*4882a593Smuzhiyun int mvebu_pinctrl_probe(struct platform_device *pdev)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun 	struct mvebu_pinctrl_soc_info *soc = dev_get_platdata(&pdev->dev);
571*4882a593Smuzhiyun 	struct mvebu_pinctrl *pctl;
572*4882a593Smuzhiyun 	struct pinctrl_pin_desc *pdesc;
573*4882a593Smuzhiyun 	unsigned gid, n, k;
574*4882a593Smuzhiyun 	unsigned size, noname = 0;
575*4882a593Smuzhiyun 	char *noname_buf;
576*4882a593Smuzhiyun 	void *p;
577*4882a593Smuzhiyun 	int ret;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	if (!soc || !soc->controls || !soc->modes) {
580*4882a593Smuzhiyun 		dev_err(&pdev->dev, "wrong pinctrl soc info\n");
581*4882a593Smuzhiyun 		return -EINVAL;
582*4882a593Smuzhiyun 	}
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	pctl = devm_kzalloc(&pdev->dev, sizeof(struct mvebu_pinctrl),
585*4882a593Smuzhiyun 			GFP_KERNEL);
586*4882a593Smuzhiyun 	if (!pctl)
587*4882a593Smuzhiyun 		return -ENOMEM;
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	pctl->desc.name = dev_name(&pdev->dev);
590*4882a593Smuzhiyun 	pctl->desc.owner = THIS_MODULE;
591*4882a593Smuzhiyun 	pctl->desc.pctlops = &mvebu_pinctrl_ops;
592*4882a593Smuzhiyun 	pctl->desc.pmxops = &mvebu_pinmux_ops;
593*4882a593Smuzhiyun 	pctl->desc.confops = &mvebu_pinconf_ops;
594*4882a593Smuzhiyun 	pctl->variant = soc->variant;
595*4882a593Smuzhiyun 	pctl->dev = &pdev->dev;
596*4882a593Smuzhiyun 	platform_set_drvdata(pdev, pctl);
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	/* count controls and create names for mvebu generic
599*4882a593Smuzhiyun 	   register controls; also does sanity checks */
600*4882a593Smuzhiyun 	pctl->num_groups = 0;
601*4882a593Smuzhiyun 	pctl->desc.npins = 0;
602*4882a593Smuzhiyun 	for (n = 0; n < soc->ncontrols; n++) {
603*4882a593Smuzhiyun 		const struct mvebu_mpp_ctrl *ctrl = &soc->controls[n];
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 		pctl->desc.npins += ctrl->npins;
606*4882a593Smuzhiyun 		/* initialize control's pins[] array */
607*4882a593Smuzhiyun 		for (k = 0; k < ctrl->npins; k++)
608*4882a593Smuzhiyun 			ctrl->pins[k] = ctrl->pid + k;
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 		/*
611*4882a593Smuzhiyun 		 * We allow to pass controls with NULL name that we treat
612*4882a593Smuzhiyun 		 * as a range of one-pin groups with generic mvebu register
613*4882a593Smuzhiyun 		 * controls.
614*4882a593Smuzhiyun 		 */
615*4882a593Smuzhiyun 		if (!ctrl->name) {
616*4882a593Smuzhiyun 			pctl->num_groups += ctrl->npins;
617*4882a593Smuzhiyun 			noname += ctrl->npins;
618*4882a593Smuzhiyun 		} else {
619*4882a593Smuzhiyun 			pctl->num_groups += 1;
620*4882a593Smuzhiyun 		}
621*4882a593Smuzhiyun 	}
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	pdesc = devm_kcalloc(&pdev->dev,
624*4882a593Smuzhiyun 			     pctl->desc.npins,
625*4882a593Smuzhiyun 			     sizeof(struct pinctrl_pin_desc),
626*4882a593Smuzhiyun 			     GFP_KERNEL);
627*4882a593Smuzhiyun 	if (!pdesc)
628*4882a593Smuzhiyun 		return -ENOMEM;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	for (n = 0; n < pctl->desc.npins; n++)
631*4882a593Smuzhiyun 		pdesc[n].number = n;
632*4882a593Smuzhiyun 	pctl->desc.pins = pdesc;
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	/*
635*4882a593Smuzhiyun 	 * allocate groups and name buffers for unnamed groups.
636*4882a593Smuzhiyun 	 */
637*4882a593Smuzhiyun 	size = pctl->num_groups * sizeof(*pctl->groups) + noname * 8;
638*4882a593Smuzhiyun 	p = devm_kzalloc(&pdev->dev, size, GFP_KERNEL);
639*4882a593Smuzhiyun 	if (!p)
640*4882a593Smuzhiyun 		return -ENOMEM;
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	pctl->groups = p;
643*4882a593Smuzhiyun 	noname_buf = p + pctl->num_groups * sizeof(*pctl->groups);
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	/* assign mpp controls to groups */
646*4882a593Smuzhiyun 	gid = 0;
647*4882a593Smuzhiyun 	for (n = 0; n < soc->ncontrols; n++) {
648*4882a593Smuzhiyun 		const struct mvebu_mpp_ctrl *ctrl = &soc->controls[n];
649*4882a593Smuzhiyun 		struct mvebu_mpp_ctrl_data *data = soc->control_data ?
650*4882a593Smuzhiyun 						   &soc->control_data[n] : NULL;
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 		pctl->groups[gid].gid = gid;
653*4882a593Smuzhiyun 		pctl->groups[gid].ctrl = ctrl;
654*4882a593Smuzhiyun 		pctl->groups[gid].data = data;
655*4882a593Smuzhiyun 		pctl->groups[gid].name = ctrl->name;
656*4882a593Smuzhiyun 		pctl->groups[gid].pins = ctrl->pins;
657*4882a593Smuzhiyun 		pctl->groups[gid].npins = ctrl->npins;
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 		/*
660*4882a593Smuzhiyun 		 * We treat unnamed controls as a range of one-pin groups
661*4882a593Smuzhiyun 		 * with generic mvebu register controls. Use one group for
662*4882a593Smuzhiyun 		 * each in this range and assign a default group name.
663*4882a593Smuzhiyun 		 */
664*4882a593Smuzhiyun 		if (!ctrl->name) {
665*4882a593Smuzhiyun 			pctl->groups[gid].name = noname_buf;
666*4882a593Smuzhiyun 			pctl->groups[gid].npins = 1;
667*4882a593Smuzhiyun 			sprintf(noname_buf, "mpp%d", ctrl->pid+0);
668*4882a593Smuzhiyun 			noname_buf += 8;
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 			for (k = 1; k < ctrl->npins; k++) {
671*4882a593Smuzhiyun 				gid++;
672*4882a593Smuzhiyun 				pctl->groups[gid].gid = gid;
673*4882a593Smuzhiyun 				pctl->groups[gid].ctrl = ctrl;
674*4882a593Smuzhiyun 				pctl->groups[gid].data = data;
675*4882a593Smuzhiyun 				pctl->groups[gid].name = noname_buf;
676*4882a593Smuzhiyun 				pctl->groups[gid].pins = &ctrl->pins[k];
677*4882a593Smuzhiyun 				pctl->groups[gid].npins = 1;
678*4882a593Smuzhiyun 				sprintf(noname_buf, "mpp%d", ctrl->pid+k);
679*4882a593Smuzhiyun 				noname_buf += 8;
680*4882a593Smuzhiyun 			}
681*4882a593Smuzhiyun 		}
682*4882a593Smuzhiyun 		gid++;
683*4882a593Smuzhiyun 	}
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	/* assign mpp modes to groups */
686*4882a593Smuzhiyun 	for (n = 0; n < soc->nmodes; n++) {
687*4882a593Smuzhiyun 		struct mvebu_mpp_mode *mode = &soc->modes[n];
688*4882a593Smuzhiyun 		struct mvebu_mpp_ctrl_setting *set = &mode->settings[0];
689*4882a593Smuzhiyun 		struct mvebu_pinctrl_group *grp;
690*4882a593Smuzhiyun 		unsigned num_settings;
691*4882a593Smuzhiyun 		unsigned supp_settings;
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 		for (num_settings = 0, supp_settings = 0; ; set++) {
694*4882a593Smuzhiyun 			if (!set->name)
695*4882a593Smuzhiyun 				break;
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 			num_settings++;
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 			/* skip unsupported settings for this variant */
700*4882a593Smuzhiyun 			if (pctl->variant && !(pctl->variant & set->variant))
701*4882a593Smuzhiyun 				continue;
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 			supp_settings++;
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 			/* find gpio/gpo/gpi settings */
706*4882a593Smuzhiyun 			if (strcmp(set->name, "gpio") == 0)
707*4882a593Smuzhiyun 				set->flags = MVEBU_SETTING_GPI |
708*4882a593Smuzhiyun 					MVEBU_SETTING_GPO;
709*4882a593Smuzhiyun 			else if (strcmp(set->name, "gpo") == 0)
710*4882a593Smuzhiyun 				set->flags = MVEBU_SETTING_GPO;
711*4882a593Smuzhiyun 			else if (strcmp(set->name, "gpi") == 0)
712*4882a593Smuzhiyun 				set->flags = MVEBU_SETTING_GPI;
713*4882a593Smuzhiyun 		}
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 		/* skip modes with no settings for this variant */
716*4882a593Smuzhiyun 		if (!supp_settings)
717*4882a593Smuzhiyun 			continue;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 		grp = mvebu_pinctrl_find_group_by_pid(pctl, mode->pid);
720*4882a593Smuzhiyun 		if (!grp) {
721*4882a593Smuzhiyun 			dev_warn(&pdev->dev, "unknown pinctrl group %d\n",
722*4882a593Smuzhiyun 				mode->pid);
723*4882a593Smuzhiyun 			continue;
724*4882a593Smuzhiyun 		}
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 		grp->settings = mode->settings;
727*4882a593Smuzhiyun 		grp->num_settings = num_settings;
728*4882a593Smuzhiyun 	}
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	ret = mvebu_pinctrl_build_functions(pdev, pctl);
731*4882a593Smuzhiyun 	if (ret) {
732*4882a593Smuzhiyun 		dev_err(&pdev->dev, "unable to build functions\n");
733*4882a593Smuzhiyun 		return ret;
734*4882a593Smuzhiyun 	}
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	pctl->pctldev = devm_pinctrl_register(&pdev->dev, &pctl->desc, pctl);
737*4882a593Smuzhiyun 	if (IS_ERR(pctl->pctldev)) {
738*4882a593Smuzhiyun 		dev_err(&pdev->dev, "unable to register pinctrl driver\n");
739*4882a593Smuzhiyun 		return PTR_ERR(pctl->pctldev);
740*4882a593Smuzhiyun 	}
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	dev_info(&pdev->dev, "registered pinctrl driver\n");
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	/* register gpio ranges */
745*4882a593Smuzhiyun 	for (n = 0; n < soc->ngpioranges; n++)
746*4882a593Smuzhiyun 		pinctrl_add_gpio_range(pctl->pctldev, &soc->gpioranges[n]);
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	return 0;
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun /*
752*4882a593Smuzhiyun  * mvebu_pinctrl_simple_mmio_probe - probe a simple mmio pinctrl
753*4882a593Smuzhiyun  * @pdev: platform device (with platform data already attached)
754*4882a593Smuzhiyun  *
755*4882a593Smuzhiyun  * Initialise a simple (single base address) mmio pinctrl driver,
756*4882a593Smuzhiyun  * assigning the MMIO base address to all mvebu mpp ctrl instances.
757*4882a593Smuzhiyun  */
mvebu_pinctrl_simple_mmio_probe(struct platform_device * pdev)758*4882a593Smuzhiyun int mvebu_pinctrl_simple_mmio_probe(struct platform_device *pdev)
759*4882a593Smuzhiyun {
760*4882a593Smuzhiyun 	struct mvebu_pinctrl_soc_info *soc = dev_get_platdata(&pdev->dev);
761*4882a593Smuzhiyun 	struct mvebu_mpp_ctrl_data *mpp_data;
762*4882a593Smuzhiyun 	void __iomem *base;
763*4882a593Smuzhiyun 	int i;
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	base = devm_platform_ioremap_resource(pdev, 0);
766*4882a593Smuzhiyun 	if (IS_ERR(base))
767*4882a593Smuzhiyun 		return PTR_ERR(base);
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	mpp_data = devm_kcalloc(&pdev->dev, soc->ncontrols, sizeof(*mpp_data),
770*4882a593Smuzhiyun 				GFP_KERNEL);
771*4882a593Smuzhiyun 	if (!mpp_data)
772*4882a593Smuzhiyun 		return -ENOMEM;
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	for (i = 0; i < soc->ncontrols; i++)
775*4882a593Smuzhiyun 		mpp_data[i].base = base;
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	soc->control_data = mpp_data;
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	return mvebu_pinctrl_probe(pdev);
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun 
mvebu_regmap_mpp_ctrl_get(struct mvebu_mpp_ctrl_data * data,unsigned int pid,unsigned long * config)782*4882a593Smuzhiyun int mvebu_regmap_mpp_ctrl_get(struct mvebu_mpp_ctrl_data *data,
783*4882a593Smuzhiyun 			      unsigned int pid, unsigned long *config)
784*4882a593Smuzhiyun {
785*4882a593Smuzhiyun 	unsigned off = (pid / MVEBU_MPPS_PER_REG) * MVEBU_MPP_BITS;
786*4882a593Smuzhiyun 	unsigned shift = (pid % MVEBU_MPPS_PER_REG) * MVEBU_MPP_BITS;
787*4882a593Smuzhiyun 	unsigned int val;
788*4882a593Smuzhiyun 	int err;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	err = regmap_read(data->regmap.map, data->regmap.offset + off, &val);
791*4882a593Smuzhiyun 	if (err)
792*4882a593Smuzhiyun 		return err;
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	*config = (val >> shift) & MVEBU_MPP_MASK;
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	return 0;
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun 
mvebu_regmap_mpp_ctrl_set(struct mvebu_mpp_ctrl_data * data,unsigned int pid,unsigned long config)799*4882a593Smuzhiyun int mvebu_regmap_mpp_ctrl_set(struct mvebu_mpp_ctrl_data *data,
800*4882a593Smuzhiyun 			      unsigned int pid, unsigned long config)
801*4882a593Smuzhiyun {
802*4882a593Smuzhiyun 	unsigned off = (pid / MVEBU_MPPS_PER_REG) * MVEBU_MPP_BITS;
803*4882a593Smuzhiyun 	unsigned shift = (pid % MVEBU_MPPS_PER_REG) * MVEBU_MPP_BITS;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	return regmap_update_bits(data->regmap.map, data->regmap.offset + off,
806*4882a593Smuzhiyun 				  MVEBU_MPP_MASK << shift, config << shift);
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun 
mvebu_pinctrl_simple_regmap_probe(struct platform_device * pdev,struct device * syscon_dev,u32 offset)809*4882a593Smuzhiyun int mvebu_pinctrl_simple_regmap_probe(struct platform_device *pdev,
810*4882a593Smuzhiyun 				      struct device *syscon_dev, u32 offset)
811*4882a593Smuzhiyun {
812*4882a593Smuzhiyun 	struct mvebu_pinctrl_soc_info *soc = dev_get_platdata(&pdev->dev);
813*4882a593Smuzhiyun 	struct mvebu_mpp_ctrl_data *mpp_data;
814*4882a593Smuzhiyun 	struct regmap *regmap;
815*4882a593Smuzhiyun 	int i;
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	regmap = syscon_node_to_regmap(syscon_dev->of_node);
818*4882a593Smuzhiyun 	if (IS_ERR(regmap))
819*4882a593Smuzhiyun 		return PTR_ERR(regmap);
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	mpp_data = devm_kcalloc(&pdev->dev, soc->ncontrols, sizeof(*mpp_data),
822*4882a593Smuzhiyun 				GFP_KERNEL);
823*4882a593Smuzhiyun 	if (!mpp_data)
824*4882a593Smuzhiyun 		return -ENOMEM;
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	for (i = 0; i < soc->ncontrols; i++) {
827*4882a593Smuzhiyun 		mpp_data[i].regmap.map = regmap;
828*4882a593Smuzhiyun 		mpp_data[i].regmap.offset = offset;
829*4882a593Smuzhiyun 	}
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	soc->control_data = mpp_data;
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	return mvebu_pinctrl_probe(pdev);
834*4882a593Smuzhiyun }
835