xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/mvebu/pinctrl-armada-37xx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Marvell 37xx SoC pinctrl driver
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2017 Marvell
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Gregory CLEMENT <gregory.clement@free-electrons.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * This file is licensed under the terms of the GNU General Public
9*4882a593Smuzhiyun  * License version 2 or later. This program is licensed "as is"
10*4882a593Smuzhiyun  * without any warranty of any kind, whether express or implied.
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/gpio/driver.h>
14*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/of_address.h>
17*4882a593Smuzhiyun #include <linux/of_device.h>
18*4882a593Smuzhiyun #include <linux/of_irq.h>
19*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
20*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
21*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
22*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
23*4882a593Smuzhiyun #include <linux/platform_device.h>
24*4882a593Smuzhiyun #include <linux/regmap.h>
25*4882a593Smuzhiyun #include <linux/slab.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include "../pinctrl-utils.h"
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define OUTPUT_EN	0x0
30*4882a593Smuzhiyun #define INPUT_VAL	0x10
31*4882a593Smuzhiyun #define OUTPUT_VAL	0x18
32*4882a593Smuzhiyun #define OUTPUT_CTL	0x20
33*4882a593Smuzhiyun #define SELECTION	0x30
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define IRQ_EN		0x0
36*4882a593Smuzhiyun #define IRQ_POL		0x08
37*4882a593Smuzhiyun #define IRQ_STATUS	0x10
38*4882a593Smuzhiyun #define IRQ_WKUP	0x18
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define NB_FUNCS 3
41*4882a593Smuzhiyun #define GPIO_PER_REG	32
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /**
44*4882a593Smuzhiyun  * struct armada_37xx_pin_group: represents group of pins of a pinmux function.
45*4882a593Smuzhiyun  * The pins of a pinmux groups are composed of one or two groups of contiguous
46*4882a593Smuzhiyun  * pins.
47*4882a593Smuzhiyun  * @name:	Name of the pin group, used to lookup the group.
48*4882a593Smuzhiyun  * @start_pin:	Index of the first pin of the main range of pins belonging to
49*4882a593Smuzhiyun  *		the group
50*4882a593Smuzhiyun  * @npins:	Number of pins included in the first range
51*4882a593Smuzhiyun  * @reg_mask:	Bit mask matching the group in the selection register
52*4882a593Smuzhiyun  * @val:	Value to write to the registers for a given function
53*4882a593Smuzhiyun  * @extra_pin:	Index of the first pin of the optional second range of pins
54*4882a593Smuzhiyun  *		belonging to the group
55*4882a593Smuzhiyun  * @extra_npins:Number of pins included in the second optional range
56*4882a593Smuzhiyun  * @funcs:	A list of pinmux functions that can be selected for this group.
57*4882a593Smuzhiyun  * @pins:	List of the pins included in the group
58*4882a593Smuzhiyun  */
59*4882a593Smuzhiyun struct armada_37xx_pin_group {
60*4882a593Smuzhiyun 	const char	*name;
61*4882a593Smuzhiyun 	unsigned int	start_pin;
62*4882a593Smuzhiyun 	unsigned int	npins;
63*4882a593Smuzhiyun 	u32		reg_mask;
64*4882a593Smuzhiyun 	u32		val[NB_FUNCS];
65*4882a593Smuzhiyun 	unsigned int	extra_pin;
66*4882a593Smuzhiyun 	unsigned int	extra_npins;
67*4882a593Smuzhiyun 	const char	*funcs[NB_FUNCS];
68*4882a593Smuzhiyun 	unsigned int	*pins;
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun struct armada_37xx_pin_data {
72*4882a593Smuzhiyun 	u8				nr_pins;
73*4882a593Smuzhiyun 	char				*name;
74*4882a593Smuzhiyun 	struct armada_37xx_pin_group	*groups;
75*4882a593Smuzhiyun 	int				ngroups;
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun struct armada_37xx_pmx_func {
79*4882a593Smuzhiyun 	const char		*name;
80*4882a593Smuzhiyun 	const char		**groups;
81*4882a593Smuzhiyun 	unsigned int		ngroups;
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun struct armada_37xx_pm_state {
85*4882a593Smuzhiyun 	u32 out_en_l;
86*4882a593Smuzhiyun 	u32 out_en_h;
87*4882a593Smuzhiyun 	u32 out_val_l;
88*4882a593Smuzhiyun 	u32 out_val_h;
89*4882a593Smuzhiyun 	u32 irq_en_l;
90*4882a593Smuzhiyun 	u32 irq_en_h;
91*4882a593Smuzhiyun 	u32 irq_pol_l;
92*4882a593Smuzhiyun 	u32 irq_pol_h;
93*4882a593Smuzhiyun 	u32 selection;
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun struct armada_37xx_pinctrl {
97*4882a593Smuzhiyun 	struct regmap			*regmap;
98*4882a593Smuzhiyun 	void __iomem			*base;
99*4882a593Smuzhiyun 	const struct armada_37xx_pin_data	*data;
100*4882a593Smuzhiyun 	struct device			*dev;
101*4882a593Smuzhiyun 	struct gpio_chip		gpio_chip;
102*4882a593Smuzhiyun 	struct irq_chip			irq_chip;
103*4882a593Smuzhiyun 	spinlock_t			irq_lock;
104*4882a593Smuzhiyun 	struct pinctrl_desc		pctl;
105*4882a593Smuzhiyun 	struct pinctrl_dev		*pctl_dev;
106*4882a593Smuzhiyun 	struct armada_37xx_pin_group	*groups;
107*4882a593Smuzhiyun 	unsigned int			ngroups;
108*4882a593Smuzhiyun 	struct armada_37xx_pmx_func	*funcs;
109*4882a593Smuzhiyun 	unsigned int			nfuncs;
110*4882a593Smuzhiyun 	struct armada_37xx_pm_state	pm;
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #define PIN_GRP(_name, _start, _nr, _mask, _func1, _func2)	\
114*4882a593Smuzhiyun 	{					\
115*4882a593Smuzhiyun 		.name = _name,			\
116*4882a593Smuzhiyun 		.start_pin = _start,		\
117*4882a593Smuzhiyun 		.npins = _nr,			\
118*4882a593Smuzhiyun 		.reg_mask = _mask,		\
119*4882a593Smuzhiyun 		.val = {0, _mask},		\
120*4882a593Smuzhiyun 		.funcs = {_func1, _func2}	\
121*4882a593Smuzhiyun 	}
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #define PIN_GRP_GPIO(_name, _start, _nr, _mask, _func1)	\
124*4882a593Smuzhiyun 	{					\
125*4882a593Smuzhiyun 		.name = _name,			\
126*4882a593Smuzhiyun 		.start_pin = _start,		\
127*4882a593Smuzhiyun 		.npins = _nr,			\
128*4882a593Smuzhiyun 		.reg_mask = _mask,		\
129*4882a593Smuzhiyun 		.val = {0, _mask},		\
130*4882a593Smuzhiyun 		.funcs = {_func1, "gpio"}	\
131*4882a593Smuzhiyun 	}
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun #define PIN_GRP_GPIO_2(_name, _start, _nr, _mask, _val1, _val2, _func1)   \
134*4882a593Smuzhiyun 	{					\
135*4882a593Smuzhiyun 		.name = _name,			\
136*4882a593Smuzhiyun 		.start_pin = _start,		\
137*4882a593Smuzhiyun 		.npins = _nr,			\
138*4882a593Smuzhiyun 		.reg_mask = _mask,		\
139*4882a593Smuzhiyun 		.val = {_val1, _val2},		\
140*4882a593Smuzhiyun 		.funcs = {_func1, "gpio"}	\
141*4882a593Smuzhiyun 	}
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun #define PIN_GRP_GPIO_3(_name, _start, _nr, _mask, _v1, _v2, _v3, _f1, _f2) \
144*4882a593Smuzhiyun 	{					\
145*4882a593Smuzhiyun 		.name = _name,			\
146*4882a593Smuzhiyun 		.start_pin = _start,		\
147*4882a593Smuzhiyun 		.npins = _nr,			\
148*4882a593Smuzhiyun 		.reg_mask = _mask,		\
149*4882a593Smuzhiyun 		.val = {_v1, _v2, _v3},	\
150*4882a593Smuzhiyun 		.funcs = {_f1, _f2, "gpio"}	\
151*4882a593Smuzhiyun 	}
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun #define PIN_GRP_EXTRA(_name, _start, _nr, _mask, _v1, _v2, _start2, _nr2, \
154*4882a593Smuzhiyun 		      _f1, _f2)				\
155*4882a593Smuzhiyun 	{						\
156*4882a593Smuzhiyun 		.name = _name,				\
157*4882a593Smuzhiyun 		.start_pin = _start,			\
158*4882a593Smuzhiyun 		.npins = _nr,				\
159*4882a593Smuzhiyun 		.reg_mask = _mask,			\
160*4882a593Smuzhiyun 		.val = {_v1, _v2},			\
161*4882a593Smuzhiyun 		.extra_pin = _start2,			\
162*4882a593Smuzhiyun 		.extra_npins = _nr2,			\
163*4882a593Smuzhiyun 		.funcs = {_f1, _f2}			\
164*4882a593Smuzhiyun 	}
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun static struct armada_37xx_pin_group armada_37xx_nb_groups[] = {
167*4882a593Smuzhiyun 	PIN_GRP_GPIO("jtag", 20, 5, BIT(0), "jtag"),
168*4882a593Smuzhiyun 	PIN_GRP_GPIO("sdio0", 8, 3, BIT(1), "sdio"),
169*4882a593Smuzhiyun 	PIN_GRP_GPIO("emmc_nb", 27, 9, BIT(2), "emmc"),
170*4882a593Smuzhiyun 	PIN_GRP_GPIO_3("pwm0", 11, 1, BIT(3) | BIT(20), 0, BIT(20), BIT(3),
171*4882a593Smuzhiyun 		       "pwm", "led"),
172*4882a593Smuzhiyun 	PIN_GRP_GPIO_3("pwm1", 12, 1, BIT(4) | BIT(21), 0, BIT(21), BIT(4),
173*4882a593Smuzhiyun 		       "pwm", "led"),
174*4882a593Smuzhiyun 	PIN_GRP_GPIO_3("pwm2", 13, 1, BIT(5) | BIT(22), 0, BIT(22), BIT(5),
175*4882a593Smuzhiyun 		       "pwm", "led"),
176*4882a593Smuzhiyun 	PIN_GRP_GPIO_3("pwm3", 14, 1, BIT(6) | BIT(23), 0, BIT(23), BIT(6),
177*4882a593Smuzhiyun 		       "pwm", "led"),
178*4882a593Smuzhiyun 	PIN_GRP_GPIO("pmic1", 7, 1, BIT(7), "pmic"),
179*4882a593Smuzhiyun 	PIN_GRP_GPIO("pmic0", 6, 1, BIT(8), "pmic"),
180*4882a593Smuzhiyun 	PIN_GRP_GPIO("i2c2", 2, 2, BIT(9), "i2c"),
181*4882a593Smuzhiyun 	PIN_GRP_GPIO("i2c1", 0, 2, BIT(10), "i2c"),
182*4882a593Smuzhiyun 	PIN_GRP_GPIO("spi_cs1", 17, 1, BIT(12), "spi"),
183*4882a593Smuzhiyun 	PIN_GRP_GPIO_2("spi_cs2", 18, 1, BIT(13) | BIT(19), 0, BIT(13), "spi"),
184*4882a593Smuzhiyun 	PIN_GRP_GPIO_2("spi_cs3", 19, 1, BIT(14) | BIT(19), 0, BIT(14), "spi"),
185*4882a593Smuzhiyun 	PIN_GRP_GPIO("onewire", 4, 1, BIT(16), "onewire"),
186*4882a593Smuzhiyun 	PIN_GRP_GPIO("uart1", 25, 2, BIT(17), "uart"),
187*4882a593Smuzhiyun 	PIN_GRP_GPIO("spi_quad", 15, 2, BIT(18), "spi"),
188*4882a593Smuzhiyun 	PIN_GRP_EXTRA("uart2", 9, 2, BIT(1) | BIT(13) | BIT(14) | BIT(19),
189*4882a593Smuzhiyun 		      BIT(1) | BIT(13) | BIT(14), BIT(1) | BIT(19),
190*4882a593Smuzhiyun 		      18, 2, "gpio", "uart"),
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun static struct armada_37xx_pin_group armada_37xx_sb_groups[] = {
194*4882a593Smuzhiyun 	PIN_GRP_GPIO("usb32_drvvbus0", 0, 1, BIT(0), "drvbus"),
195*4882a593Smuzhiyun 	PIN_GRP_GPIO("usb2_drvvbus1", 1, 1, BIT(1), "drvbus"),
196*4882a593Smuzhiyun 	PIN_GRP_GPIO("sdio_sb", 24, 6, BIT(2), "sdio"),
197*4882a593Smuzhiyun 	PIN_GRP_GPIO("rgmii", 6, 12, BIT(3), "mii"),
198*4882a593Smuzhiyun 	PIN_GRP_GPIO("smi", 18, 2, BIT(4), "smi"),
199*4882a593Smuzhiyun 	PIN_GRP_GPIO("pcie1", 3, 1, BIT(5), "pcie"), /* this actually controls "pcie1_reset" */
200*4882a593Smuzhiyun 	PIN_GRP_GPIO("pcie1_clkreq", 4, 1, BIT(9), "pcie"),
201*4882a593Smuzhiyun 	PIN_GRP_GPIO("pcie1_wakeup", 5, 1, BIT(10), "pcie"),
202*4882a593Smuzhiyun 	PIN_GRP_GPIO("ptp", 20, 3, BIT(11) | BIT(12) | BIT(13), "ptp"),
203*4882a593Smuzhiyun 	PIN_GRP("ptp_clk", 21, 1, BIT(6), "ptp", "mii"),
204*4882a593Smuzhiyun 	PIN_GRP("ptp_trig", 22, 1, BIT(7), "ptp", "mii"),
205*4882a593Smuzhiyun 	PIN_GRP_GPIO_3("mii_col", 23, 1, BIT(8) | BIT(14), 0, BIT(8), BIT(14),
206*4882a593Smuzhiyun 		       "mii", "mii_err"),
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun static const struct armada_37xx_pin_data armada_37xx_pin_nb = {
210*4882a593Smuzhiyun 	.nr_pins = 36,
211*4882a593Smuzhiyun 	.name = "GPIO1",
212*4882a593Smuzhiyun 	.groups = armada_37xx_nb_groups,
213*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(armada_37xx_nb_groups),
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun static const struct armada_37xx_pin_data armada_37xx_pin_sb = {
217*4882a593Smuzhiyun 	.nr_pins = 30,
218*4882a593Smuzhiyun 	.name = "GPIO2",
219*4882a593Smuzhiyun 	.groups = armada_37xx_sb_groups,
220*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(armada_37xx_sb_groups),
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun 
armada_37xx_update_reg(unsigned int * reg,unsigned int * offset)223*4882a593Smuzhiyun static inline void armada_37xx_update_reg(unsigned int *reg,
224*4882a593Smuzhiyun 					  unsigned int *offset)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun 	/* We never have more than 2 registers */
227*4882a593Smuzhiyun 	if (*offset >= GPIO_PER_REG) {
228*4882a593Smuzhiyun 		*offset -= GPIO_PER_REG;
229*4882a593Smuzhiyun 		*reg += sizeof(u32);
230*4882a593Smuzhiyun 	}
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun 
armada_37xx_find_next_grp_by_pin(struct armada_37xx_pinctrl * info,int pin,int * grp)233*4882a593Smuzhiyun static struct armada_37xx_pin_group *armada_37xx_find_next_grp_by_pin(
234*4882a593Smuzhiyun 	struct armada_37xx_pinctrl *info, int pin, int *grp)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun 	while (*grp < info->ngroups) {
237*4882a593Smuzhiyun 		struct armada_37xx_pin_group *group = &info->groups[*grp];
238*4882a593Smuzhiyun 		int j;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 		*grp = *grp + 1;
241*4882a593Smuzhiyun 		for (j = 0; j < (group->npins + group->extra_npins); j++)
242*4882a593Smuzhiyun 			if (group->pins[j] == pin)
243*4882a593Smuzhiyun 				return group;
244*4882a593Smuzhiyun 	}
245*4882a593Smuzhiyun 	return NULL;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun 
armada_37xx_pin_config_group_get(struct pinctrl_dev * pctldev,unsigned int selector,unsigned long * config)248*4882a593Smuzhiyun static int armada_37xx_pin_config_group_get(struct pinctrl_dev *pctldev,
249*4882a593Smuzhiyun 			    unsigned int selector, unsigned long *config)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun 	return -ENOTSUPP;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun 
armada_37xx_pin_config_group_set(struct pinctrl_dev * pctldev,unsigned int selector,unsigned long * configs,unsigned int num_configs)254*4882a593Smuzhiyun static int armada_37xx_pin_config_group_set(struct pinctrl_dev *pctldev,
255*4882a593Smuzhiyun 			    unsigned int selector, unsigned long *configs,
256*4882a593Smuzhiyun 			    unsigned int num_configs)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	return -ENOTSUPP;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun static const struct pinconf_ops armada_37xx_pinconf_ops = {
262*4882a593Smuzhiyun 	.is_generic = true,
263*4882a593Smuzhiyun 	.pin_config_group_get = armada_37xx_pin_config_group_get,
264*4882a593Smuzhiyun 	.pin_config_group_set = armada_37xx_pin_config_group_set,
265*4882a593Smuzhiyun };
266*4882a593Smuzhiyun 
armada_37xx_get_groups_count(struct pinctrl_dev * pctldev)267*4882a593Smuzhiyun static int armada_37xx_get_groups_count(struct pinctrl_dev *pctldev)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun 	struct armada_37xx_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	return info->ngroups;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
armada_37xx_get_group_name(struct pinctrl_dev * pctldev,unsigned int group)274*4882a593Smuzhiyun static const char *armada_37xx_get_group_name(struct pinctrl_dev *pctldev,
275*4882a593Smuzhiyun 					      unsigned int group)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun 	struct armada_37xx_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	return info->groups[group].name;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
armada_37xx_get_group_pins(struct pinctrl_dev * pctldev,unsigned int selector,const unsigned int ** pins,unsigned int * npins)282*4882a593Smuzhiyun static int armada_37xx_get_group_pins(struct pinctrl_dev *pctldev,
283*4882a593Smuzhiyun 				      unsigned int selector,
284*4882a593Smuzhiyun 				      const unsigned int **pins,
285*4882a593Smuzhiyun 				      unsigned int *npins)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun 	struct armada_37xx_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	if (selector >= info->ngroups)
290*4882a593Smuzhiyun 		return -EINVAL;
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	*pins = info->groups[selector].pins;
293*4882a593Smuzhiyun 	*npins = info->groups[selector].npins +
294*4882a593Smuzhiyun 		info->groups[selector].extra_npins;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	return 0;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun static const struct pinctrl_ops armada_37xx_pctrl_ops = {
300*4882a593Smuzhiyun 	.get_groups_count	= armada_37xx_get_groups_count,
301*4882a593Smuzhiyun 	.get_group_name		= armada_37xx_get_group_name,
302*4882a593Smuzhiyun 	.get_group_pins		= armada_37xx_get_group_pins,
303*4882a593Smuzhiyun 	.dt_node_to_map		= pinconf_generic_dt_node_to_map_group,
304*4882a593Smuzhiyun 	.dt_free_map		= pinctrl_utils_free_map,
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun /*
308*4882a593Smuzhiyun  * Pinmux_ops handling
309*4882a593Smuzhiyun  */
310*4882a593Smuzhiyun 
armada_37xx_pmx_get_funcs_count(struct pinctrl_dev * pctldev)311*4882a593Smuzhiyun static int armada_37xx_pmx_get_funcs_count(struct pinctrl_dev *pctldev)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun 	struct armada_37xx_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	return info->nfuncs;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun 
armada_37xx_pmx_get_func_name(struct pinctrl_dev * pctldev,unsigned int selector)318*4882a593Smuzhiyun static const char *armada_37xx_pmx_get_func_name(struct pinctrl_dev *pctldev,
319*4882a593Smuzhiyun 						 unsigned int selector)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun 	struct armada_37xx_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	return info->funcs[selector].name;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun 
armada_37xx_pmx_get_groups(struct pinctrl_dev * pctldev,unsigned int selector,const char * const ** groups,unsigned int * const num_groups)326*4882a593Smuzhiyun static int armada_37xx_pmx_get_groups(struct pinctrl_dev *pctldev,
327*4882a593Smuzhiyun 				      unsigned int selector,
328*4882a593Smuzhiyun 				      const char * const **groups,
329*4882a593Smuzhiyun 				      unsigned int * const num_groups)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	struct armada_37xx_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	*groups = info->funcs[selector].groups;
334*4882a593Smuzhiyun 	*num_groups = info->funcs[selector].ngroups;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	return 0;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun 
armada_37xx_pmx_set_by_name(struct pinctrl_dev * pctldev,const char * name,struct armada_37xx_pin_group * grp)339*4882a593Smuzhiyun static int armada_37xx_pmx_set_by_name(struct pinctrl_dev *pctldev,
340*4882a593Smuzhiyun 				       const char *name,
341*4882a593Smuzhiyun 				       struct armada_37xx_pin_group *grp)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun 	struct armada_37xx_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
344*4882a593Smuzhiyun 	unsigned int reg = SELECTION;
345*4882a593Smuzhiyun 	unsigned int mask = grp->reg_mask;
346*4882a593Smuzhiyun 	int func, val;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	dev_dbg(info->dev, "enable function %s group %s\n",
349*4882a593Smuzhiyun 		name, grp->name);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	func = match_string(grp->funcs, NB_FUNCS, name);
352*4882a593Smuzhiyun 	if (func < 0)
353*4882a593Smuzhiyun 		return -ENOTSUPP;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	val = grp->val[func];
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	regmap_update_bits(info->regmap, reg, mask, val);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	return 0;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun 
armada_37xx_pmx_set(struct pinctrl_dev * pctldev,unsigned int selector,unsigned int group)362*4882a593Smuzhiyun static int armada_37xx_pmx_set(struct pinctrl_dev *pctldev,
363*4882a593Smuzhiyun 			       unsigned int selector,
364*4882a593Smuzhiyun 			       unsigned int group)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	struct armada_37xx_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
368*4882a593Smuzhiyun 	struct armada_37xx_pin_group *grp = &info->groups[group];
369*4882a593Smuzhiyun 	const char *name = info->funcs[selector].name;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	return armada_37xx_pmx_set_by_name(pctldev, name, grp);
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun 
armada_37xx_irq_update_reg(unsigned int * reg,struct irq_data * d)374*4882a593Smuzhiyun static inline void armada_37xx_irq_update_reg(unsigned int *reg,
375*4882a593Smuzhiyun 					  struct irq_data *d)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun 	int offset = irqd_to_hwirq(d);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	armada_37xx_update_reg(reg, &offset);
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun 
armada_37xx_gpio_direction_input(struct gpio_chip * chip,unsigned int offset)382*4882a593Smuzhiyun static int armada_37xx_gpio_direction_input(struct gpio_chip *chip,
383*4882a593Smuzhiyun 					    unsigned int offset)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun 	struct armada_37xx_pinctrl *info = gpiochip_get_data(chip);
386*4882a593Smuzhiyun 	unsigned int reg = OUTPUT_EN;
387*4882a593Smuzhiyun 	unsigned int mask;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	armada_37xx_update_reg(&reg, &offset);
390*4882a593Smuzhiyun 	mask = BIT(offset);
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	return regmap_update_bits(info->regmap, reg, mask, 0);
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun 
armada_37xx_gpio_get_direction(struct gpio_chip * chip,unsigned int offset)395*4882a593Smuzhiyun static int armada_37xx_gpio_get_direction(struct gpio_chip *chip,
396*4882a593Smuzhiyun 					  unsigned int offset)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun 	struct armada_37xx_pinctrl *info = gpiochip_get_data(chip);
399*4882a593Smuzhiyun 	unsigned int reg = OUTPUT_EN;
400*4882a593Smuzhiyun 	unsigned int val, mask;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	armada_37xx_update_reg(&reg, &offset);
403*4882a593Smuzhiyun 	mask = BIT(offset);
404*4882a593Smuzhiyun 	regmap_read(info->regmap, reg, &val);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	if (val & mask)
407*4882a593Smuzhiyun 		return GPIO_LINE_DIRECTION_OUT;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	return GPIO_LINE_DIRECTION_IN;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun 
armada_37xx_gpio_direction_output(struct gpio_chip * chip,unsigned int offset,int value)412*4882a593Smuzhiyun static int armada_37xx_gpio_direction_output(struct gpio_chip *chip,
413*4882a593Smuzhiyun 					     unsigned int offset, int value)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun 	struct armada_37xx_pinctrl *info = gpiochip_get_data(chip);
416*4882a593Smuzhiyun 	unsigned int reg = OUTPUT_EN;
417*4882a593Smuzhiyun 	unsigned int mask, val, ret;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	armada_37xx_update_reg(&reg, &offset);
420*4882a593Smuzhiyun 	mask = BIT(offset);
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	ret = regmap_update_bits(info->regmap, reg, mask, mask);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	if (ret)
425*4882a593Smuzhiyun 		return ret;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	reg = OUTPUT_VAL;
428*4882a593Smuzhiyun 	val = value ? mask : 0;
429*4882a593Smuzhiyun 	regmap_update_bits(info->regmap, reg, mask, val);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	return 0;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun 
armada_37xx_gpio_get(struct gpio_chip * chip,unsigned int offset)434*4882a593Smuzhiyun static int armada_37xx_gpio_get(struct gpio_chip *chip, unsigned int offset)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun 	struct armada_37xx_pinctrl *info = gpiochip_get_data(chip);
437*4882a593Smuzhiyun 	unsigned int reg = INPUT_VAL;
438*4882a593Smuzhiyun 	unsigned int val, mask;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	armada_37xx_update_reg(&reg, &offset);
441*4882a593Smuzhiyun 	mask = BIT(offset);
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	regmap_read(info->regmap, reg, &val);
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	return (val & mask) != 0;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun 
armada_37xx_gpio_set(struct gpio_chip * chip,unsigned int offset,int value)448*4882a593Smuzhiyun static void armada_37xx_gpio_set(struct gpio_chip *chip, unsigned int offset,
449*4882a593Smuzhiyun 				 int value)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun 	struct armada_37xx_pinctrl *info = gpiochip_get_data(chip);
452*4882a593Smuzhiyun 	unsigned int reg = OUTPUT_VAL;
453*4882a593Smuzhiyun 	unsigned int mask, val;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	armada_37xx_update_reg(&reg, &offset);
456*4882a593Smuzhiyun 	mask = BIT(offset);
457*4882a593Smuzhiyun 	val = value ? mask : 0;
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	regmap_update_bits(info->regmap, reg, mask, val);
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun 
armada_37xx_pmx_gpio_set_direction(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned int offset,bool input)462*4882a593Smuzhiyun static int armada_37xx_pmx_gpio_set_direction(struct pinctrl_dev *pctldev,
463*4882a593Smuzhiyun 					      struct pinctrl_gpio_range *range,
464*4882a593Smuzhiyun 					      unsigned int offset, bool input)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun 	struct armada_37xx_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
467*4882a593Smuzhiyun 	struct gpio_chip *chip = range->gc;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	dev_dbg(info->dev, "gpio_direction for pin %u as %s-%d to %s\n",
470*4882a593Smuzhiyun 		offset, range->name, offset, input ? "input" : "output");
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	if (input)
473*4882a593Smuzhiyun 		armada_37xx_gpio_direction_input(chip, offset);
474*4882a593Smuzhiyun 	else
475*4882a593Smuzhiyun 		armada_37xx_gpio_direction_output(chip, offset, 0);
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	return 0;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun 
armada_37xx_gpio_request_enable(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned int offset)480*4882a593Smuzhiyun static int armada_37xx_gpio_request_enable(struct pinctrl_dev *pctldev,
481*4882a593Smuzhiyun 					   struct pinctrl_gpio_range *range,
482*4882a593Smuzhiyun 					   unsigned int offset)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun 	struct armada_37xx_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
485*4882a593Smuzhiyun 	struct armada_37xx_pin_group *group;
486*4882a593Smuzhiyun 	int grp = 0;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	dev_dbg(info->dev, "requesting gpio %d\n", offset);
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	while ((group = armada_37xx_find_next_grp_by_pin(info, offset, &grp)))
491*4882a593Smuzhiyun 		armada_37xx_pmx_set_by_name(pctldev, "gpio", group);
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	return 0;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun static const struct pinmux_ops armada_37xx_pmx_ops = {
497*4882a593Smuzhiyun 	.get_functions_count	= armada_37xx_pmx_get_funcs_count,
498*4882a593Smuzhiyun 	.get_function_name	= armada_37xx_pmx_get_func_name,
499*4882a593Smuzhiyun 	.get_function_groups	= armada_37xx_pmx_get_groups,
500*4882a593Smuzhiyun 	.set_mux		= armada_37xx_pmx_set,
501*4882a593Smuzhiyun 	.gpio_request_enable	= armada_37xx_gpio_request_enable,
502*4882a593Smuzhiyun 	.gpio_set_direction	= armada_37xx_pmx_gpio_set_direction,
503*4882a593Smuzhiyun };
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun static const struct gpio_chip armada_37xx_gpiolib_chip = {
506*4882a593Smuzhiyun 	.request = gpiochip_generic_request,
507*4882a593Smuzhiyun 	.free = gpiochip_generic_free,
508*4882a593Smuzhiyun 	.set = armada_37xx_gpio_set,
509*4882a593Smuzhiyun 	.get = armada_37xx_gpio_get,
510*4882a593Smuzhiyun 	.get_direction	= armada_37xx_gpio_get_direction,
511*4882a593Smuzhiyun 	.direction_input = armada_37xx_gpio_direction_input,
512*4882a593Smuzhiyun 	.direction_output = armada_37xx_gpio_direction_output,
513*4882a593Smuzhiyun 	.owner = THIS_MODULE,
514*4882a593Smuzhiyun };
515*4882a593Smuzhiyun 
armada_37xx_irq_ack(struct irq_data * d)516*4882a593Smuzhiyun static void armada_37xx_irq_ack(struct irq_data *d)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun 	struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
519*4882a593Smuzhiyun 	struct armada_37xx_pinctrl *info = gpiochip_get_data(chip);
520*4882a593Smuzhiyun 	u32 reg = IRQ_STATUS;
521*4882a593Smuzhiyun 	unsigned long flags;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	armada_37xx_irq_update_reg(&reg, d);
524*4882a593Smuzhiyun 	spin_lock_irqsave(&info->irq_lock, flags);
525*4882a593Smuzhiyun 	writel(d->mask, info->base + reg);
526*4882a593Smuzhiyun 	spin_unlock_irqrestore(&info->irq_lock, flags);
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun 
armada_37xx_irq_mask(struct irq_data * d)529*4882a593Smuzhiyun static void armada_37xx_irq_mask(struct irq_data *d)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun 	struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
532*4882a593Smuzhiyun 	struct armada_37xx_pinctrl *info = gpiochip_get_data(chip);
533*4882a593Smuzhiyun 	u32 val, reg = IRQ_EN;
534*4882a593Smuzhiyun 	unsigned long flags;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	armada_37xx_irq_update_reg(&reg, d);
537*4882a593Smuzhiyun 	spin_lock_irqsave(&info->irq_lock, flags);
538*4882a593Smuzhiyun 	val = readl(info->base + reg);
539*4882a593Smuzhiyun 	writel(val & ~d->mask, info->base + reg);
540*4882a593Smuzhiyun 	spin_unlock_irqrestore(&info->irq_lock, flags);
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun 
armada_37xx_irq_unmask(struct irq_data * d)543*4882a593Smuzhiyun static void armada_37xx_irq_unmask(struct irq_data *d)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun 	struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
546*4882a593Smuzhiyun 	struct armada_37xx_pinctrl *info = gpiochip_get_data(chip);
547*4882a593Smuzhiyun 	u32 val, reg = IRQ_EN;
548*4882a593Smuzhiyun 	unsigned long flags;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	armada_37xx_irq_update_reg(&reg, d);
551*4882a593Smuzhiyun 	spin_lock_irqsave(&info->irq_lock, flags);
552*4882a593Smuzhiyun 	val = readl(info->base + reg);
553*4882a593Smuzhiyun 	writel(val | d->mask, info->base + reg);
554*4882a593Smuzhiyun 	spin_unlock_irqrestore(&info->irq_lock, flags);
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun 
armada_37xx_irq_set_wake(struct irq_data * d,unsigned int on)557*4882a593Smuzhiyun static int armada_37xx_irq_set_wake(struct irq_data *d, unsigned int on)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun 	struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
560*4882a593Smuzhiyun 	struct armada_37xx_pinctrl *info = gpiochip_get_data(chip);
561*4882a593Smuzhiyun 	u32 val, reg = IRQ_WKUP;
562*4882a593Smuzhiyun 	unsigned long flags;
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	armada_37xx_irq_update_reg(&reg, d);
565*4882a593Smuzhiyun 	spin_lock_irqsave(&info->irq_lock, flags);
566*4882a593Smuzhiyun 	val = readl(info->base + reg);
567*4882a593Smuzhiyun 	if (on)
568*4882a593Smuzhiyun 		val |= (BIT(d->hwirq % GPIO_PER_REG));
569*4882a593Smuzhiyun 	else
570*4882a593Smuzhiyun 		val &= ~(BIT(d->hwirq % GPIO_PER_REG));
571*4882a593Smuzhiyun 	writel(val, info->base + reg);
572*4882a593Smuzhiyun 	spin_unlock_irqrestore(&info->irq_lock, flags);
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	return 0;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun 
armada_37xx_irq_set_type(struct irq_data * d,unsigned int type)577*4882a593Smuzhiyun static int armada_37xx_irq_set_type(struct irq_data *d, unsigned int type)
578*4882a593Smuzhiyun {
579*4882a593Smuzhiyun 	struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
580*4882a593Smuzhiyun 	struct armada_37xx_pinctrl *info = gpiochip_get_data(chip);
581*4882a593Smuzhiyun 	u32 val, reg = IRQ_POL;
582*4882a593Smuzhiyun 	unsigned long flags;
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	spin_lock_irqsave(&info->irq_lock, flags);
585*4882a593Smuzhiyun 	armada_37xx_irq_update_reg(&reg, d);
586*4882a593Smuzhiyun 	val = readl(info->base + reg);
587*4882a593Smuzhiyun 	switch (type) {
588*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_RISING:
589*4882a593Smuzhiyun 		val &= ~(BIT(d->hwirq % GPIO_PER_REG));
590*4882a593Smuzhiyun 		break;
591*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_FALLING:
592*4882a593Smuzhiyun 		val |= (BIT(d->hwirq % GPIO_PER_REG));
593*4882a593Smuzhiyun 		break;
594*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_BOTH: {
595*4882a593Smuzhiyun 		u32 in_val, in_reg = INPUT_VAL;
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 		armada_37xx_irq_update_reg(&in_reg, d);
598*4882a593Smuzhiyun 		regmap_read(info->regmap, in_reg, &in_val);
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 		/* Set initial polarity based on current input level. */
601*4882a593Smuzhiyun 		if (in_val & BIT(d->hwirq % GPIO_PER_REG))
602*4882a593Smuzhiyun 			val |= BIT(d->hwirq % GPIO_PER_REG);	/* falling */
603*4882a593Smuzhiyun 		else
604*4882a593Smuzhiyun 			val &= ~(BIT(d->hwirq % GPIO_PER_REG));	/* rising */
605*4882a593Smuzhiyun 		break;
606*4882a593Smuzhiyun 	}
607*4882a593Smuzhiyun 	default:
608*4882a593Smuzhiyun 		spin_unlock_irqrestore(&info->irq_lock, flags);
609*4882a593Smuzhiyun 		return -EINVAL;
610*4882a593Smuzhiyun 	}
611*4882a593Smuzhiyun 	writel(val, info->base + reg);
612*4882a593Smuzhiyun 	spin_unlock_irqrestore(&info->irq_lock, flags);
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	return 0;
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun 
armada_37xx_edge_both_irq_swap_pol(struct armada_37xx_pinctrl * info,u32 pin_idx)617*4882a593Smuzhiyun static int armada_37xx_edge_both_irq_swap_pol(struct armada_37xx_pinctrl *info,
618*4882a593Smuzhiyun 					     u32 pin_idx)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun 	u32 reg_idx = pin_idx / GPIO_PER_REG;
621*4882a593Smuzhiyun 	u32 bit_num = pin_idx % GPIO_PER_REG;
622*4882a593Smuzhiyun 	u32 p, l, ret;
623*4882a593Smuzhiyun 	unsigned long flags;
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	regmap_read(info->regmap, INPUT_VAL + 4*reg_idx, &l);
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	spin_lock_irqsave(&info->irq_lock, flags);
628*4882a593Smuzhiyun 	p = readl(info->base + IRQ_POL + 4 * reg_idx);
629*4882a593Smuzhiyun 	if ((p ^ l) & (1 << bit_num)) {
630*4882a593Smuzhiyun 		/*
631*4882a593Smuzhiyun 		 * For the gpios which are used for both-edge irqs, when their
632*4882a593Smuzhiyun 		 * interrupts happen, their input levels are changed,
633*4882a593Smuzhiyun 		 * yet their interrupt polarities are kept in old values, we
634*4882a593Smuzhiyun 		 * should synchronize their interrupt polarities; for example,
635*4882a593Smuzhiyun 		 * at first a gpio's input level is low and its interrupt
636*4882a593Smuzhiyun 		 * polarity control is "Detect rising edge", then the gpio has
637*4882a593Smuzhiyun 		 * a interrupt , its level turns to high, we should change its
638*4882a593Smuzhiyun 		 * polarity control to "Detect falling edge" correspondingly.
639*4882a593Smuzhiyun 		 */
640*4882a593Smuzhiyun 		p ^= 1 << bit_num;
641*4882a593Smuzhiyun 		writel(p, info->base + IRQ_POL + 4 * reg_idx);
642*4882a593Smuzhiyun 		ret = 0;
643*4882a593Smuzhiyun 	} else {
644*4882a593Smuzhiyun 		/* Spurious irq */
645*4882a593Smuzhiyun 		ret = -1;
646*4882a593Smuzhiyun 	}
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	spin_unlock_irqrestore(&info->irq_lock, flags);
649*4882a593Smuzhiyun 	return ret;
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun 
armada_37xx_irq_handler(struct irq_desc * desc)652*4882a593Smuzhiyun static void armada_37xx_irq_handler(struct irq_desc *desc)
653*4882a593Smuzhiyun {
654*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_desc_get_handler_data(desc);
655*4882a593Smuzhiyun 	struct irq_chip *chip = irq_desc_get_chip(desc);
656*4882a593Smuzhiyun 	struct armada_37xx_pinctrl *info = gpiochip_get_data(gc);
657*4882a593Smuzhiyun 	struct irq_domain *d = gc->irq.domain;
658*4882a593Smuzhiyun 	int i;
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	chained_irq_enter(chip, desc);
661*4882a593Smuzhiyun 	for (i = 0; i <= d->revmap_size / GPIO_PER_REG; i++) {
662*4882a593Smuzhiyun 		u32 status;
663*4882a593Smuzhiyun 		unsigned long flags;
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 		spin_lock_irqsave(&info->irq_lock, flags);
666*4882a593Smuzhiyun 		status = readl_relaxed(info->base + IRQ_STATUS + 4 * i);
667*4882a593Smuzhiyun 		/* Manage only the interrupt that was enabled */
668*4882a593Smuzhiyun 		status &= readl_relaxed(info->base + IRQ_EN + 4 * i);
669*4882a593Smuzhiyun 		spin_unlock_irqrestore(&info->irq_lock, flags);
670*4882a593Smuzhiyun 		while (status) {
671*4882a593Smuzhiyun 			u32 hwirq = ffs(status) - 1;
672*4882a593Smuzhiyun 			u32 virq = irq_find_mapping(d, hwirq +
673*4882a593Smuzhiyun 						     i * GPIO_PER_REG);
674*4882a593Smuzhiyun 			u32 t = irq_get_trigger_type(virq);
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 			if ((t & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) {
677*4882a593Smuzhiyun 				/* Swap polarity (race with GPIO line) */
678*4882a593Smuzhiyun 				if (armada_37xx_edge_both_irq_swap_pol(info,
679*4882a593Smuzhiyun 					hwirq + i * GPIO_PER_REG)) {
680*4882a593Smuzhiyun 					/*
681*4882a593Smuzhiyun 					 * For spurious irq, which gpio level
682*4882a593Smuzhiyun 					 * is not as expected after incoming
683*4882a593Smuzhiyun 					 * edge, just ack the gpio irq.
684*4882a593Smuzhiyun 					 */
685*4882a593Smuzhiyun 					writel(1 << hwirq,
686*4882a593Smuzhiyun 					       info->base +
687*4882a593Smuzhiyun 					       IRQ_STATUS + 4 * i);
688*4882a593Smuzhiyun 					goto update_status;
689*4882a593Smuzhiyun 				}
690*4882a593Smuzhiyun 			}
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 			generic_handle_irq(virq);
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun update_status:
695*4882a593Smuzhiyun 			/* Update status in case a new IRQ appears */
696*4882a593Smuzhiyun 			spin_lock_irqsave(&info->irq_lock, flags);
697*4882a593Smuzhiyun 			status = readl_relaxed(info->base +
698*4882a593Smuzhiyun 					       IRQ_STATUS + 4 * i);
699*4882a593Smuzhiyun 			/* Manage only the interrupt that was enabled */
700*4882a593Smuzhiyun 			status &= readl_relaxed(info->base + IRQ_EN + 4 * i);
701*4882a593Smuzhiyun 			spin_unlock_irqrestore(&info->irq_lock, flags);
702*4882a593Smuzhiyun 		}
703*4882a593Smuzhiyun 	}
704*4882a593Smuzhiyun 	chained_irq_exit(chip, desc);
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun 
armada_37xx_irq_startup(struct irq_data * d)707*4882a593Smuzhiyun static unsigned int armada_37xx_irq_startup(struct irq_data *d)
708*4882a593Smuzhiyun {
709*4882a593Smuzhiyun 	/*
710*4882a593Smuzhiyun 	 * The mask field is a "precomputed bitmask for accessing the
711*4882a593Smuzhiyun 	 * chip registers" which was introduced for the generic
712*4882a593Smuzhiyun 	 * irqchip framework. As we don't use this framework, we can
713*4882a593Smuzhiyun 	 * reuse this field for our own usage.
714*4882a593Smuzhiyun 	 */
715*4882a593Smuzhiyun 	d->mask = BIT(d->hwirq % GPIO_PER_REG);
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	armada_37xx_irq_unmask(d);
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	return 0;
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun 
armada_37xx_irqchip_register(struct platform_device * pdev,struct armada_37xx_pinctrl * info)722*4882a593Smuzhiyun static int armada_37xx_irqchip_register(struct platform_device *pdev,
723*4882a593Smuzhiyun 					struct armada_37xx_pinctrl *info)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun 	struct device_node *np = info->dev->of_node;
726*4882a593Smuzhiyun 	struct gpio_chip *gc = &info->gpio_chip;
727*4882a593Smuzhiyun 	struct irq_chip *irqchip = &info->irq_chip;
728*4882a593Smuzhiyun 	struct gpio_irq_chip *girq = &gc->irq;
729*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
730*4882a593Smuzhiyun 	struct resource res;
731*4882a593Smuzhiyun 	int ret = -ENODEV, i, nr_irq_parent;
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	/* Check if we have at least one gpio-controller child node */
734*4882a593Smuzhiyun 	for_each_child_of_node(info->dev->of_node, np) {
735*4882a593Smuzhiyun 		if (of_property_read_bool(np, "gpio-controller")) {
736*4882a593Smuzhiyun 			ret = 0;
737*4882a593Smuzhiyun 			break;
738*4882a593Smuzhiyun 		}
739*4882a593Smuzhiyun 	}
740*4882a593Smuzhiyun 	if (ret) {
741*4882a593Smuzhiyun 		dev_err(dev, "no gpio-controller child node\n");
742*4882a593Smuzhiyun 		return ret;
743*4882a593Smuzhiyun 	}
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	nr_irq_parent = of_irq_count(np);
746*4882a593Smuzhiyun 	spin_lock_init(&info->irq_lock);
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	if (!nr_irq_parent) {
749*4882a593Smuzhiyun 		dev_err(dev, "invalid or no IRQ\n");
750*4882a593Smuzhiyun 		return 0;
751*4882a593Smuzhiyun 	}
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	if (of_address_to_resource(info->dev->of_node, 1, &res)) {
754*4882a593Smuzhiyun 		dev_err(dev, "cannot find IO resource\n");
755*4882a593Smuzhiyun 		return -ENOENT;
756*4882a593Smuzhiyun 	}
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	info->base = devm_ioremap_resource(info->dev, &res);
759*4882a593Smuzhiyun 	if (IS_ERR(info->base))
760*4882a593Smuzhiyun 		return PTR_ERR(info->base);
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	irqchip->irq_ack = armada_37xx_irq_ack;
763*4882a593Smuzhiyun 	irqchip->irq_mask = armada_37xx_irq_mask;
764*4882a593Smuzhiyun 	irqchip->irq_unmask = armada_37xx_irq_unmask;
765*4882a593Smuzhiyun 	irqchip->irq_set_wake = armada_37xx_irq_set_wake;
766*4882a593Smuzhiyun 	irqchip->irq_set_type = armada_37xx_irq_set_type;
767*4882a593Smuzhiyun 	irqchip->irq_startup = armada_37xx_irq_startup;
768*4882a593Smuzhiyun 	irqchip->name = info->data->name;
769*4882a593Smuzhiyun 	girq->chip = irqchip;
770*4882a593Smuzhiyun 	girq->parent_handler = armada_37xx_irq_handler;
771*4882a593Smuzhiyun 	/*
772*4882a593Smuzhiyun 	 * Many interrupts are connected to the parent interrupt
773*4882a593Smuzhiyun 	 * controller. But we do not take advantage of this and use
774*4882a593Smuzhiyun 	 * the chained irq with all of them.
775*4882a593Smuzhiyun 	 */
776*4882a593Smuzhiyun 	girq->num_parents = nr_irq_parent;
777*4882a593Smuzhiyun 	girq->parents = devm_kcalloc(&pdev->dev, nr_irq_parent,
778*4882a593Smuzhiyun 				     sizeof(*girq->parents), GFP_KERNEL);
779*4882a593Smuzhiyun 	if (!girq->parents)
780*4882a593Smuzhiyun 		return -ENOMEM;
781*4882a593Smuzhiyun 	for (i = 0; i < nr_irq_parent; i++) {
782*4882a593Smuzhiyun 		int irq = irq_of_parse_and_map(np, i);
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 		if (!irq)
785*4882a593Smuzhiyun 			continue;
786*4882a593Smuzhiyun 		girq->parents[i] = irq;
787*4882a593Smuzhiyun 	}
788*4882a593Smuzhiyun 	girq->default_type = IRQ_TYPE_NONE;
789*4882a593Smuzhiyun 	girq->handler = handle_edge_irq;
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	return 0;
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun 
armada_37xx_gpiochip_register(struct platform_device * pdev,struct armada_37xx_pinctrl * info)794*4882a593Smuzhiyun static int armada_37xx_gpiochip_register(struct platform_device *pdev,
795*4882a593Smuzhiyun 					struct armada_37xx_pinctrl *info)
796*4882a593Smuzhiyun {
797*4882a593Smuzhiyun 	struct device_node *np;
798*4882a593Smuzhiyun 	struct gpio_chip *gc;
799*4882a593Smuzhiyun 	int ret = -ENODEV;
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	for_each_child_of_node(info->dev->of_node, np) {
802*4882a593Smuzhiyun 		if (of_find_property(np, "gpio-controller", NULL)) {
803*4882a593Smuzhiyun 			ret = 0;
804*4882a593Smuzhiyun 			break;
805*4882a593Smuzhiyun 		}
806*4882a593Smuzhiyun 	}
807*4882a593Smuzhiyun 	if (ret)
808*4882a593Smuzhiyun 		return ret;
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	info->gpio_chip = armada_37xx_gpiolib_chip;
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	gc = &info->gpio_chip;
813*4882a593Smuzhiyun 	gc->ngpio = info->data->nr_pins;
814*4882a593Smuzhiyun 	gc->parent = &pdev->dev;
815*4882a593Smuzhiyun 	gc->base = -1;
816*4882a593Smuzhiyun 	gc->of_node = np;
817*4882a593Smuzhiyun 	gc->label = info->data->name;
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	ret = armada_37xx_irqchip_register(pdev, info);
820*4882a593Smuzhiyun 	if (ret)
821*4882a593Smuzhiyun 		return ret;
822*4882a593Smuzhiyun 	ret = devm_gpiochip_add_data(&pdev->dev, gc, info);
823*4882a593Smuzhiyun 	if (ret)
824*4882a593Smuzhiyun 		return ret;
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	return 0;
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun /**
830*4882a593Smuzhiyun  * armada_37xx_add_function() - Add a new function to the list
831*4882a593Smuzhiyun  * @funcs: array of function to add the new one
832*4882a593Smuzhiyun  * @funcsize: size of the remaining space for the function
833*4882a593Smuzhiyun  * @name: name of the function to add
834*4882a593Smuzhiyun  *
835*4882a593Smuzhiyun  * If it is a new function then create it by adding its name else
836*4882a593Smuzhiyun  * increment the number of group associated to this function.
837*4882a593Smuzhiyun  */
armada_37xx_add_function(struct armada_37xx_pmx_func * funcs,int * funcsize,const char * name)838*4882a593Smuzhiyun static int armada_37xx_add_function(struct armada_37xx_pmx_func *funcs,
839*4882a593Smuzhiyun 				    int *funcsize, const char *name)
840*4882a593Smuzhiyun {
841*4882a593Smuzhiyun 	int i = 0;
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	if (*funcsize <= 0)
844*4882a593Smuzhiyun 		return -EOVERFLOW;
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	while (funcs->ngroups) {
847*4882a593Smuzhiyun 		/* function already there */
848*4882a593Smuzhiyun 		if (strcmp(funcs->name, name) == 0) {
849*4882a593Smuzhiyun 			funcs->ngroups++;
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 			return -EEXIST;
852*4882a593Smuzhiyun 		}
853*4882a593Smuzhiyun 		funcs++;
854*4882a593Smuzhiyun 		i++;
855*4882a593Smuzhiyun 	}
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	/* append new unique function */
858*4882a593Smuzhiyun 	funcs->name = name;
859*4882a593Smuzhiyun 	funcs->ngroups = 1;
860*4882a593Smuzhiyun 	(*funcsize)--;
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	return 0;
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun /**
866*4882a593Smuzhiyun  * armada_37xx_fill_group() - complete the group array
867*4882a593Smuzhiyun  * @info: info driver instance
868*4882a593Smuzhiyun  *
869*4882a593Smuzhiyun  * Based on the data available from the armada_37xx_pin_group array
870*4882a593Smuzhiyun  * completes the last member of the struct for each function: the list
871*4882a593Smuzhiyun  * of the groups associated to this function.
872*4882a593Smuzhiyun  *
873*4882a593Smuzhiyun  */
armada_37xx_fill_group(struct armada_37xx_pinctrl * info)874*4882a593Smuzhiyun static int armada_37xx_fill_group(struct armada_37xx_pinctrl *info)
875*4882a593Smuzhiyun {
876*4882a593Smuzhiyun 	int n, num = 0, funcsize = info->data->nr_pins;
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	for (n = 0; n < info->ngroups; n++) {
879*4882a593Smuzhiyun 		struct armada_37xx_pin_group *grp = &info->groups[n];
880*4882a593Smuzhiyun 		int i, j, f;
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 		grp->pins = devm_kcalloc(info->dev,
883*4882a593Smuzhiyun 					 grp->npins + grp->extra_npins,
884*4882a593Smuzhiyun 					 sizeof(*grp->pins),
885*4882a593Smuzhiyun 					 GFP_KERNEL);
886*4882a593Smuzhiyun 		if (!grp->pins)
887*4882a593Smuzhiyun 			return -ENOMEM;
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 		for (i = 0; i < grp->npins; i++)
890*4882a593Smuzhiyun 			grp->pins[i] = grp->start_pin + i;
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 		for (j = 0; j < grp->extra_npins; j++)
893*4882a593Smuzhiyun 			grp->pins[i+j] = grp->extra_pin + j;
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 		for (f = 0; (f < NB_FUNCS) && grp->funcs[f]; f++) {
896*4882a593Smuzhiyun 			int ret;
897*4882a593Smuzhiyun 			/* check for unique functions and count groups */
898*4882a593Smuzhiyun 			ret = armada_37xx_add_function(info->funcs, &funcsize,
899*4882a593Smuzhiyun 					    grp->funcs[f]);
900*4882a593Smuzhiyun 			if (ret == -EOVERFLOW)
901*4882a593Smuzhiyun 				dev_err(info->dev,
902*4882a593Smuzhiyun 					"More functions than pins(%d)\n",
903*4882a593Smuzhiyun 					info->data->nr_pins);
904*4882a593Smuzhiyun 			if (ret < 0)
905*4882a593Smuzhiyun 				continue;
906*4882a593Smuzhiyun 			num++;
907*4882a593Smuzhiyun 		}
908*4882a593Smuzhiyun 	}
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	info->nfuncs = num;
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	return 0;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun /**
916*4882a593Smuzhiyun  * armada_37xx_fill_funcs() - complete the funcs array
917*4882a593Smuzhiyun  * @info: info driver instance
918*4882a593Smuzhiyun  *
919*4882a593Smuzhiyun  * Based on the data available from the armada_37xx_pin_group array
920*4882a593Smuzhiyun  * completes the last two member of the struct for each group:
921*4882a593Smuzhiyun  * - the list of the pins included in the group
922*4882a593Smuzhiyun  * - the list of pinmux functions that can be selected for this group
923*4882a593Smuzhiyun  *
924*4882a593Smuzhiyun  */
armada_37xx_fill_func(struct armada_37xx_pinctrl * info)925*4882a593Smuzhiyun static int armada_37xx_fill_func(struct armada_37xx_pinctrl *info)
926*4882a593Smuzhiyun {
927*4882a593Smuzhiyun 	struct armada_37xx_pmx_func *funcs = info->funcs;
928*4882a593Smuzhiyun 	int n;
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	for (n = 0; n < info->nfuncs; n++) {
931*4882a593Smuzhiyun 		const char *name = funcs[n].name;
932*4882a593Smuzhiyun 		const char **groups;
933*4882a593Smuzhiyun 		int g;
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 		funcs[n].groups = devm_kcalloc(info->dev,
936*4882a593Smuzhiyun 					       funcs[n].ngroups,
937*4882a593Smuzhiyun 					       sizeof(*(funcs[n].groups)),
938*4882a593Smuzhiyun 					       GFP_KERNEL);
939*4882a593Smuzhiyun 		if (!funcs[n].groups)
940*4882a593Smuzhiyun 			return -ENOMEM;
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 		groups = funcs[n].groups;
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 		for (g = 0; g < info->ngroups; g++) {
945*4882a593Smuzhiyun 			struct armada_37xx_pin_group *gp = &info->groups[g];
946*4882a593Smuzhiyun 			int f;
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 			f = match_string(gp->funcs, NB_FUNCS, name);
949*4882a593Smuzhiyun 			if (f < 0)
950*4882a593Smuzhiyun 				continue;
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 			*groups = gp->name;
953*4882a593Smuzhiyun 			groups++;
954*4882a593Smuzhiyun 		}
955*4882a593Smuzhiyun 	}
956*4882a593Smuzhiyun 	return 0;
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun 
armada_37xx_pinctrl_register(struct platform_device * pdev,struct armada_37xx_pinctrl * info)959*4882a593Smuzhiyun static int armada_37xx_pinctrl_register(struct platform_device *pdev,
960*4882a593Smuzhiyun 					struct armada_37xx_pinctrl *info)
961*4882a593Smuzhiyun {
962*4882a593Smuzhiyun 	const struct armada_37xx_pin_data *pin_data = info->data;
963*4882a593Smuzhiyun 	struct pinctrl_desc *ctrldesc = &info->pctl;
964*4882a593Smuzhiyun 	struct pinctrl_pin_desc *pindesc, *pdesc;
965*4882a593Smuzhiyun 	int pin, ret;
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	info->groups = pin_data->groups;
968*4882a593Smuzhiyun 	info->ngroups = pin_data->ngroups;
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 	ctrldesc->name = "armada_37xx-pinctrl";
971*4882a593Smuzhiyun 	ctrldesc->owner = THIS_MODULE;
972*4882a593Smuzhiyun 	ctrldesc->pctlops = &armada_37xx_pctrl_ops;
973*4882a593Smuzhiyun 	ctrldesc->pmxops = &armada_37xx_pmx_ops;
974*4882a593Smuzhiyun 	ctrldesc->confops = &armada_37xx_pinconf_ops;
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 	pindesc = devm_kcalloc(&pdev->dev,
977*4882a593Smuzhiyun 			       pin_data->nr_pins, sizeof(*pindesc),
978*4882a593Smuzhiyun 			       GFP_KERNEL);
979*4882a593Smuzhiyun 	if (!pindesc)
980*4882a593Smuzhiyun 		return -ENOMEM;
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	ctrldesc->pins = pindesc;
983*4882a593Smuzhiyun 	ctrldesc->npins = pin_data->nr_pins;
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	pdesc = pindesc;
986*4882a593Smuzhiyun 	for (pin = 0; pin < pin_data->nr_pins; pin++) {
987*4882a593Smuzhiyun 		pdesc->number = pin;
988*4882a593Smuzhiyun 		pdesc->name = kasprintf(GFP_KERNEL, "%s-%d",
989*4882a593Smuzhiyun 					pin_data->name, pin);
990*4882a593Smuzhiyun 		pdesc++;
991*4882a593Smuzhiyun 	}
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	/*
994*4882a593Smuzhiyun 	 * we allocate functions for number of pins and hope there are
995*4882a593Smuzhiyun 	 * fewer unique functions than pins available
996*4882a593Smuzhiyun 	 */
997*4882a593Smuzhiyun 	info->funcs = devm_kcalloc(&pdev->dev,
998*4882a593Smuzhiyun 				   pin_data->nr_pins,
999*4882a593Smuzhiyun 				   sizeof(struct armada_37xx_pmx_func),
1000*4882a593Smuzhiyun 				   GFP_KERNEL);
1001*4882a593Smuzhiyun 	if (!info->funcs)
1002*4882a593Smuzhiyun 		return -ENOMEM;
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	ret = armada_37xx_fill_group(info);
1006*4882a593Smuzhiyun 	if (ret)
1007*4882a593Smuzhiyun 		return ret;
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun 	ret = armada_37xx_fill_func(info);
1010*4882a593Smuzhiyun 	if (ret)
1011*4882a593Smuzhiyun 		return ret;
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 	info->pctl_dev = devm_pinctrl_register(&pdev->dev, ctrldesc, info);
1014*4882a593Smuzhiyun 	if (IS_ERR(info->pctl_dev)) {
1015*4882a593Smuzhiyun 		dev_err(&pdev->dev, "could not register pinctrl driver\n");
1016*4882a593Smuzhiyun 		return PTR_ERR(info->pctl_dev);
1017*4882a593Smuzhiyun 	}
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 	return 0;
1020*4882a593Smuzhiyun }
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun #if defined(CONFIG_PM)
armada_3700_pinctrl_suspend(struct device * dev)1023*4882a593Smuzhiyun static int armada_3700_pinctrl_suspend(struct device *dev)
1024*4882a593Smuzhiyun {
1025*4882a593Smuzhiyun 	struct armada_37xx_pinctrl *info = dev_get_drvdata(dev);
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	/* Save GPIO state */
1028*4882a593Smuzhiyun 	regmap_read(info->regmap, OUTPUT_EN, &info->pm.out_en_l);
1029*4882a593Smuzhiyun 	regmap_read(info->regmap, OUTPUT_EN + sizeof(u32), &info->pm.out_en_h);
1030*4882a593Smuzhiyun 	regmap_read(info->regmap, OUTPUT_VAL, &info->pm.out_val_l);
1031*4882a593Smuzhiyun 	regmap_read(info->regmap, OUTPUT_VAL + sizeof(u32),
1032*4882a593Smuzhiyun 		    &info->pm.out_val_h);
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 	info->pm.irq_en_l = readl(info->base + IRQ_EN);
1035*4882a593Smuzhiyun 	info->pm.irq_en_h = readl(info->base + IRQ_EN + sizeof(u32));
1036*4882a593Smuzhiyun 	info->pm.irq_pol_l = readl(info->base + IRQ_POL);
1037*4882a593Smuzhiyun 	info->pm.irq_pol_h = readl(info->base + IRQ_POL + sizeof(u32));
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	/* Save pinctrl state */
1040*4882a593Smuzhiyun 	regmap_read(info->regmap, SELECTION, &info->pm.selection);
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	return 0;
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun 
armada_3700_pinctrl_resume(struct device * dev)1045*4882a593Smuzhiyun static int armada_3700_pinctrl_resume(struct device *dev)
1046*4882a593Smuzhiyun {
1047*4882a593Smuzhiyun 	struct armada_37xx_pinctrl *info = dev_get_drvdata(dev);
1048*4882a593Smuzhiyun 	struct gpio_chip *gc;
1049*4882a593Smuzhiyun 	struct irq_domain *d;
1050*4882a593Smuzhiyun 	int i;
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 	/* Restore GPIO state */
1053*4882a593Smuzhiyun 	regmap_write(info->regmap, OUTPUT_EN, info->pm.out_en_l);
1054*4882a593Smuzhiyun 	regmap_write(info->regmap, OUTPUT_EN + sizeof(u32),
1055*4882a593Smuzhiyun 		     info->pm.out_en_h);
1056*4882a593Smuzhiyun 	regmap_write(info->regmap, OUTPUT_VAL, info->pm.out_val_l);
1057*4882a593Smuzhiyun 	regmap_write(info->regmap, OUTPUT_VAL + sizeof(u32),
1058*4882a593Smuzhiyun 		     info->pm.out_val_h);
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	/*
1061*4882a593Smuzhiyun 	 * Input levels may change during suspend, which is not monitored at
1062*4882a593Smuzhiyun 	 * that time. GPIOs used for both-edge IRQs may not be synchronized
1063*4882a593Smuzhiyun 	 * anymore with their polarities (rising/falling edge) and must be
1064*4882a593Smuzhiyun 	 * re-configured manually.
1065*4882a593Smuzhiyun 	 */
1066*4882a593Smuzhiyun 	gc = &info->gpio_chip;
1067*4882a593Smuzhiyun 	d = gc->irq.domain;
1068*4882a593Smuzhiyun 	for (i = 0; i < gc->ngpio; i++) {
1069*4882a593Smuzhiyun 		u32 irq_bit = BIT(i % GPIO_PER_REG);
1070*4882a593Smuzhiyun 		u32 mask, *irq_pol, input_reg, virq, type, level;
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 		if (i < GPIO_PER_REG) {
1073*4882a593Smuzhiyun 			mask = info->pm.irq_en_l;
1074*4882a593Smuzhiyun 			irq_pol = &info->pm.irq_pol_l;
1075*4882a593Smuzhiyun 			input_reg = INPUT_VAL;
1076*4882a593Smuzhiyun 		} else {
1077*4882a593Smuzhiyun 			mask = info->pm.irq_en_h;
1078*4882a593Smuzhiyun 			irq_pol = &info->pm.irq_pol_h;
1079*4882a593Smuzhiyun 			input_reg = INPUT_VAL + sizeof(u32);
1080*4882a593Smuzhiyun 		}
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 		if (!(mask & irq_bit))
1083*4882a593Smuzhiyun 			continue;
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun 		virq = irq_find_mapping(d, i);
1086*4882a593Smuzhiyun 		type = irq_get_trigger_type(virq);
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 		/*
1089*4882a593Smuzhiyun 		 * Synchronize level and polarity for both-edge irqs:
1090*4882a593Smuzhiyun 		 *     - a high input level expects a falling edge,
1091*4882a593Smuzhiyun 		 *     - a low input level exepects a rising edge.
1092*4882a593Smuzhiyun 		 */
1093*4882a593Smuzhiyun 		if ((type & IRQ_TYPE_SENSE_MASK) ==
1094*4882a593Smuzhiyun 		    IRQ_TYPE_EDGE_BOTH) {
1095*4882a593Smuzhiyun 			regmap_read(info->regmap, input_reg, &level);
1096*4882a593Smuzhiyun 			if ((*irq_pol ^ level) & irq_bit)
1097*4882a593Smuzhiyun 				*irq_pol ^= irq_bit;
1098*4882a593Smuzhiyun 		}
1099*4882a593Smuzhiyun 	}
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	writel(info->pm.irq_en_l, info->base + IRQ_EN);
1102*4882a593Smuzhiyun 	writel(info->pm.irq_en_h, info->base + IRQ_EN + sizeof(u32));
1103*4882a593Smuzhiyun 	writel(info->pm.irq_pol_l, info->base + IRQ_POL);
1104*4882a593Smuzhiyun 	writel(info->pm.irq_pol_h, info->base + IRQ_POL + sizeof(u32));
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun 	/* Restore pinctrl state */
1107*4882a593Smuzhiyun 	regmap_write(info->regmap, SELECTION, info->pm.selection);
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	return 0;
1110*4882a593Smuzhiyun }
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun /*
1113*4882a593Smuzhiyun  * Since pinctrl is an infrastructure module, its resume should be issued prior
1114*4882a593Smuzhiyun  * to other IO drivers.
1115*4882a593Smuzhiyun  */
1116*4882a593Smuzhiyun static const struct dev_pm_ops armada_3700_pinctrl_pm_ops = {
1117*4882a593Smuzhiyun 	.suspend_noirq = armada_3700_pinctrl_suspend,
1118*4882a593Smuzhiyun 	.resume_noirq = armada_3700_pinctrl_resume,
1119*4882a593Smuzhiyun };
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun #define PINCTRL_ARMADA_37XX_DEV_PM_OPS (&armada_3700_pinctrl_pm_ops)
1122*4882a593Smuzhiyun #else
1123*4882a593Smuzhiyun #define PINCTRL_ARMADA_37XX_DEV_PM_OPS NULL
1124*4882a593Smuzhiyun #endif /* CONFIG_PM */
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun static const struct of_device_id armada_37xx_pinctrl_of_match[] = {
1127*4882a593Smuzhiyun 	{
1128*4882a593Smuzhiyun 		.compatible = "marvell,armada3710-sb-pinctrl",
1129*4882a593Smuzhiyun 		.data = &armada_37xx_pin_sb,
1130*4882a593Smuzhiyun 	},
1131*4882a593Smuzhiyun 	{
1132*4882a593Smuzhiyun 		.compatible = "marvell,armada3710-nb-pinctrl",
1133*4882a593Smuzhiyun 		.data = &armada_37xx_pin_nb,
1134*4882a593Smuzhiyun 	},
1135*4882a593Smuzhiyun 	{ },
1136*4882a593Smuzhiyun };
1137*4882a593Smuzhiyun 
armada_37xx_pinctrl_probe(struct platform_device * pdev)1138*4882a593Smuzhiyun static int __init armada_37xx_pinctrl_probe(struct platform_device *pdev)
1139*4882a593Smuzhiyun {
1140*4882a593Smuzhiyun 	struct armada_37xx_pinctrl *info;
1141*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1142*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
1143*4882a593Smuzhiyun 	struct regmap *regmap;
1144*4882a593Smuzhiyun 	int ret;
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	info = devm_kzalloc(dev, sizeof(struct armada_37xx_pinctrl),
1147*4882a593Smuzhiyun 			    GFP_KERNEL);
1148*4882a593Smuzhiyun 	if (!info)
1149*4882a593Smuzhiyun 		return -ENOMEM;
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 	info->dev = dev;
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	regmap = syscon_node_to_regmap(np);
1154*4882a593Smuzhiyun 	if (IS_ERR(regmap)) {
1155*4882a593Smuzhiyun 		dev_err(&pdev->dev, "cannot get regmap\n");
1156*4882a593Smuzhiyun 		return PTR_ERR(regmap);
1157*4882a593Smuzhiyun 	}
1158*4882a593Smuzhiyun 	info->regmap = regmap;
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	info->data = of_device_get_match_data(dev);
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 	ret = armada_37xx_pinctrl_register(pdev, info);
1163*4882a593Smuzhiyun 	if (ret)
1164*4882a593Smuzhiyun 		return ret;
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 	ret = armada_37xx_gpiochip_register(pdev, info);
1167*4882a593Smuzhiyun 	if (ret)
1168*4882a593Smuzhiyun 		return ret;
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun 	platform_set_drvdata(pdev, info);
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 	return 0;
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun static struct platform_driver armada_37xx_pinctrl_driver = {
1176*4882a593Smuzhiyun 	.driver = {
1177*4882a593Smuzhiyun 		.name = "armada-37xx-pinctrl",
1178*4882a593Smuzhiyun 		.of_match_table = armada_37xx_pinctrl_of_match,
1179*4882a593Smuzhiyun 		.pm = PINCTRL_ARMADA_37XX_DEV_PM_OPS,
1180*4882a593Smuzhiyun 	},
1181*4882a593Smuzhiyun };
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun builtin_platform_driver_probe(armada_37xx_pinctrl_driver,
1184*4882a593Smuzhiyun 			      armada_37xx_pinctrl_probe);
1185