xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/meson/pinctrl-meson8b.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Pin controller and GPIO driver for Amlogic Meson8b.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2015 Endless Mobile, Inc.
6*4882a593Smuzhiyun  * Author: Carlo Caione <carlo@endlessm.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <dt-bindings/gpio/meson8b-gpio.h>
10*4882a593Smuzhiyun #include "pinctrl-meson.h"
11*4882a593Smuzhiyun #include "pinctrl-meson8-pmx.h"
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun static const struct pinctrl_pin_desc meson8b_cbus_pins[] = {
14*4882a593Smuzhiyun 	MESON_PIN(GPIOX_0),
15*4882a593Smuzhiyun 	MESON_PIN(GPIOX_1),
16*4882a593Smuzhiyun 	MESON_PIN(GPIOX_2),
17*4882a593Smuzhiyun 	MESON_PIN(GPIOX_3),
18*4882a593Smuzhiyun 	MESON_PIN(GPIOX_4),
19*4882a593Smuzhiyun 	MESON_PIN(GPIOX_5),
20*4882a593Smuzhiyun 	MESON_PIN(GPIOX_6),
21*4882a593Smuzhiyun 	MESON_PIN(GPIOX_7),
22*4882a593Smuzhiyun 	MESON_PIN(GPIOX_8),
23*4882a593Smuzhiyun 	MESON_PIN(GPIOX_9),
24*4882a593Smuzhiyun 	MESON_PIN(GPIOX_10),
25*4882a593Smuzhiyun 	MESON_PIN(GPIOX_11),
26*4882a593Smuzhiyun 	MESON_PIN(GPIOX_16),
27*4882a593Smuzhiyun 	MESON_PIN(GPIOX_17),
28*4882a593Smuzhiyun 	MESON_PIN(GPIOX_18),
29*4882a593Smuzhiyun 	MESON_PIN(GPIOX_19),
30*4882a593Smuzhiyun 	MESON_PIN(GPIOX_20),
31*4882a593Smuzhiyun 	MESON_PIN(GPIOX_21),
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun 	MESON_PIN(GPIOY_0),
34*4882a593Smuzhiyun 	MESON_PIN(GPIOY_1),
35*4882a593Smuzhiyun 	MESON_PIN(GPIOY_3),
36*4882a593Smuzhiyun 	MESON_PIN(GPIOY_6),
37*4882a593Smuzhiyun 	MESON_PIN(GPIOY_7),
38*4882a593Smuzhiyun 	MESON_PIN(GPIOY_8),
39*4882a593Smuzhiyun 	MESON_PIN(GPIOY_9),
40*4882a593Smuzhiyun 	MESON_PIN(GPIOY_10),
41*4882a593Smuzhiyun 	MESON_PIN(GPIOY_11),
42*4882a593Smuzhiyun 	MESON_PIN(GPIOY_12),
43*4882a593Smuzhiyun 	MESON_PIN(GPIOY_13),
44*4882a593Smuzhiyun 	MESON_PIN(GPIOY_14),
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	MESON_PIN(GPIODV_9),
47*4882a593Smuzhiyun 	MESON_PIN(GPIODV_24),
48*4882a593Smuzhiyun 	MESON_PIN(GPIODV_25),
49*4882a593Smuzhiyun 	MESON_PIN(GPIODV_26),
50*4882a593Smuzhiyun 	MESON_PIN(GPIODV_27),
51*4882a593Smuzhiyun 	MESON_PIN(GPIODV_28),
52*4882a593Smuzhiyun 	MESON_PIN(GPIODV_29),
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	MESON_PIN(GPIOH_0),
55*4882a593Smuzhiyun 	MESON_PIN(GPIOH_1),
56*4882a593Smuzhiyun 	MESON_PIN(GPIOH_2),
57*4882a593Smuzhiyun 	MESON_PIN(GPIOH_3),
58*4882a593Smuzhiyun 	MESON_PIN(GPIOH_4),
59*4882a593Smuzhiyun 	MESON_PIN(GPIOH_5),
60*4882a593Smuzhiyun 	MESON_PIN(GPIOH_6),
61*4882a593Smuzhiyun 	MESON_PIN(GPIOH_7),
62*4882a593Smuzhiyun 	MESON_PIN(GPIOH_8),
63*4882a593Smuzhiyun 	MESON_PIN(GPIOH_9),
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	MESON_PIN(CARD_0),
66*4882a593Smuzhiyun 	MESON_PIN(CARD_1),
67*4882a593Smuzhiyun 	MESON_PIN(CARD_2),
68*4882a593Smuzhiyun 	MESON_PIN(CARD_3),
69*4882a593Smuzhiyun 	MESON_PIN(CARD_4),
70*4882a593Smuzhiyun 	MESON_PIN(CARD_5),
71*4882a593Smuzhiyun 	MESON_PIN(CARD_6),
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	MESON_PIN(BOOT_0),
74*4882a593Smuzhiyun 	MESON_PIN(BOOT_1),
75*4882a593Smuzhiyun 	MESON_PIN(BOOT_2),
76*4882a593Smuzhiyun 	MESON_PIN(BOOT_3),
77*4882a593Smuzhiyun 	MESON_PIN(BOOT_4),
78*4882a593Smuzhiyun 	MESON_PIN(BOOT_5),
79*4882a593Smuzhiyun 	MESON_PIN(BOOT_6),
80*4882a593Smuzhiyun 	MESON_PIN(BOOT_7),
81*4882a593Smuzhiyun 	MESON_PIN(BOOT_8),
82*4882a593Smuzhiyun 	MESON_PIN(BOOT_9),
83*4882a593Smuzhiyun 	MESON_PIN(BOOT_10),
84*4882a593Smuzhiyun 	MESON_PIN(BOOT_11),
85*4882a593Smuzhiyun 	MESON_PIN(BOOT_12),
86*4882a593Smuzhiyun 	MESON_PIN(BOOT_13),
87*4882a593Smuzhiyun 	MESON_PIN(BOOT_14),
88*4882a593Smuzhiyun 	MESON_PIN(BOOT_15),
89*4882a593Smuzhiyun 	MESON_PIN(BOOT_16),
90*4882a593Smuzhiyun 	MESON_PIN(BOOT_17),
91*4882a593Smuzhiyun 	MESON_PIN(BOOT_18),
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	MESON_PIN(DIF_0_P),
94*4882a593Smuzhiyun 	MESON_PIN(DIF_0_N),
95*4882a593Smuzhiyun 	MESON_PIN(DIF_1_P),
96*4882a593Smuzhiyun 	MESON_PIN(DIF_1_N),
97*4882a593Smuzhiyun 	MESON_PIN(DIF_2_P),
98*4882a593Smuzhiyun 	MESON_PIN(DIF_2_N),
99*4882a593Smuzhiyun 	MESON_PIN(DIF_3_P),
100*4882a593Smuzhiyun 	MESON_PIN(DIF_3_N),
101*4882a593Smuzhiyun 	MESON_PIN(DIF_4_P),
102*4882a593Smuzhiyun 	MESON_PIN(DIF_4_N),
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun static const struct pinctrl_pin_desc meson8b_aobus_pins[] = {
106*4882a593Smuzhiyun 	MESON_PIN(GPIOAO_0),
107*4882a593Smuzhiyun 	MESON_PIN(GPIOAO_1),
108*4882a593Smuzhiyun 	MESON_PIN(GPIOAO_2),
109*4882a593Smuzhiyun 	MESON_PIN(GPIOAO_3),
110*4882a593Smuzhiyun 	MESON_PIN(GPIOAO_4),
111*4882a593Smuzhiyun 	MESON_PIN(GPIOAO_5),
112*4882a593Smuzhiyun 	MESON_PIN(GPIOAO_6),
113*4882a593Smuzhiyun 	MESON_PIN(GPIOAO_7),
114*4882a593Smuzhiyun 	MESON_PIN(GPIOAO_8),
115*4882a593Smuzhiyun 	MESON_PIN(GPIOAO_9),
116*4882a593Smuzhiyun 	MESON_PIN(GPIOAO_10),
117*4882a593Smuzhiyun 	MESON_PIN(GPIOAO_11),
118*4882a593Smuzhiyun 	MESON_PIN(GPIOAO_12),
119*4882a593Smuzhiyun 	MESON_PIN(GPIOAO_13),
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	/*
122*4882a593Smuzhiyun 	 * The following 2 pins are not mentionned in the public datasheet
123*4882a593Smuzhiyun 	 * According to this datasheet, they can't be used with the gpio
124*4882a593Smuzhiyun 	 * interrupt controller
125*4882a593Smuzhiyun 	 */
126*4882a593Smuzhiyun 	MESON_PIN(GPIO_BSD_EN),
127*4882a593Smuzhiyun 	MESON_PIN(GPIO_TEST_N),
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun /* bank X */
131*4882a593Smuzhiyun static const unsigned int sd_d0_a_pins[]	= { GPIOX_0 };
132*4882a593Smuzhiyun static const unsigned int sd_d1_a_pins[]	= { GPIOX_1 };
133*4882a593Smuzhiyun static const unsigned int sd_d2_a_pins[]	= { GPIOX_2 };
134*4882a593Smuzhiyun static const unsigned int sd_d3_a_pins[]	= { GPIOX_3 };
135*4882a593Smuzhiyun static const unsigned int sdxc_d0_0_a_pins[]	= { GPIOX_4 };
136*4882a593Smuzhiyun static const unsigned int sdxc_d47_a_pins[]	= { GPIOX_4, GPIOX_5,
137*4882a593Smuzhiyun 						    GPIOX_6, GPIOX_7 };
138*4882a593Smuzhiyun static const unsigned int sdxc_d13_0_a_pins[]	= { GPIOX_5, GPIOX_6,
139*4882a593Smuzhiyun 						    GPIOX_7 };
140*4882a593Smuzhiyun static const unsigned int sd_clk_a_pins[]	= { GPIOX_8 };
141*4882a593Smuzhiyun static const unsigned int sd_cmd_a_pins[]	= { GPIOX_9 };
142*4882a593Smuzhiyun static const unsigned int xtal_32k_out_pins[]	= { GPIOX_10 };
143*4882a593Smuzhiyun static const unsigned int xtal_24m_out_pins[]	= { GPIOX_11 };
144*4882a593Smuzhiyun static const unsigned int uart_tx_b0_pins[]	= { GPIOX_16 };
145*4882a593Smuzhiyun static const unsigned int uart_rx_b0_pins[]	= { GPIOX_17 };
146*4882a593Smuzhiyun static const unsigned int uart_cts_b0_pins[]	= { GPIOX_18 };
147*4882a593Smuzhiyun static const unsigned int uart_rts_b0_pins[]	= { GPIOX_19 };
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun static const unsigned int sdxc_d0_1_a_pins[]	= { GPIOX_0 };
150*4882a593Smuzhiyun static const unsigned int sdxc_d13_1_a_pins[]	= { GPIOX_1, GPIOX_2,
151*4882a593Smuzhiyun 						    GPIOX_3 };
152*4882a593Smuzhiyun static const unsigned int pcm_out_a_pins[]	= { GPIOX_4 };
153*4882a593Smuzhiyun static const unsigned int pcm_in_a_pins[]	= { GPIOX_5 };
154*4882a593Smuzhiyun static const unsigned int pcm_fs_a_pins[]	= { GPIOX_6 };
155*4882a593Smuzhiyun static const unsigned int pcm_clk_a_pins[]	= { GPIOX_7 };
156*4882a593Smuzhiyun static const unsigned int sdxc_clk_a_pins[]	= { GPIOX_8 };
157*4882a593Smuzhiyun static const unsigned int sdxc_cmd_a_pins[]	= { GPIOX_9 };
158*4882a593Smuzhiyun static const unsigned int pwm_vs_0_pins[]	= { GPIOX_10 };
159*4882a593Smuzhiyun static const unsigned int pwm_e_pins[]		= { GPIOX_10 };
160*4882a593Smuzhiyun static const unsigned int pwm_vs_1_pins[]	= { GPIOX_11 };
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun static const unsigned int uart_tx_a_pins[]	= { GPIOX_4 };
163*4882a593Smuzhiyun static const unsigned int uart_rx_a_pins[]	= { GPIOX_5 };
164*4882a593Smuzhiyun static const unsigned int uart_cts_a_pins[]	= { GPIOX_6 };
165*4882a593Smuzhiyun static const unsigned int uart_rts_a_pins[]	= { GPIOX_7 };
166*4882a593Smuzhiyun static const unsigned int uart_tx_b1_pins[]	= { GPIOX_8 };
167*4882a593Smuzhiyun static const unsigned int uart_rx_b1_pins[]	= { GPIOX_9 };
168*4882a593Smuzhiyun static const unsigned int uart_cts_b1_pins[]	= { GPIOX_10 };
169*4882a593Smuzhiyun static const unsigned int uart_rts_b1_pins[]	= { GPIOX_20 };
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun static const unsigned int iso7816_0_clk_pins[]	= { GPIOX_6 };
172*4882a593Smuzhiyun static const unsigned int iso7816_0_data_pins[]	= { GPIOX_7 };
173*4882a593Smuzhiyun static const unsigned int spi_sclk_0_pins[]	= { GPIOX_8 };
174*4882a593Smuzhiyun static const unsigned int spi_miso_0_pins[]	= { GPIOX_9 };
175*4882a593Smuzhiyun static const unsigned int spi_mosi_0_pins[]	= { GPIOX_10 };
176*4882a593Smuzhiyun static const unsigned int iso7816_det_pins[]	= { GPIOX_16 };
177*4882a593Smuzhiyun static const unsigned int iso7816_reset_pins[]	= { GPIOX_17 };
178*4882a593Smuzhiyun static const unsigned int iso7816_1_clk_pins[]	= { GPIOX_18 };
179*4882a593Smuzhiyun static const unsigned int iso7816_1_data_pins[]	= { GPIOX_19 };
180*4882a593Smuzhiyun static const unsigned int spi_ss0_0_pins[]	= { GPIOX_20 };
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun static const unsigned int tsin_clk_b_pins[]	= { GPIOX_8 };
183*4882a593Smuzhiyun static const unsigned int tsin_sop_b_pins[]	= { GPIOX_9 };
184*4882a593Smuzhiyun static const unsigned int tsin_d0_b_pins[]	= { GPIOX_10 };
185*4882a593Smuzhiyun static const unsigned int pwm_b_pins[]		= { GPIOX_11 };
186*4882a593Smuzhiyun static const unsigned int i2c_sda_d0_pins[]	= { GPIOX_16 };
187*4882a593Smuzhiyun static const unsigned int i2c_sck_d0_pins[]	= { GPIOX_17 };
188*4882a593Smuzhiyun static const unsigned int tsin_d_valid_b_pins[] = { GPIOX_20 };
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun /* bank Y */
191*4882a593Smuzhiyun static const unsigned int tsin_d_valid_a_pins[] = { GPIOY_0 };
192*4882a593Smuzhiyun static const unsigned int tsin_sop_a_pins[]	= { GPIOY_1 };
193*4882a593Smuzhiyun static const unsigned int tsin_d17_a_pins[] = {
194*4882a593Smuzhiyun 	GPIOY_6, GPIOY_7, GPIOY_10, GPIOY_11, GPIOY_12, GPIOY_13, GPIOY_14,
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun static const unsigned int tsin_clk_a_pins[]	= { GPIOY_8 };
197*4882a593Smuzhiyun static const unsigned int tsin_d0_a_pins[]	= { GPIOY_9 };
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun static const unsigned int spdif_out_0_pins[]	= { GPIOY_3 };
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun static const unsigned int xtal_24m_pins[]	= { GPIOY_3 };
202*4882a593Smuzhiyun static const unsigned int iso7816_2_clk_pins[]	= { GPIOY_13 };
203*4882a593Smuzhiyun static const unsigned int iso7816_2_data_pins[] = { GPIOY_14 };
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun /* bank DV */
206*4882a593Smuzhiyun static const unsigned int pwm_d_pins[]		= { GPIODV_28 };
207*4882a593Smuzhiyun static const unsigned int pwm_c0_pins[]		= { GPIODV_29 };
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun static const unsigned int pwm_vs_2_pins[]	= { GPIODV_9 };
210*4882a593Smuzhiyun static const unsigned int pwm_vs_3_pins[]	= { GPIODV_28 };
211*4882a593Smuzhiyun static const unsigned int pwm_vs_4_pins[]	= { GPIODV_29 };
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun static const unsigned int xtal24_out_pins[]	= { GPIODV_29 };
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun static const unsigned int uart_tx_c_pins[]	= { GPIODV_24 };
216*4882a593Smuzhiyun static const unsigned int uart_rx_c_pins[]	= { GPIODV_25 };
217*4882a593Smuzhiyun static const unsigned int uart_cts_c_pins[]	= { GPIODV_26 };
218*4882a593Smuzhiyun static const unsigned int uart_rts_c_pins[]	= { GPIODV_27 };
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun static const unsigned int pwm_c1_pins[]		= { GPIODV_9 };
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun static const unsigned int i2c_sda_a_pins[]	= { GPIODV_24 };
223*4882a593Smuzhiyun static const unsigned int i2c_sck_a_pins[]	= { GPIODV_25 };
224*4882a593Smuzhiyun static const unsigned int i2c_sda_b0_pins[]	= { GPIODV_26 };
225*4882a593Smuzhiyun static const unsigned int i2c_sck_b0_pins[]	= { GPIODV_27 };
226*4882a593Smuzhiyun static const unsigned int i2c_sda_c0_pins[]	= { GPIODV_28 };
227*4882a593Smuzhiyun static const unsigned int i2c_sck_c0_pins[]	= { GPIODV_29 };
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun /* bank H */
230*4882a593Smuzhiyun static const unsigned int hdmi_hpd_pins[]	= { GPIOH_0 };
231*4882a593Smuzhiyun static const unsigned int hdmi_sda_pins[]	= { GPIOH_1 };
232*4882a593Smuzhiyun static const unsigned int hdmi_scl_pins[]	= { GPIOH_2 };
233*4882a593Smuzhiyun static const unsigned int hdmi_cec_0_pins[]	= { GPIOH_3 };
234*4882a593Smuzhiyun static const unsigned int eth_txd1_0_pins[]	= { GPIOH_5 };
235*4882a593Smuzhiyun static const unsigned int eth_txd0_0_pins[]	= { GPIOH_6 };
236*4882a593Smuzhiyun static const unsigned int eth_rxd3_h_pins[]	= { GPIOH_5 };
237*4882a593Smuzhiyun static const unsigned int eth_rxd2_h_pins[]	= { GPIOH_6 };
238*4882a593Smuzhiyun static const unsigned int clk_24m_out_pins[]	= { GPIOH_9 };
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun static const unsigned int spi_ss1_pins[]	= { GPIOH_0 };
241*4882a593Smuzhiyun static const unsigned int spi_ss2_pins[]	= { GPIOH_1 };
242*4882a593Smuzhiyun static const unsigned int spi_ss0_1_pins[]	= { GPIOH_3 };
243*4882a593Smuzhiyun static const unsigned int spi_miso_1_pins[]	= { GPIOH_4 };
244*4882a593Smuzhiyun static const unsigned int spi_mosi_1_pins[]	= { GPIOH_5 };
245*4882a593Smuzhiyun static const unsigned int spi_sclk_1_pins[]	= { GPIOH_6 };
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun static const unsigned int eth_txd3_pins[]	= { GPIOH_7 };
248*4882a593Smuzhiyun static const unsigned int eth_txd2_pins[]	= { GPIOH_8 };
249*4882a593Smuzhiyun static const unsigned int eth_tx_clk_pins[]	= { GPIOH_9 };
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun static const unsigned int i2c_sda_b1_pins[]	= { GPIOH_3 };
252*4882a593Smuzhiyun static const unsigned int i2c_sck_b1_pins[]	= { GPIOH_4 };
253*4882a593Smuzhiyun static const unsigned int i2c_sda_c1_pins[]	= { GPIOH_5 };
254*4882a593Smuzhiyun static const unsigned int i2c_sck_c1_pins[]	= { GPIOH_6 };
255*4882a593Smuzhiyun static const unsigned int i2c_sda_d1_pins[]	= { GPIOH_7 };
256*4882a593Smuzhiyun static const unsigned int i2c_sck_d1_pins[]	= { GPIOH_8 };
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun /* bank BOOT */
259*4882a593Smuzhiyun static const unsigned int nand_io_pins[] = {
260*4882a593Smuzhiyun 	BOOT_0, BOOT_1, BOOT_2, BOOT_3, BOOT_4, BOOT_5, BOOT_6, BOOT_7
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun static const unsigned int nand_io_ce0_pins[]	= { BOOT_8 };
263*4882a593Smuzhiyun static const unsigned int nand_io_ce1_pins[]	= { BOOT_9 };
264*4882a593Smuzhiyun static const unsigned int nand_io_rb0_pins[]	= { BOOT_10 };
265*4882a593Smuzhiyun static const unsigned int nand_ale_pins[]	= { BOOT_11 };
266*4882a593Smuzhiyun static const unsigned int nand_cle_pins[]	= { BOOT_12 };
267*4882a593Smuzhiyun static const unsigned int nand_wen_clk_pins[]	= { BOOT_13 };
268*4882a593Smuzhiyun static const unsigned int nand_ren_clk_pins[]	= { BOOT_14 };
269*4882a593Smuzhiyun static const unsigned int nand_dqs_15_pins[]	= { BOOT_15 };
270*4882a593Smuzhiyun static const unsigned int nand_dqs_18_pins[]	= { BOOT_18 };
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun static const unsigned int sdxc_d0_c_pins[]	= { BOOT_0};
273*4882a593Smuzhiyun static const unsigned int sdxc_d13_c_pins[]	= { BOOT_1, BOOT_2,
274*4882a593Smuzhiyun 						    BOOT_3 };
275*4882a593Smuzhiyun static const unsigned int sdxc_d47_c_pins[]	= { BOOT_4, BOOT_5,
276*4882a593Smuzhiyun 						    BOOT_6, BOOT_7 };
277*4882a593Smuzhiyun static const unsigned int sdxc_clk_c_pins[]	= { BOOT_8 };
278*4882a593Smuzhiyun static const unsigned int sdxc_cmd_c_pins[]	= { BOOT_10 };
279*4882a593Smuzhiyun static const unsigned int nor_d_pins[]		= { BOOT_11 };
280*4882a593Smuzhiyun static const unsigned int nor_q_pins[]		= { BOOT_12 };
281*4882a593Smuzhiyun static const unsigned int nor_c_pins[]		= { BOOT_13 };
282*4882a593Smuzhiyun static const unsigned int nor_cs_pins[]		= { BOOT_18 };
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun static const unsigned int sd_d0_c_pins[]	= { BOOT_0 };
285*4882a593Smuzhiyun static const unsigned int sd_d1_c_pins[]	= { BOOT_1 };
286*4882a593Smuzhiyun static const unsigned int sd_d2_c_pins[]	= { BOOT_2 };
287*4882a593Smuzhiyun static const unsigned int sd_d3_c_pins[]	= { BOOT_3 };
288*4882a593Smuzhiyun static const unsigned int sd_cmd_c_pins[]	= { BOOT_8 };
289*4882a593Smuzhiyun static const unsigned int sd_clk_c_pins[]	= { BOOT_10 };
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun /* bank CARD */
292*4882a593Smuzhiyun static const unsigned int sd_d1_b_pins[]	= { CARD_0 };
293*4882a593Smuzhiyun static const unsigned int sd_d0_b_pins[]	= { CARD_1 };
294*4882a593Smuzhiyun static const unsigned int sd_clk_b_pins[]	= { CARD_2 };
295*4882a593Smuzhiyun static const unsigned int sd_cmd_b_pins[]	= { CARD_3 };
296*4882a593Smuzhiyun static const unsigned int sd_d3_b_pins[]	= { CARD_4 };
297*4882a593Smuzhiyun static const unsigned int sd_d2_b_pins[]	= { CARD_5 };
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun static const unsigned int sdxc_d13_b_pins[]	= { CARD_0,  CARD_4,
300*4882a593Smuzhiyun 						    CARD_5 };
301*4882a593Smuzhiyun static const unsigned int sdxc_d0_b_pins[]	= { CARD_1 };
302*4882a593Smuzhiyun static const unsigned int sdxc_clk_b_pins[]	= { CARD_2 };
303*4882a593Smuzhiyun static const unsigned int sdxc_cmd_b_pins[]	= { CARD_3 };
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun /* bank AO */
306*4882a593Smuzhiyun static const unsigned int uart_tx_ao_a_pins[]	= { GPIOAO_0 };
307*4882a593Smuzhiyun static const unsigned int uart_rx_ao_a_pins[]	= { GPIOAO_1 };
308*4882a593Smuzhiyun static const unsigned int uart_cts_ao_a_pins[]	= { GPIOAO_2 };
309*4882a593Smuzhiyun static const unsigned int uart_rts_ao_a_pins[]	= { GPIOAO_3 };
310*4882a593Smuzhiyun static const unsigned int i2c_mst_sck_ao_pins[] = { GPIOAO_4 };
311*4882a593Smuzhiyun static const unsigned int i2c_mst_sda_ao_pins[] = { GPIOAO_5 };
312*4882a593Smuzhiyun static const unsigned int clk_32k_in_out_pins[]	= { GPIOAO_6 };
313*4882a593Smuzhiyun static const unsigned int remote_input_pins[]	= { GPIOAO_7 };
314*4882a593Smuzhiyun static const unsigned int hdmi_cec_1_pins[]	= { GPIOAO_12 };
315*4882a593Smuzhiyun static const unsigned int ir_blaster_pins[]	= { GPIOAO_13 };
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun static const unsigned int pwm_c2_pins[]		= { GPIOAO_3 };
318*4882a593Smuzhiyun static const unsigned int i2c_sck_ao_pins[]	= { GPIOAO_4 };
319*4882a593Smuzhiyun static const unsigned int i2c_sda_ao_pins[]	= { GPIOAO_5 };
320*4882a593Smuzhiyun static const unsigned int ir_remote_out_pins[]	= { GPIOAO_7 };
321*4882a593Smuzhiyun static const unsigned int i2s_am_clk_out_pins[]	= { GPIOAO_8 };
322*4882a593Smuzhiyun static const unsigned int i2s_ao_clk_out_pins[]	= { GPIOAO_9 };
323*4882a593Smuzhiyun static const unsigned int i2s_lr_clk_out_pins[]	= { GPIOAO_10 };
324*4882a593Smuzhiyun static const unsigned int i2s_out_01_pins[]	= { GPIOAO_11 };
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun static const unsigned int uart_tx_ao_b0_pins[]	= { GPIOAO_0 };
327*4882a593Smuzhiyun static const unsigned int uart_rx_ao_b0_pins[]	= { GPIOAO_1 };
328*4882a593Smuzhiyun static const unsigned int uart_cts_ao_b_pins[]	= { GPIOAO_2 };
329*4882a593Smuzhiyun static const unsigned int uart_rts_ao_b_pins[]	= { GPIOAO_3 };
330*4882a593Smuzhiyun static const unsigned int uart_tx_ao_b1_pins[]	= { GPIOAO_4 };
331*4882a593Smuzhiyun static const unsigned int uart_rx_ao_b1_pins[]	= { GPIOAO_5 };
332*4882a593Smuzhiyun static const unsigned int spdif_out_1_pins[]	= { GPIOAO_6 };
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun static const unsigned int i2s_in_ch01_pins[]	= { GPIOAO_6 };
335*4882a593Smuzhiyun static const unsigned int i2s_ao_clk_in_pins[]	= { GPIOAO_9 };
336*4882a593Smuzhiyun static const unsigned int i2s_lr_clk_in_pins[]	= { GPIOAO_10 };
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun /* bank DIF */
339*4882a593Smuzhiyun static const unsigned int eth_rxd1_pins[]	= { DIF_0_P };
340*4882a593Smuzhiyun static const unsigned int eth_rxd0_pins[]	= { DIF_0_N };
341*4882a593Smuzhiyun static const unsigned int eth_rx_dv_pins[]	= { DIF_1_P };
342*4882a593Smuzhiyun static const unsigned int eth_rx_clk_pins[]	= { DIF_1_N };
343*4882a593Smuzhiyun static const unsigned int eth_txd0_1_pins[]	= { DIF_2_P };
344*4882a593Smuzhiyun static const unsigned int eth_txd1_1_pins[]	= { DIF_2_N };
345*4882a593Smuzhiyun static const unsigned int eth_rxd3_pins[]	= { DIF_2_P };
346*4882a593Smuzhiyun static const unsigned int eth_rxd2_pins[]	= { DIF_2_N };
347*4882a593Smuzhiyun static const unsigned int eth_tx_en_pins[]	= { DIF_3_P };
348*4882a593Smuzhiyun static const unsigned int eth_ref_clk_pins[]	= { DIF_3_N };
349*4882a593Smuzhiyun static const unsigned int eth_mdc_pins[]	= { DIF_4_P };
350*4882a593Smuzhiyun static const unsigned int eth_mdio_en_pins[]	= { DIF_4_N };
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun static struct meson_pmx_group meson8b_cbus_groups[] = {
353*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_0),
354*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_1),
355*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_2),
356*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_3),
357*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_4),
358*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_5),
359*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_6),
360*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_7),
361*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_8),
362*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_9),
363*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_10),
364*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_11),
365*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_16),
366*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_17),
367*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_18),
368*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_19),
369*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_20),
370*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_21),
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	GPIO_GROUP(GPIOY_0),
373*4882a593Smuzhiyun 	GPIO_GROUP(GPIOY_1),
374*4882a593Smuzhiyun 	GPIO_GROUP(GPIOY_3),
375*4882a593Smuzhiyun 	GPIO_GROUP(GPIOY_6),
376*4882a593Smuzhiyun 	GPIO_GROUP(GPIOY_7),
377*4882a593Smuzhiyun 	GPIO_GROUP(GPIOY_8),
378*4882a593Smuzhiyun 	GPIO_GROUP(GPIOY_9),
379*4882a593Smuzhiyun 	GPIO_GROUP(GPIOY_10),
380*4882a593Smuzhiyun 	GPIO_GROUP(GPIOY_11),
381*4882a593Smuzhiyun 	GPIO_GROUP(GPIOY_12),
382*4882a593Smuzhiyun 	GPIO_GROUP(GPIOY_13),
383*4882a593Smuzhiyun 	GPIO_GROUP(GPIOY_14),
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_9),
386*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_24),
387*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_25),
388*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_26),
389*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_27),
390*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_28),
391*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_29),
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	GPIO_GROUP(GPIOH_0),
394*4882a593Smuzhiyun 	GPIO_GROUP(GPIOH_1),
395*4882a593Smuzhiyun 	GPIO_GROUP(GPIOH_2),
396*4882a593Smuzhiyun 	GPIO_GROUP(GPIOH_3),
397*4882a593Smuzhiyun 	GPIO_GROUP(GPIOH_4),
398*4882a593Smuzhiyun 	GPIO_GROUP(GPIOH_5),
399*4882a593Smuzhiyun 	GPIO_GROUP(GPIOH_6),
400*4882a593Smuzhiyun 	GPIO_GROUP(GPIOH_7),
401*4882a593Smuzhiyun 	GPIO_GROUP(GPIOH_8),
402*4882a593Smuzhiyun 	GPIO_GROUP(GPIOH_9),
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	GPIO_GROUP(CARD_0),
405*4882a593Smuzhiyun 	GPIO_GROUP(CARD_1),
406*4882a593Smuzhiyun 	GPIO_GROUP(CARD_2),
407*4882a593Smuzhiyun 	GPIO_GROUP(CARD_3),
408*4882a593Smuzhiyun 	GPIO_GROUP(CARD_4),
409*4882a593Smuzhiyun 	GPIO_GROUP(CARD_5),
410*4882a593Smuzhiyun 	GPIO_GROUP(CARD_6),
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	GPIO_GROUP(BOOT_0),
413*4882a593Smuzhiyun 	GPIO_GROUP(BOOT_1),
414*4882a593Smuzhiyun 	GPIO_GROUP(BOOT_2),
415*4882a593Smuzhiyun 	GPIO_GROUP(BOOT_3),
416*4882a593Smuzhiyun 	GPIO_GROUP(BOOT_4),
417*4882a593Smuzhiyun 	GPIO_GROUP(BOOT_5),
418*4882a593Smuzhiyun 	GPIO_GROUP(BOOT_6),
419*4882a593Smuzhiyun 	GPIO_GROUP(BOOT_7),
420*4882a593Smuzhiyun 	GPIO_GROUP(BOOT_8),
421*4882a593Smuzhiyun 	GPIO_GROUP(BOOT_9),
422*4882a593Smuzhiyun 	GPIO_GROUP(BOOT_10),
423*4882a593Smuzhiyun 	GPIO_GROUP(BOOT_11),
424*4882a593Smuzhiyun 	GPIO_GROUP(BOOT_12),
425*4882a593Smuzhiyun 	GPIO_GROUP(BOOT_13),
426*4882a593Smuzhiyun 	GPIO_GROUP(BOOT_14),
427*4882a593Smuzhiyun 	GPIO_GROUP(BOOT_15),
428*4882a593Smuzhiyun 	GPIO_GROUP(BOOT_16),
429*4882a593Smuzhiyun 	GPIO_GROUP(BOOT_17),
430*4882a593Smuzhiyun 	GPIO_GROUP(BOOT_18),
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	GPIO_GROUP(DIF_0_P),
433*4882a593Smuzhiyun 	GPIO_GROUP(DIF_0_N),
434*4882a593Smuzhiyun 	GPIO_GROUP(DIF_1_P),
435*4882a593Smuzhiyun 	GPIO_GROUP(DIF_1_N),
436*4882a593Smuzhiyun 	GPIO_GROUP(DIF_2_P),
437*4882a593Smuzhiyun 	GPIO_GROUP(DIF_2_N),
438*4882a593Smuzhiyun 	GPIO_GROUP(DIF_3_P),
439*4882a593Smuzhiyun 	GPIO_GROUP(DIF_3_N),
440*4882a593Smuzhiyun 	GPIO_GROUP(DIF_4_P),
441*4882a593Smuzhiyun 	GPIO_GROUP(DIF_4_N),
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	/* bank X */
444*4882a593Smuzhiyun 	GROUP(sd_d0_a,		8,	5),
445*4882a593Smuzhiyun 	GROUP(sd_d1_a,		8,	4),
446*4882a593Smuzhiyun 	GROUP(sd_d2_a,		8,	3),
447*4882a593Smuzhiyun 	GROUP(sd_d3_a,		8,	2),
448*4882a593Smuzhiyun 	GROUP(sdxc_d0_0_a,	5,	29),
449*4882a593Smuzhiyun 	GROUP(sdxc_d47_a,	5,	12),
450*4882a593Smuzhiyun 	GROUP(sdxc_d13_0_a,	5,	28),
451*4882a593Smuzhiyun 	GROUP(sd_clk_a,		8,	1),
452*4882a593Smuzhiyun 	GROUP(sd_cmd_a,		8,	0),
453*4882a593Smuzhiyun 	GROUP(xtal_32k_out,	3,	22),
454*4882a593Smuzhiyun 	GROUP(xtal_24m_out,	3,	20),
455*4882a593Smuzhiyun 	GROUP(uart_tx_b0,	4,	9),
456*4882a593Smuzhiyun 	GROUP(uart_rx_b0,	4,	8),
457*4882a593Smuzhiyun 	GROUP(uart_cts_b0,	4,	7),
458*4882a593Smuzhiyun 	GROUP(uart_rts_b0,	4,	6),
459*4882a593Smuzhiyun 	GROUP(sdxc_d0_1_a,	5,	14),
460*4882a593Smuzhiyun 	GROUP(sdxc_d13_1_a,	5,	13),
461*4882a593Smuzhiyun 	GROUP(pcm_out_a,	3,	30),
462*4882a593Smuzhiyun 	GROUP(pcm_in_a,		3,	29),
463*4882a593Smuzhiyun 	GROUP(pcm_fs_a,		3,	28),
464*4882a593Smuzhiyun 	GROUP(pcm_clk_a,	3,	27),
465*4882a593Smuzhiyun 	GROUP(sdxc_clk_a,	5,	11),
466*4882a593Smuzhiyun 	GROUP(sdxc_cmd_a,	5,	10),
467*4882a593Smuzhiyun 	GROUP(pwm_vs_0,		7,	31),
468*4882a593Smuzhiyun 	GROUP(pwm_e,		9,	19),
469*4882a593Smuzhiyun 	GROUP(pwm_vs_1,		7,	30),
470*4882a593Smuzhiyun 	GROUP(uart_tx_a,	4,	17),
471*4882a593Smuzhiyun 	GROUP(uart_rx_a,	4,	16),
472*4882a593Smuzhiyun 	GROUP(uart_cts_a,	4,	15),
473*4882a593Smuzhiyun 	GROUP(uart_rts_a,	4,	14),
474*4882a593Smuzhiyun 	GROUP(uart_tx_b1,	6,	19),
475*4882a593Smuzhiyun 	GROUP(uart_rx_b1,	6,	18),
476*4882a593Smuzhiyun 	GROUP(uart_cts_b1,	6,	17),
477*4882a593Smuzhiyun 	GROUP(uart_rts_b1,	6,	16),
478*4882a593Smuzhiyun 	GROUP(iso7816_0_clk,	5,	9),
479*4882a593Smuzhiyun 	GROUP(iso7816_0_data,	5,	8),
480*4882a593Smuzhiyun 	GROUP(spi_sclk_0,	4,	22),
481*4882a593Smuzhiyun 	GROUP(spi_miso_0,	4,	24),
482*4882a593Smuzhiyun 	GROUP(spi_mosi_0,	4,	23),
483*4882a593Smuzhiyun 	GROUP(iso7816_det,	4,	21),
484*4882a593Smuzhiyun 	GROUP(iso7816_reset,	4,	20),
485*4882a593Smuzhiyun 	GROUP(iso7816_1_clk,	4,	19),
486*4882a593Smuzhiyun 	GROUP(iso7816_1_data,	4,	18),
487*4882a593Smuzhiyun 	GROUP(spi_ss0_0,	4,	25),
488*4882a593Smuzhiyun 	GROUP(tsin_clk_b,	3,	6),
489*4882a593Smuzhiyun 	GROUP(tsin_sop_b,	3,	7),
490*4882a593Smuzhiyun 	GROUP(tsin_d0_b,	3,	8),
491*4882a593Smuzhiyun 	GROUP(pwm_b,		2,	3),
492*4882a593Smuzhiyun 	GROUP(i2c_sda_d0,	4,	5),
493*4882a593Smuzhiyun 	GROUP(i2c_sck_d0,	4,	4),
494*4882a593Smuzhiyun 	GROUP(tsin_d_valid_b,	3,	9),
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	/* bank Y */
497*4882a593Smuzhiyun 	GROUP(tsin_d_valid_a,	3,	2),
498*4882a593Smuzhiyun 	GROUP(tsin_sop_a,	3,	1),
499*4882a593Smuzhiyun 	GROUP(tsin_d17_a,	3,	5),
500*4882a593Smuzhiyun 	GROUP(tsin_clk_a,	3,	0),
501*4882a593Smuzhiyun 	GROUP(tsin_d0_a,	3,	4),
502*4882a593Smuzhiyun 	GROUP(spdif_out_0,	1,	7),
503*4882a593Smuzhiyun 	GROUP(xtal_24m,		3,	18),
504*4882a593Smuzhiyun 	GROUP(iso7816_2_clk,	5,	7),
505*4882a593Smuzhiyun 	GROUP(iso7816_2_data,	5,	6),
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	/* bank DV */
508*4882a593Smuzhiyun 	GROUP(pwm_d,		3,	26),
509*4882a593Smuzhiyun 	GROUP(pwm_c0,		3,	25),
510*4882a593Smuzhiyun 	GROUP(pwm_vs_2,		7,	28),
511*4882a593Smuzhiyun 	GROUP(pwm_vs_3,		7,	27),
512*4882a593Smuzhiyun 	GROUP(pwm_vs_4,		7,	26),
513*4882a593Smuzhiyun 	GROUP(xtal24_out,	7,	25),
514*4882a593Smuzhiyun 	GROUP(uart_tx_c,	6,	23),
515*4882a593Smuzhiyun 	GROUP(uart_rx_c,	6,	22),
516*4882a593Smuzhiyun 	GROUP(uart_cts_c,	6,	21),
517*4882a593Smuzhiyun 	GROUP(uart_rts_c,	6,	20),
518*4882a593Smuzhiyun 	GROUP(pwm_c1,		3,	24),
519*4882a593Smuzhiyun 	GROUP(i2c_sda_a,	9,	31),
520*4882a593Smuzhiyun 	GROUP(i2c_sck_a,	9,	30),
521*4882a593Smuzhiyun 	GROUP(i2c_sda_b0,	9,	29),
522*4882a593Smuzhiyun 	GROUP(i2c_sck_b0,	9,	28),
523*4882a593Smuzhiyun 	GROUP(i2c_sda_c0,	9,	27),
524*4882a593Smuzhiyun 	GROUP(i2c_sck_c0,	9,	26),
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	/* bank H */
527*4882a593Smuzhiyun 	GROUP(hdmi_hpd,		1,	26),
528*4882a593Smuzhiyun 	GROUP(hdmi_sda,		1,	25),
529*4882a593Smuzhiyun 	GROUP(hdmi_scl,		1,	24),
530*4882a593Smuzhiyun 	GROUP(hdmi_cec_0,	1,	23),
531*4882a593Smuzhiyun 	GROUP(eth_txd1_0,	7,	21),
532*4882a593Smuzhiyun 	GROUP(eth_txd0_0,	7,	20),
533*4882a593Smuzhiyun 	GROUP(clk_24m_out,	4,	1),
534*4882a593Smuzhiyun 	GROUP(spi_ss1,		8,	11),
535*4882a593Smuzhiyun 	GROUP(spi_ss2,		8,	12),
536*4882a593Smuzhiyun 	GROUP(spi_ss0_1,	9,	13),
537*4882a593Smuzhiyun 	GROUP(spi_miso_1,	9,	12),
538*4882a593Smuzhiyun 	GROUP(spi_mosi_1,	9,	11),
539*4882a593Smuzhiyun 	GROUP(spi_sclk_1,	9,	10),
540*4882a593Smuzhiyun 	GROUP(eth_rxd3_h,	6,	15),
541*4882a593Smuzhiyun 	GROUP(eth_rxd2_h,	6,	14),
542*4882a593Smuzhiyun 	GROUP(eth_txd3,		6,	13),
543*4882a593Smuzhiyun 	GROUP(eth_txd2,		6,	12),
544*4882a593Smuzhiyun 	GROUP(eth_tx_clk,	6,	11),
545*4882a593Smuzhiyun 	GROUP(i2c_sda_b1,	5,	27),
546*4882a593Smuzhiyun 	GROUP(i2c_sck_b1,	5,	26),
547*4882a593Smuzhiyun 	GROUP(i2c_sda_c1,	5,	25),
548*4882a593Smuzhiyun 	GROUP(i2c_sck_c1,	5,	24),
549*4882a593Smuzhiyun 	GROUP(i2c_sda_d1,	4,	3),
550*4882a593Smuzhiyun 	GROUP(i2c_sck_d1,	4,	2),
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	/* bank BOOT */
553*4882a593Smuzhiyun 	GROUP(nand_io,		2,	26),
554*4882a593Smuzhiyun 	GROUP(nand_io_ce0,	2,	25),
555*4882a593Smuzhiyun 	GROUP(nand_io_ce1,	2,	24),
556*4882a593Smuzhiyun 	GROUP(nand_io_rb0,	2,	17),
557*4882a593Smuzhiyun 	GROUP(nand_ale,		2,	21),
558*4882a593Smuzhiyun 	GROUP(nand_cle,		2,	20),
559*4882a593Smuzhiyun 	GROUP(nand_wen_clk,	2,	19),
560*4882a593Smuzhiyun 	GROUP(nand_ren_clk,	2,	18),
561*4882a593Smuzhiyun 	GROUP(nand_dqs_15,	2,	27),
562*4882a593Smuzhiyun 	GROUP(nand_dqs_18,	2,	28),
563*4882a593Smuzhiyun 	GROUP(sdxc_d0_c,	4,	30),
564*4882a593Smuzhiyun 	GROUP(sdxc_d13_c,	4,	29),
565*4882a593Smuzhiyun 	GROUP(sdxc_d47_c,	4,	28),
566*4882a593Smuzhiyun 	GROUP(sdxc_clk_c,	7,	19),
567*4882a593Smuzhiyun 	GROUP(sdxc_cmd_c,	7,	18),
568*4882a593Smuzhiyun 	GROUP(nor_d,		5,	1),
569*4882a593Smuzhiyun 	GROUP(nor_q,		5,	3),
570*4882a593Smuzhiyun 	GROUP(nor_c,		5,	2),
571*4882a593Smuzhiyun 	GROUP(nor_cs,		5,	0),
572*4882a593Smuzhiyun 	GROUP(sd_d0_c,		6,	29),
573*4882a593Smuzhiyun 	GROUP(sd_d1_c,		6,	28),
574*4882a593Smuzhiyun 	GROUP(sd_d2_c,		6,	27),
575*4882a593Smuzhiyun 	GROUP(sd_d3_c,		6,	26),
576*4882a593Smuzhiyun 	GROUP(sd_cmd_c,		6,	30),
577*4882a593Smuzhiyun 	GROUP(sd_clk_c,		6,	31),
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	/* bank CARD */
580*4882a593Smuzhiyun 	GROUP(sd_d1_b,		2,	14),
581*4882a593Smuzhiyun 	GROUP(sd_d0_b,		2,	15),
582*4882a593Smuzhiyun 	GROUP(sd_clk_b,		2,	11),
583*4882a593Smuzhiyun 	GROUP(sd_cmd_b,		2,	10),
584*4882a593Smuzhiyun 	GROUP(sd_d3_b,		2,	12),
585*4882a593Smuzhiyun 	GROUP(sd_d2_b,		2,	13),
586*4882a593Smuzhiyun 	GROUP(sdxc_d13_b,	2,	6),
587*4882a593Smuzhiyun 	GROUP(sdxc_d0_b,	2,	7),
588*4882a593Smuzhiyun 	GROUP(sdxc_clk_b,	2,	5),
589*4882a593Smuzhiyun 	GROUP(sdxc_cmd_b,	2,	4),
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	/* bank DIF */
592*4882a593Smuzhiyun 	GROUP(eth_rxd1,		6,	0),
593*4882a593Smuzhiyun 	GROUP(eth_rxd0,		6,	1),
594*4882a593Smuzhiyun 	GROUP(eth_rx_dv,	6,	2),
595*4882a593Smuzhiyun 	GROUP(eth_rx_clk,	6,	3),
596*4882a593Smuzhiyun 	GROUP(eth_txd0_1,	6,	4),
597*4882a593Smuzhiyun 	GROUP(eth_txd1_1,	6,	5),
598*4882a593Smuzhiyun 	GROUP(eth_tx_en,	6,	6),
599*4882a593Smuzhiyun 	GROUP(eth_ref_clk,	6,	8),
600*4882a593Smuzhiyun 	GROUP(eth_mdc,		6,	9),
601*4882a593Smuzhiyun 	GROUP(eth_mdio_en,	6,	10),
602*4882a593Smuzhiyun 	GROUP(eth_rxd3,		7,	22),
603*4882a593Smuzhiyun 	GROUP(eth_rxd2,		7,	23),
604*4882a593Smuzhiyun };
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun static struct meson_pmx_group meson8b_aobus_groups[] = {
607*4882a593Smuzhiyun 	GPIO_GROUP(GPIOAO_0),
608*4882a593Smuzhiyun 	GPIO_GROUP(GPIOAO_1),
609*4882a593Smuzhiyun 	GPIO_GROUP(GPIOAO_2),
610*4882a593Smuzhiyun 	GPIO_GROUP(GPIOAO_3),
611*4882a593Smuzhiyun 	GPIO_GROUP(GPIOAO_4),
612*4882a593Smuzhiyun 	GPIO_GROUP(GPIOAO_5),
613*4882a593Smuzhiyun 	GPIO_GROUP(GPIOAO_6),
614*4882a593Smuzhiyun 	GPIO_GROUP(GPIOAO_7),
615*4882a593Smuzhiyun 	GPIO_GROUP(GPIOAO_8),
616*4882a593Smuzhiyun 	GPIO_GROUP(GPIOAO_9),
617*4882a593Smuzhiyun 	GPIO_GROUP(GPIOAO_10),
618*4882a593Smuzhiyun 	GPIO_GROUP(GPIOAO_11),
619*4882a593Smuzhiyun 	GPIO_GROUP(GPIOAO_12),
620*4882a593Smuzhiyun 	GPIO_GROUP(GPIOAO_13),
621*4882a593Smuzhiyun 	GPIO_GROUP(GPIO_BSD_EN),
622*4882a593Smuzhiyun 	GPIO_GROUP(GPIO_TEST_N),
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	/* bank AO */
625*4882a593Smuzhiyun 	GROUP(uart_tx_ao_a,	0,	12),
626*4882a593Smuzhiyun 	GROUP(uart_rx_ao_a,	0,	11),
627*4882a593Smuzhiyun 	GROUP(uart_cts_ao_a,	0,	10),
628*4882a593Smuzhiyun 	GROUP(uart_rts_ao_a,	0,	9),
629*4882a593Smuzhiyun 	GROUP(i2c_mst_sck_ao,	0,	6),
630*4882a593Smuzhiyun 	GROUP(i2c_mst_sda_ao,	0,	5),
631*4882a593Smuzhiyun 	GROUP(clk_32k_in_out,	0,	18),
632*4882a593Smuzhiyun 	GROUP(remote_input,	0,	0),
633*4882a593Smuzhiyun 	GROUP(hdmi_cec_1,	0,	17),
634*4882a593Smuzhiyun 	GROUP(ir_blaster,	0,	31),
635*4882a593Smuzhiyun 	GROUP(pwm_c2,		0,	22),
636*4882a593Smuzhiyun 	GROUP(i2c_sck_ao,	0,	2),
637*4882a593Smuzhiyun 	GROUP(i2c_sda_ao,	0,	1),
638*4882a593Smuzhiyun 	GROUP(ir_remote_out,	0,	21),
639*4882a593Smuzhiyun 	GROUP(i2s_am_clk_out,	0,	30),
640*4882a593Smuzhiyun 	GROUP(i2s_ao_clk_out,	0,	29),
641*4882a593Smuzhiyun 	GROUP(i2s_lr_clk_out,	0,	28),
642*4882a593Smuzhiyun 	GROUP(i2s_out_01,	0,	27),
643*4882a593Smuzhiyun 	GROUP(uart_tx_ao_b0,	0,	26),
644*4882a593Smuzhiyun 	GROUP(uart_rx_ao_b0,	0,	25),
645*4882a593Smuzhiyun 	GROUP(uart_cts_ao_b,	0,	8),
646*4882a593Smuzhiyun 	GROUP(uart_rts_ao_b,	0,	7),
647*4882a593Smuzhiyun 	GROUP(uart_tx_ao_b1,	0,	24),
648*4882a593Smuzhiyun 	GROUP(uart_rx_ao_b1,	0,	23),
649*4882a593Smuzhiyun 	GROUP(spdif_out_1,	0,	16),
650*4882a593Smuzhiyun 	GROUP(i2s_in_ch01,	0,	13),
651*4882a593Smuzhiyun 	GROUP(i2s_ao_clk_in,	0,	15),
652*4882a593Smuzhiyun 	GROUP(i2s_lr_clk_in,	0,	14),
653*4882a593Smuzhiyun };
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun static const char * const gpio_periphs_groups[] = {
656*4882a593Smuzhiyun 	"GPIOX_0", "GPIOX_1", "GPIOX_2", "GPIOX_3", "GPIOX_4",
657*4882a593Smuzhiyun 	"GPIOX_5", "GPIOX_6", "GPIOX_7", "GPIOX_8", "GPIOX_9",
658*4882a593Smuzhiyun 	"GPIOX_10", "GPIOX_11", "GPIOX_16", "GPIOX_17", "GPIOX_18",
659*4882a593Smuzhiyun 	"GPIOX_19", "GPIOX_20", "GPIOX_21",
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	"GPIOY_0", "GPIOY_1", "GPIOY_3", "GPIOY_6", "GPIOY_7",
662*4882a593Smuzhiyun 	"GPIOY_8", "GPIOY_9", "GPIOY_10", "GPIOY_11", "GPIOY_12",
663*4882a593Smuzhiyun 	"GPIOY_13", "GPIOY_14",
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	"GPIODV_9", "GPIODV_24", "GPIODV_25", "GPIODV_26",
666*4882a593Smuzhiyun 	"GPIODV_27", "GPIODV_28", "GPIODV_29",
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	"GPIOH_0", "GPIOH_1", "GPIOH_2", "GPIOH_3", "GPIOH_4",
669*4882a593Smuzhiyun 	"GPIOH_5", "GPIOH_6", "GPIOH_7", "GPIOH_8", "GPIOH_9",
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	"CARD_0", "CARD_1", "CARD_2", "CARD_3", "CARD_4",
672*4882a593Smuzhiyun 	"CARD_5", "CARD_6",
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	"BOOT_0", "BOOT_1", "BOOT_2", "BOOT_3", "BOOT_4",
675*4882a593Smuzhiyun 	"BOOT_5", "BOOT_6", "BOOT_7", "BOOT_8", "BOOT_9",
676*4882a593Smuzhiyun 	"BOOT_10", "BOOT_11", "BOOT_12", "BOOT_13", "BOOT_14",
677*4882a593Smuzhiyun 	"BOOT_15", "BOOT_16", "BOOT_17", "BOOT_18",
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	"DIF_0_P", "DIF_0_N", "DIF_1_P", "DIF_1_N",
680*4882a593Smuzhiyun 	"DIF_2_P", "DIF_2_N", "DIF_3_P", "DIF_3_N",
681*4882a593Smuzhiyun 	"DIF_4_P", "DIF_4_N"
682*4882a593Smuzhiyun };
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun static const char * const gpio_aobus_groups[] = {
685*4882a593Smuzhiyun 	"GPIOAO_0", "GPIOAO_1", "GPIOAO_2", "GPIOAO_3",
686*4882a593Smuzhiyun 	"GPIOAO_4", "GPIOAO_5", "GPIOAO_6", "GPIOAO_7",
687*4882a593Smuzhiyun 	"GPIOAO_8", "GPIOAO_9", "GPIOAO_10", "GPIOAO_11",
688*4882a593Smuzhiyun 	"GPIOAO_12", "GPIOAO_13", "GPIO_BSD_EN", "GPIO_TEST_N"
689*4882a593Smuzhiyun };
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun static const char * const sd_a_groups[] = {
692*4882a593Smuzhiyun 	"sd_d0_a", "sd_d1_a", "sd_d2_a", "sd_d3_a", "sd_clk_a",
693*4882a593Smuzhiyun 	"sd_cmd_a"
694*4882a593Smuzhiyun };
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun static const char * const sdxc_a_groups[] = {
697*4882a593Smuzhiyun 	"sdxc_d0_0_a", "sdxc_d13_0_a", "sdxc_d47_a", "sdxc_clk_a",
698*4882a593Smuzhiyun 	"sdxc_cmd_a", "sdxc_d0_1_a", "sdxc_d13_1_a"
699*4882a593Smuzhiyun };
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun static const char * const pcm_a_groups[] = {
702*4882a593Smuzhiyun 	"pcm_out_a", "pcm_in_a", "pcm_fs_a", "pcm_clk_a"
703*4882a593Smuzhiyun };
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun static const char * const uart_a_groups[] = {
706*4882a593Smuzhiyun 	"uart_tx_a", "uart_rx_a", "uart_cts_a", "uart_rts_a"
707*4882a593Smuzhiyun };
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun static const char * const uart_b_groups[] = {
710*4882a593Smuzhiyun 	"uart_tx_b0", "uart_rx_b0", "uart_cts_b0", "uart_rts_b0",
711*4882a593Smuzhiyun 	"uart_tx_b1", "uart_rx_b1", "uart_cts_b1", "uart_rts_b1"
712*4882a593Smuzhiyun };
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun static const char * const iso7816_groups[] = {
715*4882a593Smuzhiyun 	"iso7816_det", "iso7816_reset", "iso7816_0_clk", "iso7816_0_data",
716*4882a593Smuzhiyun 	"iso7816_1_clk", "iso7816_1_data", "iso7816_2_clk", "iso7816_2_data"
717*4882a593Smuzhiyun };
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun static const char * const i2c_d_groups[] = {
720*4882a593Smuzhiyun 	"i2c_sda_d0", "i2c_sck_d0", "i2c_sda_d1", "i2c_sck_d1"
721*4882a593Smuzhiyun };
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun static const char * const xtal_groups[] = {
724*4882a593Smuzhiyun 	"xtal_32k_out", "xtal_24m_out", "xtal_24m", "xtal24_out"
725*4882a593Smuzhiyun };
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun static const char * const uart_c_groups[] = {
728*4882a593Smuzhiyun 	"uart_tx_c", "uart_rx_c", "uart_cts_c", "uart_rts_c"
729*4882a593Smuzhiyun };
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun static const char * const i2c_c_groups[] = {
732*4882a593Smuzhiyun 	"i2c_sda_c0", "i2c_sck_c0", "i2c_sda_c1", "i2c_sck_c1"
733*4882a593Smuzhiyun };
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun static const char * const hdmi_groups[] = {
736*4882a593Smuzhiyun 	"hdmi_hpd", "hdmi_sda", "hdmi_scl", "hdmi_cec_0"
737*4882a593Smuzhiyun };
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun static const char * const hdmi_cec_groups[] = {
740*4882a593Smuzhiyun 	"hdmi_cec_1"
741*4882a593Smuzhiyun };
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun static const char * const spi_groups[] = {
744*4882a593Smuzhiyun 	"spi_ss0_0", "spi_miso_0", "spi_mosi_0", "spi_sclk_0",
745*4882a593Smuzhiyun 	"spi_ss0_1", "spi_ss1", "spi_sclk_1", "spi_mosi_1",
746*4882a593Smuzhiyun 	"spi_miso_1", "spi_ss2"
747*4882a593Smuzhiyun };
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun static const char * const ethernet_groups[] = {
750*4882a593Smuzhiyun 	"eth_tx_clk", "eth_tx_en", "eth_txd1_0", "eth_txd1_1",
751*4882a593Smuzhiyun 	"eth_txd0_0", "eth_txd0_1", "eth_rx_clk", "eth_rx_dv",
752*4882a593Smuzhiyun 	"eth_rxd1", "eth_rxd0", "eth_mdio_en", "eth_mdc", "eth_ref_clk",
753*4882a593Smuzhiyun 	"eth_txd2", "eth_txd3", "eth_rxd3", "eth_rxd2",
754*4882a593Smuzhiyun 	"eth_rxd3_h", "eth_rxd2_h"
755*4882a593Smuzhiyun };
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun static const char * const i2c_a_groups[] = {
758*4882a593Smuzhiyun 	"i2c_sda_a", "i2c_sck_a",
759*4882a593Smuzhiyun };
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun static const char * const i2c_b_groups[] = {
762*4882a593Smuzhiyun 	"i2c_sda_b0", "i2c_sck_b0", "i2c_sda_b1", "i2c_sck_b1"
763*4882a593Smuzhiyun };
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun static const char * const sd_c_groups[] = {
766*4882a593Smuzhiyun 	"sd_d0_c", "sd_d1_c", "sd_d2_c", "sd_d3_c",
767*4882a593Smuzhiyun 	"sd_cmd_c", "sd_clk_c"
768*4882a593Smuzhiyun };
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun static const char * const sdxc_c_groups[] = {
771*4882a593Smuzhiyun 	"sdxc_d0_c", "sdxc_d13_c", "sdxc_d47_c", "sdxc_cmd_c",
772*4882a593Smuzhiyun 	"sdxc_clk_c"
773*4882a593Smuzhiyun };
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun static const char * const nand_groups[] = {
776*4882a593Smuzhiyun 	"nand_io", "nand_io_ce0", "nand_io_ce1",
777*4882a593Smuzhiyun 	"nand_io_rb0", "nand_ale", "nand_cle",
778*4882a593Smuzhiyun 	"nand_wen_clk", "nand_ren_clk", "nand_dqs_15",
779*4882a593Smuzhiyun 	"nand_dqs_18"
780*4882a593Smuzhiyun };
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun static const char * const nor_groups[] = {
783*4882a593Smuzhiyun 	"nor_d", "nor_q", "nor_c", "nor_cs"
784*4882a593Smuzhiyun };
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun static const char * const sd_b_groups[] = {
787*4882a593Smuzhiyun 	"sd_d1_b", "sd_d0_b", "sd_clk_b", "sd_cmd_b",
788*4882a593Smuzhiyun 	"sd_d3_b", "sd_d2_b"
789*4882a593Smuzhiyun };
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun static const char * const sdxc_b_groups[] = {
792*4882a593Smuzhiyun 	"sdxc_d13_b", "sdxc_d0_b", "sdxc_clk_b", "sdxc_cmd_b"
793*4882a593Smuzhiyun };
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun static const char * const uart_ao_groups[] = {
796*4882a593Smuzhiyun 	"uart_tx_ao_a", "uart_rx_ao_a", "uart_cts_ao_a", "uart_rts_ao_a"
797*4882a593Smuzhiyun };
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun static const char * const remote_groups[] = {
800*4882a593Smuzhiyun 	"remote_input", "ir_blaster", "ir_remote_out"
801*4882a593Smuzhiyun };
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun static const char * const i2c_slave_ao_groups[] = {
804*4882a593Smuzhiyun 	"i2c_sck_ao", "i2c_sda_ao"
805*4882a593Smuzhiyun };
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun static const char * const uart_ao_b_groups[] = {
808*4882a593Smuzhiyun 	"uart_tx_ao_b0", "uart_rx_ao_b0", "uart_tx_ao_b1", "uart_rx_ao_b1",
809*4882a593Smuzhiyun 	"uart_cts_ao_b", "uart_rts_ao_b"
810*4882a593Smuzhiyun };
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun static const char * const i2c_mst_ao_groups[] = {
813*4882a593Smuzhiyun 	"i2c_mst_sck_ao", "i2c_mst_sda_ao"
814*4882a593Smuzhiyun };
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun static const char * const clk_24m_groups[] = {
817*4882a593Smuzhiyun 	"clk_24m_out"
818*4882a593Smuzhiyun };
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun static const char * const clk_32k_groups[] = {
821*4882a593Smuzhiyun 	"clk_32k_in_out"
822*4882a593Smuzhiyun };
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun static const char * const spdif_0_groups[] = {
825*4882a593Smuzhiyun 	"spdif_out_0"
826*4882a593Smuzhiyun };
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun static const char * const spdif_1_groups[] = {
829*4882a593Smuzhiyun 	"spdif_out_1"
830*4882a593Smuzhiyun };
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun static const char * const i2s_groups[] = {
833*4882a593Smuzhiyun 	"i2s_am_clk_out", "i2s_ao_clk_out", "i2s_lr_clk_out",
834*4882a593Smuzhiyun 	"i2s_out_01", "i2s_in_ch01", "i2s_ao_clk_in",
835*4882a593Smuzhiyun 	"i2s_lr_clk_in"
836*4882a593Smuzhiyun };
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun static const char * const pwm_b_groups[] = {
839*4882a593Smuzhiyun 	"pwm_b"
840*4882a593Smuzhiyun };
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun static const char * const pwm_c_groups[] = {
843*4882a593Smuzhiyun 	"pwm_c0", "pwm_c1"
844*4882a593Smuzhiyun };
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun static const char * const pwm_c_ao_groups[] = {
847*4882a593Smuzhiyun 	"pwm_c2"
848*4882a593Smuzhiyun };
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun static const char * const pwm_d_groups[] = {
851*4882a593Smuzhiyun 	"pwm_d"
852*4882a593Smuzhiyun };
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun static const char * const pwm_e_groups[] = {
855*4882a593Smuzhiyun 	"pwm_e"
856*4882a593Smuzhiyun };
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun static const char * const pwm_vs_groups[] = {
859*4882a593Smuzhiyun 	"pwm_vs_0", "pwm_vs_1", "pwm_vs_2",
860*4882a593Smuzhiyun 	"pwm_vs_3", "pwm_vs_4"
861*4882a593Smuzhiyun };
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun static const char * const tsin_a_groups[] = {
864*4882a593Smuzhiyun 	"tsin_d0_a", "tsin_d17_a", "tsin_clk_a", "tsin_sop_a",
865*4882a593Smuzhiyun 	"tsin_d_valid_a"
866*4882a593Smuzhiyun };
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun static const char * const tsin_b_groups[] = {
869*4882a593Smuzhiyun 	"tsin_d0_b", "tsin_clk_b", "tsin_sop_b", "tsin_d_valid_b"
870*4882a593Smuzhiyun };
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun static struct meson_pmx_func meson8b_cbus_functions[] = {
873*4882a593Smuzhiyun 	FUNCTION(gpio_periphs),
874*4882a593Smuzhiyun 	FUNCTION(sd_a),
875*4882a593Smuzhiyun 	FUNCTION(sdxc_a),
876*4882a593Smuzhiyun 	FUNCTION(pcm_a),
877*4882a593Smuzhiyun 	FUNCTION(uart_a),
878*4882a593Smuzhiyun 	FUNCTION(uart_b),
879*4882a593Smuzhiyun 	FUNCTION(iso7816),
880*4882a593Smuzhiyun 	FUNCTION(i2c_d),
881*4882a593Smuzhiyun 	FUNCTION(xtal),
882*4882a593Smuzhiyun 	FUNCTION(uart_c),
883*4882a593Smuzhiyun 	FUNCTION(i2c_c),
884*4882a593Smuzhiyun 	FUNCTION(hdmi),
885*4882a593Smuzhiyun 	FUNCTION(spi),
886*4882a593Smuzhiyun 	FUNCTION(ethernet),
887*4882a593Smuzhiyun 	FUNCTION(i2c_a),
888*4882a593Smuzhiyun 	FUNCTION(i2c_b),
889*4882a593Smuzhiyun 	FUNCTION(sd_c),
890*4882a593Smuzhiyun 	FUNCTION(sdxc_c),
891*4882a593Smuzhiyun 	FUNCTION(nand),
892*4882a593Smuzhiyun 	FUNCTION(nor),
893*4882a593Smuzhiyun 	FUNCTION(sd_b),
894*4882a593Smuzhiyun 	FUNCTION(sdxc_b),
895*4882a593Smuzhiyun 	FUNCTION(spdif_0),
896*4882a593Smuzhiyun 	FUNCTION(pwm_b),
897*4882a593Smuzhiyun 	FUNCTION(pwm_c),
898*4882a593Smuzhiyun 	FUNCTION(pwm_d),
899*4882a593Smuzhiyun 	FUNCTION(pwm_e),
900*4882a593Smuzhiyun 	FUNCTION(pwm_vs),
901*4882a593Smuzhiyun 	FUNCTION(tsin_a),
902*4882a593Smuzhiyun 	FUNCTION(tsin_b),
903*4882a593Smuzhiyun 	FUNCTION(clk_24m),
904*4882a593Smuzhiyun };
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun static struct meson_pmx_func meson8b_aobus_functions[] = {
907*4882a593Smuzhiyun 	FUNCTION(gpio_aobus),
908*4882a593Smuzhiyun 	FUNCTION(uart_ao),
909*4882a593Smuzhiyun 	FUNCTION(uart_ao_b),
910*4882a593Smuzhiyun 	FUNCTION(i2c_slave_ao),
911*4882a593Smuzhiyun 	FUNCTION(i2c_mst_ao),
912*4882a593Smuzhiyun 	FUNCTION(i2s),
913*4882a593Smuzhiyun 	FUNCTION(remote),
914*4882a593Smuzhiyun 	FUNCTION(clk_32k),
915*4882a593Smuzhiyun 	FUNCTION(pwm_c_ao),
916*4882a593Smuzhiyun 	FUNCTION(spdif_1),
917*4882a593Smuzhiyun 	FUNCTION(hdmi_cec),
918*4882a593Smuzhiyun };
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun static struct meson_bank meson8b_cbus_banks[] = {
921*4882a593Smuzhiyun 	/*   name        first          last        irq       pullen   pull     dir      out      in   */
922*4882a593Smuzhiyun 	BANK("X0..11",	 GPIOX_0,	GPIOX_11,   97, 108,  4,  0,   4,  0,   0,  0,   1,  0,   2,  0),
923*4882a593Smuzhiyun 	BANK("X16..21",	 GPIOX_16,	GPIOX_21,  113, 118,  4, 16,   4, 16,   0, 16,   1, 16,   2, 16),
924*4882a593Smuzhiyun 	BANK("Y0..1",	 GPIOY_0,	GPIOY_1,    80,  81,  3,  0,   3,  0,   3,  0,   4,  0,   5,  0),
925*4882a593Smuzhiyun 	BANK("Y3",	 GPIOY_3,	GPIOY_3,    83,  83,  3,  3,   3,  3,   3,  3,   4,  3,   5,  3),
926*4882a593Smuzhiyun 	BANK("Y6..14",	 GPIOY_6,	GPIOY_14,   86,  94,  3,  6,   3,  6,   3,  6,   4,  6,   5,  6),
927*4882a593Smuzhiyun 	BANK("DV9",	 GPIODV_9,	GPIODV_9,   59,  59,  0,  9,   0,  9,   7,  9,   8,  9,   9,  9),
928*4882a593Smuzhiyun 	BANK("DV24..29", GPIODV_24,	GPIODV_29,  74,  79,  0, 24,   0, 24,   7, 24,   8, 24,   9, 24),
929*4882a593Smuzhiyun 	BANK("H",	 GPIOH_0,	GPIOH_9,    14,  23,  1, 16,   1, 16,   9, 19,  10, 19,  11, 19),
930*4882a593Smuzhiyun 	BANK("CARD",	 CARD_0,	CARD_6,     43,  49,  2, 20,   2, 20,   0, 22,   1, 22,   2, 22),
931*4882a593Smuzhiyun 	BANK("BOOT",	 BOOT_0,	BOOT_18,    24,  42,  2,  0,   2,  0,   9,  0,  10,  0,  11,  0),
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	/*
934*4882a593Smuzhiyun 	 * The following bank is not mentionned in the public datasheet
935*4882a593Smuzhiyun 	 * There is no information whether it can be used with the gpio
936*4882a593Smuzhiyun 	 * interrupt controller
937*4882a593Smuzhiyun 	 */
938*4882a593Smuzhiyun 	BANK("DIF",	 DIF_0_P,	DIF_4_N,    -1,  -1,  5,  8,   5,  8,  12, 12,  13, 12,  14, 12),
939*4882a593Smuzhiyun };
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun static struct meson_bank meson8b_aobus_banks[] = {
942*4882a593Smuzhiyun 	/*   name    first     lastc        irq    pullen  pull    dir     out     in  */
943*4882a593Smuzhiyun 	BANK("AO",   GPIOAO_0, GPIO_TEST_N, 0, 13, 0,  16, 0, 0,  0,  0,  0, 16,  1,  0),
944*4882a593Smuzhiyun };
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun static struct meson_pinctrl_data meson8b_cbus_pinctrl_data = {
947*4882a593Smuzhiyun 	.name		= "cbus-banks",
948*4882a593Smuzhiyun 	.pins		= meson8b_cbus_pins,
949*4882a593Smuzhiyun 	.groups		= meson8b_cbus_groups,
950*4882a593Smuzhiyun 	.funcs		= meson8b_cbus_functions,
951*4882a593Smuzhiyun 	.banks		= meson8b_cbus_banks,
952*4882a593Smuzhiyun 	.num_pins	= ARRAY_SIZE(meson8b_cbus_pins),
953*4882a593Smuzhiyun 	.num_groups	= ARRAY_SIZE(meson8b_cbus_groups),
954*4882a593Smuzhiyun 	.num_funcs	= ARRAY_SIZE(meson8b_cbus_functions),
955*4882a593Smuzhiyun 	.num_banks	= ARRAY_SIZE(meson8b_cbus_banks),
956*4882a593Smuzhiyun 	.pmx_ops	= &meson8_pmx_ops,
957*4882a593Smuzhiyun };
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun static struct meson_pinctrl_data meson8b_aobus_pinctrl_data = {
960*4882a593Smuzhiyun 	.name		= "aobus-banks",
961*4882a593Smuzhiyun 	.pins		= meson8b_aobus_pins,
962*4882a593Smuzhiyun 	.groups		= meson8b_aobus_groups,
963*4882a593Smuzhiyun 	.funcs		= meson8b_aobus_functions,
964*4882a593Smuzhiyun 	.banks		= meson8b_aobus_banks,
965*4882a593Smuzhiyun 	.num_pins	= ARRAY_SIZE(meson8b_aobus_pins),
966*4882a593Smuzhiyun 	.num_groups	= ARRAY_SIZE(meson8b_aobus_groups),
967*4882a593Smuzhiyun 	.num_funcs	= ARRAY_SIZE(meson8b_aobus_functions),
968*4882a593Smuzhiyun 	.num_banks	= ARRAY_SIZE(meson8b_aobus_banks),
969*4882a593Smuzhiyun 	.pmx_ops	= &meson8_pmx_ops,
970*4882a593Smuzhiyun 	.parse_dt	= &meson8_aobus_parse_dt_extra,
971*4882a593Smuzhiyun };
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun static const struct of_device_id meson8b_pinctrl_dt_match[] = {
974*4882a593Smuzhiyun 	{
975*4882a593Smuzhiyun 		.compatible = "amlogic,meson8b-cbus-pinctrl",
976*4882a593Smuzhiyun 		.data = &meson8b_cbus_pinctrl_data,
977*4882a593Smuzhiyun 	},
978*4882a593Smuzhiyun 	{
979*4882a593Smuzhiyun 		.compatible = "amlogic,meson8b-aobus-pinctrl",
980*4882a593Smuzhiyun 		.data = &meson8b_aobus_pinctrl_data,
981*4882a593Smuzhiyun 	},
982*4882a593Smuzhiyun 	{ },
983*4882a593Smuzhiyun };
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun static struct platform_driver meson8b_pinctrl_driver = {
986*4882a593Smuzhiyun 	.probe		= meson_pinctrl_probe,
987*4882a593Smuzhiyun 	.driver = {
988*4882a593Smuzhiyun 		.name	= "meson8b-pinctrl",
989*4882a593Smuzhiyun 		.of_match_table = meson8b_pinctrl_dt_match,
990*4882a593Smuzhiyun 	},
991*4882a593Smuzhiyun };
992*4882a593Smuzhiyun builtin_platform_driver(meson8b_pinctrl_driver);
993