xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/meson/pinctrl-meson.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Pin controller and GPIO driver for Amlogic Meson SoCs
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2014 Beniamino Galvani <b.galvani@gmail.com>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun /*
9*4882a593Smuzhiyun  * The available pins are organized in banks (A,B,C,D,E,X,Y,Z,AO,
10*4882a593Smuzhiyun  * BOOT,CARD for meson6, X,Y,DV,H,Z,AO,BOOT,CARD for meson8 and
11*4882a593Smuzhiyun  * X,Y,DV,H,AO,BOOT,CARD,DIF for meson8b) and each bank has a
12*4882a593Smuzhiyun  * variable number of pins.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * The AO bank is special because it belongs to the Always-On power
15*4882a593Smuzhiyun  * domain which can't be powered off; the bank also uses a set of
16*4882a593Smuzhiyun  * registers different from the other banks.
17*4882a593Smuzhiyun  *
18*4882a593Smuzhiyun  * For each pin controller there are 4 different register ranges that
19*4882a593Smuzhiyun  * control the following properties of the pins:
20*4882a593Smuzhiyun  *  1) pin muxing
21*4882a593Smuzhiyun  *  2) pull enable/disable
22*4882a593Smuzhiyun  *  3) pull up/down
23*4882a593Smuzhiyun  *  4) GPIO direction, output value, input value
24*4882a593Smuzhiyun  *
25*4882a593Smuzhiyun  * In some cases the register ranges for pull enable and pull
26*4882a593Smuzhiyun  * direction are the same and thus there are only 3 register ranges.
27*4882a593Smuzhiyun  *
28*4882a593Smuzhiyun  * Since Meson G12A SoC, the ao register ranges for gpio, pull enable
29*4882a593Smuzhiyun  * and pull direction are the same, so there are only 2 register ranges.
30*4882a593Smuzhiyun  *
31*4882a593Smuzhiyun  * For the pull and GPIO configuration every bank uses a contiguous
32*4882a593Smuzhiyun  * set of bits in the register sets described above; the same register
33*4882a593Smuzhiyun  * can be shared by more banks with different offsets.
34*4882a593Smuzhiyun  *
35*4882a593Smuzhiyun  * In addition to this there are some registers shared between all
36*4882a593Smuzhiyun  * banks that control the IRQ functionality. This feature is not
37*4882a593Smuzhiyun  * supported at the moment by the driver.
38*4882a593Smuzhiyun  */
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #include <linux/device.h>
41*4882a593Smuzhiyun #include <linux/gpio/driver.h>
42*4882a593Smuzhiyun #include <linux/init.h>
43*4882a593Smuzhiyun #include <linux/io.h>
44*4882a593Smuzhiyun #include <linux/of.h>
45*4882a593Smuzhiyun #include <linux/of_address.h>
46*4882a593Smuzhiyun #include <linux/of_device.h>
47*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
48*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
49*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
50*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
51*4882a593Smuzhiyun #include <linux/platform_device.h>
52*4882a593Smuzhiyun #include <linux/regmap.h>
53*4882a593Smuzhiyun #include <linux/seq_file.h>
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #include "../core.h"
56*4882a593Smuzhiyun #include "../pinctrl-utils.h"
57*4882a593Smuzhiyun #include "pinctrl-meson.h"
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun static const unsigned int meson_bit_strides[] = {
60*4882a593Smuzhiyun 	1, 1, 1, 1, 1, 2, 1
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun /**
64*4882a593Smuzhiyun  * meson_get_bank() - find the bank containing a given pin
65*4882a593Smuzhiyun  *
66*4882a593Smuzhiyun  * @pc:		the pinctrl instance
67*4882a593Smuzhiyun  * @pin:	the pin number
68*4882a593Smuzhiyun  * @bank:	the found bank
69*4882a593Smuzhiyun  *
70*4882a593Smuzhiyun  * Return:	0 on success, a negative value on error
71*4882a593Smuzhiyun  */
meson_get_bank(struct meson_pinctrl * pc,unsigned int pin,struct meson_bank ** bank)72*4882a593Smuzhiyun static int meson_get_bank(struct meson_pinctrl *pc, unsigned int pin,
73*4882a593Smuzhiyun 			  struct meson_bank **bank)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	int i;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	for (i = 0; i < pc->data->num_banks; i++) {
78*4882a593Smuzhiyun 		if (pin >= pc->data->banks[i].first &&
79*4882a593Smuzhiyun 		    pin <= pc->data->banks[i].last) {
80*4882a593Smuzhiyun 			*bank = &pc->data->banks[i];
81*4882a593Smuzhiyun 			return 0;
82*4882a593Smuzhiyun 		}
83*4882a593Smuzhiyun 	}
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	return -EINVAL;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun /**
89*4882a593Smuzhiyun  * meson_calc_reg_and_bit() - calculate register and bit for a pin
90*4882a593Smuzhiyun  *
91*4882a593Smuzhiyun  * @bank:	the bank containing the pin
92*4882a593Smuzhiyun  * @pin:	the pin number
93*4882a593Smuzhiyun  * @reg_type:	the type of register needed (pull-enable, pull, etc...)
94*4882a593Smuzhiyun  * @reg:	the computed register offset
95*4882a593Smuzhiyun  * @bit:	the computed bit
96*4882a593Smuzhiyun  */
meson_calc_reg_and_bit(struct meson_bank * bank,unsigned int pin,enum meson_reg_type reg_type,unsigned int * reg,unsigned int * bit)97*4882a593Smuzhiyun static void meson_calc_reg_and_bit(struct meson_bank *bank, unsigned int pin,
98*4882a593Smuzhiyun 				   enum meson_reg_type reg_type,
99*4882a593Smuzhiyun 				   unsigned int *reg, unsigned int *bit)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	struct meson_reg_desc *desc = &bank->regs[reg_type];
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	*bit = (desc->bit + pin - bank->first) * meson_bit_strides[reg_type];
104*4882a593Smuzhiyun 	*reg = (desc->reg + (*bit / 32)) * 4;
105*4882a593Smuzhiyun 	*bit &= 0x1f;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
meson_get_groups_count(struct pinctrl_dev * pcdev)108*4882a593Smuzhiyun static int meson_get_groups_count(struct pinctrl_dev *pcdev)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	return pc->data->num_groups;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
meson_get_group_name(struct pinctrl_dev * pcdev,unsigned selector)115*4882a593Smuzhiyun static const char *meson_get_group_name(struct pinctrl_dev *pcdev,
116*4882a593Smuzhiyun 					unsigned selector)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	return pc->data->groups[selector].name;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
meson_get_group_pins(struct pinctrl_dev * pcdev,unsigned selector,const unsigned ** pins,unsigned * num_pins)123*4882a593Smuzhiyun static int meson_get_group_pins(struct pinctrl_dev *pcdev, unsigned selector,
124*4882a593Smuzhiyun 				const unsigned **pins, unsigned *num_pins)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun 	struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	*pins = pc->data->groups[selector].pins;
129*4882a593Smuzhiyun 	*num_pins = pc->data->groups[selector].num_pins;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	return 0;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
meson_pin_dbg_show(struct pinctrl_dev * pcdev,struct seq_file * s,unsigned offset)134*4882a593Smuzhiyun static void meson_pin_dbg_show(struct pinctrl_dev *pcdev, struct seq_file *s,
135*4882a593Smuzhiyun 			       unsigned offset)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun 	seq_printf(s, " %s", dev_name(pcdev->dev));
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun static const struct pinctrl_ops meson_pctrl_ops = {
141*4882a593Smuzhiyun 	.get_groups_count	= meson_get_groups_count,
142*4882a593Smuzhiyun 	.get_group_name		= meson_get_group_name,
143*4882a593Smuzhiyun 	.get_group_pins		= meson_get_group_pins,
144*4882a593Smuzhiyun 	.dt_node_to_map		= pinconf_generic_dt_node_to_map_all,
145*4882a593Smuzhiyun 	.dt_free_map		= pinctrl_utils_free_map,
146*4882a593Smuzhiyun 	.pin_dbg_show		= meson_pin_dbg_show,
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun 
meson_pmx_get_funcs_count(struct pinctrl_dev * pcdev)149*4882a593Smuzhiyun int meson_pmx_get_funcs_count(struct pinctrl_dev *pcdev)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun 	struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	return pc->data->num_funcs;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(meson_pmx_get_funcs_count);
156*4882a593Smuzhiyun 
meson_pmx_get_func_name(struct pinctrl_dev * pcdev,unsigned selector)157*4882a593Smuzhiyun const char *meson_pmx_get_func_name(struct pinctrl_dev *pcdev,
158*4882a593Smuzhiyun 				    unsigned selector)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	return pc->data->funcs[selector].name;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(meson_pmx_get_func_name);
165*4882a593Smuzhiyun 
meson_pmx_get_groups(struct pinctrl_dev * pcdev,unsigned selector,const char * const ** groups,unsigned * const num_groups)166*4882a593Smuzhiyun int meson_pmx_get_groups(struct pinctrl_dev *pcdev, unsigned selector,
167*4882a593Smuzhiyun 			 const char * const **groups,
168*4882a593Smuzhiyun 			 unsigned * const num_groups)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	*groups = pc->data->funcs[selector].groups;
173*4882a593Smuzhiyun 	*num_groups = pc->data->funcs[selector].num_groups;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	return 0;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(meson_pmx_get_groups);
178*4882a593Smuzhiyun 
meson_pinconf_set_gpio_bit(struct meson_pinctrl * pc,unsigned int pin,unsigned int reg_type,bool arg)179*4882a593Smuzhiyun static int meson_pinconf_set_gpio_bit(struct meson_pinctrl *pc,
180*4882a593Smuzhiyun 				      unsigned int pin,
181*4882a593Smuzhiyun 				      unsigned int reg_type,
182*4882a593Smuzhiyun 				      bool arg)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun 	struct meson_bank *bank;
185*4882a593Smuzhiyun 	unsigned int reg, bit;
186*4882a593Smuzhiyun 	int ret;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	ret = meson_get_bank(pc, pin, &bank);
189*4882a593Smuzhiyun 	if (ret)
190*4882a593Smuzhiyun 		return ret;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	meson_calc_reg_and_bit(bank, pin, reg_type, &reg, &bit);
193*4882a593Smuzhiyun 	return regmap_update_bits(pc->reg_gpio, reg, BIT(bit),
194*4882a593Smuzhiyun 				  arg ? BIT(bit) : 0);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
meson_pinconf_get_gpio_bit(struct meson_pinctrl * pc,unsigned int pin,unsigned int reg_type)197*4882a593Smuzhiyun static int meson_pinconf_get_gpio_bit(struct meson_pinctrl *pc,
198*4882a593Smuzhiyun 				      unsigned int pin,
199*4882a593Smuzhiyun 				      unsigned int reg_type)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	struct meson_bank *bank;
202*4882a593Smuzhiyun 	unsigned int reg, bit, val;
203*4882a593Smuzhiyun 	int ret;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	ret = meson_get_bank(pc, pin, &bank);
206*4882a593Smuzhiyun 	if (ret)
207*4882a593Smuzhiyun 		return ret;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	meson_calc_reg_and_bit(bank, pin, reg_type, &reg, &bit);
210*4882a593Smuzhiyun 	ret = regmap_read(pc->reg_gpio, reg, &val);
211*4882a593Smuzhiyun 	if (ret)
212*4882a593Smuzhiyun 		return ret;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	return BIT(bit) & val ? 1 : 0;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun 
meson_pinconf_set_output(struct meson_pinctrl * pc,unsigned int pin,bool out)217*4882a593Smuzhiyun static int meson_pinconf_set_output(struct meson_pinctrl *pc,
218*4882a593Smuzhiyun 				    unsigned int pin,
219*4882a593Smuzhiyun 				    bool out)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	return meson_pinconf_set_gpio_bit(pc, pin, REG_DIR, !out);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun 
meson_pinconf_get_output(struct meson_pinctrl * pc,unsigned int pin)224*4882a593Smuzhiyun static int meson_pinconf_get_output(struct meson_pinctrl *pc,
225*4882a593Smuzhiyun 				    unsigned int pin)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	int ret = meson_pinconf_get_gpio_bit(pc, pin, REG_DIR);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	if (ret < 0)
230*4882a593Smuzhiyun 		return ret;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	return !ret;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
meson_pinconf_set_drive(struct meson_pinctrl * pc,unsigned int pin,bool high)235*4882a593Smuzhiyun static int meson_pinconf_set_drive(struct meson_pinctrl *pc,
236*4882a593Smuzhiyun 				   unsigned int pin,
237*4882a593Smuzhiyun 				   bool high)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	return meson_pinconf_set_gpio_bit(pc, pin, REG_OUT, high);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
meson_pinconf_get_drive(struct meson_pinctrl * pc,unsigned int pin)242*4882a593Smuzhiyun static int meson_pinconf_get_drive(struct meson_pinctrl *pc,
243*4882a593Smuzhiyun 				   unsigned int pin)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	return meson_pinconf_get_gpio_bit(pc, pin, REG_OUT);
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun 
meson_pinconf_set_output_drive(struct meson_pinctrl * pc,unsigned int pin,bool high)248*4882a593Smuzhiyun static int meson_pinconf_set_output_drive(struct meson_pinctrl *pc,
249*4882a593Smuzhiyun 					  unsigned int pin,
250*4882a593Smuzhiyun 					  bool high)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun 	int ret;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	ret = meson_pinconf_set_output(pc, pin, true);
255*4882a593Smuzhiyun 	if (ret)
256*4882a593Smuzhiyun 		return ret;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	return meson_pinconf_set_drive(pc, pin, high);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
meson_pinconf_disable_bias(struct meson_pinctrl * pc,unsigned int pin)261*4882a593Smuzhiyun static int meson_pinconf_disable_bias(struct meson_pinctrl *pc,
262*4882a593Smuzhiyun 				      unsigned int pin)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun 	struct meson_bank *bank;
265*4882a593Smuzhiyun 	unsigned int reg, bit = 0;
266*4882a593Smuzhiyun 	int ret;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	ret = meson_get_bank(pc, pin, &bank);
269*4882a593Smuzhiyun 	if (ret)
270*4882a593Smuzhiyun 		return ret;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	meson_calc_reg_and_bit(bank, pin, REG_PULLEN, &reg, &bit);
273*4882a593Smuzhiyun 	ret = regmap_update_bits(pc->reg_pullen, reg, BIT(bit), 0);
274*4882a593Smuzhiyun 	if (ret)
275*4882a593Smuzhiyun 		return ret;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	return 0;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun 
meson_pinconf_enable_bias(struct meson_pinctrl * pc,unsigned int pin,bool pull_up)280*4882a593Smuzhiyun static int meson_pinconf_enable_bias(struct meson_pinctrl *pc, unsigned int pin,
281*4882a593Smuzhiyun 				     bool pull_up)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun 	struct meson_bank *bank;
284*4882a593Smuzhiyun 	unsigned int reg, bit, val = 0;
285*4882a593Smuzhiyun 	int ret;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	ret = meson_get_bank(pc, pin, &bank);
288*4882a593Smuzhiyun 	if (ret)
289*4882a593Smuzhiyun 		return ret;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	meson_calc_reg_and_bit(bank, pin, REG_PULL, &reg, &bit);
292*4882a593Smuzhiyun 	if (pull_up)
293*4882a593Smuzhiyun 		val = BIT(bit);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	ret = regmap_update_bits(pc->reg_pull, reg, BIT(bit), val);
296*4882a593Smuzhiyun 	if (ret)
297*4882a593Smuzhiyun 		return ret;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	meson_calc_reg_and_bit(bank, pin, REG_PULLEN, &reg, &bit);
300*4882a593Smuzhiyun 	ret = regmap_update_bits(pc->reg_pullen, reg, BIT(bit),	BIT(bit));
301*4882a593Smuzhiyun 	if (ret)
302*4882a593Smuzhiyun 		return ret;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	return 0;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun 
meson_pinconf_set_drive_strength(struct meson_pinctrl * pc,unsigned int pin,u16 drive_strength_ua)307*4882a593Smuzhiyun static int meson_pinconf_set_drive_strength(struct meson_pinctrl *pc,
308*4882a593Smuzhiyun 					    unsigned int pin,
309*4882a593Smuzhiyun 					    u16 drive_strength_ua)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun 	struct meson_bank *bank;
312*4882a593Smuzhiyun 	unsigned int reg, bit, ds_val;
313*4882a593Smuzhiyun 	int ret;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	if (!pc->reg_ds) {
316*4882a593Smuzhiyun 		dev_err(pc->dev, "drive-strength not supported\n");
317*4882a593Smuzhiyun 		return -ENOTSUPP;
318*4882a593Smuzhiyun 	}
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	ret = meson_get_bank(pc, pin, &bank);
321*4882a593Smuzhiyun 	if (ret)
322*4882a593Smuzhiyun 		return ret;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	meson_calc_reg_and_bit(bank, pin, REG_DS, &reg, &bit);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	if (drive_strength_ua <= 500) {
327*4882a593Smuzhiyun 		ds_val = MESON_PINCONF_DRV_500UA;
328*4882a593Smuzhiyun 	} else if (drive_strength_ua <= 2500) {
329*4882a593Smuzhiyun 		ds_val = MESON_PINCONF_DRV_2500UA;
330*4882a593Smuzhiyun 	} else if (drive_strength_ua <= 3000) {
331*4882a593Smuzhiyun 		ds_val = MESON_PINCONF_DRV_3000UA;
332*4882a593Smuzhiyun 	} else if (drive_strength_ua <= 4000) {
333*4882a593Smuzhiyun 		ds_val = MESON_PINCONF_DRV_4000UA;
334*4882a593Smuzhiyun 	} else {
335*4882a593Smuzhiyun 		dev_warn_once(pc->dev,
336*4882a593Smuzhiyun 			      "pin %u: invalid drive-strength : %d , default to 4mA\n",
337*4882a593Smuzhiyun 			      pin, drive_strength_ua);
338*4882a593Smuzhiyun 		ds_val = MESON_PINCONF_DRV_4000UA;
339*4882a593Smuzhiyun 	}
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	ret = regmap_update_bits(pc->reg_ds, reg, 0x3 << bit, ds_val << bit);
342*4882a593Smuzhiyun 	if (ret)
343*4882a593Smuzhiyun 		return ret;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	return 0;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
meson_pinconf_set(struct pinctrl_dev * pcdev,unsigned int pin,unsigned long * configs,unsigned num_configs)348*4882a593Smuzhiyun static int meson_pinconf_set(struct pinctrl_dev *pcdev, unsigned int pin,
349*4882a593Smuzhiyun 			     unsigned long *configs, unsigned num_configs)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun 	struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
352*4882a593Smuzhiyun 	enum pin_config_param param;
353*4882a593Smuzhiyun 	unsigned int arg = 0;
354*4882a593Smuzhiyun 	int i, ret;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	for (i = 0; i < num_configs; i++) {
357*4882a593Smuzhiyun 		param = pinconf_to_config_param(configs[i]);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 		switch (param) {
360*4882a593Smuzhiyun 		case PIN_CONFIG_DRIVE_STRENGTH_UA:
361*4882a593Smuzhiyun 		case PIN_CONFIG_OUTPUT_ENABLE:
362*4882a593Smuzhiyun 		case PIN_CONFIG_OUTPUT:
363*4882a593Smuzhiyun 			arg = pinconf_to_config_argument(configs[i]);
364*4882a593Smuzhiyun 			break;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 		default:
367*4882a593Smuzhiyun 			break;
368*4882a593Smuzhiyun 		}
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 		switch (param) {
371*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_DISABLE:
372*4882a593Smuzhiyun 			ret = meson_pinconf_disable_bias(pc, pin);
373*4882a593Smuzhiyun 			break;
374*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_PULL_UP:
375*4882a593Smuzhiyun 			ret = meson_pinconf_enable_bias(pc, pin, true);
376*4882a593Smuzhiyun 			break;
377*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_PULL_DOWN:
378*4882a593Smuzhiyun 			ret = meson_pinconf_enable_bias(pc, pin, false);
379*4882a593Smuzhiyun 			break;
380*4882a593Smuzhiyun 		case PIN_CONFIG_DRIVE_STRENGTH_UA:
381*4882a593Smuzhiyun 			ret = meson_pinconf_set_drive_strength(pc, pin, arg);
382*4882a593Smuzhiyun 			break;
383*4882a593Smuzhiyun 		case PIN_CONFIG_OUTPUT_ENABLE:
384*4882a593Smuzhiyun 			ret = meson_pinconf_set_output(pc, pin, arg);
385*4882a593Smuzhiyun 			break;
386*4882a593Smuzhiyun 		case PIN_CONFIG_OUTPUT:
387*4882a593Smuzhiyun 			ret = meson_pinconf_set_output_drive(pc, pin, arg);
388*4882a593Smuzhiyun 			break;
389*4882a593Smuzhiyun 		default:
390*4882a593Smuzhiyun 			ret = -ENOTSUPP;
391*4882a593Smuzhiyun 		}
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 		if (ret)
394*4882a593Smuzhiyun 			return ret;
395*4882a593Smuzhiyun 	}
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	return 0;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun 
meson_pinconf_get_pull(struct meson_pinctrl * pc,unsigned int pin)400*4882a593Smuzhiyun static int meson_pinconf_get_pull(struct meson_pinctrl *pc, unsigned int pin)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun 	struct meson_bank *bank;
403*4882a593Smuzhiyun 	unsigned int reg, bit, val;
404*4882a593Smuzhiyun 	int ret, conf;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	ret = meson_get_bank(pc, pin, &bank);
407*4882a593Smuzhiyun 	if (ret)
408*4882a593Smuzhiyun 		return ret;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	meson_calc_reg_and_bit(bank, pin, REG_PULLEN, &reg, &bit);
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	ret = regmap_read(pc->reg_pullen, reg, &val);
413*4882a593Smuzhiyun 	if (ret)
414*4882a593Smuzhiyun 		return ret;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	if (!(val & BIT(bit))) {
417*4882a593Smuzhiyun 		conf = PIN_CONFIG_BIAS_DISABLE;
418*4882a593Smuzhiyun 	} else {
419*4882a593Smuzhiyun 		meson_calc_reg_and_bit(bank, pin, REG_PULL, &reg, &bit);
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 		ret = regmap_read(pc->reg_pull, reg, &val);
422*4882a593Smuzhiyun 		if (ret)
423*4882a593Smuzhiyun 			return ret;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 		if (val & BIT(bit))
426*4882a593Smuzhiyun 			conf = PIN_CONFIG_BIAS_PULL_UP;
427*4882a593Smuzhiyun 		else
428*4882a593Smuzhiyun 			conf = PIN_CONFIG_BIAS_PULL_DOWN;
429*4882a593Smuzhiyun 	}
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	return conf;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun 
meson_pinconf_get_drive_strength(struct meson_pinctrl * pc,unsigned int pin,u16 * drive_strength_ua)434*4882a593Smuzhiyun static int meson_pinconf_get_drive_strength(struct meson_pinctrl *pc,
435*4882a593Smuzhiyun 					    unsigned int pin,
436*4882a593Smuzhiyun 					    u16 *drive_strength_ua)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun 	struct meson_bank *bank;
439*4882a593Smuzhiyun 	unsigned int reg, bit;
440*4882a593Smuzhiyun 	unsigned int val;
441*4882a593Smuzhiyun 	int ret;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	if (!pc->reg_ds)
444*4882a593Smuzhiyun 		return -ENOTSUPP;
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	ret = meson_get_bank(pc, pin, &bank);
447*4882a593Smuzhiyun 	if (ret)
448*4882a593Smuzhiyun 		return ret;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	meson_calc_reg_and_bit(bank, pin, REG_DS, &reg, &bit);
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	ret = regmap_read(pc->reg_ds, reg, &val);
453*4882a593Smuzhiyun 	if (ret)
454*4882a593Smuzhiyun 		return ret;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	switch ((val >> bit) & 0x3) {
457*4882a593Smuzhiyun 	case MESON_PINCONF_DRV_500UA:
458*4882a593Smuzhiyun 		*drive_strength_ua = 500;
459*4882a593Smuzhiyun 		break;
460*4882a593Smuzhiyun 	case MESON_PINCONF_DRV_2500UA:
461*4882a593Smuzhiyun 		*drive_strength_ua = 2500;
462*4882a593Smuzhiyun 		break;
463*4882a593Smuzhiyun 	case MESON_PINCONF_DRV_3000UA:
464*4882a593Smuzhiyun 		*drive_strength_ua = 3000;
465*4882a593Smuzhiyun 		break;
466*4882a593Smuzhiyun 	case MESON_PINCONF_DRV_4000UA:
467*4882a593Smuzhiyun 		*drive_strength_ua = 4000;
468*4882a593Smuzhiyun 		break;
469*4882a593Smuzhiyun 	default:
470*4882a593Smuzhiyun 		return -EINVAL;
471*4882a593Smuzhiyun 	}
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	return 0;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun 
meson_pinconf_get(struct pinctrl_dev * pcdev,unsigned int pin,unsigned long * config)476*4882a593Smuzhiyun static int meson_pinconf_get(struct pinctrl_dev *pcdev, unsigned int pin,
477*4882a593Smuzhiyun 			     unsigned long *config)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun 	struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
480*4882a593Smuzhiyun 	enum pin_config_param param = pinconf_to_config_param(*config);
481*4882a593Smuzhiyun 	u16 arg;
482*4882a593Smuzhiyun 	int ret;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	switch (param) {
485*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_DISABLE:
486*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_DOWN:
487*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_UP:
488*4882a593Smuzhiyun 		if (meson_pinconf_get_pull(pc, pin) == param)
489*4882a593Smuzhiyun 			arg = 1;
490*4882a593Smuzhiyun 		else
491*4882a593Smuzhiyun 			return -EINVAL;
492*4882a593Smuzhiyun 		break;
493*4882a593Smuzhiyun 	case PIN_CONFIG_DRIVE_STRENGTH_UA:
494*4882a593Smuzhiyun 		ret = meson_pinconf_get_drive_strength(pc, pin, &arg);
495*4882a593Smuzhiyun 		if (ret)
496*4882a593Smuzhiyun 			return ret;
497*4882a593Smuzhiyun 		break;
498*4882a593Smuzhiyun 	case PIN_CONFIG_OUTPUT_ENABLE:
499*4882a593Smuzhiyun 		ret = meson_pinconf_get_output(pc, pin);
500*4882a593Smuzhiyun 		if (ret <= 0)
501*4882a593Smuzhiyun 			return -EINVAL;
502*4882a593Smuzhiyun 		arg = 1;
503*4882a593Smuzhiyun 		break;
504*4882a593Smuzhiyun 	case PIN_CONFIG_OUTPUT:
505*4882a593Smuzhiyun 		ret = meson_pinconf_get_output(pc, pin);
506*4882a593Smuzhiyun 		if (ret <= 0)
507*4882a593Smuzhiyun 			return -EINVAL;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 		ret = meson_pinconf_get_drive(pc, pin);
510*4882a593Smuzhiyun 		if (ret < 0)
511*4882a593Smuzhiyun 			return -EINVAL;
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 		arg = ret;
514*4882a593Smuzhiyun 		break;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	default:
517*4882a593Smuzhiyun 		return -ENOTSUPP;
518*4882a593Smuzhiyun 	}
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	*config = pinconf_to_config_packed(param, arg);
521*4882a593Smuzhiyun 	dev_dbg(pc->dev, "pinconf for pin %u is %lu\n", pin, *config);
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	return 0;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun 
meson_pinconf_group_set(struct pinctrl_dev * pcdev,unsigned int num_group,unsigned long * configs,unsigned num_configs)526*4882a593Smuzhiyun static int meson_pinconf_group_set(struct pinctrl_dev *pcdev,
527*4882a593Smuzhiyun 				   unsigned int num_group,
528*4882a593Smuzhiyun 				   unsigned long *configs, unsigned num_configs)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun 	struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
531*4882a593Smuzhiyun 	struct meson_pmx_group *group = &pc->data->groups[num_group];
532*4882a593Smuzhiyun 	int i;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	dev_dbg(pc->dev, "set pinconf for group %s\n", group->name);
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	for (i = 0; i < group->num_pins; i++) {
537*4882a593Smuzhiyun 		meson_pinconf_set(pcdev, group->pins[i], configs,
538*4882a593Smuzhiyun 				  num_configs);
539*4882a593Smuzhiyun 	}
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	return 0;
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun 
meson_pinconf_group_get(struct pinctrl_dev * pcdev,unsigned int group,unsigned long * config)544*4882a593Smuzhiyun static int meson_pinconf_group_get(struct pinctrl_dev *pcdev,
545*4882a593Smuzhiyun 				   unsigned int group, unsigned long *config)
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun 	return -ENOTSUPP;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun static const struct pinconf_ops meson_pinconf_ops = {
551*4882a593Smuzhiyun 	.pin_config_get		= meson_pinconf_get,
552*4882a593Smuzhiyun 	.pin_config_set		= meson_pinconf_set,
553*4882a593Smuzhiyun 	.pin_config_group_get	= meson_pinconf_group_get,
554*4882a593Smuzhiyun 	.pin_config_group_set	= meson_pinconf_group_set,
555*4882a593Smuzhiyun 	.is_generic		= true,
556*4882a593Smuzhiyun };
557*4882a593Smuzhiyun 
meson_gpio_get_direction(struct gpio_chip * chip,unsigned gpio)558*4882a593Smuzhiyun static int meson_gpio_get_direction(struct gpio_chip *chip, unsigned gpio)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun 	struct meson_pinctrl *pc = gpiochip_get_data(chip);
561*4882a593Smuzhiyun 	int ret;
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	ret = meson_pinconf_get_output(pc, gpio);
564*4882a593Smuzhiyun 	if (ret < 0)
565*4882a593Smuzhiyun 		return ret;
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	return ret ? GPIO_LINE_DIRECTION_OUT : GPIO_LINE_DIRECTION_IN;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun 
meson_gpio_direction_input(struct gpio_chip * chip,unsigned gpio)570*4882a593Smuzhiyun static int meson_gpio_direction_input(struct gpio_chip *chip, unsigned gpio)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun 	return meson_pinconf_set_output(gpiochip_get_data(chip), gpio, false);
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun 
meson_gpio_direction_output(struct gpio_chip * chip,unsigned gpio,int value)575*4882a593Smuzhiyun static int meson_gpio_direction_output(struct gpio_chip *chip, unsigned gpio,
576*4882a593Smuzhiyun 				       int value)
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun 	return meson_pinconf_set_output_drive(gpiochip_get_data(chip),
579*4882a593Smuzhiyun 					      gpio, value);
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun 
meson_gpio_set(struct gpio_chip * chip,unsigned gpio,int value)582*4882a593Smuzhiyun static void meson_gpio_set(struct gpio_chip *chip, unsigned gpio, int value)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun 	meson_pinconf_set_drive(gpiochip_get_data(chip), gpio, value);
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun 
meson_gpio_get(struct gpio_chip * chip,unsigned gpio)587*4882a593Smuzhiyun static int meson_gpio_get(struct gpio_chip *chip, unsigned gpio)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun 	struct meson_pinctrl *pc = gpiochip_get_data(chip);
590*4882a593Smuzhiyun 	unsigned int reg, bit, val;
591*4882a593Smuzhiyun 	struct meson_bank *bank;
592*4882a593Smuzhiyun 	int ret;
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	ret = meson_get_bank(pc, gpio, &bank);
595*4882a593Smuzhiyun 	if (ret)
596*4882a593Smuzhiyun 		return ret;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	meson_calc_reg_and_bit(bank, gpio, REG_IN, &reg, &bit);
599*4882a593Smuzhiyun 	regmap_read(pc->reg_gpio, reg, &val);
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	return !!(val & BIT(bit));
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun 
meson_gpiolib_register(struct meson_pinctrl * pc)604*4882a593Smuzhiyun static int meson_gpiolib_register(struct meson_pinctrl *pc)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun 	int ret;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	pc->chip.label = pc->data->name;
609*4882a593Smuzhiyun 	pc->chip.parent = pc->dev;
610*4882a593Smuzhiyun 	pc->chip.request = gpiochip_generic_request;
611*4882a593Smuzhiyun 	pc->chip.free = gpiochip_generic_free;
612*4882a593Smuzhiyun 	pc->chip.set_config = gpiochip_generic_config;
613*4882a593Smuzhiyun 	pc->chip.get_direction = meson_gpio_get_direction;
614*4882a593Smuzhiyun 	pc->chip.direction_input = meson_gpio_direction_input;
615*4882a593Smuzhiyun 	pc->chip.direction_output = meson_gpio_direction_output;
616*4882a593Smuzhiyun 	pc->chip.get = meson_gpio_get;
617*4882a593Smuzhiyun 	pc->chip.set = meson_gpio_set;
618*4882a593Smuzhiyun 	pc->chip.base = -1;
619*4882a593Smuzhiyun 	pc->chip.ngpio = pc->data->num_pins;
620*4882a593Smuzhiyun 	pc->chip.can_sleep = false;
621*4882a593Smuzhiyun 	pc->chip.of_node = pc->of_node;
622*4882a593Smuzhiyun 	pc->chip.of_gpio_n_cells = 2;
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	ret = gpiochip_add_data(&pc->chip, pc);
625*4882a593Smuzhiyun 	if (ret) {
626*4882a593Smuzhiyun 		dev_err(pc->dev, "can't add gpio chip %s\n",
627*4882a593Smuzhiyun 			pc->data->name);
628*4882a593Smuzhiyun 		return ret;
629*4882a593Smuzhiyun 	}
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	return 0;
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun static struct regmap_config meson_regmap_config = {
635*4882a593Smuzhiyun 	.reg_bits = 32,
636*4882a593Smuzhiyun 	.val_bits = 32,
637*4882a593Smuzhiyun 	.reg_stride = 4,
638*4882a593Smuzhiyun };
639*4882a593Smuzhiyun 
meson_map_resource(struct meson_pinctrl * pc,struct device_node * node,char * name)640*4882a593Smuzhiyun static struct regmap *meson_map_resource(struct meson_pinctrl *pc,
641*4882a593Smuzhiyun 					 struct device_node *node, char *name)
642*4882a593Smuzhiyun {
643*4882a593Smuzhiyun 	struct resource res;
644*4882a593Smuzhiyun 	void __iomem *base;
645*4882a593Smuzhiyun 	int i;
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	i = of_property_match_string(node, "reg-names", name);
648*4882a593Smuzhiyun 	if (of_address_to_resource(node, i, &res))
649*4882a593Smuzhiyun 		return NULL;
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	base = devm_ioremap_resource(pc->dev, &res);
652*4882a593Smuzhiyun 	if (IS_ERR(base))
653*4882a593Smuzhiyun 		return ERR_CAST(base);
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	meson_regmap_config.max_register = resource_size(&res) - 4;
656*4882a593Smuzhiyun 	meson_regmap_config.name = devm_kasprintf(pc->dev, GFP_KERNEL,
657*4882a593Smuzhiyun 						  "%pOFn-%s", node,
658*4882a593Smuzhiyun 						  name);
659*4882a593Smuzhiyun 	if (!meson_regmap_config.name)
660*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	return devm_regmap_init_mmio(pc->dev, base, &meson_regmap_config);
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun 
meson_pinctrl_parse_dt(struct meson_pinctrl * pc,struct device_node * node)665*4882a593Smuzhiyun static int meson_pinctrl_parse_dt(struct meson_pinctrl *pc,
666*4882a593Smuzhiyun 				  struct device_node *node)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun 	struct device_node *np, *gpio_np = NULL;
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	for_each_child_of_node(node, np) {
671*4882a593Smuzhiyun 		if (!of_find_property(np, "gpio-controller", NULL))
672*4882a593Smuzhiyun 			continue;
673*4882a593Smuzhiyun 		if (gpio_np) {
674*4882a593Smuzhiyun 			dev_err(pc->dev, "multiple gpio nodes\n");
675*4882a593Smuzhiyun 			of_node_put(np);
676*4882a593Smuzhiyun 			return -EINVAL;
677*4882a593Smuzhiyun 		}
678*4882a593Smuzhiyun 		gpio_np = np;
679*4882a593Smuzhiyun 	}
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	if (!gpio_np) {
682*4882a593Smuzhiyun 		dev_err(pc->dev, "no gpio node found\n");
683*4882a593Smuzhiyun 		return -EINVAL;
684*4882a593Smuzhiyun 	}
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	pc->of_node = gpio_np;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	pc->reg_mux = meson_map_resource(pc, gpio_np, "mux");
689*4882a593Smuzhiyun 	if (IS_ERR_OR_NULL(pc->reg_mux)) {
690*4882a593Smuzhiyun 		dev_err(pc->dev, "mux registers not found\n");
691*4882a593Smuzhiyun 		return pc->reg_mux ? PTR_ERR(pc->reg_mux) : -ENOENT;
692*4882a593Smuzhiyun 	}
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	pc->reg_gpio = meson_map_resource(pc, gpio_np, "gpio");
695*4882a593Smuzhiyun 	if (IS_ERR_OR_NULL(pc->reg_gpio)) {
696*4882a593Smuzhiyun 		dev_err(pc->dev, "gpio registers not found\n");
697*4882a593Smuzhiyun 		return pc->reg_gpio ? PTR_ERR(pc->reg_gpio) : -ENOENT;
698*4882a593Smuzhiyun 	}
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	pc->reg_pull = meson_map_resource(pc, gpio_np, "pull");
701*4882a593Smuzhiyun 	if (IS_ERR(pc->reg_pull))
702*4882a593Smuzhiyun 		pc->reg_pull = NULL;
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	pc->reg_pullen = meson_map_resource(pc, gpio_np, "pull-enable");
705*4882a593Smuzhiyun 	if (IS_ERR(pc->reg_pullen))
706*4882a593Smuzhiyun 		pc->reg_pullen = NULL;
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	pc->reg_ds = meson_map_resource(pc, gpio_np, "ds");
709*4882a593Smuzhiyun 	if (IS_ERR(pc->reg_ds)) {
710*4882a593Smuzhiyun 		dev_dbg(pc->dev, "ds registers not found - skipping\n");
711*4882a593Smuzhiyun 		pc->reg_ds = NULL;
712*4882a593Smuzhiyun 	}
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	if (pc->data->parse_dt)
715*4882a593Smuzhiyun 		return pc->data->parse_dt(pc);
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	return 0;
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun 
meson8_aobus_parse_dt_extra(struct meson_pinctrl * pc)720*4882a593Smuzhiyun int meson8_aobus_parse_dt_extra(struct meson_pinctrl *pc)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun 	if (!pc->reg_pull)
723*4882a593Smuzhiyun 		return -EINVAL;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	pc->reg_pullen = pc->reg_pull;
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	return 0;
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(meson8_aobus_parse_dt_extra);
730*4882a593Smuzhiyun 
meson_a1_parse_dt_extra(struct meson_pinctrl * pc)731*4882a593Smuzhiyun int meson_a1_parse_dt_extra(struct meson_pinctrl *pc)
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun 	pc->reg_pull = pc->reg_gpio;
734*4882a593Smuzhiyun 	pc->reg_pullen = pc->reg_gpio;
735*4882a593Smuzhiyun 	pc->reg_ds = pc->reg_gpio;
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	return 0;
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(meson_a1_parse_dt_extra);
740*4882a593Smuzhiyun 
meson_pinctrl_probe(struct platform_device * pdev)741*4882a593Smuzhiyun int meson_pinctrl_probe(struct platform_device *pdev)
742*4882a593Smuzhiyun {
743*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
744*4882a593Smuzhiyun 	struct meson_pinctrl *pc;
745*4882a593Smuzhiyun 	int ret;
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	pc = devm_kzalloc(dev, sizeof(struct meson_pinctrl), GFP_KERNEL);
748*4882a593Smuzhiyun 	if (!pc)
749*4882a593Smuzhiyun 		return -ENOMEM;
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	pc->dev = dev;
752*4882a593Smuzhiyun 	pc->data = (struct meson_pinctrl_data *) of_device_get_match_data(dev);
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	ret = meson_pinctrl_parse_dt(pc, dev->of_node);
755*4882a593Smuzhiyun 	if (ret)
756*4882a593Smuzhiyun 		return ret;
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	pc->desc.name		= "pinctrl-meson";
759*4882a593Smuzhiyun 	pc->desc.owner		= THIS_MODULE;
760*4882a593Smuzhiyun 	pc->desc.pctlops	= &meson_pctrl_ops;
761*4882a593Smuzhiyun 	pc->desc.pmxops		= pc->data->pmx_ops;
762*4882a593Smuzhiyun 	pc->desc.confops	= &meson_pinconf_ops;
763*4882a593Smuzhiyun 	pc->desc.pins		= pc->data->pins;
764*4882a593Smuzhiyun 	pc->desc.npins		= pc->data->num_pins;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	pc->pcdev = devm_pinctrl_register(pc->dev, &pc->desc, pc);
767*4882a593Smuzhiyun 	if (IS_ERR(pc->pcdev)) {
768*4882a593Smuzhiyun 		dev_err(pc->dev, "can't register pinctrl device");
769*4882a593Smuzhiyun 		return PTR_ERR(pc->pcdev);
770*4882a593Smuzhiyun 	}
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	return meson_gpiolib_register(pc);
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(meson_pinctrl_probe);
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
777