xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/meson/pinctrl-meson-gxl.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Pin controller and GPIO driver for Amlogic Meson GXL.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2016 Endless Mobile, Inc.
6*4882a593Smuzhiyun  * Author: Carlo Caione <carlo@endlessm.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <dt-bindings/gpio/meson-gxl-gpio.h>
10*4882a593Smuzhiyun #include "pinctrl-meson.h"
11*4882a593Smuzhiyun #include "pinctrl-meson8-pmx.h"
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun static const struct pinctrl_pin_desc meson_gxl_periphs_pins[] = {
14*4882a593Smuzhiyun 	MESON_PIN(GPIOZ_0),
15*4882a593Smuzhiyun 	MESON_PIN(GPIOZ_1),
16*4882a593Smuzhiyun 	MESON_PIN(GPIOZ_2),
17*4882a593Smuzhiyun 	MESON_PIN(GPIOZ_3),
18*4882a593Smuzhiyun 	MESON_PIN(GPIOZ_4),
19*4882a593Smuzhiyun 	MESON_PIN(GPIOZ_5),
20*4882a593Smuzhiyun 	MESON_PIN(GPIOZ_6),
21*4882a593Smuzhiyun 	MESON_PIN(GPIOZ_7),
22*4882a593Smuzhiyun 	MESON_PIN(GPIOZ_8),
23*4882a593Smuzhiyun 	MESON_PIN(GPIOZ_9),
24*4882a593Smuzhiyun 	MESON_PIN(GPIOZ_10),
25*4882a593Smuzhiyun 	MESON_PIN(GPIOZ_11),
26*4882a593Smuzhiyun 	MESON_PIN(GPIOZ_12),
27*4882a593Smuzhiyun 	MESON_PIN(GPIOZ_13),
28*4882a593Smuzhiyun 	MESON_PIN(GPIOZ_14),
29*4882a593Smuzhiyun 	MESON_PIN(GPIOZ_15),
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun 	MESON_PIN(GPIOH_0),
32*4882a593Smuzhiyun 	MESON_PIN(GPIOH_1),
33*4882a593Smuzhiyun 	MESON_PIN(GPIOH_2),
34*4882a593Smuzhiyun 	MESON_PIN(GPIOH_3),
35*4882a593Smuzhiyun 	MESON_PIN(GPIOH_4),
36*4882a593Smuzhiyun 	MESON_PIN(GPIOH_5),
37*4882a593Smuzhiyun 	MESON_PIN(GPIOH_6),
38*4882a593Smuzhiyun 	MESON_PIN(GPIOH_7),
39*4882a593Smuzhiyun 	MESON_PIN(GPIOH_8),
40*4882a593Smuzhiyun 	MESON_PIN(GPIOH_9),
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	MESON_PIN(BOOT_0),
43*4882a593Smuzhiyun 	MESON_PIN(BOOT_1),
44*4882a593Smuzhiyun 	MESON_PIN(BOOT_2),
45*4882a593Smuzhiyun 	MESON_PIN(BOOT_3),
46*4882a593Smuzhiyun 	MESON_PIN(BOOT_4),
47*4882a593Smuzhiyun 	MESON_PIN(BOOT_5),
48*4882a593Smuzhiyun 	MESON_PIN(BOOT_6),
49*4882a593Smuzhiyun 	MESON_PIN(BOOT_7),
50*4882a593Smuzhiyun 	MESON_PIN(BOOT_8),
51*4882a593Smuzhiyun 	MESON_PIN(BOOT_9),
52*4882a593Smuzhiyun 	MESON_PIN(BOOT_10),
53*4882a593Smuzhiyun 	MESON_PIN(BOOT_11),
54*4882a593Smuzhiyun 	MESON_PIN(BOOT_12),
55*4882a593Smuzhiyun 	MESON_PIN(BOOT_13),
56*4882a593Smuzhiyun 	MESON_PIN(BOOT_14),
57*4882a593Smuzhiyun 	MESON_PIN(BOOT_15),
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	MESON_PIN(CARD_0),
60*4882a593Smuzhiyun 	MESON_PIN(CARD_1),
61*4882a593Smuzhiyun 	MESON_PIN(CARD_2),
62*4882a593Smuzhiyun 	MESON_PIN(CARD_3),
63*4882a593Smuzhiyun 	MESON_PIN(CARD_4),
64*4882a593Smuzhiyun 	MESON_PIN(CARD_5),
65*4882a593Smuzhiyun 	MESON_PIN(CARD_6),
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	MESON_PIN(GPIODV_0),
68*4882a593Smuzhiyun 	MESON_PIN(GPIODV_1),
69*4882a593Smuzhiyun 	MESON_PIN(GPIODV_2),
70*4882a593Smuzhiyun 	MESON_PIN(GPIODV_3),
71*4882a593Smuzhiyun 	MESON_PIN(GPIODV_4),
72*4882a593Smuzhiyun 	MESON_PIN(GPIODV_5),
73*4882a593Smuzhiyun 	MESON_PIN(GPIODV_6),
74*4882a593Smuzhiyun 	MESON_PIN(GPIODV_7),
75*4882a593Smuzhiyun 	MESON_PIN(GPIODV_8),
76*4882a593Smuzhiyun 	MESON_PIN(GPIODV_9),
77*4882a593Smuzhiyun 	MESON_PIN(GPIODV_10),
78*4882a593Smuzhiyun 	MESON_PIN(GPIODV_11),
79*4882a593Smuzhiyun 	MESON_PIN(GPIODV_12),
80*4882a593Smuzhiyun 	MESON_PIN(GPIODV_13),
81*4882a593Smuzhiyun 	MESON_PIN(GPIODV_14),
82*4882a593Smuzhiyun 	MESON_PIN(GPIODV_15),
83*4882a593Smuzhiyun 	MESON_PIN(GPIODV_16),
84*4882a593Smuzhiyun 	MESON_PIN(GPIODV_17),
85*4882a593Smuzhiyun 	MESON_PIN(GPIODV_18),
86*4882a593Smuzhiyun 	MESON_PIN(GPIODV_19),
87*4882a593Smuzhiyun 	MESON_PIN(GPIODV_20),
88*4882a593Smuzhiyun 	MESON_PIN(GPIODV_21),
89*4882a593Smuzhiyun 	MESON_PIN(GPIODV_22),
90*4882a593Smuzhiyun 	MESON_PIN(GPIODV_23),
91*4882a593Smuzhiyun 	MESON_PIN(GPIODV_24),
92*4882a593Smuzhiyun 	MESON_PIN(GPIODV_25),
93*4882a593Smuzhiyun 	MESON_PIN(GPIODV_26),
94*4882a593Smuzhiyun 	MESON_PIN(GPIODV_27),
95*4882a593Smuzhiyun 	MESON_PIN(GPIODV_28),
96*4882a593Smuzhiyun 	MESON_PIN(GPIODV_29),
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	MESON_PIN(GPIOX_0),
99*4882a593Smuzhiyun 	MESON_PIN(GPIOX_1),
100*4882a593Smuzhiyun 	MESON_PIN(GPIOX_2),
101*4882a593Smuzhiyun 	MESON_PIN(GPIOX_3),
102*4882a593Smuzhiyun 	MESON_PIN(GPIOX_4),
103*4882a593Smuzhiyun 	MESON_PIN(GPIOX_5),
104*4882a593Smuzhiyun 	MESON_PIN(GPIOX_6),
105*4882a593Smuzhiyun 	MESON_PIN(GPIOX_7),
106*4882a593Smuzhiyun 	MESON_PIN(GPIOX_8),
107*4882a593Smuzhiyun 	MESON_PIN(GPIOX_9),
108*4882a593Smuzhiyun 	MESON_PIN(GPIOX_10),
109*4882a593Smuzhiyun 	MESON_PIN(GPIOX_11),
110*4882a593Smuzhiyun 	MESON_PIN(GPIOX_12),
111*4882a593Smuzhiyun 	MESON_PIN(GPIOX_13),
112*4882a593Smuzhiyun 	MESON_PIN(GPIOX_14),
113*4882a593Smuzhiyun 	MESON_PIN(GPIOX_15),
114*4882a593Smuzhiyun 	MESON_PIN(GPIOX_16),
115*4882a593Smuzhiyun 	MESON_PIN(GPIOX_17),
116*4882a593Smuzhiyun 	MESON_PIN(GPIOX_18),
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	MESON_PIN(GPIOCLK_0),
119*4882a593Smuzhiyun 	MESON_PIN(GPIOCLK_1),
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun static const unsigned int emmc_nand_d07_pins[] = {
123*4882a593Smuzhiyun 	BOOT_0, BOOT_1, BOOT_2, BOOT_3, BOOT_4, BOOT_5, BOOT_6, BOOT_7,
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun static const unsigned int emmc_clk_pins[]	= { BOOT_8 };
126*4882a593Smuzhiyun static const unsigned int emmc_cmd_pins[]	= { BOOT_10 };
127*4882a593Smuzhiyun static const unsigned int emmc_ds_pins[]	= { BOOT_15 };
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun static const unsigned int nor_d_pins[]		= { BOOT_11 };
130*4882a593Smuzhiyun static const unsigned int nor_q_pins[]		= { BOOT_12 };
131*4882a593Smuzhiyun static const unsigned int nor_c_pins[]		= { BOOT_13 };
132*4882a593Smuzhiyun static const unsigned int nor_cs_pins[]		= { BOOT_15 };
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun static const unsigned int spi_mosi_pins[]	= { GPIOX_8 };
135*4882a593Smuzhiyun static const unsigned int spi_miso_pins[]	= { GPIOX_9 };
136*4882a593Smuzhiyun static const unsigned int spi_ss0_pins[]	= { GPIOX_10 };
137*4882a593Smuzhiyun static const unsigned int spi_sclk_pins[]	= { GPIOX_11 };
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun static const unsigned int sdcard_d0_pins[]	= { CARD_1 };
140*4882a593Smuzhiyun static const unsigned int sdcard_d1_pins[]	= { CARD_0 };
141*4882a593Smuzhiyun static const unsigned int sdcard_d2_pins[]	= { CARD_5 };
142*4882a593Smuzhiyun static const unsigned int sdcard_d3_pins[]	= { CARD_4 };
143*4882a593Smuzhiyun static const unsigned int sdcard_cmd_pins[]	= { CARD_3 };
144*4882a593Smuzhiyun static const unsigned int sdcard_clk_pins[]	= { CARD_2 };
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun static const unsigned int sdio_d0_pins[]	= { GPIOX_0 };
147*4882a593Smuzhiyun static const unsigned int sdio_d1_pins[]	= { GPIOX_1 };
148*4882a593Smuzhiyun static const unsigned int sdio_d2_pins[]	= { GPIOX_2 };
149*4882a593Smuzhiyun static const unsigned int sdio_d3_pins[]	= { GPIOX_3 };
150*4882a593Smuzhiyun static const unsigned int sdio_clk_pins[]	= { GPIOX_4 };
151*4882a593Smuzhiyun static const unsigned int sdio_cmd_pins[]	= { GPIOX_5 };
152*4882a593Smuzhiyun static const unsigned int sdio_irq_pins[]	= { GPIOX_7 };
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun static const unsigned int nand_ce0_pins[]	= { BOOT_8 };
155*4882a593Smuzhiyun static const unsigned int nand_ce1_pins[]	= { BOOT_9 };
156*4882a593Smuzhiyun static const unsigned int nand_rb0_pins[]	= { BOOT_10 };
157*4882a593Smuzhiyun static const unsigned int nand_ale_pins[]	= { BOOT_11 };
158*4882a593Smuzhiyun static const unsigned int nand_cle_pins[]	= { BOOT_12 };
159*4882a593Smuzhiyun static const unsigned int nand_wen_clk_pins[]	= { BOOT_13 };
160*4882a593Smuzhiyun static const unsigned int nand_ren_wr_pins[]	= { BOOT_14 };
161*4882a593Smuzhiyun static const unsigned int nand_dqs_pins[]	= { BOOT_15 };
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun static const unsigned int uart_tx_a_pins[]	= { GPIOX_12 };
164*4882a593Smuzhiyun static const unsigned int uart_rx_a_pins[]	= { GPIOX_13 };
165*4882a593Smuzhiyun static const unsigned int uart_cts_a_pins[]	= { GPIOX_14 };
166*4882a593Smuzhiyun static const unsigned int uart_rts_a_pins[]	= { GPIOX_15 };
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun static const unsigned int uart_tx_b_pins[]	= { GPIODV_24 };
169*4882a593Smuzhiyun static const unsigned int uart_rx_b_pins[]	= { GPIODV_25 };
170*4882a593Smuzhiyun static const unsigned int uart_cts_b_pins[]	= { GPIODV_26 };
171*4882a593Smuzhiyun static const unsigned int uart_rts_b_pins[]	= { GPIODV_27 };
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun static const unsigned int uart_tx_c_pins[]	= { GPIOX_8 };
174*4882a593Smuzhiyun static const unsigned int uart_rx_c_pins[]	= { GPIOX_9 };
175*4882a593Smuzhiyun static const unsigned int uart_cts_c_pins[]	= { GPIOX_10 };
176*4882a593Smuzhiyun static const unsigned int uart_rts_c_pins[]	= { GPIOX_11 };
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun static const unsigned int i2c_sck_a_pins[]	= { GPIODV_25 };
179*4882a593Smuzhiyun static const unsigned int i2c_sda_a_pins[]	= { GPIODV_24 };
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun static const unsigned int i2c_sck_b_pins[]	= { GPIODV_27 };
182*4882a593Smuzhiyun static const unsigned int i2c_sda_b_pins[]	= { GPIODV_26 };
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun static const unsigned int i2c_sck_c_pins[]	= { GPIODV_29 };
185*4882a593Smuzhiyun static const unsigned int i2c_sda_c_pins[]	= { GPIODV_28 };
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun static const unsigned int i2c_sck_c_dv19_pins[] = { GPIODV_19 };
188*4882a593Smuzhiyun static const unsigned int i2c_sda_c_dv18_pins[] = { GPIODV_18 };
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun static const unsigned int eth_mdio_pins[]	= { GPIOZ_0 };
191*4882a593Smuzhiyun static const unsigned int eth_mdc_pins[]	= { GPIOZ_1 };
192*4882a593Smuzhiyun static const unsigned int eth_clk_rx_clk_pins[] = { GPIOZ_2 };
193*4882a593Smuzhiyun static const unsigned int eth_rx_dv_pins[]	= { GPIOZ_3 };
194*4882a593Smuzhiyun static const unsigned int eth_rxd0_pins[]	= { GPIOZ_4 };
195*4882a593Smuzhiyun static const unsigned int eth_rxd1_pins[]	= { GPIOZ_5 };
196*4882a593Smuzhiyun static const unsigned int eth_rxd2_pins[]	= { GPIOZ_6 };
197*4882a593Smuzhiyun static const unsigned int eth_rxd3_pins[]	= { GPIOZ_7 };
198*4882a593Smuzhiyun static const unsigned int eth_rgmii_tx_clk_pins[] = { GPIOZ_8 };
199*4882a593Smuzhiyun static const unsigned int eth_tx_en_pins[]	= { GPIOZ_9 };
200*4882a593Smuzhiyun static const unsigned int eth_txd0_pins[]	= { GPIOZ_10 };
201*4882a593Smuzhiyun static const unsigned int eth_txd1_pins[]	= { GPIOZ_11 };
202*4882a593Smuzhiyun static const unsigned int eth_txd2_pins[]	= { GPIOZ_12 };
203*4882a593Smuzhiyun static const unsigned int eth_txd3_pins[]	= { GPIOZ_13 };
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun static const unsigned int pwm_a_pins[]		= { GPIOX_6 };
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun static const unsigned int pwm_b_pins[]		= { GPIODV_29 };
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun static const unsigned int pwm_c_pins[]		= { GPIOZ_15 };
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun static const unsigned int pwm_d_pins[]		= { GPIODV_28 };
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun static const unsigned int pwm_e_pins[]		= { GPIOX_16 };
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun static const unsigned int pwm_f_clk_pins[]	= { GPIOCLK_1 };
216*4882a593Smuzhiyun static const unsigned int pwm_f_x_pins[]	= { GPIOX_7 };
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun static const unsigned int hdmi_hpd_pins[]	= { GPIOH_0 };
219*4882a593Smuzhiyun static const unsigned int hdmi_sda_pins[]	= { GPIOH_1 };
220*4882a593Smuzhiyun static const unsigned int hdmi_scl_pins[]	= { GPIOH_2 };
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun static const unsigned int i2s_am_clk_pins[]	= { GPIOH_6 };
223*4882a593Smuzhiyun static const unsigned int i2s_out_ao_clk_pins[] = { GPIOH_7 };
224*4882a593Smuzhiyun static const unsigned int i2s_out_lr_clk_pins[] = { GPIOH_8 };
225*4882a593Smuzhiyun static const unsigned int i2s_out_ch01_pins[]	= { GPIOH_9 };
226*4882a593Smuzhiyun static const unsigned int i2s_out_ch23_z_pins[] = { GPIOZ_5 };
227*4882a593Smuzhiyun static const unsigned int i2s_out_ch45_z_pins[] = { GPIOZ_6 };
228*4882a593Smuzhiyun static const unsigned int i2s_out_ch67_z_pins[] = { GPIOZ_7 };
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun static const unsigned int spdif_out_h_pins[]	= { GPIOH_4 };
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun static const unsigned int eth_link_led_pins[]	= { GPIOZ_14 };
233*4882a593Smuzhiyun static const unsigned int eth_act_led_pins[]	= { GPIOZ_15 };
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun static const unsigned int tsin_a_d0_pins[]	= { GPIODV_0 };
236*4882a593Smuzhiyun static const unsigned int tsin_a_clk_pins[]	= { GPIODV_8 };
237*4882a593Smuzhiyun static const unsigned int tsin_a_sop_pins[]	= { GPIODV_9 };
238*4882a593Smuzhiyun static const unsigned int tsin_a_d_valid_pins[] = { GPIODV_10 };
239*4882a593Smuzhiyun static const unsigned int tsin_a_fail_pins[]	= { GPIODV_11 };
240*4882a593Smuzhiyun static const unsigned int tsin_a_dp_pins[] = {
241*4882a593Smuzhiyun 	GPIODV_1, GPIODV_2, GPIODV_3, GPIODV_4, GPIODV_5, GPIODV_6, GPIODV_7,
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun static const unsigned int tsin_b_clk_pins[]	= { GPIOH_6 };
245*4882a593Smuzhiyun static const unsigned int tsin_b_d0_pins[]	= { GPIOH_7 };
246*4882a593Smuzhiyun static const unsigned int tsin_b_sop_pins[]	= { GPIOH_8 };
247*4882a593Smuzhiyun static const unsigned int tsin_b_d_valid_pins[] = { GPIOH_9 };
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun static const unsigned int tsin_b_fail_z4_pins[] = { GPIOZ_4 };
250*4882a593Smuzhiyun static const unsigned int tsin_b_clk_z3_pins[]	= { GPIOZ_3 };
251*4882a593Smuzhiyun static const unsigned int tsin_b_d0_z2_pins[]	= { GPIOZ_2 };
252*4882a593Smuzhiyun static const unsigned int tsin_b_sop_z1_pins[]	= { GPIOZ_1 };
253*4882a593Smuzhiyun static const unsigned int tsin_b_d_valid_z0_pins[] = { GPIOZ_0 };
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun static const struct pinctrl_pin_desc meson_gxl_aobus_pins[] = {
256*4882a593Smuzhiyun 	MESON_PIN(GPIOAO_0),
257*4882a593Smuzhiyun 	MESON_PIN(GPIOAO_1),
258*4882a593Smuzhiyun 	MESON_PIN(GPIOAO_2),
259*4882a593Smuzhiyun 	MESON_PIN(GPIOAO_3),
260*4882a593Smuzhiyun 	MESON_PIN(GPIOAO_4),
261*4882a593Smuzhiyun 	MESON_PIN(GPIOAO_5),
262*4882a593Smuzhiyun 	MESON_PIN(GPIOAO_6),
263*4882a593Smuzhiyun 	MESON_PIN(GPIOAO_7),
264*4882a593Smuzhiyun 	MESON_PIN(GPIOAO_8),
265*4882a593Smuzhiyun 	MESON_PIN(GPIOAO_9),
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	MESON_PIN(GPIO_TEST_N),
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun static const unsigned int uart_tx_ao_a_pins[]	= { GPIOAO_0 };
271*4882a593Smuzhiyun static const unsigned int uart_rx_ao_a_pins[]	= { GPIOAO_1 };
272*4882a593Smuzhiyun static const unsigned int uart_tx_ao_b_0_pins[] = { GPIOAO_0 };
273*4882a593Smuzhiyun static const unsigned int uart_rx_ao_b_1_pins[] = { GPIOAO_1 };
274*4882a593Smuzhiyun static const unsigned int uart_cts_ao_a_pins[]	= { GPIOAO_2 };
275*4882a593Smuzhiyun static const unsigned int uart_rts_ao_a_pins[]	= { GPIOAO_3 };
276*4882a593Smuzhiyun static const unsigned int uart_tx_ao_b_pins[]	= { GPIOAO_4 };
277*4882a593Smuzhiyun static const unsigned int uart_rx_ao_b_pins[]	= { GPIOAO_5 };
278*4882a593Smuzhiyun static const unsigned int uart_cts_ao_b_pins[]	= { GPIOAO_2 };
279*4882a593Smuzhiyun static const unsigned int uart_rts_ao_b_pins[]	= { GPIOAO_3 };
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun static const unsigned int i2c_sck_ao_pins[]	= {GPIOAO_4 };
282*4882a593Smuzhiyun static const unsigned int i2c_sda_ao_pins[]	= {GPIOAO_5 };
283*4882a593Smuzhiyun static const unsigned int i2c_slave_sck_ao_pins[] = {GPIOAO_4 };
284*4882a593Smuzhiyun static const unsigned int i2c_slave_sda_ao_pins[] = {GPIOAO_5 };
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun static const unsigned int remote_input_ao_pins[] = {GPIOAO_7 };
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun static const unsigned int pwm_ao_a_3_pins[]	= { GPIOAO_3 };
289*4882a593Smuzhiyun static const unsigned int pwm_ao_a_8_pins[]	= { GPIOAO_8 };
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun static const unsigned int pwm_ao_b_pins[]	= { GPIOAO_9 };
292*4882a593Smuzhiyun static const unsigned int pwm_ao_b_6_pins[]	= { GPIOAO_6 };
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun static const unsigned int i2s_out_ch23_ao_pins[] = { GPIOAO_8 };
295*4882a593Smuzhiyun static const unsigned int i2s_out_ch45_ao_pins[] = { GPIOAO_9 };
296*4882a593Smuzhiyun static const unsigned int i2s_out_ch67_ao_pins[] = { GPIO_TEST_N };
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun static const unsigned int spdif_out_ao_6_pins[] = { GPIOAO_6 };
299*4882a593Smuzhiyun static const unsigned int spdif_out_ao_9_pins[] = { GPIOAO_9 };
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun static const unsigned int ao_cec_pins[]		= { GPIOAO_8 };
302*4882a593Smuzhiyun static const unsigned int ee_cec_pins[]		= { GPIOAO_8 };
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun static struct meson_pmx_group meson_gxl_periphs_groups[] = {
305*4882a593Smuzhiyun 	GPIO_GROUP(GPIOZ_0),
306*4882a593Smuzhiyun 	GPIO_GROUP(GPIOZ_1),
307*4882a593Smuzhiyun 	GPIO_GROUP(GPIOZ_2),
308*4882a593Smuzhiyun 	GPIO_GROUP(GPIOZ_3),
309*4882a593Smuzhiyun 	GPIO_GROUP(GPIOZ_4),
310*4882a593Smuzhiyun 	GPIO_GROUP(GPIOZ_5),
311*4882a593Smuzhiyun 	GPIO_GROUP(GPIOZ_6),
312*4882a593Smuzhiyun 	GPIO_GROUP(GPIOZ_7),
313*4882a593Smuzhiyun 	GPIO_GROUP(GPIOZ_8),
314*4882a593Smuzhiyun 	GPIO_GROUP(GPIOZ_9),
315*4882a593Smuzhiyun 	GPIO_GROUP(GPIOZ_10),
316*4882a593Smuzhiyun 	GPIO_GROUP(GPIOZ_11),
317*4882a593Smuzhiyun 	GPIO_GROUP(GPIOZ_12),
318*4882a593Smuzhiyun 	GPIO_GROUP(GPIOZ_13),
319*4882a593Smuzhiyun 	GPIO_GROUP(GPIOZ_14),
320*4882a593Smuzhiyun 	GPIO_GROUP(GPIOZ_15),
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	GPIO_GROUP(GPIOH_0),
323*4882a593Smuzhiyun 	GPIO_GROUP(GPIOH_1),
324*4882a593Smuzhiyun 	GPIO_GROUP(GPIOH_2),
325*4882a593Smuzhiyun 	GPIO_GROUP(GPIOH_3),
326*4882a593Smuzhiyun 	GPIO_GROUP(GPIOH_4),
327*4882a593Smuzhiyun 	GPIO_GROUP(GPIOH_5),
328*4882a593Smuzhiyun 	GPIO_GROUP(GPIOH_6),
329*4882a593Smuzhiyun 	GPIO_GROUP(GPIOH_7),
330*4882a593Smuzhiyun 	GPIO_GROUP(GPIOH_8),
331*4882a593Smuzhiyun 	GPIO_GROUP(GPIOH_9),
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	GPIO_GROUP(BOOT_0),
334*4882a593Smuzhiyun 	GPIO_GROUP(BOOT_1),
335*4882a593Smuzhiyun 	GPIO_GROUP(BOOT_2),
336*4882a593Smuzhiyun 	GPIO_GROUP(BOOT_3),
337*4882a593Smuzhiyun 	GPIO_GROUP(BOOT_4),
338*4882a593Smuzhiyun 	GPIO_GROUP(BOOT_5),
339*4882a593Smuzhiyun 	GPIO_GROUP(BOOT_6),
340*4882a593Smuzhiyun 	GPIO_GROUP(BOOT_7),
341*4882a593Smuzhiyun 	GPIO_GROUP(BOOT_8),
342*4882a593Smuzhiyun 	GPIO_GROUP(BOOT_9),
343*4882a593Smuzhiyun 	GPIO_GROUP(BOOT_10),
344*4882a593Smuzhiyun 	GPIO_GROUP(BOOT_11),
345*4882a593Smuzhiyun 	GPIO_GROUP(BOOT_12),
346*4882a593Smuzhiyun 	GPIO_GROUP(BOOT_13),
347*4882a593Smuzhiyun 	GPIO_GROUP(BOOT_14),
348*4882a593Smuzhiyun 	GPIO_GROUP(BOOT_15),
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	GPIO_GROUP(CARD_0),
351*4882a593Smuzhiyun 	GPIO_GROUP(CARD_1),
352*4882a593Smuzhiyun 	GPIO_GROUP(CARD_2),
353*4882a593Smuzhiyun 	GPIO_GROUP(CARD_3),
354*4882a593Smuzhiyun 	GPIO_GROUP(CARD_4),
355*4882a593Smuzhiyun 	GPIO_GROUP(CARD_5),
356*4882a593Smuzhiyun 	GPIO_GROUP(CARD_6),
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_0),
359*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_1),
360*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_2),
361*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_3),
362*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_4),
363*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_5),
364*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_6),
365*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_7),
366*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_8),
367*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_9),
368*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_10),
369*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_11),
370*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_12),
371*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_13),
372*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_14),
373*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_15),
374*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_16),
375*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_17),
376*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_19),
377*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_20),
378*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_21),
379*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_22),
380*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_23),
381*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_24),
382*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_25),
383*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_26),
384*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_27),
385*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_28),
386*4882a593Smuzhiyun 	GPIO_GROUP(GPIODV_29),
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_0),
389*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_1),
390*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_2),
391*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_3),
392*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_4),
393*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_5),
394*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_6),
395*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_7),
396*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_8),
397*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_9),
398*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_10),
399*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_11),
400*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_12),
401*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_13),
402*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_14),
403*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_15),
404*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_16),
405*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_17),
406*4882a593Smuzhiyun 	GPIO_GROUP(GPIOX_18),
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	GPIO_GROUP(GPIOCLK_0),
409*4882a593Smuzhiyun 	GPIO_GROUP(GPIOCLK_1),
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	GPIO_GROUP(GPIO_TEST_N),
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	/* Bank X */
414*4882a593Smuzhiyun 	GROUP(sdio_d0,		5,	31),
415*4882a593Smuzhiyun 	GROUP(sdio_d1,		5,	30),
416*4882a593Smuzhiyun 	GROUP(sdio_d2,		5,	29),
417*4882a593Smuzhiyun 	GROUP(sdio_d3,		5,	28),
418*4882a593Smuzhiyun 	GROUP(sdio_clk,		5,	27),
419*4882a593Smuzhiyun 	GROUP(sdio_cmd,		5,	26),
420*4882a593Smuzhiyun 	GROUP(sdio_irq,		5,	24),
421*4882a593Smuzhiyun 	GROUP(uart_tx_a,	5,	19),
422*4882a593Smuzhiyun 	GROUP(uart_rx_a,	5,	18),
423*4882a593Smuzhiyun 	GROUP(uart_cts_a,	5,	17),
424*4882a593Smuzhiyun 	GROUP(uart_rts_a,	5,	16),
425*4882a593Smuzhiyun 	GROUP(uart_tx_c,	5,	13),
426*4882a593Smuzhiyun 	GROUP(uart_rx_c,	5,	12),
427*4882a593Smuzhiyun 	GROUP(uart_cts_c,	5,	11),
428*4882a593Smuzhiyun 	GROUP(uart_rts_c,	5,	10),
429*4882a593Smuzhiyun 	GROUP(pwm_a,		5,	25),
430*4882a593Smuzhiyun 	GROUP(pwm_e,		5,	15),
431*4882a593Smuzhiyun 	GROUP(pwm_f_x,		5,	14),
432*4882a593Smuzhiyun 	GROUP(spi_mosi,		5,	3),
433*4882a593Smuzhiyun 	GROUP(spi_miso,		5,	2),
434*4882a593Smuzhiyun 	GROUP(spi_ss0,		5,	1),
435*4882a593Smuzhiyun 	GROUP(spi_sclk,		5,	0),
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	/* Bank Z */
438*4882a593Smuzhiyun 	GROUP(eth_mdio,		4,	23),
439*4882a593Smuzhiyun 	GROUP(eth_mdc,		4,	22),
440*4882a593Smuzhiyun 	GROUP(eth_clk_rx_clk,	4,	21),
441*4882a593Smuzhiyun 	GROUP(eth_rx_dv,	4,	20),
442*4882a593Smuzhiyun 	GROUP(eth_rxd0,		4,	19),
443*4882a593Smuzhiyun 	GROUP(eth_rxd1,		4,	18),
444*4882a593Smuzhiyun 	GROUP(eth_rxd2,		4,	17),
445*4882a593Smuzhiyun 	GROUP(eth_rxd3,		4,	16),
446*4882a593Smuzhiyun 	GROUP(eth_rgmii_tx_clk,	4,	15),
447*4882a593Smuzhiyun 	GROUP(eth_tx_en,	4,	14),
448*4882a593Smuzhiyun 	GROUP(eth_txd0,		4,	13),
449*4882a593Smuzhiyun 	GROUP(eth_txd1,		4,	12),
450*4882a593Smuzhiyun 	GROUP(eth_txd2,		4,	11),
451*4882a593Smuzhiyun 	GROUP(eth_txd3,		4,	10),
452*4882a593Smuzhiyun 	GROUP(tsin_b_fail_z4,	3,	15),
453*4882a593Smuzhiyun 	GROUP(tsin_b_clk_z3,	3,	16),
454*4882a593Smuzhiyun 	GROUP(tsin_b_d0_z2,	3,	17),
455*4882a593Smuzhiyun 	GROUP(tsin_b_sop_z1,	3,	18),
456*4882a593Smuzhiyun 	GROUP(tsin_b_d_valid_z0, 3,	19),
457*4882a593Smuzhiyun 	GROUP(pwm_c,		3,	20),
458*4882a593Smuzhiyun 	GROUP(i2s_out_ch23_z,	3,	26),
459*4882a593Smuzhiyun 	GROUP(i2s_out_ch45_z,	3,	25),
460*4882a593Smuzhiyun 	GROUP(i2s_out_ch67_z,	3,	24),
461*4882a593Smuzhiyun 	GROUP(eth_link_led,	4,	25),
462*4882a593Smuzhiyun 	GROUP(eth_act_led,	4,	24),
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	/* Bank H */
465*4882a593Smuzhiyun 	GROUP(hdmi_hpd,		6,	31),
466*4882a593Smuzhiyun 	GROUP(hdmi_sda,		6,	30),
467*4882a593Smuzhiyun 	GROUP(hdmi_scl,		6,	29),
468*4882a593Smuzhiyun 	GROUP(i2s_am_clk,	6,	26),
469*4882a593Smuzhiyun 	GROUP(i2s_out_ao_clk,	6,	25),
470*4882a593Smuzhiyun 	GROUP(i2s_out_lr_clk,	6,	24),
471*4882a593Smuzhiyun 	GROUP(i2s_out_ch01,	6,	23),
472*4882a593Smuzhiyun 	GROUP(spdif_out_h,	6,	28),
473*4882a593Smuzhiyun 	GROUP(tsin_b_d0,	6,	17),
474*4882a593Smuzhiyun 	GROUP(tsin_b_sop,	6,	18),
475*4882a593Smuzhiyun 	GROUP(tsin_b_d_valid,	6,	19),
476*4882a593Smuzhiyun 	GROUP(tsin_b_clk,	6,	20),
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	/* Bank DV */
479*4882a593Smuzhiyun 	GROUP(uart_tx_b,	2,	16),
480*4882a593Smuzhiyun 	GROUP(uart_rx_b,	2,	15),
481*4882a593Smuzhiyun 	GROUP(uart_cts_b,	2,	14),
482*4882a593Smuzhiyun 	GROUP(uart_rts_b,	2,	13),
483*4882a593Smuzhiyun 	GROUP(i2c_sda_c_dv18,	1,	17),
484*4882a593Smuzhiyun 	GROUP(i2c_sck_c_dv19,	1,	16),
485*4882a593Smuzhiyun 	GROUP(i2c_sda_a,	1,	15),
486*4882a593Smuzhiyun 	GROUP(i2c_sck_a,	1,	14),
487*4882a593Smuzhiyun 	GROUP(i2c_sda_b,	1,	13),
488*4882a593Smuzhiyun 	GROUP(i2c_sck_b,	1,	12),
489*4882a593Smuzhiyun 	GROUP(i2c_sda_c,	1,	11),
490*4882a593Smuzhiyun 	GROUP(i2c_sck_c,	1,	10),
491*4882a593Smuzhiyun 	GROUP(pwm_b,		2,	11),
492*4882a593Smuzhiyun 	GROUP(pwm_d,		2,	12),
493*4882a593Smuzhiyun 	GROUP(tsin_a_d0,	2,	4),
494*4882a593Smuzhiyun 	GROUP(tsin_a_dp,	2,	3),
495*4882a593Smuzhiyun 	GROUP(tsin_a_clk,	2,	2),
496*4882a593Smuzhiyun 	GROUP(tsin_a_sop,	2,	1),
497*4882a593Smuzhiyun 	GROUP(tsin_a_d_valid,	2,	0),
498*4882a593Smuzhiyun 	GROUP(tsin_a_fail,	1,	31),
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	/* Bank BOOT */
501*4882a593Smuzhiyun 	GROUP(emmc_nand_d07,	7,	31),
502*4882a593Smuzhiyun 	GROUP(emmc_clk,		7,	30),
503*4882a593Smuzhiyun 	GROUP(emmc_cmd,		7,	29),
504*4882a593Smuzhiyun 	GROUP(emmc_ds,		7,	28),
505*4882a593Smuzhiyun 	GROUP(nor_d,		7,	13),
506*4882a593Smuzhiyun 	GROUP(nor_q,		7,	12),
507*4882a593Smuzhiyun 	GROUP(nor_c,		7,	11),
508*4882a593Smuzhiyun 	GROUP(nor_cs,		7,	10),
509*4882a593Smuzhiyun 	GROUP(nand_ce0,		7,	7),
510*4882a593Smuzhiyun 	GROUP(nand_ce1,		7,	6),
511*4882a593Smuzhiyun 	GROUP(nand_rb0,		7,	5),
512*4882a593Smuzhiyun 	GROUP(nand_ale,		7,	4),
513*4882a593Smuzhiyun 	GROUP(nand_cle,		7,	3),
514*4882a593Smuzhiyun 	GROUP(nand_wen_clk,	7,	2),
515*4882a593Smuzhiyun 	GROUP(nand_ren_wr,	7,	1),
516*4882a593Smuzhiyun 	GROUP(nand_dqs,		7,	0),
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	/* Bank CARD */
519*4882a593Smuzhiyun 	GROUP(sdcard_d1,	6,	5),
520*4882a593Smuzhiyun 	GROUP(sdcard_d0,	6,	4),
521*4882a593Smuzhiyun 	GROUP(sdcard_d3,	6,	1),
522*4882a593Smuzhiyun 	GROUP(sdcard_d2,	6,	0),
523*4882a593Smuzhiyun 	GROUP(sdcard_cmd,	6,	2),
524*4882a593Smuzhiyun 	GROUP(sdcard_clk,	6,	3),
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	/* Bank CLK */
527*4882a593Smuzhiyun 	GROUP(pwm_f_clk,	8,	30),
528*4882a593Smuzhiyun };
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun static struct meson_pmx_group meson_gxl_aobus_groups[] = {
531*4882a593Smuzhiyun 	GPIO_GROUP(GPIOAO_0),
532*4882a593Smuzhiyun 	GPIO_GROUP(GPIOAO_1),
533*4882a593Smuzhiyun 	GPIO_GROUP(GPIOAO_2),
534*4882a593Smuzhiyun 	GPIO_GROUP(GPIOAO_3),
535*4882a593Smuzhiyun 	GPIO_GROUP(GPIOAO_4),
536*4882a593Smuzhiyun 	GPIO_GROUP(GPIOAO_5),
537*4882a593Smuzhiyun 	GPIO_GROUP(GPIOAO_6),
538*4882a593Smuzhiyun 	GPIO_GROUP(GPIOAO_7),
539*4882a593Smuzhiyun 	GPIO_GROUP(GPIOAO_8),
540*4882a593Smuzhiyun 	GPIO_GROUP(GPIOAO_9),
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	/* bank AO */
543*4882a593Smuzhiyun 	GROUP(uart_tx_ao_b_0,	0,	26),
544*4882a593Smuzhiyun 	GROUP(uart_rx_ao_b_1,	0,	25),
545*4882a593Smuzhiyun 	GROUP(uart_tx_ao_b,	0,	24),
546*4882a593Smuzhiyun 	GROUP(uart_rx_ao_b,	0,	23),
547*4882a593Smuzhiyun 	GROUP(uart_tx_ao_a,	0,	12),
548*4882a593Smuzhiyun 	GROUP(uart_rx_ao_a,	0,	11),
549*4882a593Smuzhiyun 	GROUP(uart_cts_ao_a,	0,	10),
550*4882a593Smuzhiyun 	GROUP(uart_rts_ao_a,	0,	9),
551*4882a593Smuzhiyun 	GROUP(uart_cts_ao_b,	0,	8),
552*4882a593Smuzhiyun 	GROUP(uart_rts_ao_b,	0,	7),
553*4882a593Smuzhiyun 	GROUP(i2c_sck_ao,	0,	6),
554*4882a593Smuzhiyun 	GROUP(i2c_sda_ao,	0,	5),
555*4882a593Smuzhiyun 	GROUP(i2c_slave_sck_ao, 0,	2),
556*4882a593Smuzhiyun 	GROUP(i2c_slave_sda_ao, 0,	1),
557*4882a593Smuzhiyun 	GROUP(remote_input_ao,	0,	0),
558*4882a593Smuzhiyun 	GROUP(pwm_ao_a_3,	0,	22),
559*4882a593Smuzhiyun 	GROUP(pwm_ao_b_6,	0,	18),
560*4882a593Smuzhiyun 	GROUP(pwm_ao_a_8,	0,	17),
561*4882a593Smuzhiyun 	GROUP(pwm_ao_b,		0,	3),
562*4882a593Smuzhiyun 	GROUP(i2s_out_ch23_ao,	1,	0),
563*4882a593Smuzhiyun 	GROUP(i2s_out_ch45_ao,	1,	1),
564*4882a593Smuzhiyun 	GROUP(spdif_out_ao_6,	0,	16),
565*4882a593Smuzhiyun 	GROUP(spdif_out_ao_9,	0,	4),
566*4882a593Smuzhiyun 	GROUP(ao_cec,		0,	15),
567*4882a593Smuzhiyun 	GROUP(ee_cec,		0,	14),
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	/* test n pin */
570*4882a593Smuzhiyun 	GROUP(i2s_out_ch67_ao,	1,	2),
571*4882a593Smuzhiyun };
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun static const char * const gpio_periphs_groups[] = {
574*4882a593Smuzhiyun 	"GPIOZ_0", "GPIOZ_1", "GPIOZ_2", "GPIOZ_3", "GPIOZ_4",
575*4882a593Smuzhiyun 	"GPIOZ_5", "GPIOZ_6", "GPIOZ_7", "GPIOZ_8", "GPIOZ_9",
576*4882a593Smuzhiyun 	"GPIOZ_10", "GPIOZ_11", "GPIOZ_12", "GPIOZ_13", "GPIOZ_14",
577*4882a593Smuzhiyun 	"GPIOZ_15",
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	"GPIOH_0", "GPIOH_1", "GPIOH_2", "GPIOH_3", "GPIOH_4",
580*4882a593Smuzhiyun 	"GPIOH_5", "GPIOH_6", "GPIOH_7", "GPIOH_8", "GPIOH_9",
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	"BOOT_0", "BOOT_1", "BOOT_2", "BOOT_3", "BOOT_4",
583*4882a593Smuzhiyun 	"BOOT_5", "BOOT_6", "BOOT_7", "BOOT_8", "BOOT_9",
584*4882a593Smuzhiyun 	"BOOT_10", "BOOT_11", "BOOT_12", "BOOT_13", "BOOT_14",
585*4882a593Smuzhiyun 	"BOOT_15",
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	"CARD_0", "CARD_1", "CARD_2", "CARD_3", "CARD_4",
588*4882a593Smuzhiyun 	"CARD_5", "CARD_6",
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	"GPIODV_0", "GPIODV_1", "GPIODV_2", "GPIODV_3", "GPIODV_4",
591*4882a593Smuzhiyun 	"GPIODV_5", "GPIODV_6", "GPIODV_7", "GPIODV_8", "GPIODV_9",
592*4882a593Smuzhiyun 	"GPIODV_10", "GPIODV_11", "GPIODV_12", "GPIODV_13", "GPIODV_14",
593*4882a593Smuzhiyun 	"GPIODV_15", "GPIODV_16", "GPIODV_17", "GPIODV_18", "GPIODV_19",
594*4882a593Smuzhiyun 	"GPIODV_20", "GPIODV_21", "GPIODV_22", "GPIODV_23", "GPIODV_24",
595*4882a593Smuzhiyun 	"GPIODV_25", "GPIODV_26", "GPIODV_27", "GPIODV_28", "GPIODV_29",
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	"GPIOX_0", "GPIOX_1", "GPIOX_2", "GPIOX_3", "GPIOX_4",
598*4882a593Smuzhiyun 	"GPIOX_5", "GPIOX_6", "GPIOX_7", "GPIOX_8", "GPIOX_9",
599*4882a593Smuzhiyun 	"GPIOX_10", "GPIOX_11", "GPIOX_12", "GPIOX_13", "GPIOX_14",
600*4882a593Smuzhiyun 	"GPIOX_15", "GPIOX_16", "GPIOX_17", "GPIOX_18",
601*4882a593Smuzhiyun };
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun static const char * const emmc_groups[] = {
604*4882a593Smuzhiyun 	"emmc_nand_d07", "emmc_clk", "emmc_cmd", "emmc_ds",
605*4882a593Smuzhiyun };
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun static const char * const nor_groups[] = {
608*4882a593Smuzhiyun 	"nor_d", "nor_q", "nor_c", "nor_cs",
609*4882a593Smuzhiyun };
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun static const char * const spi_groups[] = {
612*4882a593Smuzhiyun 	"spi_mosi", "spi_miso", "spi_ss0", "spi_sclk",
613*4882a593Smuzhiyun };
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun static const char * const sdcard_groups[] = {
616*4882a593Smuzhiyun 	"sdcard_d0", "sdcard_d1", "sdcard_d2", "sdcard_d3",
617*4882a593Smuzhiyun 	"sdcard_cmd", "sdcard_clk",
618*4882a593Smuzhiyun };
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun static const char * const sdio_groups[] = {
621*4882a593Smuzhiyun 	"sdio_d0", "sdio_d1", "sdio_d2", "sdio_d3",
622*4882a593Smuzhiyun 	"sdio_cmd", "sdio_clk", "sdio_irq",
623*4882a593Smuzhiyun };
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun static const char * const nand_groups[] = {
626*4882a593Smuzhiyun 	"emmc_nand_d07", "nand_ce0", "nand_ce1", "nand_rb0", "nand_ale",
627*4882a593Smuzhiyun 	"nand_cle", "nand_wen_clk", "nand_ren_wr", "nand_dqs",
628*4882a593Smuzhiyun };
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun static const char * const uart_a_groups[] = {
631*4882a593Smuzhiyun 	"uart_tx_a", "uart_rx_a", "uart_cts_a", "uart_rts_a",
632*4882a593Smuzhiyun };
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun static const char * const uart_b_groups[] = {
635*4882a593Smuzhiyun 	"uart_tx_b", "uart_rx_b", "uart_cts_b", "uart_rts_b",
636*4882a593Smuzhiyun };
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun static const char * const uart_c_groups[] = {
639*4882a593Smuzhiyun 	"uart_tx_c", "uart_rx_c", "uart_cts_c", "uart_rts_c",
640*4882a593Smuzhiyun };
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun static const char * const i2c_a_groups[] = {
643*4882a593Smuzhiyun 	"i2c_sck_a", "i2c_sda_a",
644*4882a593Smuzhiyun };
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun static const char * const i2c_b_groups[] = {
647*4882a593Smuzhiyun 	"i2c_sck_b", "i2c_sda_b",
648*4882a593Smuzhiyun };
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun static const char * const i2c_c_groups[] = {
651*4882a593Smuzhiyun 	"i2c_sck_c", "i2c_sda_c", "i2c_sda_c_dv18", "i2c_sck_c_dv19",
652*4882a593Smuzhiyun };
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun static const char * const eth_groups[] = {
655*4882a593Smuzhiyun 	"eth_mdio", "eth_mdc", "eth_clk_rx_clk", "eth_rx_dv",
656*4882a593Smuzhiyun 	"eth_rxd0", "eth_rxd1", "eth_rxd2", "eth_rxd3",
657*4882a593Smuzhiyun 	"eth_rgmii_tx_clk", "eth_tx_en",
658*4882a593Smuzhiyun 	"eth_txd0", "eth_txd1", "eth_txd2", "eth_txd3",
659*4882a593Smuzhiyun };
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun static const char * const pwm_a_groups[] = {
662*4882a593Smuzhiyun 	"pwm_a",
663*4882a593Smuzhiyun };
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun static const char * const pwm_b_groups[] = {
666*4882a593Smuzhiyun 	"pwm_b",
667*4882a593Smuzhiyun };
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun static const char * const pwm_c_groups[] = {
670*4882a593Smuzhiyun 	"pwm_c",
671*4882a593Smuzhiyun };
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun static const char * const pwm_d_groups[] = {
674*4882a593Smuzhiyun 	"pwm_d",
675*4882a593Smuzhiyun };
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun static const char * const pwm_e_groups[] = {
678*4882a593Smuzhiyun 	"pwm_e",
679*4882a593Smuzhiyun };
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun static const char * const pwm_f_groups[] = {
682*4882a593Smuzhiyun 	"pwm_f_clk", "pwm_f_x",
683*4882a593Smuzhiyun };
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun static const char * const hdmi_hpd_groups[] = {
686*4882a593Smuzhiyun 	"hdmi_hpd",
687*4882a593Smuzhiyun };
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun static const char * const hdmi_i2c_groups[] = {
690*4882a593Smuzhiyun 	"hdmi_sda", "hdmi_scl",
691*4882a593Smuzhiyun };
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun static const char * const i2s_out_groups[] = {
694*4882a593Smuzhiyun 	"i2s_am_clk", "i2s_out_ao_clk", "i2s_out_lr_clk",
695*4882a593Smuzhiyun 	"i2s_out_ch01", "i2s_out_ch23_z", "i2s_out_ch45_z", "i2s_out_ch67_z",
696*4882a593Smuzhiyun };
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun static const char * const spdif_out_groups[] = {
699*4882a593Smuzhiyun 	"spdif_out_h",
700*4882a593Smuzhiyun };
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun static const char * const eth_led_groups[] = {
703*4882a593Smuzhiyun 	"eth_link_led", "eth_act_led",
704*4882a593Smuzhiyun };
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun static const char * const tsin_a_groups[] = {
707*4882a593Smuzhiyun 	"tsin_a_clk", "tsin_a_sop",
708*4882a593Smuzhiyun 	"tsin_a_d_valid", "tsin_a_d0",
709*4882a593Smuzhiyun 	"tsin_a_dp", "tsin_a_fail",
710*4882a593Smuzhiyun };
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun static const char * const tsin_b_groups[] = {
713*4882a593Smuzhiyun 	"tsin_b_clk", "tsin_b_sop", "tsin_b_d_valid", "tsin_b_d0",
714*4882a593Smuzhiyun 	"tsin_b_clk_z3", "tsin_b_sop_z1", "tsin_b_d_valid_z0", "tsin_b_d0_z2",
715*4882a593Smuzhiyun 	"tsin_b_fail_z4",
716*4882a593Smuzhiyun };
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun static const char * const gpio_aobus_groups[] = {
719*4882a593Smuzhiyun 	"GPIOAO_0", "GPIOAO_1", "GPIOAO_2", "GPIOAO_3", "GPIOAO_4",
720*4882a593Smuzhiyun 	"GPIOAO_5", "GPIOAO_6", "GPIOAO_7", "GPIOAO_8", "GPIOAO_9",
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	"GPIO_TEST_N",
723*4882a593Smuzhiyun };
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun static const char * const uart_ao_groups[] = {
726*4882a593Smuzhiyun 	"uart_tx_ao_a", "uart_rx_ao_a", "uart_cts_ao_a", "uart_rts_ao_a",
727*4882a593Smuzhiyun };
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun static const char * const uart_ao_b_groups[] = {
730*4882a593Smuzhiyun 	"uart_tx_ao_b", "uart_rx_ao_b", "uart_cts_ao_b", "uart_rts_ao_b",
731*4882a593Smuzhiyun 	"uart_tx_ao_b_0", "uart_rx_ao_b_1",
732*4882a593Smuzhiyun };
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun static const char * const i2c_ao_groups[] = {
735*4882a593Smuzhiyun 	"i2c_sck_ao", "i2c_sda_ao",
736*4882a593Smuzhiyun };
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun static const char * const i2c_slave_ao_groups[] = {
739*4882a593Smuzhiyun 	"i2c_slave_sck_ao", "i2c_slave_sda_ao",
740*4882a593Smuzhiyun };
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun static const char * const remote_input_ao_groups[] = {
743*4882a593Smuzhiyun 	"remote_input_ao",
744*4882a593Smuzhiyun };
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun static const char * const pwm_ao_a_groups[] = {
747*4882a593Smuzhiyun 	"pwm_ao_a_3", "pwm_ao_a_8",
748*4882a593Smuzhiyun };
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun static const char * const pwm_ao_b_groups[] = {
751*4882a593Smuzhiyun 	"pwm_ao_b", "pwm_ao_b_6",
752*4882a593Smuzhiyun };
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun static const char * const i2s_out_ao_groups[] = {
755*4882a593Smuzhiyun 	"i2s_out_ch23_ao", "i2s_out_ch45_ao", "i2s_out_ch67_ao",
756*4882a593Smuzhiyun };
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun static const char * const spdif_out_ao_groups[] = {
759*4882a593Smuzhiyun 	"spdif_out_ao_6", "spdif_out_ao_9",
760*4882a593Smuzhiyun };
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun static const char * const cec_ao_groups[] = {
763*4882a593Smuzhiyun 	"ao_cec", "ee_cec",
764*4882a593Smuzhiyun };
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun static struct meson_pmx_func meson_gxl_periphs_functions[] = {
767*4882a593Smuzhiyun 	FUNCTION(gpio_periphs),
768*4882a593Smuzhiyun 	FUNCTION(emmc),
769*4882a593Smuzhiyun 	FUNCTION(nor),
770*4882a593Smuzhiyun 	FUNCTION(spi),
771*4882a593Smuzhiyun 	FUNCTION(sdcard),
772*4882a593Smuzhiyun 	FUNCTION(sdio),
773*4882a593Smuzhiyun 	FUNCTION(nand),
774*4882a593Smuzhiyun 	FUNCTION(uart_a),
775*4882a593Smuzhiyun 	FUNCTION(uart_b),
776*4882a593Smuzhiyun 	FUNCTION(uart_c),
777*4882a593Smuzhiyun 	FUNCTION(i2c_a),
778*4882a593Smuzhiyun 	FUNCTION(i2c_b),
779*4882a593Smuzhiyun 	FUNCTION(i2c_c),
780*4882a593Smuzhiyun 	FUNCTION(eth),
781*4882a593Smuzhiyun 	FUNCTION(pwm_a),
782*4882a593Smuzhiyun 	FUNCTION(pwm_b),
783*4882a593Smuzhiyun 	FUNCTION(pwm_c),
784*4882a593Smuzhiyun 	FUNCTION(pwm_d),
785*4882a593Smuzhiyun 	FUNCTION(pwm_e),
786*4882a593Smuzhiyun 	FUNCTION(pwm_f),
787*4882a593Smuzhiyun 	FUNCTION(hdmi_hpd),
788*4882a593Smuzhiyun 	FUNCTION(hdmi_i2c),
789*4882a593Smuzhiyun 	FUNCTION(i2s_out),
790*4882a593Smuzhiyun 	FUNCTION(spdif_out),
791*4882a593Smuzhiyun 	FUNCTION(eth_led),
792*4882a593Smuzhiyun 	FUNCTION(tsin_a),
793*4882a593Smuzhiyun 	FUNCTION(tsin_b),
794*4882a593Smuzhiyun };
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun static struct meson_pmx_func meson_gxl_aobus_functions[] = {
797*4882a593Smuzhiyun 	FUNCTION(gpio_aobus),
798*4882a593Smuzhiyun 	FUNCTION(uart_ao),
799*4882a593Smuzhiyun 	FUNCTION(uart_ao_b),
800*4882a593Smuzhiyun 	FUNCTION(i2c_ao),
801*4882a593Smuzhiyun 	FUNCTION(i2c_slave_ao),
802*4882a593Smuzhiyun 	FUNCTION(remote_input_ao),
803*4882a593Smuzhiyun 	FUNCTION(pwm_ao_a),
804*4882a593Smuzhiyun 	FUNCTION(pwm_ao_b),
805*4882a593Smuzhiyun 	FUNCTION(i2s_out_ao),
806*4882a593Smuzhiyun 	FUNCTION(spdif_out_ao),
807*4882a593Smuzhiyun 	FUNCTION(cec_ao),
808*4882a593Smuzhiyun };
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun static struct meson_bank meson_gxl_periphs_banks[] = {
811*4882a593Smuzhiyun 	/*   name    first      last       irq	     pullen  pull    dir     out     in  */
812*4882a593Smuzhiyun 	BANK("X",    GPIOX_0,	GPIOX_18,   89, 107, 4,  0,  4,  0,  12, 0,  13, 0,  14, 0),
813*4882a593Smuzhiyun 	BANK("DV",   GPIODV_0,	GPIODV_29,  83,  88, 0,  0,  0,  0,  0,  0,  1,  0,  2,  0),
814*4882a593Smuzhiyun 	BANK("H",    GPIOH_0,	GPIOH_9,    26,  35, 1, 20,  1, 20,  3, 20,  4, 20,  5, 20),
815*4882a593Smuzhiyun 	BANK("Z",    GPIOZ_0,	GPIOZ_15,   10,  25, 3,  0,  3,  0,  9,  0,  10, 0, 11,  0),
816*4882a593Smuzhiyun 	BANK("CARD", CARD_0,	CARD_6,     52,  58, 2, 20,  2, 20,  6, 20,  7, 20,  8, 20),
817*4882a593Smuzhiyun 	BANK("BOOT", BOOT_0,	BOOT_15,    36,  51, 2,  0,  2,  0,  6,  0,  7,  0,  8,  0),
818*4882a593Smuzhiyun 	BANK("CLK",  GPIOCLK_0,	GPIOCLK_1, 108, 109, 3, 28,  3, 28,  9, 28, 10, 28, 11, 28),
819*4882a593Smuzhiyun };
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun static struct meson_bank meson_gxl_aobus_banks[] = {
822*4882a593Smuzhiyun 	/*   name    first      last      irq	pullen  pull    dir     out     in  */
823*4882a593Smuzhiyun 	BANK("AO",   GPIOAO_0,  GPIOAO_9, 0, 9, 0,  16, 0, 0,   0,  0,  0, 16,  1,  0),
824*4882a593Smuzhiyun };
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun static struct meson_pinctrl_data meson_gxl_periphs_pinctrl_data = {
827*4882a593Smuzhiyun 	.name		= "periphs-banks",
828*4882a593Smuzhiyun 	.pins		= meson_gxl_periphs_pins,
829*4882a593Smuzhiyun 	.groups		= meson_gxl_periphs_groups,
830*4882a593Smuzhiyun 	.funcs		= meson_gxl_periphs_functions,
831*4882a593Smuzhiyun 	.banks		= meson_gxl_periphs_banks,
832*4882a593Smuzhiyun 	.num_pins	= ARRAY_SIZE(meson_gxl_periphs_pins),
833*4882a593Smuzhiyun 	.num_groups	= ARRAY_SIZE(meson_gxl_periphs_groups),
834*4882a593Smuzhiyun 	.num_funcs	= ARRAY_SIZE(meson_gxl_periphs_functions),
835*4882a593Smuzhiyun 	.num_banks	= ARRAY_SIZE(meson_gxl_periphs_banks),
836*4882a593Smuzhiyun 	.pmx_ops	= &meson8_pmx_ops,
837*4882a593Smuzhiyun };
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun static struct meson_pinctrl_data meson_gxl_aobus_pinctrl_data = {
840*4882a593Smuzhiyun 	.name		= "aobus-banks",
841*4882a593Smuzhiyun 	.pins		= meson_gxl_aobus_pins,
842*4882a593Smuzhiyun 	.groups		= meson_gxl_aobus_groups,
843*4882a593Smuzhiyun 	.funcs		= meson_gxl_aobus_functions,
844*4882a593Smuzhiyun 	.banks		= meson_gxl_aobus_banks,
845*4882a593Smuzhiyun 	.num_pins	= ARRAY_SIZE(meson_gxl_aobus_pins),
846*4882a593Smuzhiyun 	.num_groups	= ARRAY_SIZE(meson_gxl_aobus_groups),
847*4882a593Smuzhiyun 	.num_funcs	= ARRAY_SIZE(meson_gxl_aobus_functions),
848*4882a593Smuzhiyun 	.num_banks	= ARRAY_SIZE(meson_gxl_aobus_banks),
849*4882a593Smuzhiyun 	.pmx_ops	= &meson8_pmx_ops,
850*4882a593Smuzhiyun 	.parse_dt	= meson8_aobus_parse_dt_extra,
851*4882a593Smuzhiyun };
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun static const struct of_device_id meson_gxl_pinctrl_dt_match[] = {
854*4882a593Smuzhiyun 	{
855*4882a593Smuzhiyun 		.compatible = "amlogic,meson-gxl-periphs-pinctrl",
856*4882a593Smuzhiyun 		.data = &meson_gxl_periphs_pinctrl_data,
857*4882a593Smuzhiyun 	},
858*4882a593Smuzhiyun 	{
859*4882a593Smuzhiyun 		.compatible = "amlogic,meson-gxl-aobus-pinctrl",
860*4882a593Smuzhiyun 		.data = &meson_gxl_aobus_pinctrl_data,
861*4882a593Smuzhiyun 	},
862*4882a593Smuzhiyun 	{ },
863*4882a593Smuzhiyun };
864*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, meson_gxl_pinctrl_dt_match);
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun static struct platform_driver meson_gxl_pinctrl_driver = {
867*4882a593Smuzhiyun 	.probe		= meson_pinctrl_probe,
868*4882a593Smuzhiyun 	.driver = {
869*4882a593Smuzhiyun 		.name	= "meson-gxl-pinctrl",
870*4882a593Smuzhiyun 		.of_match_table = meson_gxl_pinctrl_dt_match,
871*4882a593Smuzhiyun 	},
872*4882a593Smuzhiyun };
873*4882a593Smuzhiyun module_platform_driver(meson_gxl_pinctrl_driver);
874*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
875