xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/mediatek/pinctrl-mtk-common.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2014 MediaTek Inc.
4*4882a593Smuzhiyun  * Author: Hongzhou.Yang <hongzhou.yang@mediatek.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef __PINCTRL_MTK_COMMON_H
8*4882a593Smuzhiyun #define __PINCTRL_MTK_COMMON_H
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
11*4882a593Smuzhiyun #include <linux/regmap.h>
12*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "mtk-eint.h"
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define NO_EINT_SUPPORT    255
17*4882a593Smuzhiyun #define MT_EDGE_SENSITIVE           0
18*4882a593Smuzhiyun #define MT_LEVEL_SENSITIVE          1
19*4882a593Smuzhiyun #define EINT_DBNC_SET_DBNC_BITS     4
20*4882a593Smuzhiyun #define EINT_DBNC_RST_BIT           (0x1 << 1)
21*4882a593Smuzhiyun #define EINT_DBNC_SET_EN            (0x1 << 0)
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define MTK_PINCTRL_NOT_SUPPORT	(0xffff)
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun struct mtk_desc_function {
26*4882a593Smuzhiyun 	const char *name;
27*4882a593Smuzhiyun 	unsigned char muxval;
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun struct mtk_desc_eint {
31*4882a593Smuzhiyun 	unsigned char eintmux;
32*4882a593Smuzhiyun 	unsigned char eintnum;
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun struct mtk_desc_pin {
36*4882a593Smuzhiyun 	struct pinctrl_pin_desc	pin;
37*4882a593Smuzhiyun 	const struct mtk_desc_eint eint;
38*4882a593Smuzhiyun 	const struct mtk_desc_function	*functions;
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define MTK_PIN(_pin, _pad, _chip, _eint, ...)		\
42*4882a593Smuzhiyun 	{							\
43*4882a593Smuzhiyun 		.pin = _pin,					\
44*4882a593Smuzhiyun 		.eint = _eint,					\
45*4882a593Smuzhiyun 		.functions = (struct mtk_desc_function[]){	\
46*4882a593Smuzhiyun 			__VA_ARGS__, { } },			\
47*4882a593Smuzhiyun 	}
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define MTK_EINT_FUNCTION(_eintmux, _eintnum)				\
50*4882a593Smuzhiyun 	{							\
51*4882a593Smuzhiyun 		.eintmux = _eintmux,					\
52*4882a593Smuzhiyun 		.eintnum = _eintnum,					\
53*4882a593Smuzhiyun 	}
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define MTK_FUNCTION(_val, _name)				\
56*4882a593Smuzhiyun 	{							\
57*4882a593Smuzhiyun 		.muxval = _val,					\
58*4882a593Smuzhiyun 		.name = _name,					\
59*4882a593Smuzhiyun 	}
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define SET_ADDR(x, y)  (x + (y->devdata->port_align))
62*4882a593Smuzhiyun #define CLR_ADDR(x, y)  (x + (y->devdata->port_align << 1))
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun struct mtk_pinctrl_group {
65*4882a593Smuzhiyun 	const char	*name;
66*4882a593Smuzhiyun 	unsigned long	config;
67*4882a593Smuzhiyun 	unsigned	pin;
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun /**
71*4882a593Smuzhiyun  * struct mtk_drv_group_desc - Provide driving group data.
72*4882a593Smuzhiyun  * @max_drv: The maximum current of this group.
73*4882a593Smuzhiyun  * @min_drv: The minimum current of this group.
74*4882a593Smuzhiyun  * @low_bit: The lowest bit of this group.
75*4882a593Smuzhiyun  * @high_bit: The highest bit of this group.
76*4882a593Smuzhiyun  * @step: The step current of this group.
77*4882a593Smuzhiyun  */
78*4882a593Smuzhiyun struct mtk_drv_group_desc {
79*4882a593Smuzhiyun 	unsigned char min_drv;
80*4882a593Smuzhiyun 	unsigned char max_drv;
81*4882a593Smuzhiyun 	unsigned char low_bit;
82*4882a593Smuzhiyun 	unsigned char high_bit;
83*4882a593Smuzhiyun 	unsigned char step;
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define MTK_DRV_GRP(_min, _max, _low, _high, _step)	\
87*4882a593Smuzhiyun 	{	\
88*4882a593Smuzhiyun 		.min_drv = _min,	\
89*4882a593Smuzhiyun 		.max_drv = _max,	\
90*4882a593Smuzhiyun 		.low_bit = _low,	\
91*4882a593Smuzhiyun 		.high_bit = _high,	\
92*4882a593Smuzhiyun 		.step = _step,		\
93*4882a593Smuzhiyun 	}
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun /**
96*4882a593Smuzhiyun  * struct mtk_pin_drv_grp - Provide each pin driving info.
97*4882a593Smuzhiyun  * @pin: The pin number.
98*4882a593Smuzhiyun  * @offset: The offset of driving register for this pin.
99*4882a593Smuzhiyun  * @bit: The bit of driving register for this pin.
100*4882a593Smuzhiyun  * @grp: The group for this pin belongs to.
101*4882a593Smuzhiyun  */
102*4882a593Smuzhiyun struct mtk_pin_drv_grp {
103*4882a593Smuzhiyun 	unsigned short pin;
104*4882a593Smuzhiyun 	unsigned short offset;
105*4882a593Smuzhiyun 	unsigned char bit;
106*4882a593Smuzhiyun 	unsigned char grp;
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define MTK_PIN_DRV_GRP(_pin, _offset, _bit, _grp)	\
110*4882a593Smuzhiyun 	{	\
111*4882a593Smuzhiyun 		.pin = _pin,	\
112*4882a593Smuzhiyun 		.offset = _offset,	\
113*4882a593Smuzhiyun 		.bit = _bit,	\
114*4882a593Smuzhiyun 		.grp = _grp,	\
115*4882a593Smuzhiyun 	}
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun /**
118*4882a593Smuzhiyun  * struct mtk_pin_spec_pupd_set_samereg
119*4882a593Smuzhiyun  * - For special pins' pull up/down setting which resides in same register
120*4882a593Smuzhiyun  * @pin: The pin number.
121*4882a593Smuzhiyun  * @offset: The offset of special pull up/down setting register.
122*4882a593Smuzhiyun  * @pupd_bit: The pull up/down bit in this register.
123*4882a593Smuzhiyun  * @r0_bit: The r0 bit of pull resistor.
124*4882a593Smuzhiyun  * @r1_bit: The r1 bit of pull resistor.
125*4882a593Smuzhiyun  */
126*4882a593Smuzhiyun struct mtk_pin_spec_pupd_set_samereg {
127*4882a593Smuzhiyun 	unsigned short pin;
128*4882a593Smuzhiyun 	unsigned short offset;
129*4882a593Smuzhiyun 	unsigned char pupd_bit;
130*4882a593Smuzhiyun 	unsigned char r1_bit;
131*4882a593Smuzhiyun 	unsigned char r0_bit;
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define MTK_PIN_PUPD_SPEC_SR(_pin, _offset, _pupd, _r1, _r0)	\
135*4882a593Smuzhiyun 	{	\
136*4882a593Smuzhiyun 		.pin = _pin,	\
137*4882a593Smuzhiyun 		.offset = _offset,	\
138*4882a593Smuzhiyun 		.pupd_bit = _pupd,	\
139*4882a593Smuzhiyun 		.r1_bit = _r1,		\
140*4882a593Smuzhiyun 		.r0_bit = _r0,		\
141*4882a593Smuzhiyun 	}
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun /**
144*4882a593Smuzhiyun  * struct mtk_pin_ies_set - For special pins' ies and smt setting.
145*4882a593Smuzhiyun  * @start: The start pin number of those special pins.
146*4882a593Smuzhiyun  * @end: The end pin number of those special pins.
147*4882a593Smuzhiyun  * @offset: The offset of special setting register.
148*4882a593Smuzhiyun  * @bit: The bit of special setting register.
149*4882a593Smuzhiyun  */
150*4882a593Smuzhiyun struct mtk_pin_ies_smt_set {
151*4882a593Smuzhiyun 	unsigned short start;
152*4882a593Smuzhiyun 	unsigned short end;
153*4882a593Smuzhiyun 	unsigned short offset;
154*4882a593Smuzhiyun 	unsigned char bit;
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun #define MTK_PIN_IES_SMT_SPEC(_start, _end, _offset, _bit)	\
158*4882a593Smuzhiyun 	{	\
159*4882a593Smuzhiyun 		.start = _start,	\
160*4882a593Smuzhiyun 		.end = _end,	\
161*4882a593Smuzhiyun 		.bit = _bit,	\
162*4882a593Smuzhiyun 		.offset = _offset,	\
163*4882a593Smuzhiyun 	}
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun struct mtk_eint_offsets {
166*4882a593Smuzhiyun 	const char *name;
167*4882a593Smuzhiyun 	unsigned int  stat;
168*4882a593Smuzhiyun 	unsigned int  ack;
169*4882a593Smuzhiyun 	unsigned int  mask;
170*4882a593Smuzhiyun 	unsigned int  mask_set;
171*4882a593Smuzhiyun 	unsigned int  mask_clr;
172*4882a593Smuzhiyun 	unsigned int  sens;
173*4882a593Smuzhiyun 	unsigned int  sens_set;
174*4882a593Smuzhiyun 	unsigned int  sens_clr;
175*4882a593Smuzhiyun 	unsigned int  soft;
176*4882a593Smuzhiyun 	unsigned int  soft_set;
177*4882a593Smuzhiyun 	unsigned int  soft_clr;
178*4882a593Smuzhiyun 	unsigned int  pol;
179*4882a593Smuzhiyun 	unsigned int  pol_set;
180*4882a593Smuzhiyun 	unsigned int  pol_clr;
181*4882a593Smuzhiyun 	unsigned int  dom_en;
182*4882a593Smuzhiyun 	unsigned int  dbnc_ctrl;
183*4882a593Smuzhiyun 	unsigned int  dbnc_set;
184*4882a593Smuzhiyun 	unsigned int  dbnc_clr;
185*4882a593Smuzhiyun 	u8  port_mask;
186*4882a593Smuzhiyun 	u8  ports;
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun /**
190*4882a593Smuzhiyun  * struct mtk_pinctrl_devdata - Provide HW GPIO related data.
191*4882a593Smuzhiyun  * @pins: An array describing all pins the pin controller affects.
192*4882a593Smuzhiyun  * @npins: The number of entries in @pins.
193*4882a593Smuzhiyun  *
194*4882a593Smuzhiyun  * @grp_desc: The driving group info.
195*4882a593Smuzhiyun  * @pin_drv_grp: The driving group for all pins.
196*4882a593Smuzhiyun  * @spec_pull_set: Each SoC may have special pins for pull up/down setting,
197*4882a593Smuzhiyun  *  these pins' pull setting are very different, they have separate pull
198*4882a593Smuzhiyun  *  up/down bit, R0 and R1 resistor bit, so they need special pull setting.
199*4882a593Smuzhiyun  *  If special setting is success, this should return 0, otherwise it should
200*4882a593Smuzhiyun  *  return non-zero value.
201*4882a593Smuzhiyun  * @spec_ies_smt_set: Some pins are irregular, their input enable and smt
202*4882a593Smuzhiyun  * control register are discontinuous, but they are mapping together. That
203*4882a593Smuzhiyun  * means when user set smt, input enable is set at the same time. So they
204*4882a593Smuzhiyun  * also need special control. If special control is success, this should
205*4882a593Smuzhiyun  * return 0, otherwise return non-zero value.
206*4882a593Smuzhiyun  * @spec_pinmux_set: In some cases, there are two pinmux functions share
207*4882a593Smuzhiyun  * the same value in the same segment of pinmux control register. If user
208*4882a593Smuzhiyun  * want to use one of the two functions, they need an extra bit setting to
209*4882a593Smuzhiyun  * select the right one.
210*4882a593Smuzhiyun  * @spec_dir_set: In very few SoCs, direction control registers are not
211*4882a593Smuzhiyun  * arranged continuously, they may be cut to parts. So they need special
212*4882a593Smuzhiyun  * dir setting.
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun  * @dir_offset: The direction register offset.
215*4882a593Smuzhiyun  * @pullen_offset: The pull-up/pull-down enable register offset.
216*4882a593Smuzhiyun  * @pinmux_offset: The pinmux register offset.
217*4882a593Smuzhiyun  *
218*4882a593Smuzhiyun  * @type1_start: Some chips have two base addresses for pull select register,
219*4882a593Smuzhiyun  *  that means some pins use the first address and others use the second. This
220*4882a593Smuzhiyun  *  member record the start of pin number to use the second address.
221*4882a593Smuzhiyun  * @type1_end: The end of pin number to use the second address.
222*4882a593Smuzhiyun  *
223*4882a593Smuzhiyun  * @port_shf: The shift between two registers.
224*4882a593Smuzhiyun  * @port_mask: The mask of register.
225*4882a593Smuzhiyun  * @port_align: Provide clear register and set register step.
226*4882a593Smuzhiyun  */
227*4882a593Smuzhiyun struct mtk_pinctrl_devdata {
228*4882a593Smuzhiyun 	const struct mtk_desc_pin	*pins;
229*4882a593Smuzhiyun 	unsigned int				npins;
230*4882a593Smuzhiyun 	const struct mtk_drv_group_desc	*grp_desc;
231*4882a593Smuzhiyun 	unsigned int	n_grp_cls;
232*4882a593Smuzhiyun 	const struct mtk_pin_drv_grp	*pin_drv_grp;
233*4882a593Smuzhiyun 	unsigned int	n_pin_drv_grps;
234*4882a593Smuzhiyun 	int (*spec_pull_set)(struct regmap *reg, unsigned int pin,
235*4882a593Smuzhiyun 			unsigned char align, bool isup, unsigned int arg);
236*4882a593Smuzhiyun 	int (*spec_ies_smt_set)(struct regmap *reg, unsigned int pin,
237*4882a593Smuzhiyun 			unsigned char align, int value, enum pin_config_param arg);
238*4882a593Smuzhiyun 	void (*spec_pinmux_set)(struct regmap *reg, unsigned int pin,
239*4882a593Smuzhiyun 			unsigned int mode);
240*4882a593Smuzhiyun 	void (*spec_dir_set)(unsigned int *reg_addr, unsigned int pin);
241*4882a593Smuzhiyun 	unsigned int dir_offset;
242*4882a593Smuzhiyun 	unsigned int ies_offset;
243*4882a593Smuzhiyun 	unsigned int smt_offset;
244*4882a593Smuzhiyun 	unsigned int pullen_offset;
245*4882a593Smuzhiyun 	unsigned int pullsel_offset;
246*4882a593Smuzhiyun 	unsigned int drv_offset;
247*4882a593Smuzhiyun 	unsigned int dout_offset;
248*4882a593Smuzhiyun 	unsigned int din_offset;
249*4882a593Smuzhiyun 	unsigned int pinmux_offset;
250*4882a593Smuzhiyun 	unsigned short type1_start;
251*4882a593Smuzhiyun 	unsigned short type1_end;
252*4882a593Smuzhiyun 	unsigned char  port_shf;
253*4882a593Smuzhiyun 	unsigned char  port_mask;
254*4882a593Smuzhiyun 	unsigned char  port_align;
255*4882a593Smuzhiyun 	struct mtk_eint_hw eint_hw;
256*4882a593Smuzhiyun 	struct mtk_eint_regs *eint_regs;
257*4882a593Smuzhiyun };
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun struct mtk_pinctrl {
260*4882a593Smuzhiyun 	struct regmap	*regmap1;
261*4882a593Smuzhiyun 	struct regmap	*regmap2;
262*4882a593Smuzhiyun 	struct pinctrl_desc pctl_desc;
263*4882a593Smuzhiyun 	struct device           *dev;
264*4882a593Smuzhiyun 	struct gpio_chip	*chip;
265*4882a593Smuzhiyun 	struct mtk_pinctrl_group	*groups;
266*4882a593Smuzhiyun 	unsigned			ngroups;
267*4882a593Smuzhiyun 	const char          **grp_names;
268*4882a593Smuzhiyun 	struct pinctrl_dev      *pctl_dev;
269*4882a593Smuzhiyun 	const struct mtk_pinctrl_devdata  *devdata;
270*4882a593Smuzhiyun 	struct mtk_eint *eint;
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun int mtk_pctrl_init(struct platform_device *pdev,
274*4882a593Smuzhiyun 		const struct mtk_pinctrl_devdata *data,
275*4882a593Smuzhiyun 		struct regmap *regmap);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun int mtk_pctrl_spec_pull_set_samereg(struct regmap *regmap,
278*4882a593Smuzhiyun 		const struct mtk_pin_spec_pupd_set_samereg *pupd_infos,
279*4882a593Smuzhiyun 		unsigned int info_num, unsigned int pin,
280*4882a593Smuzhiyun 		unsigned char align, bool isup, unsigned int r1r0);
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun int mtk_pconf_spec_set_ies_smt_range(struct regmap *regmap,
283*4882a593Smuzhiyun 		const struct mtk_pin_ies_smt_set *ies_smt_infos, unsigned int info_num,
284*4882a593Smuzhiyun 		unsigned int pin, unsigned char align, int value);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun extern const struct dev_pm_ops mtk_eint_pm_ops;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun #endif /* __PINCTRL_MTK_COMMON_H */
289