1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * mt65xx pinctrl driver based on Allwinner A1X pinctrl driver.
4*4882a593Smuzhiyun * Copyright (c) 2014 MediaTek Inc.
5*4882a593Smuzhiyun * Author: Hongzhou.Yang <hongzhou.yang@mediatek.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/gpio/driver.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/of_address.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/of_irq.h>
14*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
15*4882a593Smuzhiyun #include <linux/pinctrl/machine.h>
16*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
17*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
18*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
19*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun #include <linux/slab.h>
22*4882a593Smuzhiyun #include <linux/bitops.h>
23*4882a593Smuzhiyun #include <linux/regmap.h>
24*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
25*4882a593Smuzhiyun #include <linux/delay.h>
26*4882a593Smuzhiyun #include <linux/interrupt.h>
27*4882a593Smuzhiyun #include <linux/pm.h>
28*4882a593Smuzhiyun #include <dt-bindings/pinctrl/mt65xx.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #include "../core.h"
31*4882a593Smuzhiyun #include "../pinconf.h"
32*4882a593Smuzhiyun #include "../pinctrl-utils.h"
33*4882a593Smuzhiyun #include "mtk-eint.h"
34*4882a593Smuzhiyun #include "pinctrl-mtk-common.h"
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define MAX_GPIO_MODE_PER_REG 5
37*4882a593Smuzhiyun #define GPIO_MODE_BITS 3
38*4882a593Smuzhiyun #define GPIO_MODE_PREFIX "GPIO"
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun static const char * const mtk_gpio_functions[] = {
41*4882a593Smuzhiyun "func0", "func1", "func2", "func3",
42*4882a593Smuzhiyun "func4", "func5", "func6", "func7",
43*4882a593Smuzhiyun "func8", "func9", "func10", "func11",
44*4882a593Smuzhiyun "func12", "func13", "func14", "func15",
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /*
48*4882a593Smuzhiyun * There are two base address for pull related configuration
49*4882a593Smuzhiyun * in mt8135, and different GPIO pins use different base address.
50*4882a593Smuzhiyun * When pin number greater than type1_start and less than type1_end,
51*4882a593Smuzhiyun * should use the second base address.
52*4882a593Smuzhiyun */
mtk_get_regmap(struct mtk_pinctrl * pctl,unsigned long pin)53*4882a593Smuzhiyun static struct regmap *mtk_get_regmap(struct mtk_pinctrl *pctl,
54*4882a593Smuzhiyun unsigned long pin)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun if (pin >= pctl->devdata->type1_start && pin < pctl->devdata->type1_end)
57*4882a593Smuzhiyun return pctl->regmap2;
58*4882a593Smuzhiyun return pctl->regmap1;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
mtk_get_port(struct mtk_pinctrl * pctl,unsigned long pin)61*4882a593Smuzhiyun static unsigned int mtk_get_port(struct mtk_pinctrl *pctl, unsigned long pin)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun /* Different SoC has different mask and port shift. */
64*4882a593Smuzhiyun return ((pin >> 4) & pctl->devdata->port_mask)
65*4882a593Smuzhiyun << pctl->devdata->port_shf;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
mtk_pmx_gpio_set_direction(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned offset,bool input)68*4882a593Smuzhiyun static int mtk_pmx_gpio_set_direction(struct pinctrl_dev *pctldev,
69*4882a593Smuzhiyun struct pinctrl_gpio_range *range, unsigned offset,
70*4882a593Smuzhiyun bool input)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun unsigned int reg_addr;
73*4882a593Smuzhiyun unsigned int bit;
74*4882a593Smuzhiyun struct mtk_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun reg_addr = mtk_get_port(pctl, offset) + pctl->devdata->dir_offset;
77*4882a593Smuzhiyun bit = BIT(offset & 0xf);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun if (pctl->devdata->spec_dir_set)
80*4882a593Smuzhiyun pctl->devdata->spec_dir_set(®_addr, offset);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun if (input)
83*4882a593Smuzhiyun /* Different SoC has different alignment offset. */
84*4882a593Smuzhiyun reg_addr = CLR_ADDR(reg_addr, pctl);
85*4882a593Smuzhiyun else
86*4882a593Smuzhiyun reg_addr = SET_ADDR(reg_addr, pctl);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun regmap_write(mtk_get_regmap(pctl, offset), reg_addr, bit);
89*4882a593Smuzhiyun return 0;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
mtk_gpio_set(struct gpio_chip * chip,unsigned offset,int value)92*4882a593Smuzhiyun static void mtk_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun unsigned int reg_addr;
95*4882a593Smuzhiyun unsigned int bit;
96*4882a593Smuzhiyun struct mtk_pinctrl *pctl = gpiochip_get_data(chip);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun reg_addr = mtk_get_port(pctl, offset) + pctl->devdata->dout_offset;
99*4882a593Smuzhiyun bit = BIT(offset & 0xf);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun if (value)
102*4882a593Smuzhiyun reg_addr = SET_ADDR(reg_addr, pctl);
103*4882a593Smuzhiyun else
104*4882a593Smuzhiyun reg_addr = CLR_ADDR(reg_addr, pctl);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun regmap_write(mtk_get_regmap(pctl, offset), reg_addr, bit);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
mtk_pconf_set_ies_smt(struct mtk_pinctrl * pctl,unsigned pin,int value,enum pin_config_param arg)109*4882a593Smuzhiyun static int mtk_pconf_set_ies_smt(struct mtk_pinctrl *pctl, unsigned pin,
110*4882a593Smuzhiyun int value, enum pin_config_param arg)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun unsigned int reg_addr, offset;
113*4882a593Smuzhiyun unsigned int bit;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /**
116*4882a593Smuzhiyun * Due to some soc are not support ies/smt config, add this special
117*4882a593Smuzhiyun * control to handle it.
118*4882a593Smuzhiyun */
119*4882a593Smuzhiyun if (!pctl->devdata->spec_ies_smt_set &&
120*4882a593Smuzhiyun pctl->devdata->ies_offset == MTK_PINCTRL_NOT_SUPPORT &&
121*4882a593Smuzhiyun arg == PIN_CONFIG_INPUT_ENABLE)
122*4882a593Smuzhiyun return -EINVAL;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun if (!pctl->devdata->spec_ies_smt_set &&
125*4882a593Smuzhiyun pctl->devdata->smt_offset == MTK_PINCTRL_NOT_SUPPORT &&
126*4882a593Smuzhiyun arg == PIN_CONFIG_INPUT_SCHMITT_ENABLE)
127*4882a593Smuzhiyun return -EINVAL;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /*
130*4882a593Smuzhiyun * Due to some pins are irregular, their input enable and smt
131*4882a593Smuzhiyun * control register are discontinuous, so we need this special handle.
132*4882a593Smuzhiyun */
133*4882a593Smuzhiyun if (pctl->devdata->spec_ies_smt_set) {
134*4882a593Smuzhiyun return pctl->devdata->spec_ies_smt_set(mtk_get_regmap(pctl, pin),
135*4882a593Smuzhiyun pin, pctl->devdata->port_align, value, arg);
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun bit = BIT(pin & 0xf);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun if (arg == PIN_CONFIG_INPUT_ENABLE)
141*4882a593Smuzhiyun offset = pctl->devdata->ies_offset;
142*4882a593Smuzhiyun else
143*4882a593Smuzhiyun offset = pctl->devdata->smt_offset;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun if (value)
146*4882a593Smuzhiyun reg_addr = SET_ADDR(mtk_get_port(pctl, pin) + offset, pctl);
147*4882a593Smuzhiyun else
148*4882a593Smuzhiyun reg_addr = CLR_ADDR(mtk_get_port(pctl, pin) + offset, pctl);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun regmap_write(mtk_get_regmap(pctl, pin), reg_addr, bit);
151*4882a593Smuzhiyun return 0;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
mtk_pconf_spec_set_ies_smt_range(struct regmap * regmap,const struct mtk_pin_ies_smt_set * ies_smt_infos,unsigned int info_num,unsigned int pin,unsigned char align,int value)154*4882a593Smuzhiyun int mtk_pconf_spec_set_ies_smt_range(struct regmap *regmap,
155*4882a593Smuzhiyun const struct mtk_pin_ies_smt_set *ies_smt_infos, unsigned int info_num,
156*4882a593Smuzhiyun unsigned int pin, unsigned char align, int value)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun unsigned int i, reg_addr, bit;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun for (i = 0; i < info_num; i++) {
161*4882a593Smuzhiyun if (pin >= ies_smt_infos[i].start &&
162*4882a593Smuzhiyun pin <= ies_smt_infos[i].end) {
163*4882a593Smuzhiyun break;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun if (i == info_num)
168*4882a593Smuzhiyun return -EINVAL;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun if (value)
171*4882a593Smuzhiyun reg_addr = ies_smt_infos[i].offset + align;
172*4882a593Smuzhiyun else
173*4882a593Smuzhiyun reg_addr = ies_smt_infos[i].offset + (align << 1);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun bit = BIT(ies_smt_infos[i].bit);
176*4882a593Smuzhiyun regmap_write(regmap, reg_addr, bit);
177*4882a593Smuzhiyun return 0;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
mtk_find_pin_drv_grp_by_pin(struct mtk_pinctrl * pctl,unsigned long pin)180*4882a593Smuzhiyun static const struct mtk_pin_drv_grp *mtk_find_pin_drv_grp_by_pin(
181*4882a593Smuzhiyun struct mtk_pinctrl *pctl, unsigned long pin) {
182*4882a593Smuzhiyun int i;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun for (i = 0; i < pctl->devdata->n_pin_drv_grps; i++) {
185*4882a593Smuzhiyun const struct mtk_pin_drv_grp *pin_drv =
186*4882a593Smuzhiyun pctl->devdata->pin_drv_grp + i;
187*4882a593Smuzhiyun if (pin == pin_drv->pin)
188*4882a593Smuzhiyun return pin_drv;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun return NULL;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
mtk_pconf_set_driving(struct mtk_pinctrl * pctl,unsigned int pin,unsigned char driving)194*4882a593Smuzhiyun static int mtk_pconf_set_driving(struct mtk_pinctrl *pctl,
195*4882a593Smuzhiyun unsigned int pin, unsigned char driving)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun const struct mtk_pin_drv_grp *pin_drv;
198*4882a593Smuzhiyun unsigned int val;
199*4882a593Smuzhiyun unsigned int bits, mask, shift;
200*4882a593Smuzhiyun const struct mtk_drv_group_desc *drv_grp;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun if (pin >= pctl->devdata->npins)
203*4882a593Smuzhiyun return -EINVAL;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun pin_drv = mtk_find_pin_drv_grp_by_pin(pctl, pin);
206*4882a593Smuzhiyun if (!pin_drv || pin_drv->grp > pctl->devdata->n_grp_cls)
207*4882a593Smuzhiyun return -EINVAL;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun drv_grp = pctl->devdata->grp_desc + pin_drv->grp;
210*4882a593Smuzhiyun if (driving >= drv_grp->min_drv && driving <= drv_grp->max_drv
211*4882a593Smuzhiyun && !(driving % drv_grp->step)) {
212*4882a593Smuzhiyun val = driving / drv_grp->step - 1;
213*4882a593Smuzhiyun bits = drv_grp->high_bit - drv_grp->low_bit + 1;
214*4882a593Smuzhiyun mask = BIT(bits) - 1;
215*4882a593Smuzhiyun shift = pin_drv->bit + drv_grp->low_bit;
216*4882a593Smuzhiyun mask <<= shift;
217*4882a593Smuzhiyun val <<= shift;
218*4882a593Smuzhiyun return regmap_update_bits(mtk_get_regmap(pctl, pin),
219*4882a593Smuzhiyun pin_drv->offset, mask, val);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun return -EINVAL;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
mtk_pctrl_spec_pull_set_samereg(struct regmap * regmap,const struct mtk_pin_spec_pupd_set_samereg * pupd_infos,unsigned int info_num,unsigned int pin,unsigned char align,bool isup,unsigned int r1r0)225*4882a593Smuzhiyun int mtk_pctrl_spec_pull_set_samereg(struct regmap *regmap,
226*4882a593Smuzhiyun const struct mtk_pin_spec_pupd_set_samereg *pupd_infos,
227*4882a593Smuzhiyun unsigned int info_num, unsigned int pin,
228*4882a593Smuzhiyun unsigned char align, bool isup, unsigned int r1r0)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun unsigned int i;
231*4882a593Smuzhiyun unsigned int reg_pupd, reg_set, reg_rst;
232*4882a593Smuzhiyun unsigned int bit_pupd, bit_r0, bit_r1;
233*4882a593Smuzhiyun const struct mtk_pin_spec_pupd_set_samereg *spec_pupd_pin;
234*4882a593Smuzhiyun bool find = false;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun for (i = 0; i < info_num; i++) {
237*4882a593Smuzhiyun if (pin == pupd_infos[i].pin) {
238*4882a593Smuzhiyun find = true;
239*4882a593Smuzhiyun break;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun if (!find)
244*4882a593Smuzhiyun return -EINVAL;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun spec_pupd_pin = pupd_infos + i;
247*4882a593Smuzhiyun reg_set = spec_pupd_pin->offset + align;
248*4882a593Smuzhiyun reg_rst = spec_pupd_pin->offset + (align << 1);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun if (isup)
251*4882a593Smuzhiyun reg_pupd = reg_rst;
252*4882a593Smuzhiyun else
253*4882a593Smuzhiyun reg_pupd = reg_set;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun bit_pupd = BIT(spec_pupd_pin->pupd_bit);
256*4882a593Smuzhiyun regmap_write(regmap, reg_pupd, bit_pupd);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun bit_r0 = BIT(spec_pupd_pin->r0_bit);
259*4882a593Smuzhiyun bit_r1 = BIT(spec_pupd_pin->r1_bit);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun switch (r1r0) {
262*4882a593Smuzhiyun case MTK_PUPD_SET_R1R0_00:
263*4882a593Smuzhiyun regmap_write(regmap, reg_rst, bit_r0);
264*4882a593Smuzhiyun regmap_write(regmap, reg_rst, bit_r1);
265*4882a593Smuzhiyun break;
266*4882a593Smuzhiyun case MTK_PUPD_SET_R1R0_01:
267*4882a593Smuzhiyun regmap_write(regmap, reg_set, bit_r0);
268*4882a593Smuzhiyun regmap_write(regmap, reg_rst, bit_r1);
269*4882a593Smuzhiyun break;
270*4882a593Smuzhiyun case MTK_PUPD_SET_R1R0_10:
271*4882a593Smuzhiyun regmap_write(regmap, reg_rst, bit_r0);
272*4882a593Smuzhiyun regmap_write(regmap, reg_set, bit_r1);
273*4882a593Smuzhiyun break;
274*4882a593Smuzhiyun case MTK_PUPD_SET_R1R0_11:
275*4882a593Smuzhiyun regmap_write(regmap, reg_set, bit_r0);
276*4882a593Smuzhiyun regmap_write(regmap, reg_set, bit_r1);
277*4882a593Smuzhiyun break;
278*4882a593Smuzhiyun default:
279*4882a593Smuzhiyun return -EINVAL;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun return 0;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
mtk_pconf_set_pull_select(struct mtk_pinctrl * pctl,unsigned int pin,bool enable,bool isup,unsigned int arg)285*4882a593Smuzhiyun static int mtk_pconf_set_pull_select(struct mtk_pinctrl *pctl,
286*4882a593Smuzhiyun unsigned int pin, bool enable, bool isup, unsigned int arg)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun unsigned int bit;
289*4882a593Smuzhiyun unsigned int reg_pullen, reg_pullsel, r1r0;
290*4882a593Smuzhiyun int ret;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /* Some pins' pull setting are very different,
293*4882a593Smuzhiyun * they have separate pull up/down bit, R0 and R1
294*4882a593Smuzhiyun * resistor bit, so we need this special handle.
295*4882a593Smuzhiyun */
296*4882a593Smuzhiyun if (pctl->devdata->spec_pull_set) {
297*4882a593Smuzhiyun /* For special pins, bias-disable is set by R1R0,
298*4882a593Smuzhiyun * the parameter should be "MTK_PUPD_SET_R1R0_00".
299*4882a593Smuzhiyun */
300*4882a593Smuzhiyun r1r0 = enable ? arg : MTK_PUPD_SET_R1R0_00;
301*4882a593Smuzhiyun ret = pctl->devdata->spec_pull_set(mtk_get_regmap(pctl, pin),
302*4882a593Smuzhiyun pin, pctl->devdata->port_align, isup, r1r0);
303*4882a593Smuzhiyun if (!ret)
304*4882a593Smuzhiyun return 0;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun /* For generic pull config, default arg value should be 0 or 1. */
308*4882a593Smuzhiyun if (arg != 0 && arg != 1) {
309*4882a593Smuzhiyun dev_err(pctl->dev, "invalid pull-up argument %d on pin %d .\n",
310*4882a593Smuzhiyun arg, pin);
311*4882a593Smuzhiyun return -EINVAL;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun bit = BIT(pin & 0xf);
315*4882a593Smuzhiyun if (enable)
316*4882a593Smuzhiyun reg_pullen = SET_ADDR(mtk_get_port(pctl, pin) +
317*4882a593Smuzhiyun pctl->devdata->pullen_offset, pctl);
318*4882a593Smuzhiyun else
319*4882a593Smuzhiyun reg_pullen = CLR_ADDR(mtk_get_port(pctl, pin) +
320*4882a593Smuzhiyun pctl->devdata->pullen_offset, pctl);
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun if (isup)
323*4882a593Smuzhiyun reg_pullsel = SET_ADDR(mtk_get_port(pctl, pin) +
324*4882a593Smuzhiyun pctl->devdata->pullsel_offset, pctl);
325*4882a593Smuzhiyun else
326*4882a593Smuzhiyun reg_pullsel = CLR_ADDR(mtk_get_port(pctl, pin) +
327*4882a593Smuzhiyun pctl->devdata->pullsel_offset, pctl);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun regmap_write(mtk_get_regmap(pctl, pin), reg_pullen, bit);
330*4882a593Smuzhiyun regmap_write(mtk_get_regmap(pctl, pin), reg_pullsel, bit);
331*4882a593Smuzhiyun return 0;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
mtk_pconf_parse_conf(struct pinctrl_dev * pctldev,unsigned int pin,enum pin_config_param param,enum pin_config_param arg)334*4882a593Smuzhiyun static int mtk_pconf_parse_conf(struct pinctrl_dev *pctldev,
335*4882a593Smuzhiyun unsigned int pin, enum pin_config_param param,
336*4882a593Smuzhiyun enum pin_config_param arg)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun int ret = 0;
339*4882a593Smuzhiyun struct mtk_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun switch (param) {
342*4882a593Smuzhiyun case PIN_CONFIG_BIAS_DISABLE:
343*4882a593Smuzhiyun ret = mtk_pconf_set_pull_select(pctl, pin, false, false, arg);
344*4882a593Smuzhiyun break;
345*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
346*4882a593Smuzhiyun ret = mtk_pconf_set_pull_select(pctl, pin, true, true, arg);
347*4882a593Smuzhiyun break;
348*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN:
349*4882a593Smuzhiyun ret = mtk_pconf_set_pull_select(pctl, pin, true, false, arg);
350*4882a593Smuzhiyun break;
351*4882a593Smuzhiyun case PIN_CONFIG_INPUT_ENABLE:
352*4882a593Smuzhiyun mtk_pmx_gpio_set_direction(pctldev, NULL, pin, true);
353*4882a593Smuzhiyun ret = mtk_pconf_set_ies_smt(pctl, pin, arg, param);
354*4882a593Smuzhiyun break;
355*4882a593Smuzhiyun case PIN_CONFIG_OUTPUT:
356*4882a593Smuzhiyun mtk_gpio_set(pctl->chip, pin, arg);
357*4882a593Smuzhiyun ret = mtk_pmx_gpio_set_direction(pctldev, NULL, pin, false);
358*4882a593Smuzhiyun break;
359*4882a593Smuzhiyun case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
360*4882a593Smuzhiyun mtk_pmx_gpio_set_direction(pctldev, NULL, pin, true);
361*4882a593Smuzhiyun ret = mtk_pconf_set_ies_smt(pctl, pin, arg, param);
362*4882a593Smuzhiyun break;
363*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_STRENGTH:
364*4882a593Smuzhiyun ret = mtk_pconf_set_driving(pctl, pin, arg);
365*4882a593Smuzhiyun break;
366*4882a593Smuzhiyun default:
367*4882a593Smuzhiyun ret = -EINVAL;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun return ret;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
mtk_pconf_group_get(struct pinctrl_dev * pctldev,unsigned group,unsigned long * config)373*4882a593Smuzhiyun static int mtk_pconf_group_get(struct pinctrl_dev *pctldev,
374*4882a593Smuzhiyun unsigned group,
375*4882a593Smuzhiyun unsigned long *config)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun struct mtk_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun *config = pctl->groups[group].config;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun return 0;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
mtk_pconf_group_set(struct pinctrl_dev * pctldev,unsigned group,unsigned long * configs,unsigned num_configs)384*4882a593Smuzhiyun static int mtk_pconf_group_set(struct pinctrl_dev *pctldev, unsigned group,
385*4882a593Smuzhiyun unsigned long *configs, unsigned num_configs)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun struct mtk_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
388*4882a593Smuzhiyun struct mtk_pinctrl_group *g = &pctl->groups[group];
389*4882a593Smuzhiyun int i, ret;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun for (i = 0; i < num_configs; i++) {
392*4882a593Smuzhiyun ret = mtk_pconf_parse_conf(pctldev, g->pin,
393*4882a593Smuzhiyun pinconf_to_config_param(configs[i]),
394*4882a593Smuzhiyun pinconf_to_config_argument(configs[i]));
395*4882a593Smuzhiyun if (ret < 0)
396*4882a593Smuzhiyun return ret;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun g->config = configs[i];
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun return 0;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun static const struct pinconf_ops mtk_pconf_ops = {
405*4882a593Smuzhiyun .pin_config_group_get = mtk_pconf_group_get,
406*4882a593Smuzhiyun .pin_config_group_set = mtk_pconf_group_set,
407*4882a593Smuzhiyun };
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun static struct mtk_pinctrl_group *
mtk_pctrl_find_group_by_pin(struct mtk_pinctrl * pctl,u32 pin)410*4882a593Smuzhiyun mtk_pctrl_find_group_by_pin(struct mtk_pinctrl *pctl, u32 pin)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun int i;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun for (i = 0; i < pctl->ngroups; i++) {
415*4882a593Smuzhiyun struct mtk_pinctrl_group *grp = pctl->groups + i;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun if (grp->pin == pin)
418*4882a593Smuzhiyun return grp;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun return NULL;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
mtk_pctrl_find_function_by_pin(struct mtk_pinctrl * pctl,u32 pin_num,u32 fnum)424*4882a593Smuzhiyun static const struct mtk_desc_function *mtk_pctrl_find_function_by_pin(
425*4882a593Smuzhiyun struct mtk_pinctrl *pctl, u32 pin_num, u32 fnum)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun const struct mtk_desc_pin *pin = pctl->devdata->pins + pin_num;
428*4882a593Smuzhiyun const struct mtk_desc_function *func = pin->functions;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun while (func && func->name) {
431*4882a593Smuzhiyun if (func->muxval == fnum)
432*4882a593Smuzhiyun return func;
433*4882a593Smuzhiyun func++;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun return NULL;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun
mtk_pctrl_is_function_valid(struct mtk_pinctrl * pctl,u32 pin_num,u32 fnum)439*4882a593Smuzhiyun static bool mtk_pctrl_is_function_valid(struct mtk_pinctrl *pctl,
440*4882a593Smuzhiyun u32 pin_num, u32 fnum)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun int i;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun for (i = 0; i < pctl->devdata->npins; i++) {
445*4882a593Smuzhiyun const struct mtk_desc_pin *pin = pctl->devdata->pins + i;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun if (pin->pin.number == pin_num) {
448*4882a593Smuzhiyun const struct mtk_desc_function *func =
449*4882a593Smuzhiyun pin->functions;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun while (func && func->name) {
452*4882a593Smuzhiyun if (func->muxval == fnum)
453*4882a593Smuzhiyun return true;
454*4882a593Smuzhiyun func++;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun break;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun return false;
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
mtk_pctrl_dt_node_to_map_func(struct mtk_pinctrl * pctl,u32 pin,u32 fnum,struct mtk_pinctrl_group * grp,struct pinctrl_map ** map,unsigned * reserved_maps,unsigned * num_maps)464*4882a593Smuzhiyun static int mtk_pctrl_dt_node_to_map_func(struct mtk_pinctrl *pctl,
465*4882a593Smuzhiyun u32 pin, u32 fnum, struct mtk_pinctrl_group *grp,
466*4882a593Smuzhiyun struct pinctrl_map **map, unsigned *reserved_maps,
467*4882a593Smuzhiyun unsigned *num_maps)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun bool ret;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun if (*num_maps == *reserved_maps)
472*4882a593Smuzhiyun return -ENOSPC;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun (*map)[*num_maps].type = PIN_MAP_TYPE_MUX_GROUP;
475*4882a593Smuzhiyun (*map)[*num_maps].data.mux.group = grp->name;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun ret = mtk_pctrl_is_function_valid(pctl, pin, fnum);
478*4882a593Smuzhiyun if (!ret) {
479*4882a593Smuzhiyun dev_err(pctl->dev, "invalid function %d on pin %d .\n",
480*4882a593Smuzhiyun fnum, pin);
481*4882a593Smuzhiyun return -EINVAL;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun (*map)[*num_maps].data.mux.function = mtk_gpio_functions[fnum];
485*4882a593Smuzhiyun (*num_maps)++;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun return 0;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
mtk_pctrl_dt_subnode_to_map(struct pinctrl_dev * pctldev,struct device_node * node,struct pinctrl_map ** map,unsigned * reserved_maps,unsigned * num_maps)490*4882a593Smuzhiyun static int mtk_pctrl_dt_subnode_to_map(struct pinctrl_dev *pctldev,
491*4882a593Smuzhiyun struct device_node *node,
492*4882a593Smuzhiyun struct pinctrl_map **map,
493*4882a593Smuzhiyun unsigned *reserved_maps,
494*4882a593Smuzhiyun unsigned *num_maps)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun struct property *pins;
497*4882a593Smuzhiyun u32 pinfunc, pin, func;
498*4882a593Smuzhiyun int num_pins, num_funcs, maps_per_pin;
499*4882a593Smuzhiyun unsigned long *configs;
500*4882a593Smuzhiyun unsigned int num_configs;
501*4882a593Smuzhiyun bool has_config = false;
502*4882a593Smuzhiyun int i, err;
503*4882a593Smuzhiyun unsigned reserve = 0;
504*4882a593Smuzhiyun struct mtk_pinctrl_group *grp;
505*4882a593Smuzhiyun struct mtk_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun pins = of_find_property(node, "pinmux", NULL);
508*4882a593Smuzhiyun if (!pins) {
509*4882a593Smuzhiyun dev_err(pctl->dev, "missing pins property in node %pOFn .\n",
510*4882a593Smuzhiyun node);
511*4882a593Smuzhiyun return -EINVAL;
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun err = pinconf_generic_parse_dt_config(node, pctldev, &configs,
515*4882a593Smuzhiyun &num_configs);
516*4882a593Smuzhiyun if (err)
517*4882a593Smuzhiyun return err;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun if (num_configs)
520*4882a593Smuzhiyun has_config = true;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun num_pins = pins->length / sizeof(u32);
523*4882a593Smuzhiyun num_funcs = num_pins;
524*4882a593Smuzhiyun maps_per_pin = 0;
525*4882a593Smuzhiyun if (num_funcs)
526*4882a593Smuzhiyun maps_per_pin++;
527*4882a593Smuzhiyun if (has_config && num_pins >= 1)
528*4882a593Smuzhiyun maps_per_pin++;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun if (!num_pins || !maps_per_pin) {
531*4882a593Smuzhiyun err = -EINVAL;
532*4882a593Smuzhiyun goto exit;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun reserve = num_pins * maps_per_pin;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun err = pinctrl_utils_reserve_map(pctldev, map,
538*4882a593Smuzhiyun reserved_maps, num_maps, reserve);
539*4882a593Smuzhiyun if (err < 0)
540*4882a593Smuzhiyun goto exit;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun for (i = 0; i < num_pins; i++) {
543*4882a593Smuzhiyun err = of_property_read_u32_index(node, "pinmux",
544*4882a593Smuzhiyun i, &pinfunc);
545*4882a593Smuzhiyun if (err)
546*4882a593Smuzhiyun goto exit;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun pin = MTK_GET_PIN_NO(pinfunc);
549*4882a593Smuzhiyun func = MTK_GET_PIN_FUNC(pinfunc);
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun if (pin >= pctl->devdata->npins ||
552*4882a593Smuzhiyun func >= ARRAY_SIZE(mtk_gpio_functions)) {
553*4882a593Smuzhiyun dev_err(pctl->dev, "invalid pins value.\n");
554*4882a593Smuzhiyun err = -EINVAL;
555*4882a593Smuzhiyun goto exit;
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun grp = mtk_pctrl_find_group_by_pin(pctl, pin);
559*4882a593Smuzhiyun if (!grp) {
560*4882a593Smuzhiyun dev_err(pctl->dev, "unable to match pin %d to group\n",
561*4882a593Smuzhiyun pin);
562*4882a593Smuzhiyun err = -EINVAL;
563*4882a593Smuzhiyun goto exit;
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun err = mtk_pctrl_dt_node_to_map_func(pctl, pin, func, grp, map,
567*4882a593Smuzhiyun reserved_maps, num_maps);
568*4882a593Smuzhiyun if (err < 0)
569*4882a593Smuzhiyun goto exit;
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun if (has_config) {
572*4882a593Smuzhiyun err = pinctrl_utils_add_map_configs(pctldev, map,
573*4882a593Smuzhiyun reserved_maps, num_maps, grp->name,
574*4882a593Smuzhiyun configs, num_configs,
575*4882a593Smuzhiyun PIN_MAP_TYPE_CONFIGS_GROUP);
576*4882a593Smuzhiyun if (err < 0)
577*4882a593Smuzhiyun goto exit;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun err = 0;
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun exit:
584*4882a593Smuzhiyun kfree(configs);
585*4882a593Smuzhiyun return err;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun
mtk_pctrl_dt_node_to_map(struct pinctrl_dev * pctldev,struct device_node * np_config,struct pinctrl_map ** map,unsigned * num_maps)588*4882a593Smuzhiyun static int mtk_pctrl_dt_node_to_map(struct pinctrl_dev *pctldev,
589*4882a593Smuzhiyun struct device_node *np_config,
590*4882a593Smuzhiyun struct pinctrl_map **map, unsigned *num_maps)
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun struct device_node *np;
593*4882a593Smuzhiyun unsigned reserved_maps;
594*4882a593Smuzhiyun int ret;
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun *map = NULL;
597*4882a593Smuzhiyun *num_maps = 0;
598*4882a593Smuzhiyun reserved_maps = 0;
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun for_each_child_of_node(np_config, np) {
601*4882a593Smuzhiyun ret = mtk_pctrl_dt_subnode_to_map(pctldev, np, map,
602*4882a593Smuzhiyun &reserved_maps, num_maps);
603*4882a593Smuzhiyun if (ret < 0) {
604*4882a593Smuzhiyun pinctrl_utils_free_map(pctldev, *map, *num_maps);
605*4882a593Smuzhiyun of_node_put(np);
606*4882a593Smuzhiyun return ret;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun return 0;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun
mtk_pctrl_get_groups_count(struct pinctrl_dev * pctldev)613*4882a593Smuzhiyun static int mtk_pctrl_get_groups_count(struct pinctrl_dev *pctldev)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun struct mtk_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun return pctl->ngroups;
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun
mtk_pctrl_get_group_name(struct pinctrl_dev * pctldev,unsigned group)620*4882a593Smuzhiyun static const char *mtk_pctrl_get_group_name(struct pinctrl_dev *pctldev,
621*4882a593Smuzhiyun unsigned group)
622*4882a593Smuzhiyun {
623*4882a593Smuzhiyun struct mtk_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun return pctl->groups[group].name;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
mtk_pctrl_get_group_pins(struct pinctrl_dev * pctldev,unsigned group,const unsigned ** pins,unsigned * num_pins)628*4882a593Smuzhiyun static int mtk_pctrl_get_group_pins(struct pinctrl_dev *pctldev,
629*4882a593Smuzhiyun unsigned group,
630*4882a593Smuzhiyun const unsigned **pins,
631*4882a593Smuzhiyun unsigned *num_pins)
632*4882a593Smuzhiyun {
633*4882a593Smuzhiyun struct mtk_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun *pins = (unsigned *)&pctl->groups[group].pin;
636*4882a593Smuzhiyun *num_pins = 1;
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun return 0;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun static const struct pinctrl_ops mtk_pctrl_ops = {
642*4882a593Smuzhiyun .dt_node_to_map = mtk_pctrl_dt_node_to_map,
643*4882a593Smuzhiyun .dt_free_map = pinctrl_utils_free_map,
644*4882a593Smuzhiyun .get_groups_count = mtk_pctrl_get_groups_count,
645*4882a593Smuzhiyun .get_group_name = mtk_pctrl_get_group_name,
646*4882a593Smuzhiyun .get_group_pins = mtk_pctrl_get_group_pins,
647*4882a593Smuzhiyun };
648*4882a593Smuzhiyun
mtk_pmx_get_funcs_cnt(struct pinctrl_dev * pctldev)649*4882a593Smuzhiyun static int mtk_pmx_get_funcs_cnt(struct pinctrl_dev *pctldev)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun return ARRAY_SIZE(mtk_gpio_functions);
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
mtk_pmx_get_func_name(struct pinctrl_dev * pctldev,unsigned selector)654*4882a593Smuzhiyun static const char *mtk_pmx_get_func_name(struct pinctrl_dev *pctldev,
655*4882a593Smuzhiyun unsigned selector)
656*4882a593Smuzhiyun {
657*4882a593Smuzhiyun return mtk_gpio_functions[selector];
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
mtk_pmx_get_func_groups(struct pinctrl_dev * pctldev,unsigned function,const char * const ** groups,unsigned * const num_groups)660*4882a593Smuzhiyun static int mtk_pmx_get_func_groups(struct pinctrl_dev *pctldev,
661*4882a593Smuzhiyun unsigned function,
662*4882a593Smuzhiyun const char * const **groups,
663*4882a593Smuzhiyun unsigned * const num_groups)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun struct mtk_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun *groups = pctl->grp_names;
668*4882a593Smuzhiyun *num_groups = pctl->ngroups;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun return 0;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
mtk_pmx_set_mode(struct pinctrl_dev * pctldev,unsigned long pin,unsigned long mode)673*4882a593Smuzhiyun static int mtk_pmx_set_mode(struct pinctrl_dev *pctldev,
674*4882a593Smuzhiyun unsigned long pin, unsigned long mode)
675*4882a593Smuzhiyun {
676*4882a593Smuzhiyun unsigned int reg_addr;
677*4882a593Smuzhiyun unsigned char bit;
678*4882a593Smuzhiyun unsigned int val;
679*4882a593Smuzhiyun unsigned int mask = (1L << GPIO_MODE_BITS) - 1;
680*4882a593Smuzhiyun struct mtk_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun if (pctl->devdata->spec_pinmux_set)
683*4882a593Smuzhiyun pctl->devdata->spec_pinmux_set(mtk_get_regmap(pctl, pin),
684*4882a593Smuzhiyun pin, mode);
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun reg_addr = ((pin / MAX_GPIO_MODE_PER_REG) << pctl->devdata->port_shf)
687*4882a593Smuzhiyun + pctl->devdata->pinmux_offset;
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun mode &= mask;
690*4882a593Smuzhiyun bit = pin % MAX_GPIO_MODE_PER_REG;
691*4882a593Smuzhiyun mask <<= (GPIO_MODE_BITS * bit);
692*4882a593Smuzhiyun val = (mode << (GPIO_MODE_BITS * bit));
693*4882a593Smuzhiyun return regmap_update_bits(mtk_get_regmap(pctl, pin),
694*4882a593Smuzhiyun reg_addr, mask, val);
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun static const struct mtk_desc_pin *
mtk_find_pin_by_eint_num(struct mtk_pinctrl * pctl,unsigned int eint_num)698*4882a593Smuzhiyun mtk_find_pin_by_eint_num(struct mtk_pinctrl *pctl, unsigned int eint_num)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun int i;
701*4882a593Smuzhiyun const struct mtk_desc_pin *pin;
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun for (i = 0; i < pctl->devdata->npins; i++) {
704*4882a593Smuzhiyun pin = pctl->devdata->pins + i;
705*4882a593Smuzhiyun if (pin->eint.eintnum == eint_num)
706*4882a593Smuzhiyun return pin;
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun return NULL;
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun
mtk_pmx_set_mux(struct pinctrl_dev * pctldev,unsigned function,unsigned group)712*4882a593Smuzhiyun static int mtk_pmx_set_mux(struct pinctrl_dev *pctldev,
713*4882a593Smuzhiyun unsigned function,
714*4882a593Smuzhiyun unsigned group)
715*4882a593Smuzhiyun {
716*4882a593Smuzhiyun bool ret;
717*4882a593Smuzhiyun const struct mtk_desc_function *desc;
718*4882a593Smuzhiyun struct mtk_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
719*4882a593Smuzhiyun struct mtk_pinctrl_group *g = pctl->groups + group;
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun ret = mtk_pctrl_is_function_valid(pctl, g->pin, function);
722*4882a593Smuzhiyun if (!ret) {
723*4882a593Smuzhiyun dev_err(pctl->dev, "invalid function %d on group %d .\n",
724*4882a593Smuzhiyun function, group);
725*4882a593Smuzhiyun return -EINVAL;
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun desc = mtk_pctrl_find_function_by_pin(pctl, g->pin, function);
729*4882a593Smuzhiyun if (!desc)
730*4882a593Smuzhiyun return -EINVAL;
731*4882a593Smuzhiyun mtk_pmx_set_mode(pctldev, g->pin, desc->muxval);
732*4882a593Smuzhiyun return 0;
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun
mtk_pmx_find_gpio_mode(struct mtk_pinctrl * pctl,unsigned offset)735*4882a593Smuzhiyun static int mtk_pmx_find_gpio_mode(struct mtk_pinctrl *pctl,
736*4882a593Smuzhiyun unsigned offset)
737*4882a593Smuzhiyun {
738*4882a593Smuzhiyun const struct mtk_desc_pin *pin = pctl->devdata->pins + offset;
739*4882a593Smuzhiyun const struct mtk_desc_function *func = pin->functions;
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun while (func && func->name) {
742*4882a593Smuzhiyun if (!strncmp(func->name, GPIO_MODE_PREFIX,
743*4882a593Smuzhiyun sizeof(GPIO_MODE_PREFIX)-1))
744*4882a593Smuzhiyun return func->muxval;
745*4882a593Smuzhiyun func++;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun return -EINVAL;
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun
mtk_pmx_gpio_request_enable(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned offset)750*4882a593Smuzhiyun static int mtk_pmx_gpio_request_enable(struct pinctrl_dev *pctldev,
751*4882a593Smuzhiyun struct pinctrl_gpio_range *range,
752*4882a593Smuzhiyun unsigned offset)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun int muxval;
755*4882a593Smuzhiyun struct mtk_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun muxval = mtk_pmx_find_gpio_mode(pctl, offset);
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun if (muxval < 0) {
760*4882a593Smuzhiyun dev_err(pctl->dev, "invalid gpio pin %d.\n", offset);
761*4882a593Smuzhiyun return -EINVAL;
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun mtk_pmx_set_mode(pctldev, offset, muxval);
765*4882a593Smuzhiyun mtk_pconf_set_ies_smt(pctl, offset, 1, PIN_CONFIG_INPUT_ENABLE);
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun return 0;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun static const struct pinmux_ops mtk_pmx_ops = {
771*4882a593Smuzhiyun .get_functions_count = mtk_pmx_get_funcs_cnt,
772*4882a593Smuzhiyun .get_function_name = mtk_pmx_get_func_name,
773*4882a593Smuzhiyun .get_function_groups = mtk_pmx_get_func_groups,
774*4882a593Smuzhiyun .set_mux = mtk_pmx_set_mux,
775*4882a593Smuzhiyun .gpio_set_direction = mtk_pmx_gpio_set_direction,
776*4882a593Smuzhiyun .gpio_request_enable = mtk_pmx_gpio_request_enable,
777*4882a593Smuzhiyun };
778*4882a593Smuzhiyun
mtk_gpio_direction_input(struct gpio_chip * chip,unsigned offset)779*4882a593Smuzhiyun static int mtk_gpio_direction_input(struct gpio_chip *chip,
780*4882a593Smuzhiyun unsigned offset)
781*4882a593Smuzhiyun {
782*4882a593Smuzhiyun return pinctrl_gpio_direction_input(chip->base + offset);
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun
mtk_gpio_direction_output(struct gpio_chip * chip,unsigned offset,int value)785*4882a593Smuzhiyun static int mtk_gpio_direction_output(struct gpio_chip *chip,
786*4882a593Smuzhiyun unsigned offset, int value)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun mtk_gpio_set(chip, offset, value);
789*4882a593Smuzhiyun return pinctrl_gpio_direction_output(chip->base + offset);
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun
mtk_gpio_get_direction(struct gpio_chip * chip,unsigned offset)792*4882a593Smuzhiyun static int mtk_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
793*4882a593Smuzhiyun {
794*4882a593Smuzhiyun unsigned int reg_addr;
795*4882a593Smuzhiyun unsigned int bit;
796*4882a593Smuzhiyun unsigned int read_val = 0;
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun struct mtk_pinctrl *pctl = gpiochip_get_data(chip);
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun reg_addr = mtk_get_port(pctl, offset) + pctl->devdata->dir_offset;
801*4882a593Smuzhiyun bit = BIT(offset & 0xf);
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun if (pctl->devdata->spec_dir_set)
804*4882a593Smuzhiyun pctl->devdata->spec_dir_set(®_addr, offset);
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun regmap_read(pctl->regmap1, reg_addr, &read_val);
807*4882a593Smuzhiyun if (read_val & bit)
808*4882a593Smuzhiyun return GPIO_LINE_DIRECTION_OUT;
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun return GPIO_LINE_DIRECTION_IN;
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun
mtk_gpio_get(struct gpio_chip * chip,unsigned offset)813*4882a593Smuzhiyun static int mtk_gpio_get(struct gpio_chip *chip, unsigned offset)
814*4882a593Smuzhiyun {
815*4882a593Smuzhiyun unsigned int reg_addr;
816*4882a593Smuzhiyun unsigned int bit;
817*4882a593Smuzhiyun unsigned int read_val = 0;
818*4882a593Smuzhiyun struct mtk_pinctrl *pctl = gpiochip_get_data(chip);
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun reg_addr = mtk_get_port(pctl, offset) +
821*4882a593Smuzhiyun pctl->devdata->din_offset;
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun bit = BIT(offset & 0xf);
824*4882a593Smuzhiyun regmap_read(pctl->regmap1, reg_addr, &read_val);
825*4882a593Smuzhiyun return !!(read_val & bit);
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun
mtk_gpio_to_irq(struct gpio_chip * chip,unsigned offset)828*4882a593Smuzhiyun static int mtk_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
829*4882a593Smuzhiyun {
830*4882a593Smuzhiyun struct mtk_pinctrl *pctl = gpiochip_get_data(chip);
831*4882a593Smuzhiyun const struct mtk_desc_pin *pin;
832*4882a593Smuzhiyun unsigned long eint_n;
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun pin = pctl->devdata->pins + offset;
835*4882a593Smuzhiyun if (pin->eint.eintnum == NO_EINT_SUPPORT)
836*4882a593Smuzhiyun return -EINVAL;
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun eint_n = pin->eint.eintnum;
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun return mtk_eint_find_irq(pctl->eint, eint_n);
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun
mtk_gpio_set_config(struct gpio_chip * chip,unsigned offset,unsigned long config)843*4882a593Smuzhiyun static int mtk_gpio_set_config(struct gpio_chip *chip, unsigned offset,
844*4882a593Smuzhiyun unsigned long config)
845*4882a593Smuzhiyun {
846*4882a593Smuzhiyun struct mtk_pinctrl *pctl = gpiochip_get_data(chip);
847*4882a593Smuzhiyun const struct mtk_desc_pin *pin;
848*4882a593Smuzhiyun unsigned long eint_n;
849*4882a593Smuzhiyun u32 debounce;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
852*4882a593Smuzhiyun return -ENOTSUPP;
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun pin = pctl->devdata->pins + offset;
855*4882a593Smuzhiyun if (pin->eint.eintnum == NO_EINT_SUPPORT)
856*4882a593Smuzhiyun return -EINVAL;
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun debounce = pinconf_to_config_argument(config);
859*4882a593Smuzhiyun eint_n = pin->eint.eintnum;
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun return mtk_eint_set_debounce(pctl->eint, eint_n, debounce);
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun static const struct gpio_chip mtk_gpio_chip = {
865*4882a593Smuzhiyun .owner = THIS_MODULE,
866*4882a593Smuzhiyun .request = gpiochip_generic_request,
867*4882a593Smuzhiyun .free = gpiochip_generic_free,
868*4882a593Smuzhiyun .get_direction = mtk_gpio_get_direction,
869*4882a593Smuzhiyun .direction_input = mtk_gpio_direction_input,
870*4882a593Smuzhiyun .direction_output = mtk_gpio_direction_output,
871*4882a593Smuzhiyun .get = mtk_gpio_get,
872*4882a593Smuzhiyun .set = mtk_gpio_set,
873*4882a593Smuzhiyun .to_irq = mtk_gpio_to_irq,
874*4882a593Smuzhiyun .set_config = mtk_gpio_set_config,
875*4882a593Smuzhiyun .of_gpio_n_cells = 2,
876*4882a593Smuzhiyun };
877*4882a593Smuzhiyun
mtk_eint_suspend(struct device * device)878*4882a593Smuzhiyun static int mtk_eint_suspend(struct device *device)
879*4882a593Smuzhiyun {
880*4882a593Smuzhiyun struct mtk_pinctrl *pctl = dev_get_drvdata(device);
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun return mtk_eint_do_suspend(pctl->eint);
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun
mtk_eint_resume(struct device * device)885*4882a593Smuzhiyun static int mtk_eint_resume(struct device *device)
886*4882a593Smuzhiyun {
887*4882a593Smuzhiyun struct mtk_pinctrl *pctl = dev_get_drvdata(device);
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun return mtk_eint_do_resume(pctl->eint);
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun const struct dev_pm_ops mtk_eint_pm_ops = {
893*4882a593Smuzhiyun .suspend_noirq = mtk_eint_suspend,
894*4882a593Smuzhiyun .resume_noirq = mtk_eint_resume,
895*4882a593Smuzhiyun };
896*4882a593Smuzhiyun
mtk_pctrl_build_state(struct platform_device * pdev)897*4882a593Smuzhiyun static int mtk_pctrl_build_state(struct platform_device *pdev)
898*4882a593Smuzhiyun {
899*4882a593Smuzhiyun struct mtk_pinctrl *pctl = platform_get_drvdata(pdev);
900*4882a593Smuzhiyun int i;
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun pctl->ngroups = pctl->devdata->npins;
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun /* Allocate groups */
905*4882a593Smuzhiyun pctl->groups = devm_kcalloc(&pdev->dev, pctl->ngroups,
906*4882a593Smuzhiyun sizeof(*pctl->groups), GFP_KERNEL);
907*4882a593Smuzhiyun if (!pctl->groups)
908*4882a593Smuzhiyun return -ENOMEM;
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun /* We assume that one pin is one group, use pin name as group name. */
911*4882a593Smuzhiyun pctl->grp_names = devm_kcalloc(&pdev->dev, pctl->ngroups,
912*4882a593Smuzhiyun sizeof(*pctl->grp_names), GFP_KERNEL);
913*4882a593Smuzhiyun if (!pctl->grp_names)
914*4882a593Smuzhiyun return -ENOMEM;
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun for (i = 0; i < pctl->devdata->npins; i++) {
917*4882a593Smuzhiyun const struct mtk_desc_pin *pin = pctl->devdata->pins + i;
918*4882a593Smuzhiyun struct mtk_pinctrl_group *group = pctl->groups + i;
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun group->name = pin->pin.name;
921*4882a593Smuzhiyun group->pin = pin->pin.number;
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun pctl->grp_names[i] = pin->pin.name;
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun return 0;
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun static int
mtk_xt_get_gpio_n(void * data,unsigned long eint_n,unsigned int * gpio_n,struct gpio_chip ** gpio_chip)930*4882a593Smuzhiyun mtk_xt_get_gpio_n(void *data, unsigned long eint_n, unsigned int *gpio_n,
931*4882a593Smuzhiyun struct gpio_chip **gpio_chip)
932*4882a593Smuzhiyun {
933*4882a593Smuzhiyun struct mtk_pinctrl *pctl = (struct mtk_pinctrl *)data;
934*4882a593Smuzhiyun const struct mtk_desc_pin *pin;
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun pin = mtk_find_pin_by_eint_num(pctl, eint_n);
937*4882a593Smuzhiyun if (!pin)
938*4882a593Smuzhiyun return -EINVAL;
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun *gpio_chip = pctl->chip;
941*4882a593Smuzhiyun *gpio_n = pin->pin.number;
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun return 0;
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun
mtk_xt_get_gpio_state(void * data,unsigned long eint_n)946*4882a593Smuzhiyun static int mtk_xt_get_gpio_state(void *data, unsigned long eint_n)
947*4882a593Smuzhiyun {
948*4882a593Smuzhiyun struct mtk_pinctrl *pctl = (struct mtk_pinctrl *)data;
949*4882a593Smuzhiyun const struct mtk_desc_pin *pin;
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun pin = mtk_find_pin_by_eint_num(pctl, eint_n);
952*4882a593Smuzhiyun if (!pin)
953*4882a593Smuzhiyun return -EINVAL;
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun return mtk_gpio_get(pctl->chip, pin->pin.number);
956*4882a593Smuzhiyun }
957*4882a593Smuzhiyun
mtk_xt_set_gpio_as_eint(void * data,unsigned long eint_n)958*4882a593Smuzhiyun static int mtk_xt_set_gpio_as_eint(void *data, unsigned long eint_n)
959*4882a593Smuzhiyun {
960*4882a593Smuzhiyun struct mtk_pinctrl *pctl = (struct mtk_pinctrl *)data;
961*4882a593Smuzhiyun const struct mtk_desc_pin *pin;
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun pin = mtk_find_pin_by_eint_num(pctl, eint_n);
964*4882a593Smuzhiyun if (!pin)
965*4882a593Smuzhiyun return -EINVAL;
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun /* set mux to INT mode */
968*4882a593Smuzhiyun mtk_pmx_set_mode(pctl->pctl_dev, pin->pin.number, pin->eint.eintmux);
969*4882a593Smuzhiyun /* set gpio direction to input */
970*4882a593Smuzhiyun mtk_pmx_gpio_set_direction(pctl->pctl_dev, NULL, pin->pin.number,
971*4882a593Smuzhiyun true);
972*4882a593Smuzhiyun /* set input-enable */
973*4882a593Smuzhiyun mtk_pconf_set_ies_smt(pctl, pin->pin.number, 1,
974*4882a593Smuzhiyun PIN_CONFIG_INPUT_ENABLE);
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun return 0;
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun static const struct mtk_eint_xt mtk_eint_xt = {
980*4882a593Smuzhiyun .get_gpio_n = mtk_xt_get_gpio_n,
981*4882a593Smuzhiyun .get_gpio_state = mtk_xt_get_gpio_state,
982*4882a593Smuzhiyun .set_gpio_as_eint = mtk_xt_set_gpio_as_eint,
983*4882a593Smuzhiyun };
984*4882a593Smuzhiyun
mtk_eint_init(struct mtk_pinctrl * pctl,struct platform_device * pdev)985*4882a593Smuzhiyun static int mtk_eint_init(struct mtk_pinctrl *pctl, struct platform_device *pdev)
986*4882a593Smuzhiyun {
987*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun if (!of_property_read_bool(np, "interrupt-controller"))
990*4882a593Smuzhiyun return -ENODEV;
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun pctl->eint = devm_kzalloc(pctl->dev, sizeof(*pctl->eint), GFP_KERNEL);
993*4882a593Smuzhiyun if (!pctl->eint)
994*4882a593Smuzhiyun return -ENOMEM;
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun pctl->eint->base = devm_platform_ioremap_resource(pdev, 0);
997*4882a593Smuzhiyun if (IS_ERR(pctl->eint->base))
998*4882a593Smuzhiyun return PTR_ERR(pctl->eint->base);
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun pctl->eint->irq = irq_of_parse_and_map(np, 0);
1001*4882a593Smuzhiyun if (!pctl->eint->irq)
1002*4882a593Smuzhiyun return -EINVAL;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun pctl->eint->dev = &pdev->dev;
1005*4882a593Smuzhiyun /*
1006*4882a593Smuzhiyun * If pctl->eint->regs == NULL, it would fall back into using a generic
1007*4882a593Smuzhiyun * register map in mtk_eint_do_init calls.
1008*4882a593Smuzhiyun */
1009*4882a593Smuzhiyun pctl->eint->regs = pctl->devdata->eint_regs;
1010*4882a593Smuzhiyun pctl->eint->hw = &pctl->devdata->eint_hw;
1011*4882a593Smuzhiyun pctl->eint->pctl = pctl;
1012*4882a593Smuzhiyun pctl->eint->gpio_xlate = &mtk_eint_xt;
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun return mtk_eint_do_init(pctl->eint);
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun
mtk_pctrl_init(struct platform_device * pdev,const struct mtk_pinctrl_devdata * data,struct regmap * regmap)1017*4882a593Smuzhiyun int mtk_pctrl_init(struct platform_device *pdev,
1018*4882a593Smuzhiyun const struct mtk_pinctrl_devdata *data,
1019*4882a593Smuzhiyun struct regmap *regmap)
1020*4882a593Smuzhiyun {
1021*4882a593Smuzhiyun struct pinctrl_pin_desc *pins;
1022*4882a593Smuzhiyun struct mtk_pinctrl *pctl;
1023*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node, *node;
1024*4882a593Smuzhiyun struct property *prop;
1025*4882a593Smuzhiyun int ret, i;
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun pctl = devm_kzalloc(&pdev->dev, sizeof(*pctl), GFP_KERNEL);
1028*4882a593Smuzhiyun if (!pctl)
1029*4882a593Smuzhiyun return -ENOMEM;
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun platform_set_drvdata(pdev, pctl);
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun prop = of_find_property(np, "pins-are-numbered", NULL);
1034*4882a593Smuzhiyun if (!prop) {
1035*4882a593Smuzhiyun dev_err(&pdev->dev, "only support pins-are-numbered format\n");
1036*4882a593Smuzhiyun return -EINVAL;
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun node = of_parse_phandle(np, "mediatek,pctl-regmap", 0);
1040*4882a593Smuzhiyun if (node) {
1041*4882a593Smuzhiyun pctl->regmap1 = syscon_node_to_regmap(node);
1042*4882a593Smuzhiyun of_node_put(node);
1043*4882a593Smuzhiyun if (IS_ERR(pctl->regmap1))
1044*4882a593Smuzhiyun return PTR_ERR(pctl->regmap1);
1045*4882a593Smuzhiyun } else if (regmap) {
1046*4882a593Smuzhiyun pctl->regmap1 = regmap;
1047*4882a593Smuzhiyun } else {
1048*4882a593Smuzhiyun dev_err(&pdev->dev, "Pinctrl node has not register regmap.\n");
1049*4882a593Smuzhiyun return -EINVAL;
1050*4882a593Smuzhiyun }
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun /* Only 8135 has two base addr, other SoCs have only one. */
1053*4882a593Smuzhiyun node = of_parse_phandle(np, "mediatek,pctl-regmap", 1);
1054*4882a593Smuzhiyun if (node) {
1055*4882a593Smuzhiyun pctl->regmap2 = syscon_node_to_regmap(node);
1056*4882a593Smuzhiyun of_node_put(node);
1057*4882a593Smuzhiyun if (IS_ERR(pctl->regmap2))
1058*4882a593Smuzhiyun return PTR_ERR(pctl->regmap2);
1059*4882a593Smuzhiyun }
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun pctl->devdata = data;
1062*4882a593Smuzhiyun ret = mtk_pctrl_build_state(pdev);
1063*4882a593Smuzhiyun if (ret) {
1064*4882a593Smuzhiyun dev_err(&pdev->dev, "build state failed: %d\n", ret);
1065*4882a593Smuzhiyun return -EINVAL;
1066*4882a593Smuzhiyun }
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun pins = devm_kcalloc(&pdev->dev, pctl->devdata->npins, sizeof(*pins),
1069*4882a593Smuzhiyun GFP_KERNEL);
1070*4882a593Smuzhiyun if (!pins)
1071*4882a593Smuzhiyun return -ENOMEM;
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun for (i = 0; i < pctl->devdata->npins; i++)
1074*4882a593Smuzhiyun pins[i] = pctl->devdata->pins[i].pin;
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun pctl->pctl_desc.name = dev_name(&pdev->dev);
1077*4882a593Smuzhiyun pctl->pctl_desc.owner = THIS_MODULE;
1078*4882a593Smuzhiyun pctl->pctl_desc.pins = pins;
1079*4882a593Smuzhiyun pctl->pctl_desc.npins = pctl->devdata->npins;
1080*4882a593Smuzhiyun pctl->pctl_desc.confops = &mtk_pconf_ops;
1081*4882a593Smuzhiyun pctl->pctl_desc.pctlops = &mtk_pctrl_ops;
1082*4882a593Smuzhiyun pctl->pctl_desc.pmxops = &mtk_pmx_ops;
1083*4882a593Smuzhiyun pctl->dev = &pdev->dev;
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun pctl->pctl_dev = devm_pinctrl_register(&pdev->dev, &pctl->pctl_desc,
1086*4882a593Smuzhiyun pctl);
1087*4882a593Smuzhiyun if (IS_ERR(pctl->pctl_dev)) {
1088*4882a593Smuzhiyun dev_err(&pdev->dev, "couldn't register pinctrl driver\n");
1089*4882a593Smuzhiyun return PTR_ERR(pctl->pctl_dev);
1090*4882a593Smuzhiyun }
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun pctl->chip = devm_kzalloc(&pdev->dev, sizeof(*pctl->chip), GFP_KERNEL);
1093*4882a593Smuzhiyun if (!pctl->chip)
1094*4882a593Smuzhiyun return -ENOMEM;
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun *pctl->chip = mtk_gpio_chip;
1097*4882a593Smuzhiyun pctl->chip->ngpio = pctl->devdata->npins;
1098*4882a593Smuzhiyun pctl->chip->label = dev_name(&pdev->dev);
1099*4882a593Smuzhiyun pctl->chip->parent = &pdev->dev;
1100*4882a593Smuzhiyun pctl->chip->base = -1;
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun ret = gpiochip_add_data(pctl->chip, pctl);
1103*4882a593Smuzhiyun if (ret)
1104*4882a593Smuzhiyun return -EINVAL;
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun /* Register the GPIO to pin mappings. */
1107*4882a593Smuzhiyun ret = gpiochip_add_pin_range(pctl->chip, dev_name(&pdev->dev),
1108*4882a593Smuzhiyun 0, 0, pctl->devdata->npins);
1109*4882a593Smuzhiyun if (ret) {
1110*4882a593Smuzhiyun ret = -EINVAL;
1111*4882a593Smuzhiyun goto chip_error;
1112*4882a593Smuzhiyun }
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun ret = mtk_eint_init(pctl, pdev);
1115*4882a593Smuzhiyun if (ret)
1116*4882a593Smuzhiyun goto chip_error;
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun return 0;
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun chip_error:
1121*4882a593Smuzhiyun gpiochip_remove(pctl->chip);
1122*4882a593Smuzhiyun return ret;
1123*4882a593Smuzhiyun }
1124