xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/mediatek/pinctrl-mt8135.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2014 MediaTek Inc.
4*4882a593Smuzhiyun  * Author: Hongzhou.Yang <hongzhou.yang@mediatek.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/init.h>
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun #include <linux/of.h>
10*4882a593Smuzhiyun #include <linux/of_device.h>
11*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
12*4882a593Smuzhiyun #include <linux/regmap.h>
13*4882a593Smuzhiyun #include <dt-bindings/pinctrl/mt65xx.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include "pinctrl-mtk-common.h"
16*4882a593Smuzhiyun #include "pinctrl-mtk-mt8135.h"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define DRV_BASE1				0x500
19*4882a593Smuzhiyun #define DRV_BASE2				0x510
20*4882a593Smuzhiyun #define PUPD_BASE1				0x400
21*4882a593Smuzhiyun #define PUPD_BASE2				0x450
22*4882a593Smuzhiyun #define R0_BASE1				0x4d0
23*4882a593Smuzhiyun #define R1_BASE1				0x200
24*4882a593Smuzhiyun #define R1_BASE2				0x250
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun struct mtk_spec_pull_set {
27*4882a593Smuzhiyun 	unsigned char pin;
28*4882a593Smuzhiyun 	unsigned char pupd_bit;
29*4882a593Smuzhiyun 	unsigned short pupd_offset;
30*4882a593Smuzhiyun 	unsigned short r0_offset;
31*4882a593Smuzhiyun 	unsigned short r1_offset;
32*4882a593Smuzhiyun 	unsigned char r0_bit;
33*4882a593Smuzhiyun 	unsigned char r1_bit;
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define SPEC_PULL(_pin, _pupd_offset, _pupd_bit, _r0_offset, \
37*4882a593Smuzhiyun 	_r0_bit, _r1_offset, _r1_bit)	\
38*4882a593Smuzhiyun 	{	\
39*4882a593Smuzhiyun 		.pin = _pin,	\
40*4882a593Smuzhiyun 		.pupd_offset = _pupd_offset,	\
41*4882a593Smuzhiyun 		.pupd_bit = _pupd_bit,	\
42*4882a593Smuzhiyun 		.r0_offset = _r0_offset, \
43*4882a593Smuzhiyun 		.r0_bit = _r0_bit, \
44*4882a593Smuzhiyun 		.r1_offset = _r1_offset, \
45*4882a593Smuzhiyun 		.r1_bit = _r1_bit, \
46*4882a593Smuzhiyun 	}
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun static const struct mtk_drv_group_desc mt8135_drv_grp[] =  {
49*4882a593Smuzhiyun 	/* E8E4E2 2/4/6/8/10/12/14/16 */
50*4882a593Smuzhiyun 	MTK_DRV_GRP(2, 16, 0, 2, 2),
51*4882a593Smuzhiyun 	/* E8E4  4/8/12/16 */
52*4882a593Smuzhiyun 	MTK_DRV_GRP(4, 16, 1, 2, 4),
53*4882a593Smuzhiyun 	/* E4E2  2/4/6/8 */
54*4882a593Smuzhiyun 	MTK_DRV_GRP(2, 8, 0, 1, 2),
55*4882a593Smuzhiyun 	/* E16E8E4 4/8/12/16/20/24/28/32 */
56*4882a593Smuzhiyun 	MTK_DRV_GRP(4, 32, 0, 2, 4)
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun static const struct mtk_pin_drv_grp mt8135_pin_drv[] = {
60*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(0, DRV_BASE1, 0, 0),
61*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(1, DRV_BASE1, 0, 0),
62*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(2, DRV_BASE1, 0, 0),
63*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(3, DRV_BASE1, 0, 0),
64*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(4, DRV_BASE1, 4, 0),
65*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(5, DRV_BASE1, 8, 0),
66*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(6, DRV_BASE1, 0, 0),
67*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(7, DRV_BASE1, 0, 0),
68*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(8, DRV_BASE1, 0, 0),
69*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(9, DRV_BASE1, 0, 0),
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(10, DRV_BASE1, 12, 1),
72*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(11, DRV_BASE1, 12, 1),
73*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(12, DRV_BASE1, 12, 1),
74*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(13, DRV_BASE1, 12, 1),
75*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(14, DRV_BASE1, 12, 1),
76*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(15, DRV_BASE1, 12, 1),
77*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(16, DRV_BASE1, 12, 1),
78*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(17, DRV_BASE1, 16, 1),
79*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(18, DRV_BASE1, 16, 1),
80*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(19, DRV_BASE1, 16, 1),
81*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(20, DRV_BASE1, 16, 1),
82*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(21, DRV_BASE1, 16, 1),
83*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(22, DRV_BASE1, 16, 1),
84*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(23, DRV_BASE1, 16, 1),
85*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(24, DRV_BASE1, 16, 1),
86*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(33, DRV_BASE1, 24, 1),
87*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(34, DRV_BASE2, 12, 2),
88*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(37, DRV_BASE2, 20, 1),
89*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(38, DRV_BASE2, 20, 1),
90*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(39, DRV_BASE2, 20, 1),
91*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(40, DRV_BASE2, 24, 1),
92*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(41, DRV_BASE2, 24, 1),
93*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(42, DRV_BASE2, 24, 1),
94*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(43, DRV_BASE2, 28, 1),
95*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(44, DRV_BASE2, 28, 1),
96*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(45, DRV_BASE2, 28, 1),
97*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(46, DRV_BASE2, 28, 1),
98*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(47, DRV_BASE2, 28, 1),
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(49, DRV_BASE2+0x10, 0, 1),
101*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(50, DRV_BASE2+0x10, 4, 1),
102*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(51, DRV_BASE2+0x10, 8, 1),
103*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(52, DRV_BASE2+0x10, 12, 2),
104*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(53, DRV_BASE2+0x10, 16, 1),
105*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(54, DRV_BASE2+0x10, 20, 1),
106*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(55, DRV_BASE2+0x10, 24, 1),
107*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(56, DRV_BASE2+0x10, 28, 1),
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(57, DRV_BASE2+0x20, 0, 1),
110*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(58, DRV_BASE2+0x20, 0, 1),
111*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(59, DRV_BASE2+0x20, 0, 1),
112*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(60, DRV_BASE2+0x20, 0, 1),
113*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(61, DRV_BASE2+0x20, 0, 1),
114*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(62, DRV_BASE2+0x20, 0, 1),
115*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(63, DRV_BASE2+0x20, 4, 1),
116*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(64, DRV_BASE2+0x20, 8, 1),
117*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(65, DRV_BASE2+0x20, 12, 1),
118*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(66, DRV_BASE2+0x20, 16, 1),
119*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(67, DRV_BASE2+0x20, 20, 1),
120*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(68, DRV_BASE2+0x20, 24, 1),
121*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(69, DRV_BASE2+0x20, 28, 1),
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(70, DRV_BASE2+0x30, 0, 1),
124*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(71, DRV_BASE2+0x30, 4, 1),
125*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(72, DRV_BASE2+0x30, 8, 1),
126*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(73, DRV_BASE2+0x30, 12, 1),
127*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(74, DRV_BASE2+0x30, 16, 1),
128*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(75, DRV_BASE2+0x30, 20, 1),
129*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(76, DRV_BASE2+0x30, 24, 1),
130*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(77, DRV_BASE2+0x30, 28, 3),
131*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(78, DRV_BASE2+0x30, 28, 3),
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(79, DRV_BASE2+0x40, 0, 3),
134*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(80, DRV_BASE2+0x40, 4, 3),
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(81, DRV_BASE2+0x30, 28, 3),
137*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(82, DRV_BASE2+0x30, 28, 3),
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(83, DRV_BASE2+0x40, 8, 3),
140*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(84, DRV_BASE2+0x40, 8, 3),
141*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(85, DRV_BASE2+0x40, 12, 3),
142*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(86, DRV_BASE2+0x40, 16, 3),
143*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(87, DRV_BASE2+0x40, 8, 3),
144*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(88, DRV_BASE2+0x40, 8, 3),
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(89, DRV_BASE2+0x50, 12, 0),
147*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(90, DRV_BASE2+0x50, 12, 0),
148*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(91, DRV_BASE2+0x50, 12, 0),
149*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(92, DRV_BASE2+0x50, 12, 0),
150*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(93, DRV_BASE2+0x50, 12, 0),
151*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(94, DRV_BASE2+0x50, 12, 0),
152*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(95, DRV_BASE2+0x50, 12, 0),
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(96, DRV_BASE1+0xb0, 28, 0),
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(97, DRV_BASE2+0x50, 12, 0),
157*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(98, DRV_BASE2+0x50, 16, 0),
158*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(99, DRV_BASE2+0x50, 20, 1),
159*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(102, DRV_BASE2+0x50, 24, 1),
160*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(103, DRV_BASE2+0x50, 28, 1),
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(104, DRV_BASE2+0x60, 0, 1),
164*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(105, DRV_BASE2+0x60, 4, 1),
165*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(106, DRV_BASE2+0x60, 4, 1),
166*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(107, DRV_BASE2+0x60, 4, 1),
167*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(108, DRV_BASE2+0x60, 4, 1),
168*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(109, DRV_BASE2+0x60, 8, 2),
169*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(110, DRV_BASE2+0x60, 12, 2),
170*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(111, DRV_BASE2+0x60, 16, 2),
171*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(112, DRV_BASE2+0x60, 20, 2),
172*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(113, DRV_BASE2+0x60, 24, 2),
173*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(114, DRV_BASE2+0x60, 28, 2),
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(115, DRV_BASE2+0x70, 0, 2),
176*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(116, DRV_BASE2+0x70, 4, 2),
177*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(117, DRV_BASE2+0x70, 8, 2),
178*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(118, DRV_BASE2+0x70, 12, 2),
179*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(119, DRV_BASE2+0x70, 16, 2),
180*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(120, DRV_BASE2+0x70, 20, 2),
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(181, DRV_BASE1+0xa0, 12, 1),
183*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(182, DRV_BASE1+0xa0, 16, 1),
184*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(183, DRV_BASE1+0xa0, 20, 1),
185*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(184, DRV_BASE1+0xa0, 24, 1),
186*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(185, DRV_BASE1+0xa0, 28, 1),
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(186, DRV_BASE1+0xb0, 0, 2),
189*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(187, DRV_BASE1+0xb0, 0, 2),
190*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(188, DRV_BASE1+0xb0, 0, 2),
191*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(189, DRV_BASE1+0xb0, 0, 2),
192*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(190, DRV_BASE1+0xb0, 4, 1),
193*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(191, DRV_BASE1+0xb0, 8, 1),
194*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(192, DRV_BASE1+0xb0, 12, 1),
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(197, DRV_BASE1+0xb0, 16, 0),
197*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(198, DRV_BASE1+0xb0, 16, 0),
198*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(199, DRV_BASE1+0xb0, 20, 0),
199*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(200, DRV_BASE1+0xb0, 24, 0),
200*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(201, DRV_BASE1+0xb0, 16, 0),
201*4882a593Smuzhiyun 	MTK_PIN_DRV_GRP(202, DRV_BASE1+0xb0, 16, 0)
202*4882a593Smuzhiyun };
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun static const struct mtk_spec_pull_set spec_pupd[] = {
205*4882a593Smuzhiyun 	SPEC_PULL(0, PUPD_BASE1, 0, R0_BASE1, 9, R1_BASE1, 0),
206*4882a593Smuzhiyun 	SPEC_PULL(1, PUPD_BASE1, 1, R0_BASE1, 8, R1_BASE1, 1),
207*4882a593Smuzhiyun 	SPEC_PULL(2, PUPD_BASE1, 2, R0_BASE1, 7, R1_BASE1, 2),
208*4882a593Smuzhiyun 	SPEC_PULL(3, PUPD_BASE1, 3, R0_BASE1, 6, R1_BASE1, 3),
209*4882a593Smuzhiyun 	SPEC_PULL(4, PUPD_BASE1, 4, R0_BASE1, 1, R1_BASE1, 4),
210*4882a593Smuzhiyun 	SPEC_PULL(5, PUPD_BASE1, 5, R0_BASE1, 0, R1_BASE1, 5),
211*4882a593Smuzhiyun 	SPEC_PULL(6, PUPD_BASE1, 6, R0_BASE1, 5, R1_BASE1, 6),
212*4882a593Smuzhiyun 	SPEC_PULL(7, PUPD_BASE1, 7, R0_BASE1, 4, R1_BASE1, 7),
213*4882a593Smuzhiyun 	SPEC_PULL(8, PUPD_BASE1, 8, R0_BASE1, 3, R1_BASE1, 8),
214*4882a593Smuzhiyun 	SPEC_PULL(9, PUPD_BASE1, 9, R0_BASE1, 2, R1_BASE1, 9),
215*4882a593Smuzhiyun 	SPEC_PULL(89, PUPD_BASE2, 9, R0_BASE1, 18, R1_BASE2, 9),
216*4882a593Smuzhiyun 	SPEC_PULL(90, PUPD_BASE2, 10, R0_BASE1, 19, R1_BASE2, 10),
217*4882a593Smuzhiyun 	SPEC_PULL(91, PUPD_BASE2, 11, R0_BASE1, 23, R1_BASE2, 11),
218*4882a593Smuzhiyun 	SPEC_PULL(92, PUPD_BASE2, 12, R0_BASE1, 24, R1_BASE2, 12),
219*4882a593Smuzhiyun 	SPEC_PULL(93, PUPD_BASE2, 13, R0_BASE1, 25, R1_BASE2, 13),
220*4882a593Smuzhiyun 	SPEC_PULL(94, PUPD_BASE2, 14, R0_BASE1, 22, R1_BASE2, 14),
221*4882a593Smuzhiyun 	SPEC_PULL(95, PUPD_BASE2, 15, R0_BASE1, 20, R1_BASE2, 15),
222*4882a593Smuzhiyun 	SPEC_PULL(96, PUPD_BASE2+0x10, 0, R0_BASE1, 16, R1_BASE2+0x10, 0),
223*4882a593Smuzhiyun 	SPEC_PULL(97, PUPD_BASE2+0x10, 1, R0_BASE1, 21, R1_BASE2+0x10, 1),
224*4882a593Smuzhiyun 	SPEC_PULL(98, PUPD_BASE2+0x10, 2, R0_BASE1, 17, R1_BASE2+0x10, 2),
225*4882a593Smuzhiyun 	SPEC_PULL(197, PUPD_BASE1+0xc0, 5, R0_BASE1, 13, R1_BASE2+0xc0, 5),
226*4882a593Smuzhiyun 	SPEC_PULL(198, PUPD_BASE2+0xc0, 6, R0_BASE1, 14, R1_BASE2+0xc0, 6),
227*4882a593Smuzhiyun 	SPEC_PULL(199, PUPD_BASE2+0xc0, 7, R0_BASE1, 11, R1_BASE2+0xc0, 7),
228*4882a593Smuzhiyun 	SPEC_PULL(200, PUPD_BASE2+0xc0, 8, R0_BASE1, 10, R1_BASE2+0xc0, 8),
229*4882a593Smuzhiyun 	SPEC_PULL(201, PUPD_BASE2+0xc0, 9, R0_BASE1, 13, R1_BASE2+0xc0, 9),
230*4882a593Smuzhiyun 	SPEC_PULL(202, PUPD_BASE2+0xc0, 10, R0_BASE1, 12, R1_BASE2+0xc0, 10)
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun 
spec_pull_set(struct regmap * regmap,unsigned int pin,unsigned char align,bool isup,unsigned int r1r0)233*4882a593Smuzhiyun static int spec_pull_set(struct regmap *regmap, unsigned int pin,
234*4882a593Smuzhiyun 		unsigned char align, bool isup, unsigned int r1r0)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun 	unsigned int i;
237*4882a593Smuzhiyun 	unsigned int reg_pupd, reg_set_r0, reg_set_r1;
238*4882a593Smuzhiyun 	unsigned int reg_rst_r0, reg_rst_r1;
239*4882a593Smuzhiyun 	bool find = false;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(spec_pupd); i++) {
242*4882a593Smuzhiyun 		if (pin == spec_pupd[i].pin) {
243*4882a593Smuzhiyun 			find = true;
244*4882a593Smuzhiyun 			break;
245*4882a593Smuzhiyun 		}
246*4882a593Smuzhiyun 	}
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	if (!find)
249*4882a593Smuzhiyun 		return -EINVAL;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	if (isup)
252*4882a593Smuzhiyun 		reg_pupd = spec_pupd[i].pupd_offset + align;
253*4882a593Smuzhiyun 	else
254*4882a593Smuzhiyun 		reg_pupd = spec_pupd[i].pupd_offset + (align << 1);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	regmap_write(regmap, reg_pupd, spec_pupd[i].pupd_bit);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	reg_set_r0 = spec_pupd[i].r0_offset + align;
259*4882a593Smuzhiyun 	reg_rst_r0 = spec_pupd[i].r0_offset + (align << 1);
260*4882a593Smuzhiyun 	reg_set_r1 = spec_pupd[i].r1_offset + align;
261*4882a593Smuzhiyun 	reg_rst_r1 = spec_pupd[i].r1_offset + (align << 1);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	switch (r1r0) {
264*4882a593Smuzhiyun 	case MTK_PUPD_SET_R1R0_00:
265*4882a593Smuzhiyun 		regmap_write(regmap, reg_rst_r0, spec_pupd[i].r0_bit);
266*4882a593Smuzhiyun 		regmap_write(regmap, reg_rst_r1, spec_pupd[i].r1_bit);
267*4882a593Smuzhiyun 		break;
268*4882a593Smuzhiyun 	case MTK_PUPD_SET_R1R0_01:
269*4882a593Smuzhiyun 		regmap_write(regmap, reg_set_r0, spec_pupd[i].r0_bit);
270*4882a593Smuzhiyun 		regmap_write(regmap, reg_rst_r1, spec_pupd[i].r1_bit);
271*4882a593Smuzhiyun 		break;
272*4882a593Smuzhiyun 	case MTK_PUPD_SET_R1R0_10:
273*4882a593Smuzhiyun 		regmap_write(regmap, reg_rst_r0, spec_pupd[i].r0_bit);
274*4882a593Smuzhiyun 		regmap_write(regmap, reg_set_r1, spec_pupd[i].r1_bit);
275*4882a593Smuzhiyun 		break;
276*4882a593Smuzhiyun 	case MTK_PUPD_SET_R1R0_11:
277*4882a593Smuzhiyun 		regmap_write(regmap, reg_set_r0, spec_pupd[i].r0_bit);
278*4882a593Smuzhiyun 		regmap_write(regmap, reg_set_r1, spec_pupd[i].r1_bit);
279*4882a593Smuzhiyun 		break;
280*4882a593Smuzhiyun 	default:
281*4882a593Smuzhiyun 		return -EINVAL;
282*4882a593Smuzhiyun 	}
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	return 0;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun static const struct mtk_pinctrl_devdata mt8135_pinctrl_data = {
288*4882a593Smuzhiyun 	.pins = mtk_pins_mt8135,
289*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(mtk_pins_mt8135),
290*4882a593Smuzhiyun 	.grp_desc = mt8135_drv_grp,
291*4882a593Smuzhiyun 	.n_grp_cls = ARRAY_SIZE(mt8135_drv_grp),
292*4882a593Smuzhiyun 	.pin_drv_grp = mt8135_pin_drv,
293*4882a593Smuzhiyun 	.n_pin_drv_grps = ARRAY_SIZE(mt8135_pin_drv),
294*4882a593Smuzhiyun 	.spec_pull_set = spec_pull_set,
295*4882a593Smuzhiyun 	.dir_offset = 0x0000,
296*4882a593Smuzhiyun 	.ies_offset = 0x0100,
297*4882a593Smuzhiyun 	.pullen_offset = 0x0200,
298*4882a593Smuzhiyun 	.smt_offset = 0x0300,
299*4882a593Smuzhiyun 	.pullsel_offset = 0x0400,
300*4882a593Smuzhiyun 	.dout_offset = 0x0800,
301*4882a593Smuzhiyun 	.din_offset = 0x0A00,
302*4882a593Smuzhiyun 	.pinmux_offset = 0x0C00,
303*4882a593Smuzhiyun 	.type1_start = 34,
304*4882a593Smuzhiyun 	.type1_end = 149,
305*4882a593Smuzhiyun 	.port_shf = 4,
306*4882a593Smuzhiyun 	.port_mask = 0xf,
307*4882a593Smuzhiyun 	.port_align = 4,
308*4882a593Smuzhiyun 	.eint_hw = {
309*4882a593Smuzhiyun 		.port_mask = 7,
310*4882a593Smuzhiyun 		.ports     = 6,
311*4882a593Smuzhiyun 		.ap_num    = 192,
312*4882a593Smuzhiyun 		.db_cnt    = 16,
313*4882a593Smuzhiyun 	},
314*4882a593Smuzhiyun };
315*4882a593Smuzhiyun 
mt8135_pinctrl_probe(struct platform_device * pdev)316*4882a593Smuzhiyun static int mt8135_pinctrl_probe(struct platform_device *pdev)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun 	return mtk_pctrl_init(pdev, &mt8135_pinctrl_data, NULL);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun static const struct of_device_id mt8135_pctrl_match[] = {
322*4882a593Smuzhiyun 	{
323*4882a593Smuzhiyun 		.compatible = "mediatek,mt8135-pinctrl",
324*4882a593Smuzhiyun 	},
325*4882a593Smuzhiyun 	{ }
326*4882a593Smuzhiyun };
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun static struct platform_driver mtk_pinctrl_driver = {
329*4882a593Smuzhiyun 	.probe = mt8135_pinctrl_probe,
330*4882a593Smuzhiyun 	.driver = {
331*4882a593Smuzhiyun 		.name = "mediatek-mt8135-pinctrl",
332*4882a593Smuzhiyun 		.of_match_table = mt8135_pctrl_match,
333*4882a593Smuzhiyun 	},
334*4882a593Smuzhiyun };
335*4882a593Smuzhiyun 
mtk_pinctrl_init(void)336*4882a593Smuzhiyun static int __init mtk_pinctrl_init(void)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	return platform_driver_register(&mtk_pinctrl_driver);
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun arch_initcall(mtk_pinctrl_init);
341