xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/mediatek/pinctrl-mt7629.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * The MT7629 driver based on Linux generic pinctrl binding.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2018 MediaTek Inc.
6*4882a593Smuzhiyun  * Author: Ryder Lee <ryder.lee@mediatek.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include "pinctrl-moore.h"
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #define MT7629_PIN(_number, _name, _eint_n)				\
12*4882a593Smuzhiyun 	MTK_PIN(_number, _name, 0, _eint_n, DRV_GRP1)
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun static const struct mtk_pin_field_calc mt7629_pin_mode_range[] = {
15*4882a593Smuzhiyun 	PIN_FIELD(0, 78, 0x300, 0x10, 0, 4),
16*4882a593Smuzhiyun };
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun static const struct mtk_pin_field_calc mt7629_pin_dir_range[] = {
19*4882a593Smuzhiyun 	PIN_FIELD(0, 78, 0x0, 0x10, 0, 1),
20*4882a593Smuzhiyun };
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun static const struct mtk_pin_field_calc mt7629_pin_di_range[] = {
23*4882a593Smuzhiyun 	PIN_FIELD(0, 78, 0x200, 0x10, 0, 1),
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun static const struct mtk_pin_field_calc mt7629_pin_do_range[] = {
27*4882a593Smuzhiyun 	PIN_FIELD(0, 78, 0x100, 0x10, 0, 1),
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun static const struct mtk_pin_field_calc mt7629_pin_ies_range[] = {
31*4882a593Smuzhiyun 	PIN_FIELD(0, 10, 0x1000, 0x10, 0, 1),
32*4882a593Smuzhiyun 	PIN_FIELD(11, 18, 0x2000, 0x10, 0, 1),
33*4882a593Smuzhiyun 	PIN_FIELD(19, 32, 0x3000, 0x10, 0, 1),
34*4882a593Smuzhiyun 	PIN_FIELD(33, 48, 0x4000, 0x10, 0, 1),
35*4882a593Smuzhiyun 	PIN_FIELD(49, 50, 0x5000, 0x10, 0, 1),
36*4882a593Smuzhiyun 	PIN_FIELD(51, 69, 0x6000, 0x10, 0, 1),
37*4882a593Smuzhiyun 	PIN_FIELD(70, 78, 0x7000, 0x10, 0, 1),
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun static const struct mtk_pin_field_calc mt7629_pin_smt_range[] = {
41*4882a593Smuzhiyun 	PIN_FIELD(0, 10, 0x1100, 0x10, 0, 1),
42*4882a593Smuzhiyun 	PIN_FIELD(11, 18, 0x2100, 0x10, 0, 1),
43*4882a593Smuzhiyun 	PIN_FIELD(19, 32, 0x3100, 0x10, 0, 1),
44*4882a593Smuzhiyun 	PIN_FIELD(33, 48, 0x4100, 0x10, 0, 1),
45*4882a593Smuzhiyun 	PIN_FIELD(49, 50, 0x5100, 0x10, 0, 1),
46*4882a593Smuzhiyun 	PIN_FIELD(51, 69, 0x6100, 0x10, 0, 1),
47*4882a593Smuzhiyun 	PIN_FIELD(70, 78, 0x7100, 0x10, 0, 1),
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun static const struct mtk_pin_field_calc mt7629_pin_pullen_range[] = {
51*4882a593Smuzhiyun 	PIN_FIELD(0, 10, 0x1400, 0x10, 0, 1),
52*4882a593Smuzhiyun 	PIN_FIELD(11, 18, 0x2400, 0x10, 0, 1),
53*4882a593Smuzhiyun 	PIN_FIELD(19, 32, 0x3400, 0x10, 0, 1),
54*4882a593Smuzhiyun 	PIN_FIELD(33, 48, 0x4400, 0x10, 0, 1),
55*4882a593Smuzhiyun 	PIN_FIELD(49, 50, 0x5400, 0x10, 0, 1),
56*4882a593Smuzhiyun 	PIN_FIELD(51, 69, 0x6400, 0x10, 0, 1),
57*4882a593Smuzhiyun 	PIN_FIELD(70, 78, 0x7400, 0x10, 0, 1),
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun static const struct mtk_pin_field_calc mt7629_pin_pullsel_range[] = {
61*4882a593Smuzhiyun 	PIN_FIELD(0, 10, 0x1500, 0x10, 0, 1),
62*4882a593Smuzhiyun 	PIN_FIELD(11, 18, 0x2500, 0x10, 0, 1),
63*4882a593Smuzhiyun 	PIN_FIELD(19, 32, 0x3500, 0x10, 0, 1),
64*4882a593Smuzhiyun 	PIN_FIELD(33, 48, 0x4500, 0x10, 0, 1),
65*4882a593Smuzhiyun 	PIN_FIELD(49, 50, 0x5500, 0x10, 0, 1),
66*4882a593Smuzhiyun 	PIN_FIELD(51, 69, 0x6500, 0x10, 0, 1),
67*4882a593Smuzhiyun 	PIN_FIELD(70, 78, 0x7500, 0x10, 0, 1),
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun static const struct mtk_pin_field_calc mt7629_pin_drv_range[] = {
71*4882a593Smuzhiyun 	PIN_FIELD(0, 10, 0x1600, 0x10, 0, 4),
72*4882a593Smuzhiyun 	PIN_FIELD(11, 18, 0x2600, 0x10, 0, 4),
73*4882a593Smuzhiyun 	PIN_FIELD(19, 32, 0x3600, 0x10, 0, 4),
74*4882a593Smuzhiyun 	PIN_FIELD(33, 48, 0x4600, 0x10, 0, 4),
75*4882a593Smuzhiyun 	PIN_FIELD(49, 50, 0x5600, 0x10, 0, 4),
76*4882a593Smuzhiyun 	PIN_FIELD(51, 69, 0x6600, 0x10, 0, 4),
77*4882a593Smuzhiyun 	PIN_FIELD(70, 78, 0x7600, 0x10, 0, 4),
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun static const struct mtk_pin_field_calc mt7629_pin_tdsel_range[] = {
81*4882a593Smuzhiyun 	PIN_FIELD(0, 10, 0x1200, 0x10, 0, 4),
82*4882a593Smuzhiyun 	PIN_FIELD(11, 18, 0x2200, 0x10, 0, 4),
83*4882a593Smuzhiyun 	PIN_FIELD(19, 32, 0x3200, 0x10, 0, 4),
84*4882a593Smuzhiyun 	PIN_FIELD(33, 48, 0x4200, 0x10, 0, 4),
85*4882a593Smuzhiyun 	PIN_FIELD(49, 50, 0x5200, 0x10, 0, 4),
86*4882a593Smuzhiyun 	PIN_FIELD(51, 69, 0x6200, 0x10, 0, 4),
87*4882a593Smuzhiyun 	PIN_FIELD(70, 78, 0x7200, 0x10, 0, 4),
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun static const struct mtk_pin_field_calc mt7629_pin_rdsel_range[] = {
91*4882a593Smuzhiyun 	PIN_FIELD(0, 10, 0x1300, 0x10, 0, 4),
92*4882a593Smuzhiyun 	PIN_FIELD(11, 18, 0x2300, 0x10, 0, 4),
93*4882a593Smuzhiyun 	PIN_FIELD(19, 32, 0x3300, 0x10, 0, 4),
94*4882a593Smuzhiyun 	PIN_FIELD(33, 48, 0x4300, 0x10, 0, 4),
95*4882a593Smuzhiyun 	PIN_FIELD(49, 50, 0x5300, 0x10, 0, 4),
96*4882a593Smuzhiyun 	PIN_FIELD(51, 69, 0x6300, 0x10, 0, 4),
97*4882a593Smuzhiyun 	PIN_FIELD(70, 78, 0x7300, 0x10, 0, 4),
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun static const struct mtk_pin_reg_calc mt7629_reg_cals[] = {
101*4882a593Smuzhiyun 	[PINCTRL_PIN_REG_MODE] = MTK_RANGE(mt7629_pin_mode_range),
102*4882a593Smuzhiyun 	[PINCTRL_PIN_REG_DIR] = MTK_RANGE(mt7629_pin_dir_range),
103*4882a593Smuzhiyun 	[PINCTRL_PIN_REG_DI] = MTK_RANGE(mt7629_pin_di_range),
104*4882a593Smuzhiyun 	[PINCTRL_PIN_REG_DO] = MTK_RANGE(mt7629_pin_do_range),
105*4882a593Smuzhiyun 	[PINCTRL_PIN_REG_IES] = MTK_RANGE(mt7629_pin_ies_range),
106*4882a593Smuzhiyun 	[PINCTRL_PIN_REG_SMT] = MTK_RANGE(mt7629_pin_smt_range),
107*4882a593Smuzhiyun 	[PINCTRL_PIN_REG_PULLSEL] = MTK_RANGE(mt7629_pin_pullsel_range),
108*4882a593Smuzhiyun 	[PINCTRL_PIN_REG_PULLEN] = MTK_RANGE(mt7629_pin_pullen_range),
109*4882a593Smuzhiyun 	[PINCTRL_PIN_REG_DRV] = MTK_RANGE(mt7629_pin_drv_range),
110*4882a593Smuzhiyun 	[PINCTRL_PIN_REG_TDSEL] = MTK_RANGE(mt7629_pin_tdsel_range),
111*4882a593Smuzhiyun 	[PINCTRL_PIN_REG_RDSEL] = MTK_RANGE(mt7629_pin_rdsel_range),
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun static const struct mtk_pin_desc mt7629_pins[] = {
115*4882a593Smuzhiyun 	MT7629_PIN(0, "TOP_5G_CLK", 53),
116*4882a593Smuzhiyun 	MT7629_PIN(1, "TOP_5G_DATA", 54),
117*4882a593Smuzhiyun 	MT7629_PIN(2, "WF0_5G_HB0", 55),
118*4882a593Smuzhiyun 	MT7629_PIN(3, "WF0_5G_HB1", 56),
119*4882a593Smuzhiyun 	MT7629_PIN(4, "WF0_5G_HB2", 57),
120*4882a593Smuzhiyun 	MT7629_PIN(5, "WF0_5G_HB3", 58),
121*4882a593Smuzhiyun 	MT7629_PIN(6, "WF0_5G_HB4", 59),
122*4882a593Smuzhiyun 	MT7629_PIN(7, "WF0_5G_HB5", 60),
123*4882a593Smuzhiyun 	MT7629_PIN(8, "WF0_5G_HB6", 61),
124*4882a593Smuzhiyun 	MT7629_PIN(9, "XO_REQ", 9),
125*4882a593Smuzhiyun 	MT7629_PIN(10, "TOP_RST_N", 10),
126*4882a593Smuzhiyun 	MT7629_PIN(11, "SYS_WATCHDOG", 11),
127*4882a593Smuzhiyun 	MT7629_PIN(12, "EPHY_LED0_N_JTDO", 12),
128*4882a593Smuzhiyun 	MT7629_PIN(13, "EPHY_LED1_N_JTDI", 13),
129*4882a593Smuzhiyun 	MT7629_PIN(14, "EPHY_LED2_N_JTMS", 14),
130*4882a593Smuzhiyun 	MT7629_PIN(15, "EPHY_LED3_N_JTCLK", 15),
131*4882a593Smuzhiyun 	MT7629_PIN(16, "EPHY_LED4_N_JTRST_N", 16),
132*4882a593Smuzhiyun 	MT7629_PIN(17, "WF2G_LED_N", 17),
133*4882a593Smuzhiyun 	MT7629_PIN(18, "WF5G_LED_N", 18),
134*4882a593Smuzhiyun 	MT7629_PIN(19, "I2C_SDA", 19),
135*4882a593Smuzhiyun 	MT7629_PIN(20, "I2C_SCL", 20),
136*4882a593Smuzhiyun 	MT7629_PIN(21, "GPIO_9", 21),
137*4882a593Smuzhiyun 	MT7629_PIN(22, "GPIO_10", 22),
138*4882a593Smuzhiyun 	MT7629_PIN(23, "GPIO_11", 23),
139*4882a593Smuzhiyun 	MT7629_PIN(24, "GPIO_12", 24),
140*4882a593Smuzhiyun 	MT7629_PIN(25, "UART1_TXD", 25),
141*4882a593Smuzhiyun 	MT7629_PIN(26, "UART1_RXD", 26),
142*4882a593Smuzhiyun 	MT7629_PIN(27, "UART1_CTS", 27),
143*4882a593Smuzhiyun 	MT7629_PIN(28, "UART1_RTS", 28),
144*4882a593Smuzhiyun 	MT7629_PIN(29, "UART2_TXD", 29),
145*4882a593Smuzhiyun 	MT7629_PIN(30, "UART2_RXD", 30),
146*4882a593Smuzhiyun 	MT7629_PIN(31, "UART2_CTS", 31),
147*4882a593Smuzhiyun 	MT7629_PIN(32, "UART2_RTS", 32),
148*4882a593Smuzhiyun 	MT7629_PIN(33, "MDI_TP_P1", 33),
149*4882a593Smuzhiyun 	MT7629_PIN(34, "MDI_TN_P1", 34),
150*4882a593Smuzhiyun 	MT7629_PIN(35, "MDI_RP_P1", 35),
151*4882a593Smuzhiyun 	MT7629_PIN(36, "MDI_RN_P1", 36),
152*4882a593Smuzhiyun 	MT7629_PIN(37, "MDI_RP_P2", 37),
153*4882a593Smuzhiyun 	MT7629_PIN(38, "MDI_RN_P2", 38),
154*4882a593Smuzhiyun 	MT7629_PIN(39, "MDI_TP_P2", 39),
155*4882a593Smuzhiyun 	MT7629_PIN(40, "MDI_TN_P2", 40),
156*4882a593Smuzhiyun 	MT7629_PIN(41, "MDI_TP_P3", 41),
157*4882a593Smuzhiyun 	MT7629_PIN(42, "MDI_TN_P3", 42),
158*4882a593Smuzhiyun 	MT7629_PIN(43, "MDI_RP_P3", 43),
159*4882a593Smuzhiyun 	MT7629_PIN(44, "MDI_RN_P3", 44),
160*4882a593Smuzhiyun 	MT7629_PIN(45, "MDI_RP_P4", 45),
161*4882a593Smuzhiyun 	MT7629_PIN(46, "MDI_RN_P4", 46),
162*4882a593Smuzhiyun 	MT7629_PIN(47, "MDI_TP_P4", 47),
163*4882a593Smuzhiyun 	MT7629_PIN(48, "MDI_TN_P4", 48),
164*4882a593Smuzhiyun 	MT7629_PIN(49, "SMI_MDC", 49),
165*4882a593Smuzhiyun 	MT7629_PIN(50, "SMI_MDIO", 50),
166*4882a593Smuzhiyun 	MT7629_PIN(51, "PCIE_PERESET_N", 51),
167*4882a593Smuzhiyun 	MT7629_PIN(52, "PWM_0", 52),
168*4882a593Smuzhiyun 	MT7629_PIN(53, "GPIO_0", 0),
169*4882a593Smuzhiyun 	MT7629_PIN(54, "GPIO_1", 1),
170*4882a593Smuzhiyun 	MT7629_PIN(55, "GPIO_2", 2),
171*4882a593Smuzhiyun 	MT7629_PIN(56, "GPIO_3", 3),
172*4882a593Smuzhiyun 	MT7629_PIN(57, "GPIO_4", 4),
173*4882a593Smuzhiyun 	MT7629_PIN(58, "GPIO_5", 5),
174*4882a593Smuzhiyun 	MT7629_PIN(59, "GPIO_6", 6),
175*4882a593Smuzhiyun 	MT7629_PIN(60, "GPIO_7", 7),
176*4882a593Smuzhiyun 	MT7629_PIN(61, "GPIO_8", 8),
177*4882a593Smuzhiyun 	MT7629_PIN(62, "SPI_CLK", 62),
178*4882a593Smuzhiyun 	MT7629_PIN(63, "SPI_CS", 63),
179*4882a593Smuzhiyun 	MT7629_PIN(64, "SPI_MOSI", 64),
180*4882a593Smuzhiyun 	MT7629_PIN(65, "SPI_MISO", 65),
181*4882a593Smuzhiyun 	MT7629_PIN(66, "SPI_WP", 66),
182*4882a593Smuzhiyun 	MT7629_PIN(67, "SPI_HOLD", 67),
183*4882a593Smuzhiyun 	MT7629_PIN(68, "UART0_TXD", 68),
184*4882a593Smuzhiyun 	MT7629_PIN(69, "UART0_RXD", 69),
185*4882a593Smuzhiyun 	MT7629_PIN(70, "TOP_2G_CLK", 70),
186*4882a593Smuzhiyun 	MT7629_PIN(71, "TOP_2G_DATA", 71),
187*4882a593Smuzhiyun 	MT7629_PIN(72, "WF0_2G_HB0", 72),
188*4882a593Smuzhiyun 	MT7629_PIN(73, "WF0_2G_HB1", 73),
189*4882a593Smuzhiyun 	MT7629_PIN(74, "WF0_2G_HB2", 74),
190*4882a593Smuzhiyun 	MT7629_PIN(75, "WF0_2G_HB3", 75),
191*4882a593Smuzhiyun 	MT7629_PIN(76, "WF0_2G_HB4", 76),
192*4882a593Smuzhiyun 	MT7629_PIN(77, "WF0_2G_HB5", 77),
193*4882a593Smuzhiyun 	MT7629_PIN(78, "WF0_2G_HB6", 78),
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun /* List all groups consisting of these pins dedicated to the enablement of
197*4882a593Smuzhiyun  * certain hardware block and the corresponding mode for all of the pins.
198*4882a593Smuzhiyun  * The hardware probably has multiple combinations of these pinouts.
199*4882a593Smuzhiyun  */
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun /* LED for EPHY */
202*4882a593Smuzhiyun static int mt7629_ephy_leds_pins[] = { 12, 13, 14, 15, 16, 17, 18, };
203*4882a593Smuzhiyun static int mt7629_ephy_leds_funcs[] = { 1, 1, 1, 1, 1, 1, 1, };
204*4882a593Smuzhiyun static int mt7629_ephy_led0_pins[] = { 12, };
205*4882a593Smuzhiyun static int mt7629_ephy_led0_funcs[] = { 1, };
206*4882a593Smuzhiyun static int mt7629_ephy_led1_pins[] = { 13, };
207*4882a593Smuzhiyun static int mt7629_ephy_led1_funcs[] = { 1, };
208*4882a593Smuzhiyun static int mt7629_ephy_led2_pins[] = { 14, };
209*4882a593Smuzhiyun static int mt7629_ephy_led2_funcs[] = { 1, };
210*4882a593Smuzhiyun static int mt7629_ephy_led3_pins[] = { 15, };
211*4882a593Smuzhiyun static int mt7629_ephy_led3_funcs[] = { 1, };
212*4882a593Smuzhiyun static int mt7629_ephy_led4_pins[] = { 16, };
213*4882a593Smuzhiyun static int mt7629_ephy_led4_funcs[] = { 1, };
214*4882a593Smuzhiyun static int mt7629_wf2g_led_pins[] = { 17, };
215*4882a593Smuzhiyun static int mt7629_wf2g_led_funcs[] = { 1, };
216*4882a593Smuzhiyun static int mt7629_wf5g_led_pins[] = { 18, };
217*4882a593Smuzhiyun static int mt7629_wf5g_led_funcs[] = { 1, };
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun /* Watchdog */
220*4882a593Smuzhiyun static int mt7629_watchdog_pins[] = { 11, };
221*4882a593Smuzhiyun static int mt7629_watchdog_funcs[] = { 1, };
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun /* LED for GPHY */
224*4882a593Smuzhiyun static int mt7629_gphy_leds_0_pins[] = { 21, 22, 23, };
225*4882a593Smuzhiyun static int mt7629_gphy_leds_0_funcs[] = { 2, 2, 2, };
226*4882a593Smuzhiyun static int mt7629_gphy_led1_0_pins[] = { 21, };
227*4882a593Smuzhiyun static int mt7629_gphy_led1_0_funcs[] = { 2, };
228*4882a593Smuzhiyun static int mt7629_gphy_led2_0_pins[] = { 22, };
229*4882a593Smuzhiyun static int mt7629_gphy_led2_0_funcs[] = { 2, };
230*4882a593Smuzhiyun static int mt7629_gphy_led3_0_pins[] = { 23, };
231*4882a593Smuzhiyun static int mt7629_gphy_led3_0_funcs[] = { 2, };
232*4882a593Smuzhiyun static int mt7629_gphy_leds_1_pins[] = { 57, 58, 59, };
233*4882a593Smuzhiyun static int mt7629_gphy_leds_1_funcs[] = { 1, 1, 1, };
234*4882a593Smuzhiyun static int mt7629_gphy_led1_1_pins[] = { 57, };
235*4882a593Smuzhiyun static int mt7629_gphy_led1_1_funcs[] = { 1, };
236*4882a593Smuzhiyun static int mt7629_gphy_led2_1_pins[] = { 58, };
237*4882a593Smuzhiyun static int mt7629_gphy_led2_1_funcs[] = { 1, };
238*4882a593Smuzhiyun static int mt7629_gphy_led3_1_pins[] = { 59, };
239*4882a593Smuzhiyun static int mt7629_gphy_led3_1_funcs[] = { 1, };
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun /* I2C */
242*4882a593Smuzhiyun static int mt7629_i2c_0_pins[] = { 19, 20, };
243*4882a593Smuzhiyun static int mt7629_i2c_0_funcs[] = { 1, 1, };
244*4882a593Smuzhiyun static int mt7629_i2c_1_pins[] = { 53, 54, };
245*4882a593Smuzhiyun static int mt7629_i2c_1_funcs[] = { 1, 1, };
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun /* SPI */
248*4882a593Smuzhiyun static int mt7629_spi_0_pins[] = { 21, 22, 23, 24, };
249*4882a593Smuzhiyun static int mt7629_spi_0_funcs[] = { 1, 1, 1, 1, };
250*4882a593Smuzhiyun static int mt7629_spi_1_pins[] = { 62, 63, 64, 65, };
251*4882a593Smuzhiyun static int mt7629_spi_1_funcs[] = { 1, 1, 1, 1, };
252*4882a593Smuzhiyun static int mt7629_spi_wp_pins[] = { 66, };
253*4882a593Smuzhiyun static int mt7629_spi_wp_funcs[] = { 1, };
254*4882a593Smuzhiyun static int mt7629_spi_hold_pins[] = { 67, };
255*4882a593Smuzhiyun static int mt7629_spi_hold_funcs[] = { 1, };
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun /* UART */
258*4882a593Smuzhiyun static int mt7629_uart1_0_txd_rxd_pins[] = { 25, 26, };
259*4882a593Smuzhiyun static int mt7629_uart1_0_txd_rxd_funcs[] = { 1, 1, };
260*4882a593Smuzhiyun static int mt7629_uart1_1_txd_rxd_pins[] = { 53, 54, };
261*4882a593Smuzhiyun static int mt7629_uart1_1_txd_rxd_funcs[] = { 2, 2, };
262*4882a593Smuzhiyun static int mt7629_uart2_0_txd_rxd_pins[] = { 29, 30, };
263*4882a593Smuzhiyun static int mt7629_uart2_0_txd_rxd_funcs[] = { 1, 1, };
264*4882a593Smuzhiyun static int mt7629_uart2_1_txd_rxd_pins[] = { 57, 58, };
265*4882a593Smuzhiyun static int mt7629_uart2_1_txd_rxd_funcs[] = { 2, 2, };
266*4882a593Smuzhiyun static int mt7629_uart1_0_cts_rts_pins[] = { 27, 28, };
267*4882a593Smuzhiyun static int mt7629_uart1_0_cts_rts_funcs[] = { 1, 1, };
268*4882a593Smuzhiyun static int mt7629_uart1_1_cts_rts_pins[] = { 55, 56, };
269*4882a593Smuzhiyun static int mt7629_uart1_1_cts_rts_funcs[] = { 2, 2, };
270*4882a593Smuzhiyun static int mt7629_uart2_0_cts_rts_pins[] = { 31, 32, };
271*4882a593Smuzhiyun static int mt7629_uart2_0_cts_rts_funcs[] = { 1, 1, };
272*4882a593Smuzhiyun static int mt7629_uart2_1_cts_rts_pins[] = { 59, 60, };
273*4882a593Smuzhiyun static int mt7629_uart2_1_cts_rts_funcs[] = { 2, 2, };
274*4882a593Smuzhiyun static int mt7629_uart0_txd_rxd_pins[] = { 68, 69, };
275*4882a593Smuzhiyun static int mt7629_uart0_txd_rxd_funcs[] = { 1, 1, };
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun /* MDC/MDIO */
278*4882a593Smuzhiyun static int mt7629_mdc_mdio_pins[] = { 49, 50, };
279*4882a593Smuzhiyun static int mt7629_mdc_mdio_funcs[] = { 1, 1, };
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun /* PCIE */
282*4882a593Smuzhiyun static int mt7629_pcie_pereset_pins[] = { 51, };
283*4882a593Smuzhiyun static int mt7629_pcie_pereset_funcs[] = { 1, };
284*4882a593Smuzhiyun static int mt7629_pcie_wake_pins[] = { 55, };
285*4882a593Smuzhiyun static int mt7629_pcie_wake_funcs[] = { 1, };
286*4882a593Smuzhiyun static int mt7629_pcie_clkreq_pins[] = { 56, };
287*4882a593Smuzhiyun static int mt7629_pcie_clkreq_funcs[] = { 1, };
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun /* PWM */
290*4882a593Smuzhiyun static int mt7629_pwm_0_pins[] = { 52, };
291*4882a593Smuzhiyun static int mt7629_pwm_0_funcs[] = { 1, };
292*4882a593Smuzhiyun static int mt7629_pwm_1_pins[] = { 61, };
293*4882a593Smuzhiyun static int mt7629_pwm_1_funcs[] = { 2, };
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun /* WF 2G */
296*4882a593Smuzhiyun static int mt7629_wf0_2g_pins[] = { 70, 71, 72, 73, 74, 75, 76, 77, 78, };
297*4882a593Smuzhiyun static int mt7629_wf0_2g_funcs[] = { 1, 1, 1, 1, 1, 1, 1, 1, };
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun /* WF 5G */
300*4882a593Smuzhiyun static int mt7629_wf0_5g_pins[] = { 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, };
301*4882a593Smuzhiyun static int mt7629_wf0_5g_funcs[] = { 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, };
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun /* SNFI */
304*4882a593Smuzhiyun static int mt7629_snfi_pins[] = { 62, 63, 64, 65, 66, 67 };
305*4882a593Smuzhiyun static int mt7629_snfi_funcs[] = { 2, 2, 2, 2, 2, 2 };
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun /* SPI NOR */
308*4882a593Smuzhiyun static int mt7629_snor_pins[] = { 62, 63, 64, 65, 66, 67 };
309*4882a593Smuzhiyun static int mt7629_snor_funcs[] = { 1, 1, 1, 1, 1, 1 };
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun static const struct group_desc mt7629_groups[] = {
312*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("ephy_leds", mt7629_ephy_leds),
313*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("ephy_led0", mt7629_ephy_led0),
314*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("ephy_led1", mt7629_ephy_led1),
315*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("ephy_led2", mt7629_ephy_led2),
316*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("ephy_led3", mt7629_ephy_led3),
317*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("ephy_led4", mt7629_ephy_led4),
318*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("wf2g_led", mt7629_wf2g_led),
319*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("wf5g_led", mt7629_wf5g_led),
320*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("watchdog", mt7629_watchdog),
321*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("gphy_leds_0", mt7629_gphy_leds_0),
322*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("gphy_led1_0", mt7629_gphy_led1_0),
323*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("gphy_led2_0", mt7629_gphy_led2_0),
324*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("gphy_led3_0", mt7629_gphy_led3_0),
325*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("gphy_leds_1", mt7629_gphy_leds_1),
326*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("gphy_led1_1", mt7629_gphy_led1_1),
327*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("gphy_led2_1", mt7629_gphy_led2_1),
328*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("gphy_led3_1", mt7629_gphy_led3_1),
329*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("i2c_0", mt7629_i2c_0),
330*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("i2c_1", mt7629_i2c_1),
331*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("spi_0", mt7629_spi_0),
332*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("spi_1", mt7629_spi_1),
333*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("spi_wp", mt7629_spi_wp),
334*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("spi_hold", mt7629_spi_hold),
335*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("uart1_0_txd_rxd", mt7629_uart1_0_txd_rxd),
336*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("uart1_1_txd_rxd", mt7629_uart1_1_txd_rxd),
337*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("uart2_0_txd_rxd", mt7629_uart2_0_txd_rxd),
338*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("uart2_1_txd_rxd", mt7629_uart2_1_txd_rxd),
339*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("uart1_0_cts_rts", mt7629_uart1_0_cts_rts),
340*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("uart1_1_cts_rts", mt7629_uart1_1_cts_rts),
341*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("uart2_0_cts_rts", mt7629_uart2_0_cts_rts),
342*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("uart2_1_cts_rts", mt7629_uart2_1_cts_rts),
343*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("uart0_txd_rxd", mt7629_uart0_txd_rxd),
344*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("mdc_mdio", mt7629_mdc_mdio),
345*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("pcie_pereset", mt7629_pcie_pereset),
346*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("pcie_wake", mt7629_pcie_wake),
347*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("pcie_clkreq", mt7629_pcie_clkreq),
348*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("pwm_0", mt7629_pwm_0),
349*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("pwm_1", mt7629_pwm_1),
350*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("wf0_5g", mt7629_wf0_5g),
351*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("wf0_2g", mt7629_wf0_2g),
352*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("snfi", mt7629_snfi),
353*4882a593Smuzhiyun 	PINCTRL_PIN_GROUP("spi_nor", mt7629_snor),
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun /* Joint those groups owning the same capability in user point of view which
357*4882a593Smuzhiyun  * allows that people tend to use through the device tree.
358*4882a593Smuzhiyun  */
359*4882a593Smuzhiyun static const char *mt7629_ethernet_groups[] = { "mdc_mdio", };
360*4882a593Smuzhiyun static const char *mt7629_i2c_groups[] = { "i2c_0", "i2c_1", };
361*4882a593Smuzhiyun static const char *mt7629_led_groups[] = { "ephy_leds", "ephy_led0",
362*4882a593Smuzhiyun 					   "ephy_led1", "ephy_led2",
363*4882a593Smuzhiyun 					   "ephy_led3", "ephy_led4",
364*4882a593Smuzhiyun 					   "wf2g_led", "wf5g_led",
365*4882a593Smuzhiyun 					   "gphy_leds_0", "gphy_led1_0",
366*4882a593Smuzhiyun 					   "gphy_led2_0", "gphy_led3_0",
367*4882a593Smuzhiyun 					   "gphy_leds_1", "gphy_led1_1",
368*4882a593Smuzhiyun 					   "gphy_led2_1", "gphy_led3_1",};
369*4882a593Smuzhiyun static const char *mt7629_pcie_groups[] = { "pcie_pereset", "pcie_wake",
370*4882a593Smuzhiyun 					    "pcie_clkreq", };
371*4882a593Smuzhiyun static const char *mt7629_pwm_groups[] = { "pwm_0", "pwm_1", };
372*4882a593Smuzhiyun static const char *mt7629_spi_groups[] = { "spi_0", "spi_1", "spi_wp",
373*4882a593Smuzhiyun 					   "spi_hold", };
374*4882a593Smuzhiyun static const char *mt7629_uart_groups[] = { "uart1_0_txd_rxd",
375*4882a593Smuzhiyun 					    "uart1_1_txd_rxd",
376*4882a593Smuzhiyun 					    "uart2_0_txd_rxd",
377*4882a593Smuzhiyun 					    "uart2_1_txd_rxd",
378*4882a593Smuzhiyun 					    "uart1_0_cts_rts",
379*4882a593Smuzhiyun 					    "uart1_1_cts_rts",
380*4882a593Smuzhiyun 					    "uart2_0_cts_rts",
381*4882a593Smuzhiyun 					    "uart2_1_cts_rts",
382*4882a593Smuzhiyun 					    "uart0_txd_rxd", };
383*4882a593Smuzhiyun static const char *mt7629_wdt_groups[] = { "watchdog", };
384*4882a593Smuzhiyun static const char *mt7629_wifi_groups[] = { "wf0_5g", "wf0_2g", };
385*4882a593Smuzhiyun static const char *mt7629_flash_groups[] = { "snfi", "spi_nor" };
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun static const struct function_desc mt7629_functions[] = {
388*4882a593Smuzhiyun 	{"eth",	mt7629_ethernet_groups, ARRAY_SIZE(mt7629_ethernet_groups)},
389*4882a593Smuzhiyun 	{"i2c", mt7629_i2c_groups, ARRAY_SIZE(mt7629_i2c_groups)},
390*4882a593Smuzhiyun 	{"led",	mt7629_led_groups, ARRAY_SIZE(mt7629_led_groups)},
391*4882a593Smuzhiyun 	{"pcie", mt7629_pcie_groups, ARRAY_SIZE(mt7629_pcie_groups)},
392*4882a593Smuzhiyun 	{"pwm",	mt7629_pwm_groups, ARRAY_SIZE(mt7629_pwm_groups)},
393*4882a593Smuzhiyun 	{"spi",	mt7629_spi_groups, ARRAY_SIZE(mt7629_spi_groups)},
394*4882a593Smuzhiyun 	{"uart", mt7629_uart_groups, ARRAY_SIZE(mt7629_uart_groups)},
395*4882a593Smuzhiyun 	{"watchdog", mt7629_wdt_groups, ARRAY_SIZE(mt7629_wdt_groups)},
396*4882a593Smuzhiyun 	{"wifi", mt7629_wifi_groups, ARRAY_SIZE(mt7629_wifi_groups)},
397*4882a593Smuzhiyun 	{"flash", mt7629_flash_groups, ARRAY_SIZE(mt7629_flash_groups)},
398*4882a593Smuzhiyun };
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun static const struct mtk_eint_hw mt7629_eint_hw = {
401*4882a593Smuzhiyun 	.port_mask = 7,
402*4882a593Smuzhiyun 	.ports     = 7,
403*4882a593Smuzhiyun 	.ap_num    = ARRAY_SIZE(mt7629_pins),
404*4882a593Smuzhiyun 	.db_cnt    = 16,
405*4882a593Smuzhiyun };
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun static struct mtk_pin_soc mt7629_data = {
408*4882a593Smuzhiyun 	.reg_cal = mt7629_reg_cals,
409*4882a593Smuzhiyun 	.pins = mt7629_pins,
410*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(mt7629_pins),
411*4882a593Smuzhiyun 	.grps = mt7629_groups,
412*4882a593Smuzhiyun 	.ngrps = ARRAY_SIZE(mt7629_groups),
413*4882a593Smuzhiyun 	.funcs = mt7629_functions,
414*4882a593Smuzhiyun 	.nfuncs = ARRAY_SIZE(mt7629_functions),
415*4882a593Smuzhiyun 	.eint_hw = &mt7629_eint_hw,
416*4882a593Smuzhiyun 	.gpio_m = 0,
417*4882a593Smuzhiyun 	.ies_present = true,
418*4882a593Smuzhiyun 	.base_names = mtk_default_register_base_names,
419*4882a593Smuzhiyun 	.nbase_names = ARRAY_SIZE(mtk_default_register_base_names),
420*4882a593Smuzhiyun 	.bias_disable_set = mtk_pinconf_bias_disable_set_rev1,
421*4882a593Smuzhiyun 	.bias_disable_get = mtk_pinconf_bias_disable_get_rev1,
422*4882a593Smuzhiyun 	.bias_set = mtk_pinconf_bias_set_rev1,
423*4882a593Smuzhiyun 	.bias_get = mtk_pinconf_bias_get_rev1,
424*4882a593Smuzhiyun 	.drive_set = mtk_pinconf_drive_set_rev1,
425*4882a593Smuzhiyun 	.drive_get = mtk_pinconf_drive_get_rev1,
426*4882a593Smuzhiyun };
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun static const struct of_device_id mt7629_pinctrl_of_match[] = {
429*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt7629-pinctrl", },
430*4882a593Smuzhiyun 	{}
431*4882a593Smuzhiyun };
432*4882a593Smuzhiyun 
mt7629_pinctrl_probe(struct platform_device * pdev)433*4882a593Smuzhiyun static int mt7629_pinctrl_probe(struct platform_device *pdev)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun 	return mtk_moore_pinctrl_probe(pdev, &mt7629_data);
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun static struct platform_driver mt7629_pinctrl_driver = {
439*4882a593Smuzhiyun 	.driver = {
440*4882a593Smuzhiyun 		.name = "mt7629-pinctrl",
441*4882a593Smuzhiyun 		.of_match_table = mt7629_pinctrl_of_match,
442*4882a593Smuzhiyun 	},
443*4882a593Smuzhiyun 	.probe = mt7629_pinctrl_probe,
444*4882a593Smuzhiyun };
445*4882a593Smuzhiyun 
mt7629_pinctrl_init(void)446*4882a593Smuzhiyun static int __init mt7629_pinctrl_init(void)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun 	return platform_driver_register(&mt7629_pinctrl_driver);
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun arch_initcall(mt7629_pinctrl_init);
451