1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2018 MediaTek Inc.
4*4882a593Smuzhiyun * Author: Zhiyong Tao <zhiyong.tao@mediatek.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/of_device.h>
12*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
13*4882a593Smuzhiyun #include <linux/regmap.h>
14*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
15*4882a593Smuzhiyun #include <dt-bindings/pinctrl/mt65xx.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include "pinctrl-mtk-common.h"
18*4882a593Smuzhiyun #include "pinctrl-mtk-mt2712.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun static const struct mtk_pin_spec_pupd_set_samereg mt2712_spec_pupd[] = {
21*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(18, 0xe50, 2, 1, 0),
22*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(19, 0xe60, 12, 11, 10),
23*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(20, 0xe50, 5, 4, 3),
24*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(21, 0xe60, 15, 14, 13),
25*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(22, 0xe50, 8, 7, 6),
26*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(23, 0xe70, 2, 1, 0),
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(30, 0xf30, 2, 1, 0),
29*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(31, 0xf30, 6, 5, 4),
30*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(32, 0xf30, 10, 9, 8),
31*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(33, 0xf30, 14, 13, 12),
32*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(34, 0xf40, 2, 1, 0),
33*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(35, 0xf40, 6, 5, 4),
34*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(36, 0xf40, 10, 9, 8),
35*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(37, 0xc40, 2, 1, 0),
36*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(38, 0xc60, 2, 1, 0),
37*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(39, 0xc60, 2, 1, 0),
38*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(40, 0xc60, 2, 1, 0),
39*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(41, 0xc60, 2, 1, 0),
40*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(42, 0xc60, 2, 1, 0),
41*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(43, 0xc60, 2, 1, 0),
42*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(44, 0xc60, 2, 1, 0),
43*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(45, 0xc60, 2, 1, 0),
44*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(46, 0xc50, 2, 1, 0),
45*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(47, 0xda0, 2, 1, 0),
46*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(48, 0xd90, 2, 1, 0),
47*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(49, 0xdf0, 14, 13, 12),
48*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(50, 0xdf0, 10, 9, 8),
49*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(51, 0xdf0, 6, 5, 4),
50*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(52, 0xdf0, 2, 1, 0),
51*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(53, 0xd50, 2, 1, 0),
52*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(54, 0xd80, 2, 1, 0),
53*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(55, 0xe00, 2, 1, 0),
54*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(56, 0xd40, 2, 1, 0),
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(63, 0xc80, 2, 1, 0),
57*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(64, 0xdb0, 14, 13, 12),
58*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(65, 0xdb0, 6, 5, 4),
59*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(66, 0xdb0, 10, 9, 8),
60*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(67, 0xcd0, 2, 1, 0),
61*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(68, 0xdb0, 2, 1, 0),
62*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(69, 0xc90, 2, 1, 0),
63*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(70, 0xcc0, 2, 1, 0),
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(89, 0xce0, 2, 1, 0),
66*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(90, 0xdd0, 14, 13, 12),
67*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(91, 0xdd0, 10, 9, 8),
68*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(92, 0xdd0, 6, 5, 4),
69*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(93, 0xdd0, 2, 1, 0),
70*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(94, 0xd20, 2, 1, 0),
71*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(95, 0xcf0, 2, 1, 0),
72*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(96, 0xd30, 2, 1, 0),
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(135, 0xe50, 11, 10, 9),
75*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(136, 0xe50, 14, 13, 12),
76*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(137, 0xe70, 5, 4, 3),
77*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(138, 0xe70, 8, 7, 6),
78*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(139, 0xe70, 11, 10, 9),
79*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(140, 0xe70, 14, 13, 12),
80*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(141, 0xe60, 2, 1, 0),
81*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(142, 0xe60, 5, 4, 3)
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun
mt2712_spec_pull_set(struct regmap * regmap,unsigned int pin,unsigned char align,bool isup,unsigned int r1r0)84*4882a593Smuzhiyun static int mt2712_spec_pull_set(struct regmap *regmap,
85*4882a593Smuzhiyun unsigned int pin,
86*4882a593Smuzhiyun unsigned char align,
87*4882a593Smuzhiyun bool isup,
88*4882a593Smuzhiyun unsigned int r1r0)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun return mtk_pctrl_spec_pull_set_samereg(regmap, mt2712_spec_pupd,
91*4882a593Smuzhiyun ARRAY_SIZE(mt2712_spec_pupd), pin, align, isup, r1r0);
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun static const struct mtk_pin_ies_smt_set mt2712_smt_set[] = {
95*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(0, 3, 0x900, 2),
96*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(4, 7, 0x900, 0),
97*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(8, 11, 0x900, 1),
98*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(12, 12, 0x8d0, 6),
99*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(13, 13, 0x8d0, 7),
100*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(14, 14, 0x8d0, 6),
101*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(15, 15, 0x8d0, 7),
102*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(18, 23, 0x8d0, 1),
103*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(24, 25, 0x8d0, 2),
104*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(26, 26, 0x8d0, 3),
105*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(27, 27, 0x8d0, 4),
106*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(28, 29, 0x8d0, 3),
107*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(30, 36, 0xf50, 13),
108*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(37, 37, 0xc40, 13),
109*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(38, 45, 0xc60, 13),
110*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(46, 46, 0xc50, 13),
111*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(47, 47, 0xda0, 13),
112*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(48, 48, 0xd90, 13),
113*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(49, 52, 0xd60, 13),
114*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(53, 53, 0xd50, 13),
115*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(54, 54, 0xd80, 13),
116*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(55, 55, 0xe00, 13),
117*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(56, 56, 0xd40, 13),
118*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(57, 62, 0x900, 3),
119*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(63, 63, 0xc80, 13),
120*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(64, 66, 0xca0, 13),
121*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(67, 67, 0xc80, 13),
122*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(68, 68, 0xca0, 13),
123*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(69, 69, 0xc90, 13),
124*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(70, 70, 0xc80, 13),
125*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(71, 74, 0x8d0, 8),
126*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(75, 77, 0x8d0, 9),
127*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(78, 81, 0x8d0, 10),
128*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(82, 88, 0x8d0, 9),
129*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(89, 89, 0xce0, 13),
130*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(90, 93, 0xd00, 13),
131*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(94, 94, 0xce0, 13),
132*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(95, 96, 0xcf0, 13),
133*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(97, 100, 0x8d0, 11),
134*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(101, 104, 0x8d0, 12),
135*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(105, 105, 0x8d0, 13),
136*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(106, 106, 0x8d0, 14),
137*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(107, 107, 0x8d0, 15),
138*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(108, 108, 0x8e0, 0),
139*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(109, 109, 0x8e0, 1),
140*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(110, 110, 0x8e0, 2),
141*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(111, 111, 0x8d0, 13),
142*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(112, 112, 0x8d0, 14),
143*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(113, 113, 0x8d0, 15),
144*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(114, 114, 0x8e0, 0),
145*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(115, 115, 0x8e0, 1),
146*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(116, 116, 0x8e0, 2),
147*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(117, 117, 0x8e0, 3),
148*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(118, 118, 0x8e0, 4),
149*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(119, 119, 0x8e0, 5),
150*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(120, 120, 0x8e0, 3),
151*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(121, 121, 0x8e0, 4),
152*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(122, 122, 0x8e0, 5),
153*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(123, 126, 0x8e0, 6),
154*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(127, 130, 0x8e0, 7),
155*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(131, 134, 0x8e0, 8),
156*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(135, 142, 0x8d0, 1),
157*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(143, 147, 0x8e0, 9),
158*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(148, 152, 0x8e0, 10),
159*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(153, 156, 0x8e0, 11),
160*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(157, 160, 0x8e0, 12),
161*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(161, 164, 0x8e0, 13),
162*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(165, 168, 0x8e0, 14),
163*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(169, 170, 0x8e0, 15),
164*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(171, 172, 0x8f0, 0),
165*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(173, 173, 0x8f0, 1),
166*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(174, 175, 0x8f0, 2),
167*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(176, 176, 0x8f0, 1),
168*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(177, 177, 0x8f0, 3),
169*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(178, 178, 0x8f0, 4),
170*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(179, 179, 0x8f0, 3),
171*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(180, 180, 0x8f0, 4),
172*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(181, 181, 0x8f0, 5),
173*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(182, 182, 0x8f0, 6),
174*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(183, 183, 0x8f0, 5),
175*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(184, 184, 0x8f0, 6),
176*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(185, 186, 0x8f0, 7),
177*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(187, 187, 0x8f0, 8),
178*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(188, 188, 0x8f0, 9),
179*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(189, 189, 0x8f0, 8),
180*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(190, 190, 0x8f0, 9),
181*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(191, 191, 0x8f0, 10),
182*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(192, 192, 0x8f0, 11),
183*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(193, 194, 0x8f0, 10),
184*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(195, 195, 0x8f0, 11),
185*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(196, 199, 0x8f0, 12),
186*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(200, 203, 0x8f0, 13),
187*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(204, 206, 0x8f0, 14),
188*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(207, 209, 0x8f0, 15)
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun static const struct mtk_pin_ies_smt_set mt2712_ies_set[] = {
192*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(0, 3, 0x8c0, 2),
193*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(4, 7, 0x8c0, 0),
194*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(8, 9, 0x8c0, 1),
195*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(10, 11, 0x8c0, 4),
196*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(12, 12, 0x890, 6),
197*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(13, 13, 0x890, 7),
198*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(14, 14, 0x890, 6),
199*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(15, 15, 0x890, 7),
200*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(18, 23, 0x890, 1),
201*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(24, 25, 0x890, 2),
202*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(26, 26, 0x890, 3),
203*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(27, 27, 0x890, 4),
204*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(28, 29, 0x890, 3),
205*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(30, 36, 0xf50, 14),
206*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(37, 37, 0xc40, 14),
207*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(38, 45, 0xc60, 14),
208*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(46, 46, 0xc50, 14),
209*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(47, 47, 0xda0, 14),
210*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(48, 48, 0xd90, 14),
211*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(49, 52, 0xd60, 14),
212*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(53, 53, 0xd50, 14),
213*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(54, 54, 0xd80, 14),
214*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(55, 55, 0xe00, 14),
215*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(56, 56, 0xd40, 14),
216*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(57, 62, 0x8c0, 3),
217*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(63, 63, 0xc80, 14),
218*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(64, 66, 0xca0, 14),
219*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(67, 68, 0xc80, 14),
220*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(69, 69, 0xc90, 14),
221*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(70, 70, 0xc80, 14),
222*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(71, 74, 0x890, 8),
223*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(75, 77, 0x890, 9),
224*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(78, 81, 0x890, 10),
225*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(82, 88, 0x890, 9),
226*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(89, 89, 0xce0, 14),
227*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(90, 93, 0xd00, 14),
228*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(94, 94, 0xce0, 14),
229*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(95, 96, 0xcf0, 14),
230*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(97, 100, 0x890, 11),
231*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(101, 104, 0x890, 12),
232*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(105, 105, 0x890, 13),
233*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(106, 106, 0x890, 14),
234*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(107, 107, 0x890, 15),
235*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(108, 108, 0x8a0, 0),
236*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(109, 109, 0x8a0, 1),
237*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(110, 110, 0x8a0, 2),
238*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(111, 111, 0x890, 13),
239*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(112, 112, 0x890, 14),
240*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(113, 113, 0x890, 15),
241*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(114, 114, 0x8a0, 0),
242*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(115, 115, 0x8a0, 1),
243*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(116, 116, 0x8a0, 2),
244*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(117, 117, 0x8a0, 3),
245*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(118, 118, 0x8a0, 4),
246*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(119, 119, 0x8a0, 5),
247*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(120, 120, 0x8a0, 3),
248*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(121, 121, 0x8a0, 4),
249*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(122, 122, 0x8a0, 5),
250*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(123, 126, 0x8a0, 6),
251*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(127, 130, 0x8a0, 7),
252*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(131, 135, 0x8a0, 8),
253*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(136, 142, 0x890, 1),
254*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(143, 147, 0x8a0, 9),
255*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(148, 152, 0x8a0, 10),
256*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(153, 156, 0x8a0, 11),
257*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(157, 160, 0x8a0, 12),
258*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(161, 164, 0x8a0, 13),
259*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(165, 168, 0x8a0, 14),
260*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(169, 170, 0x8a0, 15),
261*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(171, 172, 0x8b0, 0),
262*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(173, 173, 0x8b0, 1),
263*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(174, 175, 0x8b0, 2),
264*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(176, 176, 0x8b0, 1),
265*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(177, 177, 0x8b0, 3),
266*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(178, 178, 0x8b0, 4),
267*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(179, 179, 0x8b0, 3),
268*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(180, 180, 0x8b0, 4),
269*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(181, 181, 0x8b0, 5),
270*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(182, 182, 0x8b0, 6),
271*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(183, 183, 0x8b0, 5),
272*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(184, 184, 0x8b0, 6),
273*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(185, 186, 0x8b0, 7),
274*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(187, 187, 0x8b0, 8),
275*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(188, 188, 0x8b0, 9),
276*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(189, 189, 0x8b0, 8),
277*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(190, 190, 0x8b0, 9),
278*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(191, 191, 0x8b0, 10),
279*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(192, 192, 0x8b0, 11),
280*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(193, 194, 0x8b0, 10),
281*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(195, 195, 0x8b0, 11),
282*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(196, 199, 0x8b0, 12),
283*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(200, 203, 0x8b0, 13),
284*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(204, 206, 0x8b0, 14),
285*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(207, 209, 0x8b0, 15)
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun
mt2712_ies_smt_set(struct regmap * regmap,unsigned int pin,unsigned char align,int value,enum pin_config_param arg)288*4882a593Smuzhiyun static int mt2712_ies_smt_set(struct regmap *regmap, unsigned int pin,
289*4882a593Smuzhiyun unsigned char align,
290*4882a593Smuzhiyun int value, enum pin_config_param arg)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun if (arg == PIN_CONFIG_INPUT_ENABLE)
293*4882a593Smuzhiyun return mtk_pconf_spec_set_ies_smt_range(regmap, mt2712_ies_set,
294*4882a593Smuzhiyun ARRAY_SIZE(mt2712_ies_set), pin, align, value);
295*4882a593Smuzhiyun if (arg == PIN_CONFIG_INPUT_SCHMITT_ENABLE)
296*4882a593Smuzhiyun return mtk_pconf_spec_set_ies_smt_range(regmap, mt2712_smt_set,
297*4882a593Smuzhiyun ARRAY_SIZE(mt2712_smt_set), pin, align, value);
298*4882a593Smuzhiyun return -EINVAL;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun static const struct mtk_drv_group_desc mt2712_drv_grp[] = {
302*4882a593Smuzhiyun /* 0E4E8SR 4/8/12/16 */
303*4882a593Smuzhiyun MTK_DRV_GRP(4, 16, 1, 2, 4),
304*4882a593Smuzhiyun /* 0E2E4SR 2/4/6/8 */
305*4882a593Smuzhiyun MTK_DRV_GRP(2, 8, 1, 2, 2),
306*4882a593Smuzhiyun /* E8E4E2 2/4/6/8/10/12/14/16 */
307*4882a593Smuzhiyun MTK_DRV_GRP(2, 16, 0, 2, 2)
308*4882a593Smuzhiyun };
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun static const struct mtk_pin_drv_grp mt2712_pin_drv[] = {
311*4882a593Smuzhiyun MTK_PIN_DRV_GRP(0, 0xc10, 4, 0),
312*4882a593Smuzhiyun MTK_PIN_DRV_GRP(1, 0xc10, 4, 0),
313*4882a593Smuzhiyun MTK_PIN_DRV_GRP(2, 0xc10, 4, 0),
314*4882a593Smuzhiyun MTK_PIN_DRV_GRP(3, 0xc10, 4, 0),
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun MTK_PIN_DRV_GRP(4, 0xc00, 12, 0),
317*4882a593Smuzhiyun MTK_PIN_DRV_GRP(5, 0xc00, 12, 0),
318*4882a593Smuzhiyun MTK_PIN_DRV_GRP(6, 0xc00, 12, 0),
319*4882a593Smuzhiyun MTK_PIN_DRV_GRP(7, 0xc00, 12, 0),
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun MTK_PIN_DRV_GRP(8, 0xc10, 0, 0),
322*4882a593Smuzhiyun MTK_PIN_DRV_GRP(9, 0xc10, 0, 0),
323*4882a593Smuzhiyun MTK_PIN_DRV_GRP(10, 0xc10, 0, 0),
324*4882a593Smuzhiyun MTK_PIN_DRV_GRP(11, 0xc10, 0, 0),
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun MTK_PIN_DRV_GRP(12, 0xb60, 0, 0),
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun MTK_PIN_DRV_GRP(13, 0xb60, 4, 0),
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun MTK_PIN_DRV_GRP(14, 0xb60, 0, 0),
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun MTK_PIN_DRV_GRP(15, 0xb60, 4, 0),
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun MTK_PIN_DRV_GRP(18, 0xb40, 0, 1),
335*4882a593Smuzhiyun MTK_PIN_DRV_GRP(19, 0xb40, 0, 1),
336*4882a593Smuzhiyun MTK_PIN_DRV_GRP(20, 0xb40, 0, 1),
337*4882a593Smuzhiyun MTK_PIN_DRV_GRP(21, 0xb40, 0, 1),
338*4882a593Smuzhiyun MTK_PIN_DRV_GRP(22, 0xb40, 0, 1),
339*4882a593Smuzhiyun MTK_PIN_DRV_GRP(23, 0xb40, 0, 1),
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun MTK_PIN_DRV_GRP(24, 0xb40, 4, 0),
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun MTK_PIN_DRV_GRP(25, 0xb40, 8, 0),
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun MTK_PIN_DRV_GRP(26, 0xb40, 12, 0),
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun MTK_PIN_DRV_GRP(27, 0xb50, 0, 0),
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun MTK_PIN_DRV_GRP(28, 0xb40, 12, 0),
350*4882a593Smuzhiyun MTK_PIN_DRV_GRP(29, 0xb40, 12, 0),
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun MTK_PIN_DRV_GRP(30, 0xf50, 8, 2),
353*4882a593Smuzhiyun MTK_PIN_DRV_GRP(31, 0xf50, 8, 2),
354*4882a593Smuzhiyun MTK_PIN_DRV_GRP(32, 0xf50, 8, 2),
355*4882a593Smuzhiyun MTK_PIN_DRV_GRP(33, 0xf50, 8, 2),
356*4882a593Smuzhiyun MTK_PIN_DRV_GRP(34, 0xf50, 8, 2),
357*4882a593Smuzhiyun MTK_PIN_DRV_GRP(35, 0xf50, 8, 2),
358*4882a593Smuzhiyun MTK_PIN_DRV_GRP(36, 0xf50, 8, 2),
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun MTK_PIN_DRV_GRP(37, 0xc40, 8, 2),
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun MTK_PIN_DRV_GRP(38, 0xc60, 8, 2),
363*4882a593Smuzhiyun MTK_PIN_DRV_GRP(39, 0xc60, 8, 2),
364*4882a593Smuzhiyun MTK_PIN_DRV_GRP(40, 0xc60, 8, 2),
365*4882a593Smuzhiyun MTK_PIN_DRV_GRP(41, 0xc60, 8, 2),
366*4882a593Smuzhiyun MTK_PIN_DRV_GRP(42, 0xc60, 8, 2),
367*4882a593Smuzhiyun MTK_PIN_DRV_GRP(43, 0xc60, 8, 2),
368*4882a593Smuzhiyun MTK_PIN_DRV_GRP(44, 0xc60, 8, 2),
369*4882a593Smuzhiyun MTK_PIN_DRV_GRP(45, 0xc60, 8, 2),
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun MTK_PIN_DRV_GRP(46, 0xc50, 8, 2),
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun MTK_PIN_DRV_GRP(47, 0xda0, 8, 2),
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun MTK_PIN_DRV_GRP(48, 0xd90, 8, 2),
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun MTK_PIN_DRV_GRP(49, 0xd60, 8, 2),
378*4882a593Smuzhiyun MTK_PIN_DRV_GRP(50, 0xd60, 8, 2),
379*4882a593Smuzhiyun MTK_PIN_DRV_GRP(51, 0xd60, 8, 2),
380*4882a593Smuzhiyun MTK_PIN_DRV_GRP(52, 0xd60, 8, 2),
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun MTK_PIN_DRV_GRP(53, 0xd50, 8, 2),
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun MTK_PIN_DRV_GRP(54, 0xd80, 8, 2),
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun MTK_PIN_DRV_GRP(55, 0xe00, 8, 2),
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun MTK_PIN_DRV_GRP(56, 0xd40, 8, 2),
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun MTK_PIN_DRV_GRP(63, 0xc80, 8, 2),
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun MTK_PIN_DRV_GRP(64, 0xca0, 8, 2),
393*4882a593Smuzhiyun MTK_PIN_DRV_GRP(65, 0xca0, 8, 2),
394*4882a593Smuzhiyun MTK_PIN_DRV_GRP(66, 0xca0, 8, 2),
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun MTK_PIN_DRV_GRP(67, 0xcd0, 8, 2),
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun MTK_PIN_DRV_GRP(68, 0xca0, 8, 2),
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun MTK_PIN_DRV_GRP(69, 0xc90, 8, 2),
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun MTK_PIN_DRV_GRP(70, 0xcc0, 8, 2),
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun MTK_PIN_DRV_GRP(71, 0xb60, 8, 1),
405*4882a593Smuzhiyun MTK_PIN_DRV_GRP(72, 0xb60, 8, 1),
406*4882a593Smuzhiyun MTK_PIN_DRV_GRP(73, 0xb60, 8, 1),
407*4882a593Smuzhiyun MTK_PIN_DRV_GRP(74, 0xb60, 8, 1),
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun MTK_PIN_DRV_GRP(75, 0xb60, 12, 1),
410*4882a593Smuzhiyun MTK_PIN_DRV_GRP(76, 0xb60, 12, 1),
411*4882a593Smuzhiyun MTK_PIN_DRV_GRP(77, 0xb60, 12, 1),
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun MTK_PIN_DRV_GRP(78, 0xb70, 0, 1),
414*4882a593Smuzhiyun MTK_PIN_DRV_GRP(79, 0xb70, 0, 1),
415*4882a593Smuzhiyun MTK_PIN_DRV_GRP(80, 0xb70, 0, 1),
416*4882a593Smuzhiyun MTK_PIN_DRV_GRP(81, 0xb70, 0, 1),
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun MTK_PIN_DRV_GRP(82, 0xb60, 12, 1),
419*4882a593Smuzhiyun MTK_PIN_DRV_GRP(83, 0xb60, 12, 1),
420*4882a593Smuzhiyun MTK_PIN_DRV_GRP(84, 0xb60, 12, 1),
421*4882a593Smuzhiyun MTK_PIN_DRV_GRP(85, 0xb60, 12, 1),
422*4882a593Smuzhiyun MTK_PIN_DRV_GRP(86, 0xb60, 12, 1),
423*4882a593Smuzhiyun MTK_PIN_DRV_GRP(87, 0xb60, 12, 1),
424*4882a593Smuzhiyun MTK_PIN_DRV_GRP(88, 0xb60, 12, 1),
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun MTK_PIN_DRV_GRP(89, 0xce0, 8, 2),
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun MTK_PIN_DRV_GRP(90, 0xd00, 8, 2),
429*4882a593Smuzhiyun MTK_PIN_DRV_GRP(91, 0xd00, 8, 2),
430*4882a593Smuzhiyun MTK_PIN_DRV_GRP(92, 0xd00, 8, 2),
431*4882a593Smuzhiyun MTK_PIN_DRV_GRP(93, 0xd00, 8, 2),
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun MTK_PIN_DRV_GRP(94, 0xd20, 8, 2),
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun MTK_PIN_DRV_GRP(95, 0xcf0, 8, 2),
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun MTK_PIN_DRV_GRP(96, 0xd30, 8, 2),
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun MTK_PIN_DRV_GRP(97, 0xb70, 4, 0),
440*4882a593Smuzhiyun MTK_PIN_DRV_GRP(98, 0xb70, 4, 0),
441*4882a593Smuzhiyun MTK_PIN_DRV_GRP(99, 0xb70, 4, 0),
442*4882a593Smuzhiyun MTK_PIN_DRV_GRP(100, 0xb70, 4, 0),
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun MTK_PIN_DRV_GRP(101, 0xb70, 8, 0),
445*4882a593Smuzhiyun MTK_PIN_DRV_GRP(102, 0xb70, 8, 0),
446*4882a593Smuzhiyun MTK_PIN_DRV_GRP(103, 0xb70, 8, 0),
447*4882a593Smuzhiyun MTK_PIN_DRV_GRP(104, 0xb70, 8, 0),
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun MTK_PIN_DRV_GRP(135, 0xb40, 0, 1),
450*4882a593Smuzhiyun MTK_PIN_DRV_GRP(136, 0xb40, 0, 1),
451*4882a593Smuzhiyun MTK_PIN_DRV_GRP(137, 0xb40, 0, 1),
452*4882a593Smuzhiyun MTK_PIN_DRV_GRP(138, 0xb40, 0, 1),
453*4882a593Smuzhiyun MTK_PIN_DRV_GRP(139, 0xb40, 0, 1),
454*4882a593Smuzhiyun MTK_PIN_DRV_GRP(140, 0xb40, 0, 1),
455*4882a593Smuzhiyun MTK_PIN_DRV_GRP(141, 0xb40, 0, 1),
456*4882a593Smuzhiyun MTK_PIN_DRV_GRP(142, 0xb40, 0, 1),
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun MTK_PIN_DRV_GRP(143, 0xba0, 12, 0),
459*4882a593Smuzhiyun MTK_PIN_DRV_GRP(144, 0xba0, 12, 0),
460*4882a593Smuzhiyun MTK_PIN_DRV_GRP(145, 0xba0, 12, 0),
461*4882a593Smuzhiyun MTK_PIN_DRV_GRP(146, 0xba0, 12, 0),
462*4882a593Smuzhiyun MTK_PIN_DRV_GRP(147, 0xba0, 12, 0),
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun MTK_PIN_DRV_GRP(148, 0xbb0, 0, 0),
465*4882a593Smuzhiyun MTK_PIN_DRV_GRP(149, 0xbb0, 0, 0),
466*4882a593Smuzhiyun MTK_PIN_DRV_GRP(150, 0xbb0, 0, 0),
467*4882a593Smuzhiyun MTK_PIN_DRV_GRP(151, 0xbb0, 0, 0),
468*4882a593Smuzhiyun MTK_PIN_DRV_GRP(152, 0xbb0, 0, 0),
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun MTK_PIN_DRV_GRP(153, 0xbb0, 4, 0),
471*4882a593Smuzhiyun MTK_PIN_DRV_GRP(154, 0xbb0, 4, 0),
472*4882a593Smuzhiyun MTK_PIN_DRV_GRP(155, 0xbb0, 4, 0),
473*4882a593Smuzhiyun MTK_PIN_DRV_GRP(156, 0xbb0, 4, 0),
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun MTK_PIN_DRV_GRP(157, 0xbb0, 8, 0),
476*4882a593Smuzhiyun MTK_PIN_DRV_GRP(158, 0xbb0, 8, 0),
477*4882a593Smuzhiyun MTK_PIN_DRV_GRP(159, 0xbb0, 8, 0),
478*4882a593Smuzhiyun MTK_PIN_DRV_GRP(160, 0xbb0, 8, 0),
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun MTK_PIN_DRV_GRP(161, 0xbb0, 12, 0),
481*4882a593Smuzhiyun MTK_PIN_DRV_GRP(162, 0xbb0, 12, 0),
482*4882a593Smuzhiyun MTK_PIN_DRV_GRP(163, 0xbb0, 12, 0),
483*4882a593Smuzhiyun MTK_PIN_DRV_GRP(164, 0xbb0, 12, 0),
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun MTK_PIN_DRV_GRP(165, 0xbc0, 0, 0),
486*4882a593Smuzhiyun MTK_PIN_DRV_GRP(166, 0xbc0, 0, 0),
487*4882a593Smuzhiyun MTK_PIN_DRV_GRP(167, 0xbc0, 0, 0),
488*4882a593Smuzhiyun MTK_PIN_DRV_GRP(168, 0xbc0, 0, 0),
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun MTK_PIN_DRV_GRP(169, 0xbc0, 4, 0),
491*4882a593Smuzhiyun MTK_PIN_DRV_GRP(170, 0xbc0, 4, 0),
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun MTK_PIN_DRV_GRP(171, 0xbc0, 8, 0),
494*4882a593Smuzhiyun MTK_PIN_DRV_GRP(172, 0xbc0, 8, 0),
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun MTK_PIN_DRV_GRP(173, 0xbc0, 12, 0),
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun MTK_PIN_DRV_GRP(174, 0xbd0, 0, 0),
499*4882a593Smuzhiyun MTK_PIN_DRV_GRP(175, 0xbd0, 0, 0),
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun MTK_PIN_DRV_GRP(176, 0xbc0, 12, 0),
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun MTK_PIN_DRV_GRP(177, 0xbd0, 4, 0),
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun MTK_PIN_DRV_GRP(178, 0xbd0, 8, 0),
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun MTK_PIN_DRV_GRP(179, 0xbd0, 4, 0),
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun MTK_PIN_DRV_GRP(180, 0xbd0, 8, 0),
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun MTK_PIN_DRV_GRP(181, 0xbd0, 12, 0),
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun MTK_PIN_DRV_GRP(182, 0xbe0, 0, 0),
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun MTK_PIN_DRV_GRP(183, 0xbd0, 12, 0),
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun MTK_PIN_DRV_GRP(184, 0xbe0, 0, 0),
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun MTK_PIN_DRV_GRP(185, 0xbe0, 4, 0),
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun MTK_PIN_DRV_GRP(186, 0xbe0, 8, 0),
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun MTK_PIN_DRV_GRP(187, 0xbe0, 12, 0),
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun MTK_PIN_DRV_GRP(188, 0xbf0, 0, 0),
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun MTK_PIN_DRV_GRP(189, 0xbe0, 12, 0),
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun MTK_PIN_DRV_GRP(190, 0xbf0, 0, 0),
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun MTK_PIN_DRV_GRP(191, 0xbf0, 4, 0),
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun MTK_PIN_DRV_GRP(192, 0xbf0, 8, 0),
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun MTK_PIN_DRV_GRP(193, 0xbf0, 4, 0),
536*4882a593Smuzhiyun MTK_PIN_DRV_GRP(194, 0xbf0, 4, 0),
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun MTK_PIN_DRV_GRP(195, 0xbf0, 8, 0),
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun MTK_PIN_DRV_GRP(196, 0xbf0, 12, 0),
541*4882a593Smuzhiyun MTK_PIN_DRV_GRP(197, 0xbf0, 12, 0),
542*4882a593Smuzhiyun MTK_PIN_DRV_GRP(198, 0xbf0, 12, 0),
543*4882a593Smuzhiyun MTK_PIN_DRV_GRP(199, 0xbf0, 12, 0),
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun MTK_PIN_DRV_GRP(200, 0xc00, 0, 0),
546*4882a593Smuzhiyun MTK_PIN_DRV_GRP(201, 0xc00, 0, 0),
547*4882a593Smuzhiyun MTK_PIN_DRV_GRP(202, 0xc00, 0, 0),
548*4882a593Smuzhiyun MTK_PIN_DRV_GRP(203, 0xc00, 0, 0),
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun MTK_PIN_DRV_GRP(204, 0xc00, 4, 0),
551*4882a593Smuzhiyun MTK_PIN_DRV_GRP(205, 0xc00, 4, 0),
552*4882a593Smuzhiyun MTK_PIN_DRV_GRP(206, 0xc00, 4, 0),
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun MTK_PIN_DRV_GRP(207, 0xc00, 8, 0),
555*4882a593Smuzhiyun MTK_PIN_DRV_GRP(208, 0xc00, 8, 0),
556*4882a593Smuzhiyun MTK_PIN_DRV_GRP(209, 0xc00, 8, 0),
557*4882a593Smuzhiyun };
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun static const struct mtk_pinctrl_devdata mt2712_pinctrl_data = {
560*4882a593Smuzhiyun .pins = mtk_pins_mt2712,
561*4882a593Smuzhiyun .npins = ARRAY_SIZE(mtk_pins_mt2712),
562*4882a593Smuzhiyun .grp_desc = mt2712_drv_grp,
563*4882a593Smuzhiyun .n_grp_cls = ARRAY_SIZE(mt2712_drv_grp),
564*4882a593Smuzhiyun .pin_drv_grp = mt2712_pin_drv,
565*4882a593Smuzhiyun .n_pin_drv_grps = ARRAY_SIZE(mt2712_pin_drv),
566*4882a593Smuzhiyun .spec_pull_set = mt2712_spec_pull_set,
567*4882a593Smuzhiyun .spec_ies_smt_set = mt2712_ies_smt_set,
568*4882a593Smuzhiyun .dir_offset = 0x0000,
569*4882a593Smuzhiyun .pullen_offset = 0x0100,
570*4882a593Smuzhiyun .pullsel_offset = 0x0200,
571*4882a593Smuzhiyun .dout_offset = 0x0300,
572*4882a593Smuzhiyun .din_offset = 0x0400,
573*4882a593Smuzhiyun .pinmux_offset = 0x0500,
574*4882a593Smuzhiyun .type1_start = 210,
575*4882a593Smuzhiyun .type1_end = 210,
576*4882a593Smuzhiyun .port_shf = 4,
577*4882a593Smuzhiyun .port_mask = 0xf,
578*4882a593Smuzhiyun .port_align = 4,
579*4882a593Smuzhiyun .eint_hw = {
580*4882a593Smuzhiyun .port_mask = 0xf,
581*4882a593Smuzhiyun .ports = 8,
582*4882a593Smuzhiyun .ap_num = 229,
583*4882a593Smuzhiyun .db_cnt = 40,
584*4882a593Smuzhiyun },
585*4882a593Smuzhiyun };
586*4882a593Smuzhiyun
mt2712_pinctrl_probe(struct platform_device * pdev)587*4882a593Smuzhiyun static int mt2712_pinctrl_probe(struct platform_device *pdev)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun return mtk_pctrl_init(pdev, &mt2712_pinctrl_data, NULL);
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun static const struct of_device_id mt2712_pctrl_match[] = {
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun .compatible = "mediatek,mt2712-pinctrl",
595*4882a593Smuzhiyun },
596*4882a593Smuzhiyun { }
597*4882a593Smuzhiyun };
598*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mt2712_pctrl_match);
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun static struct platform_driver mtk_pinctrl_driver = {
601*4882a593Smuzhiyun .probe = mt2712_pinctrl_probe,
602*4882a593Smuzhiyun .driver = {
603*4882a593Smuzhiyun .name = "mediatek-mt2712-pinctrl",
604*4882a593Smuzhiyun .of_match_table = mt2712_pctrl_match,
605*4882a593Smuzhiyun .pm = &mtk_eint_pm_ops,
606*4882a593Smuzhiyun },
607*4882a593Smuzhiyun };
608*4882a593Smuzhiyun
mtk_pinctrl_init(void)609*4882a593Smuzhiyun static int __init mtk_pinctrl_init(void)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun return platform_driver_register(&mtk_pinctrl_driver);
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun arch_initcall(mtk_pinctrl_init);
615