1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2015 MediaTek Inc.
4*4882a593Smuzhiyun * Author: Biao Huang <biao.huang@mediatek.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <dt-bindings/pinctrl/mt65xx.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/of.h>
10*4882a593Smuzhiyun #include <linux/of_device.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
13*4882a593Smuzhiyun #include <linux/regmap.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include "pinctrl-mtk-common.h"
16*4882a593Smuzhiyun #include "pinctrl-mtk-mt2701.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /**
19*4882a593Smuzhiyun * struct mtk_spec_pinmux_set
20*4882a593Smuzhiyun * - For special pins' mode setting
21*4882a593Smuzhiyun * @pin: The pin number.
22*4882a593Smuzhiyun * @offset: The offset of extra setting register.
23*4882a593Smuzhiyun * @bit: The bit of extra setting register.
24*4882a593Smuzhiyun */
25*4882a593Smuzhiyun struct mtk_spec_pinmux_set {
26*4882a593Smuzhiyun unsigned short pin;
27*4882a593Smuzhiyun unsigned short offset;
28*4882a593Smuzhiyun unsigned char bit;
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define MTK_PINMUX_SPEC(_pin, _offset, _bit) \
32*4882a593Smuzhiyun { \
33*4882a593Smuzhiyun .pin = _pin, \
34*4882a593Smuzhiyun .offset = _offset, \
35*4882a593Smuzhiyun .bit = _bit, \
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun static const struct mtk_drv_group_desc mt2701_drv_grp[] = {
39*4882a593Smuzhiyun /* 0E4E8SR 4/8/12/16 */
40*4882a593Smuzhiyun MTK_DRV_GRP(4, 16, 1, 2, 4),
41*4882a593Smuzhiyun /* 0E2E4SR 2/4/6/8 */
42*4882a593Smuzhiyun MTK_DRV_GRP(2, 8, 1, 2, 2),
43*4882a593Smuzhiyun /* E8E4E2 2/4/6/8/10/12/14/16 */
44*4882a593Smuzhiyun MTK_DRV_GRP(2, 16, 0, 2, 2)
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun static const struct mtk_pin_drv_grp mt2701_pin_drv[] = {
48*4882a593Smuzhiyun MTK_PIN_DRV_GRP(0, 0xf50, 0, 1),
49*4882a593Smuzhiyun MTK_PIN_DRV_GRP(1, 0xf50, 0, 1),
50*4882a593Smuzhiyun MTK_PIN_DRV_GRP(2, 0xf50, 0, 1),
51*4882a593Smuzhiyun MTK_PIN_DRV_GRP(3, 0xf50, 0, 1),
52*4882a593Smuzhiyun MTK_PIN_DRV_GRP(4, 0xf50, 0, 1),
53*4882a593Smuzhiyun MTK_PIN_DRV_GRP(5, 0xf50, 0, 1),
54*4882a593Smuzhiyun MTK_PIN_DRV_GRP(6, 0xf50, 0, 1),
55*4882a593Smuzhiyun MTK_PIN_DRV_GRP(7, 0xf50, 4, 1),
56*4882a593Smuzhiyun MTK_PIN_DRV_GRP(8, 0xf50, 4, 1),
57*4882a593Smuzhiyun MTK_PIN_DRV_GRP(9, 0xf50, 4, 1),
58*4882a593Smuzhiyun MTK_PIN_DRV_GRP(10, 0xf50, 8, 1),
59*4882a593Smuzhiyun MTK_PIN_DRV_GRP(11, 0xf50, 8, 1),
60*4882a593Smuzhiyun MTK_PIN_DRV_GRP(12, 0xf50, 8, 1),
61*4882a593Smuzhiyun MTK_PIN_DRV_GRP(13, 0xf50, 8, 1),
62*4882a593Smuzhiyun MTK_PIN_DRV_GRP(14, 0xf50, 12, 0),
63*4882a593Smuzhiyun MTK_PIN_DRV_GRP(15, 0xf50, 12, 0),
64*4882a593Smuzhiyun MTK_PIN_DRV_GRP(16, 0xf60, 0, 0),
65*4882a593Smuzhiyun MTK_PIN_DRV_GRP(17, 0xf60, 0, 0),
66*4882a593Smuzhiyun MTK_PIN_DRV_GRP(18, 0xf60, 4, 0),
67*4882a593Smuzhiyun MTK_PIN_DRV_GRP(19, 0xf60, 4, 0),
68*4882a593Smuzhiyun MTK_PIN_DRV_GRP(20, 0xf60, 4, 0),
69*4882a593Smuzhiyun MTK_PIN_DRV_GRP(21, 0xf60, 4, 0),
70*4882a593Smuzhiyun MTK_PIN_DRV_GRP(22, 0xf60, 8, 0),
71*4882a593Smuzhiyun MTK_PIN_DRV_GRP(23, 0xf60, 8, 0),
72*4882a593Smuzhiyun MTK_PIN_DRV_GRP(24, 0xf60, 8, 0),
73*4882a593Smuzhiyun MTK_PIN_DRV_GRP(25, 0xf60, 8, 0),
74*4882a593Smuzhiyun MTK_PIN_DRV_GRP(26, 0xf60, 8, 0),
75*4882a593Smuzhiyun MTK_PIN_DRV_GRP(27, 0xf60, 12, 0),
76*4882a593Smuzhiyun MTK_PIN_DRV_GRP(28, 0xf60, 12, 0),
77*4882a593Smuzhiyun MTK_PIN_DRV_GRP(29, 0xf60, 12, 0),
78*4882a593Smuzhiyun MTK_PIN_DRV_GRP(30, 0xf60, 0, 0),
79*4882a593Smuzhiyun MTK_PIN_DRV_GRP(31, 0xf60, 0, 0),
80*4882a593Smuzhiyun MTK_PIN_DRV_GRP(32, 0xf60, 0, 0),
81*4882a593Smuzhiyun MTK_PIN_DRV_GRP(33, 0xf70, 0, 0),
82*4882a593Smuzhiyun MTK_PIN_DRV_GRP(34, 0xf70, 0, 0),
83*4882a593Smuzhiyun MTK_PIN_DRV_GRP(35, 0xf70, 0, 0),
84*4882a593Smuzhiyun MTK_PIN_DRV_GRP(36, 0xf70, 0, 0),
85*4882a593Smuzhiyun MTK_PIN_DRV_GRP(37, 0xf70, 0, 0),
86*4882a593Smuzhiyun MTK_PIN_DRV_GRP(38, 0xf70, 4, 0),
87*4882a593Smuzhiyun MTK_PIN_DRV_GRP(39, 0xf70, 8, 1),
88*4882a593Smuzhiyun MTK_PIN_DRV_GRP(40, 0xf70, 8, 1),
89*4882a593Smuzhiyun MTK_PIN_DRV_GRP(41, 0xf70, 8, 1),
90*4882a593Smuzhiyun MTK_PIN_DRV_GRP(42, 0xf70, 8, 1),
91*4882a593Smuzhiyun MTK_PIN_DRV_GRP(43, 0xf70, 12, 0),
92*4882a593Smuzhiyun MTK_PIN_DRV_GRP(44, 0xf70, 12, 0),
93*4882a593Smuzhiyun MTK_PIN_DRV_GRP(45, 0xf70, 12, 0),
94*4882a593Smuzhiyun MTK_PIN_DRV_GRP(47, 0xf80, 0, 0),
95*4882a593Smuzhiyun MTK_PIN_DRV_GRP(48, 0xf80, 0, 0),
96*4882a593Smuzhiyun MTK_PIN_DRV_GRP(49, 0xf80, 4, 0),
97*4882a593Smuzhiyun MTK_PIN_DRV_GRP(50, 0xf70, 4, 0),
98*4882a593Smuzhiyun MTK_PIN_DRV_GRP(51, 0xf70, 4, 0),
99*4882a593Smuzhiyun MTK_PIN_DRV_GRP(52, 0xf70, 4, 0),
100*4882a593Smuzhiyun MTK_PIN_DRV_GRP(53, 0xf80, 12, 0),
101*4882a593Smuzhiyun MTK_PIN_DRV_GRP(54, 0xf80, 12, 0),
102*4882a593Smuzhiyun MTK_PIN_DRV_GRP(55, 0xf80, 12, 0),
103*4882a593Smuzhiyun MTK_PIN_DRV_GRP(56, 0xf80, 12, 0),
104*4882a593Smuzhiyun MTK_PIN_DRV_GRP(60, 0xf90, 8, 1),
105*4882a593Smuzhiyun MTK_PIN_DRV_GRP(61, 0xf90, 8, 1),
106*4882a593Smuzhiyun MTK_PIN_DRV_GRP(62, 0xf90, 8, 1),
107*4882a593Smuzhiyun MTK_PIN_DRV_GRP(63, 0xf90, 12, 1),
108*4882a593Smuzhiyun MTK_PIN_DRV_GRP(64, 0xf90, 12, 1),
109*4882a593Smuzhiyun MTK_PIN_DRV_GRP(65, 0xf90, 12, 1),
110*4882a593Smuzhiyun MTK_PIN_DRV_GRP(66, 0xfa0, 0, 1),
111*4882a593Smuzhiyun MTK_PIN_DRV_GRP(67, 0xfa0, 0, 1),
112*4882a593Smuzhiyun MTK_PIN_DRV_GRP(68, 0xfa0, 0, 1),
113*4882a593Smuzhiyun MTK_PIN_DRV_GRP(69, 0xfa0, 0, 1),
114*4882a593Smuzhiyun MTK_PIN_DRV_GRP(70, 0xfa0, 0, 1),
115*4882a593Smuzhiyun MTK_PIN_DRV_GRP(71, 0xfa0, 0, 1),
116*4882a593Smuzhiyun MTK_PIN_DRV_GRP(72, 0xf80, 4, 0),
117*4882a593Smuzhiyun MTK_PIN_DRV_GRP(73, 0xf80, 4, 0),
118*4882a593Smuzhiyun MTK_PIN_DRV_GRP(74, 0xf80, 4, 0),
119*4882a593Smuzhiyun MTK_PIN_DRV_GRP(85, 0xda0, 0, 2),
120*4882a593Smuzhiyun MTK_PIN_DRV_GRP(86, 0xd90, 0, 2),
121*4882a593Smuzhiyun MTK_PIN_DRV_GRP(87, 0xdb0, 0, 2),
122*4882a593Smuzhiyun MTK_PIN_DRV_GRP(88, 0xdb0, 0, 2),
123*4882a593Smuzhiyun MTK_PIN_DRV_GRP(89, 0xdb0, 0, 2),
124*4882a593Smuzhiyun MTK_PIN_DRV_GRP(90, 0xdb0, 0, 2),
125*4882a593Smuzhiyun MTK_PIN_DRV_GRP(105, 0xd40, 0, 2),
126*4882a593Smuzhiyun MTK_PIN_DRV_GRP(106, 0xd30, 0, 2),
127*4882a593Smuzhiyun MTK_PIN_DRV_GRP(107, 0xd50, 0, 2),
128*4882a593Smuzhiyun MTK_PIN_DRV_GRP(108, 0xd50, 0, 2),
129*4882a593Smuzhiyun MTK_PIN_DRV_GRP(109, 0xd50, 0, 2),
130*4882a593Smuzhiyun MTK_PIN_DRV_GRP(110, 0xd50, 0, 2),
131*4882a593Smuzhiyun MTK_PIN_DRV_GRP(111, 0xce0, 0, 2),
132*4882a593Smuzhiyun MTK_PIN_DRV_GRP(112, 0xce0, 0, 2),
133*4882a593Smuzhiyun MTK_PIN_DRV_GRP(113, 0xce0, 0, 2),
134*4882a593Smuzhiyun MTK_PIN_DRV_GRP(114, 0xce0, 0, 2),
135*4882a593Smuzhiyun MTK_PIN_DRV_GRP(115, 0xce0, 0, 2),
136*4882a593Smuzhiyun MTK_PIN_DRV_GRP(116, 0xcd0, 0, 2),
137*4882a593Smuzhiyun MTK_PIN_DRV_GRP(117, 0xcc0, 0, 2),
138*4882a593Smuzhiyun MTK_PIN_DRV_GRP(118, 0xce0, 0, 2),
139*4882a593Smuzhiyun MTK_PIN_DRV_GRP(119, 0xce0, 0, 2),
140*4882a593Smuzhiyun MTK_PIN_DRV_GRP(120, 0xce0, 0, 2),
141*4882a593Smuzhiyun MTK_PIN_DRV_GRP(121, 0xce0, 0, 2),
142*4882a593Smuzhiyun MTK_PIN_DRV_GRP(126, 0xf80, 4, 0),
143*4882a593Smuzhiyun MTK_PIN_DRV_GRP(188, 0xf70, 4, 0),
144*4882a593Smuzhiyun MTK_PIN_DRV_GRP(189, 0xfe0, 8, 0),
145*4882a593Smuzhiyun MTK_PIN_DRV_GRP(190, 0xfe0, 8, 0),
146*4882a593Smuzhiyun MTK_PIN_DRV_GRP(191, 0xfe0, 8, 0),
147*4882a593Smuzhiyun MTK_PIN_DRV_GRP(192, 0xfe0, 8, 0),
148*4882a593Smuzhiyun MTK_PIN_DRV_GRP(193, 0xfe0, 8, 0),
149*4882a593Smuzhiyun MTK_PIN_DRV_GRP(194, 0xfe0, 12, 0),
150*4882a593Smuzhiyun MTK_PIN_DRV_GRP(195, 0xfe0, 12, 0),
151*4882a593Smuzhiyun MTK_PIN_DRV_GRP(196, 0xfe0, 12, 0),
152*4882a593Smuzhiyun MTK_PIN_DRV_GRP(197, 0xfe0, 12, 0),
153*4882a593Smuzhiyun MTK_PIN_DRV_GRP(198, 0xfe0, 12, 0),
154*4882a593Smuzhiyun MTK_PIN_DRV_GRP(199, 0xf50, 4, 1),
155*4882a593Smuzhiyun MTK_PIN_DRV_GRP(200, 0xfd0, 0, 0),
156*4882a593Smuzhiyun MTK_PIN_DRV_GRP(201, 0xfd0, 0, 0),
157*4882a593Smuzhiyun MTK_PIN_DRV_GRP(202, 0xfd0, 0, 0),
158*4882a593Smuzhiyun MTK_PIN_DRV_GRP(203, 0xfd0, 4, 0),
159*4882a593Smuzhiyun MTK_PIN_DRV_GRP(204, 0xfd0, 4, 0),
160*4882a593Smuzhiyun MTK_PIN_DRV_GRP(205, 0xfd0, 4, 0),
161*4882a593Smuzhiyun MTK_PIN_DRV_GRP(206, 0xfd0, 4, 0),
162*4882a593Smuzhiyun MTK_PIN_DRV_GRP(207, 0xfd0, 4, 0),
163*4882a593Smuzhiyun MTK_PIN_DRV_GRP(208, 0xfd0, 8, 0),
164*4882a593Smuzhiyun MTK_PIN_DRV_GRP(209, 0xfd0, 8, 0),
165*4882a593Smuzhiyun MTK_PIN_DRV_GRP(210, 0xfd0, 12, 1),
166*4882a593Smuzhiyun MTK_PIN_DRV_GRP(211, 0xff0, 0, 1),
167*4882a593Smuzhiyun MTK_PIN_DRV_GRP(212, 0xff0, 0, 1),
168*4882a593Smuzhiyun MTK_PIN_DRV_GRP(213, 0xff0, 0, 1),
169*4882a593Smuzhiyun MTK_PIN_DRV_GRP(214, 0xff0, 0, 1),
170*4882a593Smuzhiyun MTK_PIN_DRV_GRP(215, 0xff0, 0, 1),
171*4882a593Smuzhiyun MTK_PIN_DRV_GRP(216, 0xff0, 0, 1),
172*4882a593Smuzhiyun MTK_PIN_DRV_GRP(217, 0xff0, 0, 1),
173*4882a593Smuzhiyun MTK_PIN_DRV_GRP(218, 0xff0, 0, 1),
174*4882a593Smuzhiyun MTK_PIN_DRV_GRP(219, 0xff0, 0, 1),
175*4882a593Smuzhiyun MTK_PIN_DRV_GRP(220, 0xff0, 0, 1),
176*4882a593Smuzhiyun MTK_PIN_DRV_GRP(221, 0xff0, 0, 1),
177*4882a593Smuzhiyun MTK_PIN_DRV_GRP(222, 0xff0, 0, 1),
178*4882a593Smuzhiyun MTK_PIN_DRV_GRP(223, 0xff0, 0, 1),
179*4882a593Smuzhiyun MTK_PIN_DRV_GRP(224, 0xff0, 0, 1),
180*4882a593Smuzhiyun MTK_PIN_DRV_GRP(225, 0xff0, 0, 1),
181*4882a593Smuzhiyun MTK_PIN_DRV_GRP(226, 0xff0, 0, 1),
182*4882a593Smuzhiyun MTK_PIN_DRV_GRP(227, 0xff0, 0, 1),
183*4882a593Smuzhiyun MTK_PIN_DRV_GRP(228, 0xff0, 0, 1),
184*4882a593Smuzhiyun MTK_PIN_DRV_GRP(229, 0xff0, 0, 1),
185*4882a593Smuzhiyun MTK_PIN_DRV_GRP(230, 0xff0, 0, 1),
186*4882a593Smuzhiyun MTK_PIN_DRV_GRP(231, 0xff0, 0, 1),
187*4882a593Smuzhiyun MTK_PIN_DRV_GRP(232, 0xff0, 0, 1),
188*4882a593Smuzhiyun MTK_PIN_DRV_GRP(233, 0xff0, 0, 1),
189*4882a593Smuzhiyun MTK_PIN_DRV_GRP(234, 0xff0, 0, 1),
190*4882a593Smuzhiyun MTK_PIN_DRV_GRP(235, 0xff0, 0, 1),
191*4882a593Smuzhiyun MTK_PIN_DRV_GRP(236, 0xff0, 4, 0),
192*4882a593Smuzhiyun MTK_PIN_DRV_GRP(237, 0xff0, 4, 0),
193*4882a593Smuzhiyun MTK_PIN_DRV_GRP(238, 0xff0, 4, 0),
194*4882a593Smuzhiyun MTK_PIN_DRV_GRP(239, 0xff0, 4, 0),
195*4882a593Smuzhiyun MTK_PIN_DRV_GRP(240, 0xff0, 4, 0),
196*4882a593Smuzhiyun MTK_PIN_DRV_GRP(241, 0xff0, 4, 0),
197*4882a593Smuzhiyun MTK_PIN_DRV_GRP(242, 0xff0, 8, 0),
198*4882a593Smuzhiyun MTK_PIN_DRV_GRP(243, 0xff0, 8, 0),
199*4882a593Smuzhiyun MTK_PIN_DRV_GRP(248, 0xf00, 0, 0),
200*4882a593Smuzhiyun MTK_PIN_DRV_GRP(249, 0xfc0, 0, 2),
201*4882a593Smuzhiyun MTK_PIN_DRV_GRP(250, 0xfc0, 0, 2),
202*4882a593Smuzhiyun MTK_PIN_DRV_GRP(251, 0xfc0, 0, 2),
203*4882a593Smuzhiyun MTK_PIN_DRV_GRP(252, 0xfc0, 0, 2),
204*4882a593Smuzhiyun MTK_PIN_DRV_GRP(253, 0xfc0, 0, 2),
205*4882a593Smuzhiyun MTK_PIN_DRV_GRP(254, 0xfc0, 0, 2),
206*4882a593Smuzhiyun MTK_PIN_DRV_GRP(255, 0xfc0, 0, 2),
207*4882a593Smuzhiyun MTK_PIN_DRV_GRP(256, 0xfc0, 0, 2),
208*4882a593Smuzhiyun MTK_PIN_DRV_GRP(257, 0xce0, 0, 2),
209*4882a593Smuzhiyun MTK_PIN_DRV_GRP(258, 0xcb0, 0, 2),
210*4882a593Smuzhiyun MTK_PIN_DRV_GRP(259, 0xc90, 0, 2),
211*4882a593Smuzhiyun MTK_PIN_DRV_GRP(260, 0x3a0, 0, 2),
212*4882a593Smuzhiyun MTK_PIN_DRV_GRP(261, 0xd50, 0, 2),
213*4882a593Smuzhiyun MTK_PIN_DRV_GRP(262, 0xf00, 8, 0),
214*4882a593Smuzhiyun MTK_PIN_DRV_GRP(263, 0xf00, 8, 0),
215*4882a593Smuzhiyun MTK_PIN_DRV_GRP(264, 0xf00, 8, 0),
216*4882a593Smuzhiyun MTK_PIN_DRV_GRP(265, 0xf00, 8, 0),
217*4882a593Smuzhiyun MTK_PIN_DRV_GRP(266, 0xf00, 8, 0),
218*4882a593Smuzhiyun MTK_PIN_DRV_GRP(267, 0xf00, 8, 0),
219*4882a593Smuzhiyun MTK_PIN_DRV_GRP(268, 0xf00, 8, 0),
220*4882a593Smuzhiyun MTK_PIN_DRV_GRP(269, 0xf00, 8, 0),
221*4882a593Smuzhiyun MTK_PIN_DRV_GRP(270, 0xf00, 8, 0),
222*4882a593Smuzhiyun MTK_PIN_DRV_GRP(271, 0xf00, 8, 0),
223*4882a593Smuzhiyun MTK_PIN_DRV_GRP(272, 0xf00, 8, 0),
224*4882a593Smuzhiyun MTK_PIN_DRV_GRP(273, 0xf00, 8, 0),
225*4882a593Smuzhiyun MTK_PIN_DRV_GRP(274, 0xf00, 8, 0),
226*4882a593Smuzhiyun MTK_PIN_DRV_GRP(275, 0xf00, 8, 0),
227*4882a593Smuzhiyun MTK_PIN_DRV_GRP(276, 0xf00, 8, 0),
228*4882a593Smuzhiyun MTK_PIN_DRV_GRP(277, 0xf00, 8, 0),
229*4882a593Smuzhiyun MTK_PIN_DRV_GRP(278, 0xf70, 8, 1),
230*4882a593Smuzhiyun };
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun static const struct mtk_pin_spec_pupd_set_samereg mt2701_spec_pupd[] = {
233*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(111, 0xd00, 12, 13, 14), /* ms0 data7 */
234*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(112, 0xd00, 8, 9, 10), /* ms0 data6 */
235*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(113, 0xd00, 4, 5, 6), /* ms0 data5 */
236*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(114, 0xd00, 0, 1, 2), /* ms0 data4 */
237*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(115, 0xd10, 0, 1, 2), /* ms0 rstb */
238*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(116, 0xcd0, 8, 9, 10), /* ms0 cmd */
239*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(117, 0xcc0, 8, 9, 10), /* ms0 clk */
240*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(118, 0xcf0, 12, 13, 14), /* ms0 data3 */
241*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(119, 0xcf0, 8, 9, 10), /* ms0 data2 */
242*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(120, 0xcf0, 4, 5, 6), /* ms0 data1 */
243*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(121, 0xcf0, 0, 1, 2), /* ms0 data0 */
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(105, 0xd40, 8, 9, 10), /* ms1 cmd */
246*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(106, 0xd30, 8, 9, 10), /* ms1 clk */
247*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(107, 0xd60, 0, 1, 2), /* ms1 dat0 */
248*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(108, 0xd60, 10, 9, 8), /* ms1 dat1 */
249*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(109, 0xd60, 4, 5, 6), /* ms1 dat2 */
250*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(110, 0xc60, 12, 13, 14), /* ms1 dat3 */
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(85, 0xda0, 8, 9, 10), /* ms2 cmd */
253*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(86, 0xd90, 8, 9, 10), /* ms2 clk */
254*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(87, 0xdc0, 0, 1, 2), /* ms2 dat0 */
255*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(88, 0xdc0, 10, 9, 8), /* ms2 dat1 */
256*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(89, 0xdc0, 4, 5, 6), /* ms2 dat2 */
257*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(90, 0xdc0, 12, 13, 14), /* ms2 dat3 */
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(249, 0x140, 0, 1, 2), /* ms0e rstb */
260*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(250, 0x130, 12, 13, 14), /* ms0e dat7 */
261*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(251, 0x130, 8, 9, 10), /* ms0e dat6 */
262*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(252, 0x130, 4, 5, 6), /* ms0e dat5 */
263*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(253, 0x130, 0, 1, 2), /* ms0e dat4 */
264*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(254, 0xf40, 12, 13, 14), /* ms0e dat3 */
265*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(255, 0xf40, 8, 9, 10), /* ms0e dat2 */
266*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(256, 0xf40, 4, 5, 6), /* ms0e dat1 */
267*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(257, 0xf40, 0, 1, 2), /* ms0e dat0 */
268*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(258, 0xcb0, 8, 9, 10), /* ms0e cmd */
269*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(259, 0xc90, 8, 9, 10), /* ms0e clk */
270*4882a593Smuzhiyun MTK_PIN_PUPD_SPEC_SR(261, 0x140, 8, 9, 10), /* ms1 ins */
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun
mt2701_spec_pull_set(struct regmap * regmap,unsigned int pin,unsigned char align,bool isup,unsigned int r1r0)273*4882a593Smuzhiyun static int mt2701_spec_pull_set(struct regmap *regmap, unsigned int pin,
274*4882a593Smuzhiyun unsigned char align, bool isup, unsigned int r1r0)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun return mtk_pctrl_spec_pull_set_samereg(regmap, mt2701_spec_pupd,
277*4882a593Smuzhiyun ARRAY_SIZE(mt2701_spec_pupd), pin, align, isup, r1r0);
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun static const struct mtk_pin_ies_smt_set mt2701_ies_set[] = {
281*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(0, 6, 0xb20, 0),
282*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(7, 9, 0xb20, 1),
283*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(10, 13, 0xb30, 3),
284*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(14, 15, 0xb30, 13),
285*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(16, 17, 0xb40, 7),
286*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(18, 21, 0xb40, 13),
287*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(22, 26, 0xb40, 13),
288*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(27, 29, 0xb40, 13),
289*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(30, 32, 0xb40, 7),
290*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(33, 37, 0xb40, 13),
291*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(38, 38, 0xb20, 13),
292*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(39, 42, 0xb40, 13),
293*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(43, 45, 0xb20, 10),
294*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(47, 48, 0xb20, 11),
295*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(49, 49, 0xb20, 12),
296*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(50, 52, 0xb20, 13),
297*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(53, 56, 0xb20, 14),
298*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(57, 58, 0xb20, 15),
299*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(59, 59, 0xb30, 10),
300*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(60, 62, 0xb30, 0),
301*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(63, 65, 0xb30, 1),
302*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(66, 71, 0xb30, 2),
303*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(72, 74, 0xb20, 12),
304*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(75, 76, 0xb30, 3),
305*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(77, 78, 0xb30, 4),
306*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(79, 82, 0xb30, 5),
307*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(83, 84, 0xb30, 2),
308*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(85, 85, 0xda0, 4),
309*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(86, 86, 0xd90, 4),
310*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(87, 90, 0xdb0, 4),
311*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(101, 104, 0xb30, 6),
312*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(105, 105, 0xd40, 4),
313*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(106, 106, 0xd30, 4),
314*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(107, 110, 0xd50, 4),
315*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(111, 115, 0xce0, 4),
316*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(116, 116, 0xcd0, 4),
317*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(117, 117, 0xcc0, 4),
318*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(118, 121, 0xce0, 4),
319*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(122, 125, 0xb30, 7),
320*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(126, 126, 0xb20, 12),
321*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(127, 142, 0xb30, 9),
322*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(143, 160, 0xb30, 10),
323*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(161, 168, 0xb30, 12),
324*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(169, 183, 0xb30, 10),
325*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(184, 186, 0xb30, 9),
326*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(187, 187, 0xb30, 14),
327*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(188, 188, 0xb20, 13),
328*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(189, 193, 0xb30, 15),
329*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(194, 198, 0xb40, 0),
330*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(199, 199, 0xb20, 1),
331*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(200, 202, 0xb40, 1),
332*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(203, 207, 0xb40, 2),
333*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(208, 209, 0xb40, 3),
334*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(210, 210, 0xb40, 4),
335*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(211, 235, 0xb40, 5),
336*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(236, 241, 0xb40, 6),
337*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(242, 243, 0xb40, 7),
338*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(244, 247, 0xb40, 8),
339*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(248, 248, 0xb40, 9),
340*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(249, 257, 0xfc0, 4),
341*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(258, 258, 0xcb0, 4),
342*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(259, 259, 0xc90, 4),
343*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(260, 260, 0x3a0, 4),
344*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(261, 261, 0xd50, 4),
345*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(262, 277, 0xb40, 12),
346*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(278, 278, 0xb40, 13),
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun static const struct mtk_pin_ies_smt_set mt2701_smt_set[] = {
350*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(0, 6, 0xb50, 0),
351*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(7, 9, 0xb50, 1),
352*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(10, 13, 0xb60, 3),
353*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(14, 15, 0xb60, 13),
354*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(16, 17, 0xb70, 7),
355*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(18, 21, 0xb70, 13),
356*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(22, 26, 0xb70, 13),
357*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(27, 29, 0xb70, 13),
358*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(30, 32, 0xb70, 7),
359*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(33, 37, 0xb70, 13),
360*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(38, 38, 0xb50, 13),
361*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(39, 42, 0xb70, 13),
362*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(43, 45, 0xb50, 10),
363*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(47, 48, 0xb50, 11),
364*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(49, 49, 0xb50, 12),
365*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(50, 52, 0xb50, 13),
366*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(53, 56, 0xb50, 14),
367*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(57, 58, 0xb50, 15),
368*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(59, 59, 0xb60, 10),
369*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(60, 62, 0xb60, 0),
370*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(63, 65, 0xb60, 1),
371*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(66, 71, 0xb60, 2),
372*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(72, 74, 0xb50, 12),
373*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(75, 76, 0xb60, 3),
374*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(77, 78, 0xb60, 4),
375*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(79, 82, 0xb60, 5),
376*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(83, 84, 0xb60, 2),
377*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(85, 85, 0xda0, 11),
378*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(86, 86, 0xd90, 11),
379*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(87, 87, 0xdc0, 3),
380*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(88, 88, 0xdc0, 7),
381*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(89, 89, 0xdc0, 11),
382*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(90, 90, 0xdc0, 15),
383*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(101, 104, 0xb60, 6),
384*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(105, 105, 0xd40, 11),
385*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(106, 106, 0xd30, 11),
386*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(107, 107, 0xd60, 3),
387*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(108, 108, 0xd60, 7),
388*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(109, 109, 0xd60, 11),
389*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(110, 110, 0xd60, 15),
390*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(111, 111, 0xd00, 15),
391*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(112, 112, 0xd00, 11),
392*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(113, 113, 0xd00, 7),
393*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(114, 114, 0xd00, 3),
394*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(115, 115, 0xd10, 3),
395*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(116, 116, 0xcd0, 11),
396*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(117, 117, 0xcc0, 11),
397*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(118, 118, 0xcf0, 15),
398*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(119, 119, 0xcf0, 11),
399*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(120, 120, 0xcf0, 7),
400*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(121, 121, 0xcf0, 3),
401*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(122, 125, 0xb60, 7),
402*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(126, 126, 0xb50, 12),
403*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(127, 142, 0xb60, 9),
404*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(143, 160, 0xb60, 10),
405*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(161, 168, 0xb60, 12),
406*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(169, 183, 0xb60, 10),
407*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(184, 186, 0xb60, 9),
408*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(187, 187, 0xb60, 14),
409*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(188, 188, 0xb50, 13),
410*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(189, 193, 0xb60, 15),
411*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(194, 198, 0xb70, 0),
412*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(199, 199, 0xb50, 1),
413*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(200, 202, 0xb70, 1),
414*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(203, 207, 0xb70, 2),
415*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(208, 209, 0xb70, 3),
416*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(210, 210, 0xb70, 4),
417*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(211, 235, 0xb70, 5),
418*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(236, 241, 0xb70, 6),
419*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(242, 243, 0xb70, 7),
420*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(244, 247, 0xb70, 8),
421*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(248, 248, 0xb70, 9),
422*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(249, 249, 0x140, 3),
423*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(250, 250, 0x130, 15),
424*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(251, 251, 0x130, 11),
425*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(252, 252, 0x130, 7),
426*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(253, 253, 0x130, 3),
427*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(254, 254, 0xf40, 15),
428*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(255, 255, 0xf40, 11),
429*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(256, 256, 0xf40, 7),
430*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(257, 257, 0xf40, 3),
431*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(258, 258, 0xcb0, 11),
432*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(259, 259, 0xc90, 11),
433*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(260, 260, 0x3a0, 11),
434*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(261, 261, 0x0b0, 3),
435*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(262, 277, 0xb70, 12),
436*4882a593Smuzhiyun MTK_PIN_IES_SMT_SPEC(278, 278, 0xb70, 13),
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun
mt2701_ies_smt_set(struct regmap * regmap,unsigned int pin,unsigned char align,int value,enum pin_config_param arg)439*4882a593Smuzhiyun static int mt2701_ies_smt_set(struct regmap *regmap, unsigned int pin,
440*4882a593Smuzhiyun unsigned char align, int value, enum pin_config_param arg)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun if (arg == PIN_CONFIG_INPUT_ENABLE)
443*4882a593Smuzhiyun return mtk_pconf_spec_set_ies_smt_range(regmap, mt2701_ies_set,
444*4882a593Smuzhiyun ARRAY_SIZE(mt2701_ies_set), pin, align, value);
445*4882a593Smuzhiyun else if (arg == PIN_CONFIG_INPUT_SCHMITT_ENABLE)
446*4882a593Smuzhiyun return mtk_pconf_spec_set_ies_smt_range(regmap, mt2701_smt_set,
447*4882a593Smuzhiyun ARRAY_SIZE(mt2701_smt_set), pin, align, value);
448*4882a593Smuzhiyun return -EINVAL;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun static const struct mtk_spec_pinmux_set mt2701_spec_pinmux[] = {
452*4882a593Smuzhiyun MTK_PINMUX_SPEC(22, 0xb10, 3),
453*4882a593Smuzhiyun MTK_PINMUX_SPEC(23, 0xb10, 4),
454*4882a593Smuzhiyun MTK_PINMUX_SPEC(24, 0xb10, 5),
455*4882a593Smuzhiyun MTK_PINMUX_SPEC(29, 0xb10, 9),
456*4882a593Smuzhiyun MTK_PINMUX_SPEC(208, 0xb10, 7),
457*4882a593Smuzhiyun MTK_PINMUX_SPEC(209, 0xb10, 8),
458*4882a593Smuzhiyun MTK_PINMUX_SPEC(203, 0xf20, 0),
459*4882a593Smuzhiyun MTK_PINMUX_SPEC(204, 0xf20, 1),
460*4882a593Smuzhiyun MTK_PINMUX_SPEC(249, 0xef0, 0),
461*4882a593Smuzhiyun MTK_PINMUX_SPEC(250, 0xef0, 0),
462*4882a593Smuzhiyun MTK_PINMUX_SPEC(251, 0xef0, 0),
463*4882a593Smuzhiyun MTK_PINMUX_SPEC(252, 0xef0, 0),
464*4882a593Smuzhiyun MTK_PINMUX_SPEC(253, 0xef0, 0),
465*4882a593Smuzhiyun MTK_PINMUX_SPEC(254, 0xef0, 0),
466*4882a593Smuzhiyun MTK_PINMUX_SPEC(255, 0xef0, 0),
467*4882a593Smuzhiyun MTK_PINMUX_SPEC(256, 0xef0, 0),
468*4882a593Smuzhiyun MTK_PINMUX_SPEC(257, 0xef0, 0),
469*4882a593Smuzhiyun MTK_PINMUX_SPEC(258, 0xef0, 0),
470*4882a593Smuzhiyun MTK_PINMUX_SPEC(259, 0xef0, 0),
471*4882a593Smuzhiyun MTK_PINMUX_SPEC(260, 0xef0, 0),
472*4882a593Smuzhiyun };
473*4882a593Smuzhiyun
mt2701_spec_pinmux_set(struct regmap * reg,unsigned int pin,unsigned int mode)474*4882a593Smuzhiyun static void mt2701_spec_pinmux_set(struct regmap *reg, unsigned int pin,
475*4882a593Smuzhiyun unsigned int mode)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun unsigned int i, value, mask;
478*4882a593Smuzhiyun unsigned int info_num = ARRAY_SIZE(mt2701_spec_pinmux);
479*4882a593Smuzhiyun unsigned int spec_flag;
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun for (i = 0; i < info_num; i++) {
482*4882a593Smuzhiyun if (pin == mt2701_spec_pinmux[i].pin)
483*4882a593Smuzhiyun break;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun if (i == info_num)
487*4882a593Smuzhiyun return;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun spec_flag = (mode >> 3);
490*4882a593Smuzhiyun mask = BIT(mt2701_spec_pinmux[i].bit);
491*4882a593Smuzhiyun if (!spec_flag)
492*4882a593Smuzhiyun value = mask;
493*4882a593Smuzhiyun else
494*4882a593Smuzhiyun value = 0;
495*4882a593Smuzhiyun regmap_update_bits(reg, mt2701_spec_pinmux[i].offset, mask, value);
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
mt2701_spec_dir_set(unsigned int * reg_addr,unsigned int pin)498*4882a593Smuzhiyun static void mt2701_spec_dir_set(unsigned int *reg_addr, unsigned int pin)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun if (pin > 175)
501*4882a593Smuzhiyun *reg_addr += 0x10;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun static const struct mtk_pinctrl_devdata mt2701_pinctrl_data = {
505*4882a593Smuzhiyun .pins = mtk_pins_mt2701,
506*4882a593Smuzhiyun .npins = ARRAY_SIZE(mtk_pins_mt2701),
507*4882a593Smuzhiyun .grp_desc = mt2701_drv_grp,
508*4882a593Smuzhiyun .n_grp_cls = ARRAY_SIZE(mt2701_drv_grp),
509*4882a593Smuzhiyun .pin_drv_grp = mt2701_pin_drv,
510*4882a593Smuzhiyun .n_pin_drv_grps = ARRAY_SIZE(mt2701_pin_drv),
511*4882a593Smuzhiyun .spec_pull_set = mt2701_spec_pull_set,
512*4882a593Smuzhiyun .spec_ies_smt_set = mt2701_ies_smt_set,
513*4882a593Smuzhiyun .spec_pinmux_set = mt2701_spec_pinmux_set,
514*4882a593Smuzhiyun .spec_dir_set = mt2701_spec_dir_set,
515*4882a593Smuzhiyun .dir_offset = 0x0000,
516*4882a593Smuzhiyun .pullen_offset = 0x0150,
517*4882a593Smuzhiyun .pullsel_offset = 0x0280,
518*4882a593Smuzhiyun .dout_offset = 0x0500,
519*4882a593Smuzhiyun .din_offset = 0x0630,
520*4882a593Smuzhiyun .pinmux_offset = 0x0760,
521*4882a593Smuzhiyun .type1_start = 280,
522*4882a593Smuzhiyun .type1_end = 280,
523*4882a593Smuzhiyun .port_shf = 4,
524*4882a593Smuzhiyun .port_mask = 0x1f,
525*4882a593Smuzhiyun .port_align = 4,
526*4882a593Smuzhiyun .eint_hw = {
527*4882a593Smuzhiyun .port_mask = 6,
528*4882a593Smuzhiyun .ports = 6,
529*4882a593Smuzhiyun .ap_num = 169,
530*4882a593Smuzhiyun .db_cnt = 16,
531*4882a593Smuzhiyun },
532*4882a593Smuzhiyun };
533*4882a593Smuzhiyun
mt2701_pinctrl_probe(struct platform_device * pdev)534*4882a593Smuzhiyun static int mt2701_pinctrl_probe(struct platform_device *pdev)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun return mtk_pctrl_init(pdev, &mt2701_pinctrl_data, NULL);
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun static const struct of_device_id mt2701_pctrl_match[] = {
540*4882a593Smuzhiyun { .compatible = "mediatek,mt2701-pinctrl", },
541*4882a593Smuzhiyun { .compatible = "mediatek,mt7623-pinctrl", },
542*4882a593Smuzhiyun {}
543*4882a593Smuzhiyun };
544*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mt2701_pctrl_match);
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun static struct platform_driver mtk_pinctrl_driver = {
547*4882a593Smuzhiyun .probe = mt2701_pinctrl_probe,
548*4882a593Smuzhiyun .driver = {
549*4882a593Smuzhiyun .name = "mediatek-mt2701-pinctrl",
550*4882a593Smuzhiyun .of_match_table = mt2701_pctrl_match,
551*4882a593Smuzhiyun .pm = &mtk_eint_pm_ops,
552*4882a593Smuzhiyun },
553*4882a593Smuzhiyun };
554*4882a593Smuzhiyun
mtk_pinctrl_init(void)555*4882a593Smuzhiyun static int __init mtk_pinctrl_init(void)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun return platform_driver_register(&mtk_pinctrl_driver);
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun arch_initcall(mtk_pinctrl_init);
560