xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/intel/pinctrl-tigerlake.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Intel Tiger Lake PCH pinctrl/GPIO driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2019 - 2020, Intel Corporation
6*4882a593Smuzhiyun  * Authors: Andy Shevchenko <andriy.shevchenko@linux.intel.com>
7*4882a593Smuzhiyun  *          Mika Westerberg <mika.westerberg@linux.intel.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include "pinctrl-intel.h"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define TGL_PAD_OWN		0x020
19*4882a593Smuzhiyun #define TGL_LP_PADCFGLOCK	0x080
20*4882a593Smuzhiyun #define TGL_H_PADCFGLOCK	0x090
21*4882a593Smuzhiyun #define TGL_LP_HOSTSW_OWN	0x0b0
22*4882a593Smuzhiyun #define TGL_H_HOSTSW_OWN	0x0c0
23*4882a593Smuzhiyun #define TGL_GPI_IS		0x100
24*4882a593Smuzhiyun #define TGL_GPI_IE		0x120
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define TGL_GPP(r, s, e, g)				\
27*4882a593Smuzhiyun 	{						\
28*4882a593Smuzhiyun 		.reg_num = (r),				\
29*4882a593Smuzhiyun 		.base = (s),				\
30*4882a593Smuzhiyun 		.size = ((e) - (s) + 1),		\
31*4882a593Smuzhiyun 		.gpio_base = (g),			\
32*4882a593Smuzhiyun 	}
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define TGL_COMMUNITY(b, s, e, pl, ho, g)		\
35*4882a593Smuzhiyun 	{						\
36*4882a593Smuzhiyun 		.barno = (b),				\
37*4882a593Smuzhiyun 		.padown_offset = TGL_PAD_OWN,		\
38*4882a593Smuzhiyun 		.padcfglock_offset = (pl),		\
39*4882a593Smuzhiyun 		.hostown_offset = (ho),			\
40*4882a593Smuzhiyun 		.is_offset = TGL_GPI_IS,		\
41*4882a593Smuzhiyun 		.ie_offset = TGL_GPI_IE,		\
42*4882a593Smuzhiyun 		.pin_base = (s),			\
43*4882a593Smuzhiyun 		.npins = ((e) - (s) + 1),		\
44*4882a593Smuzhiyun 		.gpps = (g),				\
45*4882a593Smuzhiyun 		.ngpps = ARRAY_SIZE(g),			\
46*4882a593Smuzhiyun 	}
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define TGL_LP_COMMUNITY(b, s, e, g)			\
49*4882a593Smuzhiyun 	TGL_COMMUNITY(b, s, e, TGL_LP_PADCFGLOCK, TGL_LP_HOSTSW_OWN, g)
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define TGL_H_COMMUNITY(b, s, e, g)			\
52*4882a593Smuzhiyun 	TGL_COMMUNITY(b, s, e, TGL_H_PADCFGLOCK, TGL_H_HOSTSW_OWN, g)
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /* Tiger Lake-LP */
55*4882a593Smuzhiyun static const struct pinctrl_pin_desc tgllp_pins[] = {
56*4882a593Smuzhiyun 	/* GPP_B */
57*4882a593Smuzhiyun 	PINCTRL_PIN(0, "CORE_VID_0"),
58*4882a593Smuzhiyun 	PINCTRL_PIN(1, "CORE_VID_1"),
59*4882a593Smuzhiyun 	PINCTRL_PIN(2, "VRALERTB"),
60*4882a593Smuzhiyun 	PINCTRL_PIN(3, "CPU_GP_2"),
61*4882a593Smuzhiyun 	PINCTRL_PIN(4, "CPU_GP_3"),
62*4882a593Smuzhiyun 	PINCTRL_PIN(5, "ISH_I2C0_SDA"),
63*4882a593Smuzhiyun 	PINCTRL_PIN(6, "ISH_I2C0_SCL"),
64*4882a593Smuzhiyun 	PINCTRL_PIN(7, "ISH_I2C1_SDA"),
65*4882a593Smuzhiyun 	PINCTRL_PIN(8, "ISH_I2C1_SCL"),
66*4882a593Smuzhiyun 	PINCTRL_PIN(9, "I2C5_SDA"),
67*4882a593Smuzhiyun 	PINCTRL_PIN(10, "I2C5_SCL"),
68*4882a593Smuzhiyun 	PINCTRL_PIN(11, "PMCALERTB"),
69*4882a593Smuzhiyun 	PINCTRL_PIN(12, "SLP_S0B"),
70*4882a593Smuzhiyun 	PINCTRL_PIN(13, "PLTRSTB"),
71*4882a593Smuzhiyun 	PINCTRL_PIN(14, "SPKR"),
72*4882a593Smuzhiyun 	PINCTRL_PIN(15, "GSPI0_CS0B"),
73*4882a593Smuzhiyun 	PINCTRL_PIN(16, "GSPI0_CLK"),
74*4882a593Smuzhiyun 	PINCTRL_PIN(17, "GSPI0_MISO"),
75*4882a593Smuzhiyun 	PINCTRL_PIN(18, "GSPI0_MOSI"),
76*4882a593Smuzhiyun 	PINCTRL_PIN(19, "GSPI1_CS0B"),
77*4882a593Smuzhiyun 	PINCTRL_PIN(20, "GSPI1_CLK"),
78*4882a593Smuzhiyun 	PINCTRL_PIN(21, "GSPI1_MISO"),
79*4882a593Smuzhiyun 	PINCTRL_PIN(22, "GSPI1_MOSI"),
80*4882a593Smuzhiyun 	PINCTRL_PIN(23, "SML1ALERTB"),
81*4882a593Smuzhiyun 	PINCTRL_PIN(24, "GSPI0_CLK_LOOPBK"),
82*4882a593Smuzhiyun 	PINCTRL_PIN(25, "GSPI1_CLK_LOOPBK"),
83*4882a593Smuzhiyun 	/* GPP_T */
84*4882a593Smuzhiyun 	PINCTRL_PIN(26, "I2C6_SDA"),
85*4882a593Smuzhiyun 	PINCTRL_PIN(27, "I2C6_SCL"),
86*4882a593Smuzhiyun 	PINCTRL_PIN(28, "I2C7_SDA"),
87*4882a593Smuzhiyun 	PINCTRL_PIN(29, "I2C7_SCL"),
88*4882a593Smuzhiyun 	PINCTRL_PIN(30, "UART4_RXD"),
89*4882a593Smuzhiyun 	PINCTRL_PIN(31, "UART4_TXD"),
90*4882a593Smuzhiyun 	PINCTRL_PIN(32, "UART4_RTSB"),
91*4882a593Smuzhiyun 	PINCTRL_PIN(33, "UART4_CTSB"),
92*4882a593Smuzhiyun 	PINCTRL_PIN(34, "UART5_RXD"),
93*4882a593Smuzhiyun 	PINCTRL_PIN(35, "UART5_TXD"),
94*4882a593Smuzhiyun 	PINCTRL_PIN(36, "UART5_RTSB"),
95*4882a593Smuzhiyun 	PINCTRL_PIN(37, "UART5_CTSB"),
96*4882a593Smuzhiyun 	PINCTRL_PIN(38, "UART6_RXD"),
97*4882a593Smuzhiyun 	PINCTRL_PIN(39, "UART6_TXD"),
98*4882a593Smuzhiyun 	PINCTRL_PIN(40, "UART6_RTSB"),
99*4882a593Smuzhiyun 	PINCTRL_PIN(41, "UART6_CTSB"),
100*4882a593Smuzhiyun 	/* GPP_A */
101*4882a593Smuzhiyun 	PINCTRL_PIN(42, "ESPI_IO_0"),
102*4882a593Smuzhiyun 	PINCTRL_PIN(43, "ESPI_IO_1"),
103*4882a593Smuzhiyun 	PINCTRL_PIN(44, "ESPI_IO_2"),
104*4882a593Smuzhiyun 	PINCTRL_PIN(45, "ESPI_IO_3"),
105*4882a593Smuzhiyun 	PINCTRL_PIN(46, "ESPI_CSB"),
106*4882a593Smuzhiyun 	PINCTRL_PIN(47, "ESPI_CLK"),
107*4882a593Smuzhiyun 	PINCTRL_PIN(48, "ESPI_RESETB"),
108*4882a593Smuzhiyun 	PINCTRL_PIN(49, "I2S2_SCLK"),
109*4882a593Smuzhiyun 	PINCTRL_PIN(50, "I2S2_SFRM"),
110*4882a593Smuzhiyun 	PINCTRL_PIN(51, "I2S2_TXD"),
111*4882a593Smuzhiyun 	PINCTRL_PIN(52, "I2S2_RXD"),
112*4882a593Smuzhiyun 	PINCTRL_PIN(53, "PMC_I2C_SDA"),
113*4882a593Smuzhiyun 	PINCTRL_PIN(54, "SATAXPCIE_1"),
114*4882a593Smuzhiyun 	PINCTRL_PIN(55, "PMC_I2C_SCL"),
115*4882a593Smuzhiyun 	PINCTRL_PIN(56, "USB2_OCB_1"),
116*4882a593Smuzhiyun 	PINCTRL_PIN(57, "USB2_OCB_2"),
117*4882a593Smuzhiyun 	PINCTRL_PIN(58, "USB2_OCB_3"),
118*4882a593Smuzhiyun 	PINCTRL_PIN(59, "DDSP_HPD_C"),
119*4882a593Smuzhiyun 	PINCTRL_PIN(60, "DDSP_HPD_B"),
120*4882a593Smuzhiyun 	PINCTRL_PIN(61, "DDSP_HPD_1"),
121*4882a593Smuzhiyun 	PINCTRL_PIN(62, "DDSP_HPD_2"),
122*4882a593Smuzhiyun 	PINCTRL_PIN(63, "GPPC_A_21"),
123*4882a593Smuzhiyun 	PINCTRL_PIN(64, "GPPC_A_22"),
124*4882a593Smuzhiyun 	PINCTRL_PIN(65, "I2S1_SCLK"),
125*4882a593Smuzhiyun 	PINCTRL_PIN(66, "ESPI_CLK_LOOPBK"),
126*4882a593Smuzhiyun 	/* GPP_S */
127*4882a593Smuzhiyun 	PINCTRL_PIN(67, "SNDW0_CLK"),
128*4882a593Smuzhiyun 	PINCTRL_PIN(68, "SNDW0_DATA"),
129*4882a593Smuzhiyun 	PINCTRL_PIN(69, "SNDW1_CLK"),
130*4882a593Smuzhiyun 	PINCTRL_PIN(70, "SNDW1_DATA"),
131*4882a593Smuzhiyun 	PINCTRL_PIN(71, "SNDW2_CLK"),
132*4882a593Smuzhiyun 	PINCTRL_PIN(72, "SNDW2_DATA"),
133*4882a593Smuzhiyun 	PINCTRL_PIN(73, "SNDW3_CLK"),
134*4882a593Smuzhiyun 	PINCTRL_PIN(74, "SNDW3_DATA"),
135*4882a593Smuzhiyun 	/* GPP_H */
136*4882a593Smuzhiyun 	PINCTRL_PIN(75, "GPPC_H_0"),
137*4882a593Smuzhiyun 	PINCTRL_PIN(76, "GPPC_H_1"),
138*4882a593Smuzhiyun 	PINCTRL_PIN(77, "GPPC_H_2"),
139*4882a593Smuzhiyun 	PINCTRL_PIN(78, "SX_EXIT_HOLDOFFB"),
140*4882a593Smuzhiyun 	PINCTRL_PIN(79, "I2C2_SDA"),
141*4882a593Smuzhiyun 	PINCTRL_PIN(80, "I2C2_SCL"),
142*4882a593Smuzhiyun 	PINCTRL_PIN(81, "I2C3_SDA"),
143*4882a593Smuzhiyun 	PINCTRL_PIN(82, "I2C3_SCL"),
144*4882a593Smuzhiyun 	PINCTRL_PIN(83, "I2C4_SDA"),
145*4882a593Smuzhiyun 	PINCTRL_PIN(84, "I2C4_SCL"),
146*4882a593Smuzhiyun 	PINCTRL_PIN(85, "SRCCLKREQB_4"),
147*4882a593Smuzhiyun 	PINCTRL_PIN(86, "SRCCLKREQB_5"),
148*4882a593Smuzhiyun 	PINCTRL_PIN(87, "M2_SKT2_CFG_0"),
149*4882a593Smuzhiyun 	PINCTRL_PIN(88, "M2_SKT2_CFG_1"),
150*4882a593Smuzhiyun 	PINCTRL_PIN(89, "M2_SKT2_CFG_2"),
151*4882a593Smuzhiyun 	PINCTRL_PIN(90, "M2_SKT2_CFG_3"),
152*4882a593Smuzhiyun 	PINCTRL_PIN(91, "DDPB_CTRLCLK"),
153*4882a593Smuzhiyun 	PINCTRL_PIN(92, "DDPB_CTRLDATA"),
154*4882a593Smuzhiyun 	PINCTRL_PIN(93, "CPU_C10_GATEB"),
155*4882a593Smuzhiyun 	PINCTRL_PIN(94, "TIME_SYNC_0"),
156*4882a593Smuzhiyun 	PINCTRL_PIN(95, "IMGCLKOUT_1"),
157*4882a593Smuzhiyun 	PINCTRL_PIN(96, "IMGCLKOUT_2"),
158*4882a593Smuzhiyun 	PINCTRL_PIN(97, "IMGCLKOUT_3"),
159*4882a593Smuzhiyun 	PINCTRL_PIN(98, "IMGCLKOUT_4"),
160*4882a593Smuzhiyun 	/* GPP_D */
161*4882a593Smuzhiyun 	PINCTRL_PIN(99, "ISH_GP_0"),
162*4882a593Smuzhiyun 	PINCTRL_PIN(100, "ISH_GP_1"),
163*4882a593Smuzhiyun 	PINCTRL_PIN(101, "ISH_GP_2"),
164*4882a593Smuzhiyun 	PINCTRL_PIN(102, "ISH_GP_3"),
165*4882a593Smuzhiyun 	PINCTRL_PIN(103, "IMGCLKOUT_0"),
166*4882a593Smuzhiyun 	PINCTRL_PIN(104, "SRCCLKREQB_0"),
167*4882a593Smuzhiyun 	PINCTRL_PIN(105, "SRCCLKREQB_1"),
168*4882a593Smuzhiyun 	PINCTRL_PIN(106, "SRCCLKREQB_2"),
169*4882a593Smuzhiyun 	PINCTRL_PIN(107, "SRCCLKREQB_3"),
170*4882a593Smuzhiyun 	PINCTRL_PIN(108, "ISH_SPI_CSB"),
171*4882a593Smuzhiyun 	PINCTRL_PIN(109, "ISH_SPI_CLK"),
172*4882a593Smuzhiyun 	PINCTRL_PIN(110, "ISH_SPI_MISO"),
173*4882a593Smuzhiyun 	PINCTRL_PIN(111, "ISH_SPI_MOSI"),
174*4882a593Smuzhiyun 	PINCTRL_PIN(112, "ISH_UART0_RXD"),
175*4882a593Smuzhiyun 	PINCTRL_PIN(113, "ISH_UART0_TXD"),
176*4882a593Smuzhiyun 	PINCTRL_PIN(114, "ISH_UART0_RTSB"),
177*4882a593Smuzhiyun 	PINCTRL_PIN(115, "ISH_UART0_CTSB"),
178*4882a593Smuzhiyun 	PINCTRL_PIN(116, "ISH_GP_4"),
179*4882a593Smuzhiyun 	PINCTRL_PIN(117, "ISH_GP_5"),
180*4882a593Smuzhiyun 	PINCTRL_PIN(118, "I2S_MCLK1_OUT"),
181*4882a593Smuzhiyun 	PINCTRL_PIN(119, "GSPI2_CLK_LOOPBK"),
182*4882a593Smuzhiyun 	/* GPP_U */
183*4882a593Smuzhiyun 	PINCTRL_PIN(120, "UART3_RXD"),
184*4882a593Smuzhiyun 	PINCTRL_PIN(121, "UART3_TXD"),
185*4882a593Smuzhiyun 	PINCTRL_PIN(122, "UART3_RTSB"),
186*4882a593Smuzhiyun 	PINCTRL_PIN(123, "UART3_CTSB"),
187*4882a593Smuzhiyun 	PINCTRL_PIN(124, "GSPI3_CS0B"),
188*4882a593Smuzhiyun 	PINCTRL_PIN(125, "GSPI3_CLK"),
189*4882a593Smuzhiyun 	PINCTRL_PIN(126, "GSPI3_MISO"),
190*4882a593Smuzhiyun 	PINCTRL_PIN(127, "GSPI3_MOSI"),
191*4882a593Smuzhiyun 	PINCTRL_PIN(128, "GSPI4_CS0B"),
192*4882a593Smuzhiyun 	PINCTRL_PIN(129, "GSPI4_CLK"),
193*4882a593Smuzhiyun 	PINCTRL_PIN(130, "GSPI4_MISO"),
194*4882a593Smuzhiyun 	PINCTRL_PIN(131, "GSPI4_MOSI"),
195*4882a593Smuzhiyun 	PINCTRL_PIN(132, "GSPI5_CS0B"),
196*4882a593Smuzhiyun 	PINCTRL_PIN(133, "GSPI5_CLK"),
197*4882a593Smuzhiyun 	PINCTRL_PIN(134, "GSPI5_MISO"),
198*4882a593Smuzhiyun 	PINCTRL_PIN(135, "GSPI5_MOSI"),
199*4882a593Smuzhiyun 	PINCTRL_PIN(136, "GSPI6_CS0B"),
200*4882a593Smuzhiyun 	PINCTRL_PIN(137, "GSPI6_CLK"),
201*4882a593Smuzhiyun 	PINCTRL_PIN(138, "GSPI6_MISO"),
202*4882a593Smuzhiyun 	PINCTRL_PIN(139, "GSPI6_MOSI"),
203*4882a593Smuzhiyun 	PINCTRL_PIN(140, "GSPI3_CLK_LOOPBK"),
204*4882a593Smuzhiyun 	PINCTRL_PIN(141, "GSPI4_CLK_LOOPBK"),
205*4882a593Smuzhiyun 	PINCTRL_PIN(142, "GSPI5_CLK_LOOPBK"),
206*4882a593Smuzhiyun 	PINCTRL_PIN(143, "GSPI6_CLK_LOOPBK"),
207*4882a593Smuzhiyun 	/* vGPIO */
208*4882a593Smuzhiyun 	PINCTRL_PIN(144, "CNV_BTEN"),
209*4882a593Smuzhiyun 	PINCTRL_PIN(145, "CNV_BT_HOST_WAKEB"),
210*4882a593Smuzhiyun 	PINCTRL_PIN(146, "CNV_BT_IF_SELECT"),
211*4882a593Smuzhiyun 	PINCTRL_PIN(147, "vCNV_BT_UART_TXD"),
212*4882a593Smuzhiyun 	PINCTRL_PIN(148, "vCNV_BT_UART_RXD"),
213*4882a593Smuzhiyun 	PINCTRL_PIN(149, "vCNV_BT_UART_CTS_B"),
214*4882a593Smuzhiyun 	PINCTRL_PIN(150, "vCNV_BT_UART_RTS_B"),
215*4882a593Smuzhiyun 	PINCTRL_PIN(151, "vCNV_MFUART1_TXD"),
216*4882a593Smuzhiyun 	PINCTRL_PIN(152, "vCNV_MFUART1_RXD"),
217*4882a593Smuzhiyun 	PINCTRL_PIN(153, "vCNV_MFUART1_CTS_B"),
218*4882a593Smuzhiyun 	PINCTRL_PIN(154, "vCNV_MFUART1_RTS_B"),
219*4882a593Smuzhiyun 	PINCTRL_PIN(155, "vUART0_TXD"),
220*4882a593Smuzhiyun 	PINCTRL_PIN(156, "vUART0_RXD"),
221*4882a593Smuzhiyun 	PINCTRL_PIN(157, "vUART0_CTS_B"),
222*4882a593Smuzhiyun 	PINCTRL_PIN(158, "vUART0_RTS_B"),
223*4882a593Smuzhiyun 	PINCTRL_PIN(159, "vISH_UART0_TXD"),
224*4882a593Smuzhiyun 	PINCTRL_PIN(160, "vISH_UART0_RXD"),
225*4882a593Smuzhiyun 	PINCTRL_PIN(161, "vISH_UART0_CTS_B"),
226*4882a593Smuzhiyun 	PINCTRL_PIN(162, "vISH_UART0_RTS_B"),
227*4882a593Smuzhiyun 	PINCTRL_PIN(163, "vCNV_BT_I2S_BCLK"),
228*4882a593Smuzhiyun 	PINCTRL_PIN(164, "vCNV_BT_I2S_WS_SYNC"),
229*4882a593Smuzhiyun 	PINCTRL_PIN(165, "vCNV_BT_I2S_SDO"),
230*4882a593Smuzhiyun 	PINCTRL_PIN(166, "vCNV_BT_I2S_SDI"),
231*4882a593Smuzhiyun 	PINCTRL_PIN(167, "vI2S2_SCLK"),
232*4882a593Smuzhiyun 	PINCTRL_PIN(168, "vI2S2_SFRM"),
233*4882a593Smuzhiyun 	PINCTRL_PIN(169, "vI2S2_TXD"),
234*4882a593Smuzhiyun 	PINCTRL_PIN(170, "vI2S2_RXD"),
235*4882a593Smuzhiyun 	/* GPP_C */
236*4882a593Smuzhiyun 	PINCTRL_PIN(171, "SMBCLK"),
237*4882a593Smuzhiyun 	PINCTRL_PIN(172, "SMBDATA"),
238*4882a593Smuzhiyun 	PINCTRL_PIN(173, "SMBALERTB"),
239*4882a593Smuzhiyun 	PINCTRL_PIN(174, "SML0CLK"),
240*4882a593Smuzhiyun 	PINCTRL_PIN(175, "SML0DATA"),
241*4882a593Smuzhiyun 	PINCTRL_PIN(176, "SML0ALERTB"),
242*4882a593Smuzhiyun 	PINCTRL_PIN(177, "SML1CLK"),
243*4882a593Smuzhiyun 	PINCTRL_PIN(178, "SML1DATA"),
244*4882a593Smuzhiyun 	PINCTRL_PIN(179, "UART0_RXD"),
245*4882a593Smuzhiyun 	PINCTRL_PIN(180, "UART0_TXD"),
246*4882a593Smuzhiyun 	PINCTRL_PIN(181, "UART0_RTSB"),
247*4882a593Smuzhiyun 	PINCTRL_PIN(182, "UART0_CTSB"),
248*4882a593Smuzhiyun 	PINCTRL_PIN(183, "UART1_RXD"),
249*4882a593Smuzhiyun 	PINCTRL_PIN(184, "UART1_TXD"),
250*4882a593Smuzhiyun 	PINCTRL_PIN(185, "UART1_RTSB"),
251*4882a593Smuzhiyun 	PINCTRL_PIN(186, "UART1_CTSB"),
252*4882a593Smuzhiyun 	PINCTRL_PIN(187, "I2C0_SDA"),
253*4882a593Smuzhiyun 	PINCTRL_PIN(188, "I2C0_SCL"),
254*4882a593Smuzhiyun 	PINCTRL_PIN(189, "I2C1_SDA"),
255*4882a593Smuzhiyun 	PINCTRL_PIN(190, "I2C1_SCL"),
256*4882a593Smuzhiyun 	PINCTRL_PIN(191, "UART2_RXD"),
257*4882a593Smuzhiyun 	PINCTRL_PIN(192, "UART2_TXD"),
258*4882a593Smuzhiyun 	PINCTRL_PIN(193, "UART2_RTSB"),
259*4882a593Smuzhiyun 	PINCTRL_PIN(194, "UART2_CTSB"),
260*4882a593Smuzhiyun 	/* GPP_F */
261*4882a593Smuzhiyun 	PINCTRL_PIN(195, "CNV_BRI_DT"),
262*4882a593Smuzhiyun 	PINCTRL_PIN(196, "CNV_BRI_RSP"),
263*4882a593Smuzhiyun 	PINCTRL_PIN(197, "CNV_RGI_DT"),
264*4882a593Smuzhiyun 	PINCTRL_PIN(198, "CNV_RGI_RSP"),
265*4882a593Smuzhiyun 	PINCTRL_PIN(199, "CNV_RF_RESET_B"),
266*4882a593Smuzhiyun 	PINCTRL_PIN(200, "GPPC_F_5"),
267*4882a593Smuzhiyun 	PINCTRL_PIN(201, "CNV_PA_BLANKING"),
268*4882a593Smuzhiyun 	PINCTRL_PIN(202, "GPPC_F_7"),
269*4882a593Smuzhiyun 	PINCTRL_PIN(203, "I2S_MCLK2_INOUT"),
270*4882a593Smuzhiyun 	PINCTRL_PIN(204, "BOOTMPC"),
271*4882a593Smuzhiyun 	PINCTRL_PIN(205, "GPPC_F_10"),
272*4882a593Smuzhiyun 	PINCTRL_PIN(206, "GPPC_F_11"),
273*4882a593Smuzhiyun 	PINCTRL_PIN(207, "GSXDOUT"),
274*4882a593Smuzhiyun 	PINCTRL_PIN(208, "GSXSLOAD"),
275*4882a593Smuzhiyun 	PINCTRL_PIN(209, "GSXDIN"),
276*4882a593Smuzhiyun 	PINCTRL_PIN(210, "GSXSRESETB"),
277*4882a593Smuzhiyun 	PINCTRL_PIN(211, "GSXCLK"),
278*4882a593Smuzhiyun 	PINCTRL_PIN(212, "GMII_MDC"),
279*4882a593Smuzhiyun 	PINCTRL_PIN(213, "GMII_MDIO"),
280*4882a593Smuzhiyun 	PINCTRL_PIN(214, "SRCCLKREQB_6"),
281*4882a593Smuzhiyun 	PINCTRL_PIN(215, "EXT_PWR_GATEB"),
282*4882a593Smuzhiyun 	PINCTRL_PIN(216, "EXT_PWR_GATE2B"),
283*4882a593Smuzhiyun 	PINCTRL_PIN(217, "VNN_CTRL"),
284*4882a593Smuzhiyun 	PINCTRL_PIN(218, "V1P05_CTRL"),
285*4882a593Smuzhiyun 	PINCTRL_PIN(219, "GPPF_CLK_LOOPBACK"),
286*4882a593Smuzhiyun 	/* HVCMOS */
287*4882a593Smuzhiyun 	PINCTRL_PIN(220, "L_BKLTEN"),
288*4882a593Smuzhiyun 	PINCTRL_PIN(221, "L_BKLTCTL"),
289*4882a593Smuzhiyun 	PINCTRL_PIN(222, "L_VDDEN"),
290*4882a593Smuzhiyun 	PINCTRL_PIN(223, "SYS_PWROK"),
291*4882a593Smuzhiyun 	PINCTRL_PIN(224, "SYS_RESETB"),
292*4882a593Smuzhiyun 	PINCTRL_PIN(225, "MLK_RSTB"),
293*4882a593Smuzhiyun 	/* GPP_E */
294*4882a593Smuzhiyun 	PINCTRL_PIN(226, "SATAXPCIE_0"),
295*4882a593Smuzhiyun 	PINCTRL_PIN(227, "SPI1_IO_2"),
296*4882a593Smuzhiyun 	PINCTRL_PIN(228, "SPI1_IO_3"),
297*4882a593Smuzhiyun 	PINCTRL_PIN(229, "CPU_GP_0"),
298*4882a593Smuzhiyun 	PINCTRL_PIN(230, "SATA_DEVSLP_0"),
299*4882a593Smuzhiyun 	PINCTRL_PIN(231, "SATA_DEVSLP_1"),
300*4882a593Smuzhiyun 	PINCTRL_PIN(232, "GPPC_E_6"),
301*4882a593Smuzhiyun 	PINCTRL_PIN(233, "CPU_GP_1"),
302*4882a593Smuzhiyun 	PINCTRL_PIN(234, "SPI1_CS1B"),
303*4882a593Smuzhiyun 	PINCTRL_PIN(235, "USB2_OCB_0"),
304*4882a593Smuzhiyun 	PINCTRL_PIN(236, "SPI1_CSB"),
305*4882a593Smuzhiyun 	PINCTRL_PIN(237, "SPI1_CLK"),
306*4882a593Smuzhiyun 	PINCTRL_PIN(238, "SPI1_MISO_IO_1"),
307*4882a593Smuzhiyun 	PINCTRL_PIN(239, "SPI1_MOSI_IO_0"),
308*4882a593Smuzhiyun 	PINCTRL_PIN(240, "DDSP_HPD_A"),
309*4882a593Smuzhiyun 	PINCTRL_PIN(241, "ISH_GP_6"),
310*4882a593Smuzhiyun 	PINCTRL_PIN(242, "ISH_GP_7"),
311*4882a593Smuzhiyun 	PINCTRL_PIN(243, "GPPC_E_17"),
312*4882a593Smuzhiyun 	PINCTRL_PIN(244, "DDP1_CTRLCLK"),
313*4882a593Smuzhiyun 	PINCTRL_PIN(245, "DDP1_CTRLDATA"),
314*4882a593Smuzhiyun 	PINCTRL_PIN(246, "DDP2_CTRLCLK"),
315*4882a593Smuzhiyun 	PINCTRL_PIN(247, "DDP2_CTRLDATA"),
316*4882a593Smuzhiyun 	PINCTRL_PIN(248, "DDPA_CTRLCLK"),
317*4882a593Smuzhiyun 	PINCTRL_PIN(249, "DDPA_CTRLDATA"),
318*4882a593Smuzhiyun 	PINCTRL_PIN(250, "SPI1_CLK_LOOPBK"),
319*4882a593Smuzhiyun 	/* JTAG */
320*4882a593Smuzhiyun 	PINCTRL_PIN(251, "JTAG_TDO"),
321*4882a593Smuzhiyun 	PINCTRL_PIN(252, "JTAGX"),
322*4882a593Smuzhiyun 	PINCTRL_PIN(253, "PRDYB"),
323*4882a593Smuzhiyun 	PINCTRL_PIN(254, "PREQB"),
324*4882a593Smuzhiyun 	PINCTRL_PIN(255, "CPU_TRSTB"),
325*4882a593Smuzhiyun 	PINCTRL_PIN(256, "JTAG_TDI"),
326*4882a593Smuzhiyun 	PINCTRL_PIN(257, "JTAG_TMS"),
327*4882a593Smuzhiyun 	PINCTRL_PIN(258, "JTAG_TCK"),
328*4882a593Smuzhiyun 	PINCTRL_PIN(259, "DBG_PMODE"),
329*4882a593Smuzhiyun 	/* GPP_R */
330*4882a593Smuzhiyun 	PINCTRL_PIN(260, "HDA_BCLK"),
331*4882a593Smuzhiyun 	PINCTRL_PIN(261, "HDA_SYNC"),
332*4882a593Smuzhiyun 	PINCTRL_PIN(262, "HDA_SDO"),
333*4882a593Smuzhiyun 	PINCTRL_PIN(263, "HDA_SDI_0"),
334*4882a593Smuzhiyun 	PINCTRL_PIN(264, "HDA_RSTB"),
335*4882a593Smuzhiyun 	PINCTRL_PIN(265, "HDA_SDI_1"),
336*4882a593Smuzhiyun 	PINCTRL_PIN(266, "GPP_R_6"),
337*4882a593Smuzhiyun 	PINCTRL_PIN(267, "GPP_R_7"),
338*4882a593Smuzhiyun 	/* SPI */
339*4882a593Smuzhiyun 	PINCTRL_PIN(268, "SPI0_IO_2"),
340*4882a593Smuzhiyun 	PINCTRL_PIN(269, "SPI0_IO_3"),
341*4882a593Smuzhiyun 	PINCTRL_PIN(270, "SPI0_MOSI_IO_0"),
342*4882a593Smuzhiyun 	PINCTRL_PIN(271, "SPI0_MISO_IO_1"),
343*4882a593Smuzhiyun 	PINCTRL_PIN(272, "SPI0_TPM_CSB"),
344*4882a593Smuzhiyun 	PINCTRL_PIN(273, "SPI0_FLASH_0_CSB"),
345*4882a593Smuzhiyun 	PINCTRL_PIN(274, "SPI0_FLASH_1_CSB"),
346*4882a593Smuzhiyun 	PINCTRL_PIN(275, "SPI0_CLK"),
347*4882a593Smuzhiyun 	PINCTRL_PIN(276, "SPI0_CLK_LOOPBK"),
348*4882a593Smuzhiyun };
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun static const struct intel_padgroup tgllp_community0_gpps[] = {
351*4882a593Smuzhiyun 	TGL_GPP(0, 0, 25, 0),				/* GPP_B */
352*4882a593Smuzhiyun 	TGL_GPP(1, 26, 41, 32),				/* GPP_T */
353*4882a593Smuzhiyun 	TGL_GPP(2, 42, 66, 64),				/* GPP_A */
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun static const struct intel_padgroup tgllp_community1_gpps[] = {
357*4882a593Smuzhiyun 	TGL_GPP(0, 67, 74, 96),				/* GPP_S */
358*4882a593Smuzhiyun 	TGL_GPP(1, 75, 98, 128),			/* GPP_H */
359*4882a593Smuzhiyun 	TGL_GPP(2, 99, 119, 160),			/* GPP_D */
360*4882a593Smuzhiyun 	TGL_GPP(3, 120, 143, 192),			/* GPP_U */
361*4882a593Smuzhiyun 	TGL_GPP(4, 144, 170, 224),			/* vGPIO */
362*4882a593Smuzhiyun };
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun static const struct intel_padgroup tgllp_community4_gpps[] = {
365*4882a593Smuzhiyun 	TGL_GPP(0, 171, 194, 256),			/* GPP_C */
366*4882a593Smuzhiyun 	TGL_GPP(1, 195, 219, 288),			/* GPP_F */
367*4882a593Smuzhiyun 	TGL_GPP(2, 220, 225, INTEL_GPIO_BASE_NOMAP),	/* HVCMOS */
368*4882a593Smuzhiyun 	TGL_GPP(3, 226, 250, 320),			/* GPP_E */
369*4882a593Smuzhiyun 	TGL_GPP(4, 251, 259, INTEL_GPIO_BASE_NOMAP),	/* JTAG */
370*4882a593Smuzhiyun };
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun static const struct intel_padgroup tgllp_community5_gpps[] = {
373*4882a593Smuzhiyun 	TGL_GPP(0, 260, 267, 352),			/* GPP_R */
374*4882a593Smuzhiyun 	TGL_GPP(1, 268, 276, INTEL_GPIO_BASE_NOMAP),	/* SPI */
375*4882a593Smuzhiyun };
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun static const struct intel_community tgllp_communities[] = {
378*4882a593Smuzhiyun 	TGL_LP_COMMUNITY(0, 0, 66, tgllp_community0_gpps),
379*4882a593Smuzhiyun 	TGL_LP_COMMUNITY(1, 67, 170, tgllp_community1_gpps),
380*4882a593Smuzhiyun 	TGL_LP_COMMUNITY(2, 171, 259, tgllp_community4_gpps),
381*4882a593Smuzhiyun 	TGL_LP_COMMUNITY(3, 260, 276, tgllp_community5_gpps),
382*4882a593Smuzhiyun };
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun static const struct intel_pinctrl_soc_data tgllp_soc_data = {
385*4882a593Smuzhiyun 	.pins = tgllp_pins,
386*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(tgllp_pins),
387*4882a593Smuzhiyun 	.communities = tgllp_communities,
388*4882a593Smuzhiyun 	.ncommunities = ARRAY_SIZE(tgllp_communities),
389*4882a593Smuzhiyun };
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun /* Tiger Lake-H */
392*4882a593Smuzhiyun static const struct pinctrl_pin_desc tglh_pins[] = {
393*4882a593Smuzhiyun 	/* GPP_A */
394*4882a593Smuzhiyun 	PINCTRL_PIN(0, "SPI0_IO_2"),
395*4882a593Smuzhiyun 	PINCTRL_PIN(1, "SPI0_IO_3"),
396*4882a593Smuzhiyun 	PINCTRL_PIN(2, "SPI0_MOSI_IO_0"),
397*4882a593Smuzhiyun 	PINCTRL_PIN(3, "SPI0_MISO_IO_1"),
398*4882a593Smuzhiyun 	PINCTRL_PIN(4, "SPI0_TPM_CSB"),
399*4882a593Smuzhiyun 	PINCTRL_PIN(5, "SPI0_FLASH_0_CSB"),
400*4882a593Smuzhiyun 	PINCTRL_PIN(6, "SPI0_FLASH_1_CSB"),
401*4882a593Smuzhiyun 	PINCTRL_PIN(7, "SPI0_CLK"),
402*4882a593Smuzhiyun 	PINCTRL_PIN(8, "ESPI_IO_0"),
403*4882a593Smuzhiyun 	PINCTRL_PIN(9, "ESPI_IO_1"),
404*4882a593Smuzhiyun 	PINCTRL_PIN(10, "ESPI_IO_2"),
405*4882a593Smuzhiyun 	PINCTRL_PIN(11, "ESPI_IO_3"),
406*4882a593Smuzhiyun 	PINCTRL_PIN(12, "ESPI_CS0B"),
407*4882a593Smuzhiyun 	PINCTRL_PIN(13, "ESPI_CLK"),
408*4882a593Smuzhiyun 	PINCTRL_PIN(14, "ESPI_RESETB"),
409*4882a593Smuzhiyun 	PINCTRL_PIN(15, "ESPI_CS1B"),
410*4882a593Smuzhiyun 	PINCTRL_PIN(16, "ESPI_CS2B"),
411*4882a593Smuzhiyun 	PINCTRL_PIN(17, "ESPI_CS3B"),
412*4882a593Smuzhiyun 	PINCTRL_PIN(18, "ESPI_ALERT0B"),
413*4882a593Smuzhiyun 	PINCTRL_PIN(19, "ESPI_ALERT1B"),
414*4882a593Smuzhiyun 	PINCTRL_PIN(20, "ESPI_ALERT2B"),
415*4882a593Smuzhiyun 	PINCTRL_PIN(21, "ESPI_ALERT3B"),
416*4882a593Smuzhiyun 	PINCTRL_PIN(22, "GPPC_A_14"),
417*4882a593Smuzhiyun 	PINCTRL_PIN(23, "SPI0_CLK_LOOPBK"),
418*4882a593Smuzhiyun 	PINCTRL_PIN(24, "ESPI_CLK_LOOPBK"),
419*4882a593Smuzhiyun 	/* GPP_R */
420*4882a593Smuzhiyun 	PINCTRL_PIN(25, "HDA_BCLK"),
421*4882a593Smuzhiyun 	PINCTRL_PIN(26, "HDA_SYNC"),
422*4882a593Smuzhiyun 	PINCTRL_PIN(27, "HDA_SDO"),
423*4882a593Smuzhiyun 	PINCTRL_PIN(28, "HDA_SDI_0"),
424*4882a593Smuzhiyun 	PINCTRL_PIN(29, "HDA_RSTB"),
425*4882a593Smuzhiyun 	PINCTRL_PIN(30, "HDA_SDI_1"),
426*4882a593Smuzhiyun 	PINCTRL_PIN(31, "GPP_R_6"),
427*4882a593Smuzhiyun 	PINCTRL_PIN(32, "GPP_R_7"),
428*4882a593Smuzhiyun 	PINCTRL_PIN(33, "GPP_R_8"),
429*4882a593Smuzhiyun 	PINCTRL_PIN(34, "PCIE_LNK_DOWN"),
430*4882a593Smuzhiyun 	PINCTRL_PIN(35, "ISH_UART0_RTSB"),
431*4882a593Smuzhiyun 	PINCTRL_PIN(36, "SX_EXIT_HOLDOFFB"),
432*4882a593Smuzhiyun 	PINCTRL_PIN(37, "CLKOUT_48"),
433*4882a593Smuzhiyun 	PINCTRL_PIN(38, "ISH_GP_7"),
434*4882a593Smuzhiyun 	PINCTRL_PIN(39, "ISH_GP_0"),
435*4882a593Smuzhiyun 	PINCTRL_PIN(40, "ISH_GP_1"),
436*4882a593Smuzhiyun 	PINCTRL_PIN(41, "ISH_GP_2"),
437*4882a593Smuzhiyun 	PINCTRL_PIN(42, "ISH_GP_3"),
438*4882a593Smuzhiyun 	PINCTRL_PIN(43, "ISH_GP_4"),
439*4882a593Smuzhiyun 	PINCTRL_PIN(44, "ISH_GP_5"),
440*4882a593Smuzhiyun 	/* GPP_B */
441*4882a593Smuzhiyun 	PINCTRL_PIN(45, "GSPI0_CS1B"),
442*4882a593Smuzhiyun 	PINCTRL_PIN(46, "GSPI1_CS1B"),
443*4882a593Smuzhiyun 	PINCTRL_PIN(47, "VRALERTB"),
444*4882a593Smuzhiyun 	PINCTRL_PIN(48, "CPU_GP_2"),
445*4882a593Smuzhiyun 	PINCTRL_PIN(49, "CPU_GP_3"),
446*4882a593Smuzhiyun 	PINCTRL_PIN(50, "SRCCLKREQB_0"),
447*4882a593Smuzhiyun 	PINCTRL_PIN(51, "SRCCLKREQB_1"),
448*4882a593Smuzhiyun 	PINCTRL_PIN(52, "SRCCLKREQB_2"),
449*4882a593Smuzhiyun 	PINCTRL_PIN(53, "SRCCLKREQB_3"),
450*4882a593Smuzhiyun 	PINCTRL_PIN(54, "SRCCLKREQB_4"),
451*4882a593Smuzhiyun 	PINCTRL_PIN(55, "SRCCLKREQB_5"),
452*4882a593Smuzhiyun 	PINCTRL_PIN(56, "I2S_MCLK"),
453*4882a593Smuzhiyun 	PINCTRL_PIN(57, "SLP_S0B"),
454*4882a593Smuzhiyun 	PINCTRL_PIN(58, "PLTRSTB"),
455*4882a593Smuzhiyun 	PINCTRL_PIN(59, "SPKR"),
456*4882a593Smuzhiyun 	PINCTRL_PIN(60, "GSPI0_CS0B"),
457*4882a593Smuzhiyun 	PINCTRL_PIN(61, "GSPI0_CLK"),
458*4882a593Smuzhiyun 	PINCTRL_PIN(62, "GSPI0_MISO"),
459*4882a593Smuzhiyun 	PINCTRL_PIN(63, "GSPI0_MOSI"),
460*4882a593Smuzhiyun 	PINCTRL_PIN(64, "GSPI1_CS0B"),
461*4882a593Smuzhiyun 	PINCTRL_PIN(65, "GSPI1_CLK"),
462*4882a593Smuzhiyun 	PINCTRL_PIN(66, "GSPI1_MISO"),
463*4882a593Smuzhiyun 	PINCTRL_PIN(67, "GSPI1_MOSI"),
464*4882a593Smuzhiyun 	PINCTRL_PIN(68, "SML1ALERTB"),
465*4882a593Smuzhiyun 	PINCTRL_PIN(69, "GSPI0_CLK_LOOPBK"),
466*4882a593Smuzhiyun 	PINCTRL_PIN(70, "GSPI1_CLK_LOOPBK"),
467*4882a593Smuzhiyun 	/* vGPIO_0 */
468*4882a593Smuzhiyun 	PINCTRL_PIN(71, "ESPI_USB_OCB_0"),
469*4882a593Smuzhiyun 	PINCTRL_PIN(72, "ESPI_USB_OCB_1"),
470*4882a593Smuzhiyun 	PINCTRL_PIN(73, "ESPI_USB_OCB_2"),
471*4882a593Smuzhiyun 	PINCTRL_PIN(74, "ESPI_USB_OCB_3"),
472*4882a593Smuzhiyun 	PINCTRL_PIN(75, "USB_CPU_OCB_0"),
473*4882a593Smuzhiyun 	PINCTRL_PIN(76, "USB_CPU_OCB_1"),
474*4882a593Smuzhiyun 	PINCTRL_PIN(77, "USB_CPU_OCB_2"),
475*4882a593Smuzhiyun 	PINCTRL_PIN(78, "USB_CPU_OCB_3"),
476*4882a593Smuzhiyun 	/* GPP_D */
477*4882a593Smuzhiyun 	PINCTRL_PIN(79, "SPI1_CSB"),
478*4882a593Smuzhiyun 	PINCTRL_PIN(80, "SPI1_CLK"),
479*4882a593Smuzhiyun 	PINCTRL_PIN(81, "SPI1_MISO_IO_1"),
480*4882a593Smuzhiyun 	PINCTRL_PIN(82, "SPI1_MOSI_IO_0"),
481*4882a593Smuzhiyun 	PINCTRL_PIN(83, "SML1CLK"),
482*4882a593Smuzhiyun 	PINCTRL_PIN(84, "I2S2_SFRM"),
483*4882a593Smuzhiyun 	PINCTRL_PIN(85, "I2S2_TXD"),
484*4882a593Smuzhiyun 	PINCTRL_PIN(86, "I2S2_RXD"),
485*4882a593Smuzhiyun 	PINCTRL_PIN(87, "I2S2_SCLK"),
486*4882a593Smuzhiyun 	PINCTRL_PIN(88, "SML0CLK"),
487*4882a593Smuzhiyun 	PINCTRL_PIN(89, "SML0DATA"),
488*4882a593Smuzhiyun 	PINCTRL_PIN(90, "GPP_D_11"),
489*4882a593Smuzhiyun 	PINCTRL_PIN(91, "ISH_UART0_CTSB"),
490*4882a593Smuzhiyun 	PINCTRL_PIN(92, "SPI1_IO_2"),
491*4882a593Smuzhiyun 	PINCTRL_PIN(93, "SPI1_IO_3"),
492*4882a593Smuzhiyun 	PINCTRL_PIN(94, "SML1DATA"),
493*4882a593Smuzhiyun 	PINCTRL_PIN(95, "GSPI3_CS0B"),
494*4882a593Smuzhiyun 	PINCTRL_PIN(96, "GSPI3_CLK"),
495*4882a593Smuzhiyun 	PINCTRL_PIN(97, "GSPI3_MISO"),
496*4882a593Smuzhiyun 	PINCTRL_PIN(98, "GSPI3_MOSI"),
497*4882a593Smuzhiyun 	PINCTRL_PIN(99, "UART3_RXD"),
498*4882a593Smuzhiyun 	PINCTRL_PIN(100, "UART3_TXD"),
499*4882a593Smuzhiyun 	PINCTRL_PIN(101, "UART3_RTSB"),
500*4882a593Smuzhiyun 	PINCTRL_PIN(102, "UART3_CTSB"),
501*4882a593Smuzhiyun 	PINCTRL_PIN(103, "SPI1_CLK_LOOPBK"),
502*4882a593Smuzhiyun 	PINCTRL_PIN(104, "GSPI3_CLK_LOOPBK"),
503*4882a593Smuzhiyun 	/* GPP_C */
504*4882a593Smuzhiyun 	PINCTRL_PIN(105, "SMBCLK"),
505*4882a593Smuzhiyun 	PINCTRL_PIN(106, "SMBDATA"),
506*4882a593Smuzhiyun 	PINCTRL_PIN(107, "SMBALERTB"),
507*4882a593Smuzhiyun 	PINCTRL_PIN(108, "ISH_UART0_RXD"),
508*4882a593Smuzhiyun 	PINCTRL_PIN(109, "ISH_UART0_TXD"),
509*4882a593Smuzhiyun 	PINCTRL_PIN(110, "SML0ALERTB"),
510*4882a593Smuzhiyun 	PINCTRL_PIN(111, "ISH_I2C2_SDA"),
511*4882a593Smuzhiyun 	PINCTRL_PIN(112, "ISH_I2C2_SCL"),
512*4882a593Smuzhiyun 	PINCTRL_PIN(113, "UART0_RXD"),
513*4882a593Smuzhiyun 	PINCTRL_PIN(114, "UART0_TXD"),
514*4882a593Smuzhiyun 	PINCTRL_PIN(115, "UART0_RTSB"),
515*4882a593Smuzhiyun 	PINCTRL_PIN(116, "UART0_CTSB"),
516*4882a593Smuzhiyun 	PINCTRL_PIN(117, "UART1_RXD"),
517*4882a593Smuzhiyun 	PINCTRL_PIN(118, "UART1_TXD"),
518*4882a593Smuzhiyun 	PINCTRL_PIN(119, "UART1_RTSB"),
519*4882a593Smuzhiyun 	PINCTRL_PIN(120, "UART1_CTSB"),
520*4882a593Smuzhiyun 	PINCTRL_PIN(121, "I2C0_SDA"),
521*4882a593Smuzhiyun 	PINCTRL_PIN(122, "I2C0_SCL"),
522*4882a593Smuzhiyun 	PINCTRL_PIN(123, "I2C1_SDA"),
523*4882a593Smuzhiyun 	PINCTRL_PIN(124, "I2C1_SCL"),
524*4882a593Smuzhiyun 	PINCTRL_PIN(125, "UART2_RXD"),
525*4882a593Smuzhiyun 	PINCTRL_PIN(126, "UART2_TXD"),
526*4882a593Smuzhiyun 	PINCTRL_PIN(127, "UART2_RTSB"),
527*4882a593Smuzhiyun 	PINCTRL_PIN(128, "UART2_CTSB"),
528*4882a593Smuzhiyun 	/* GPP_S */
529*4882a593Smuzhiyun 	PINCTRL_PIN(129, "SNDW1_CLK"),
530*4882a593Smuzhiyun 	PINCTRL_PIN(130, "SNDW1_DATA"),
531*4882a593Smuzhiyun 	PINCTRL_PIN(131, "SNDW2_CLK"),
532*4882a593Smuzhiyun 	PINCTRL_PIN(132, "SNDW2_DATA"),
533*4882a593Smuzhiyun 	PINCTRL_PIN(133, "SNDW3_CLK"),
534*4882a593Smuzhiyun 	PINCTRL_PIN(134, "SNDW3_DATA"),
535*4882a593Smuzhiyun 	PINCTRL_PIN(135, "SNDW4_CLK"),
536*4882a593Smuzhiyun 	PINCTRL_PIN(136, "SNDW4_DATA"),
537*4882a593Smuzhiyun 	/* GPP_G */
538*4882a593Smuzhiyun 	PINCTRL_PIN(137, "DDPA_CTRLCLK"),
539*4882a593Smuzhiyun 	PINCTRL_PIN(138, "DDPA_CTRLDATA"),
540*4882a593Smuzhiyun 	PINCTRL_PIN(139, "DNX_FORCE_RELOAD"),
541*4882a593Smuzhiyun 	PINCTRL_PIN(140, "GMII_MDC_0"),
542*4882a593Smuzhiyun 	PINCTRL_PIN(141, "GMII_MDIO_0"),
543*4882a593Smuzhiyun 	PINCTRL_PIN(142, "SLP_DRAMB"),
544*4882a593Smuzhiyun 	PINCTRL_PIN(143, "GPPC_G_6"),
545*4882a593Smuzhiyun 	PINCTRL_PIN(144, "GPPC_G_7"),
546*4882a593Smuzhiyun 	PINCTRL_PIN(145, "ISH_SPI_CSB"),
547*4882a593Smuzhiyun 	PINCTRL_PIN(146, "ISH_SPI_CLK"),
548*4882a593Smuzhiyun 	PINCTRL_PIN(147, "ISH_SPI_MISO"),
549*4882a593Smuzhiyun 	PINCTRL_PIN(148, "ISH_SPI_MOSI"),
550*4882a593Smuzhiyun 	PINCTRL_PIN(149, "DDP1_CTRLCLK"),
551*4882a593Smuzhiyun 	PINCTRL_PIN(150, "DDP1_CTRLDATA"),
552*4882a593Smuzhiyun 	PINCTRL_PIN(151, "DDP2_CTRLCLK"),
553*4882a593Smuzhiyun 	PINCTRL_PIN(152, "DDP2_CTRLDATA"),
554*4882a593Smuzhiyun 	PINCTRL_PIN(153, "GSPI2_CLK_LOOPBK"),
555*4882a593Smuzhiyun 	/* vGPIO */
556*4882a593Smuzhiyun 	PINCTRL_PIN(154, "CNV_BTEN"),
557*4882a593Smuzhiyun 	PINCTRL_PIN(155, "CNV_BT_HOST_WAKEB"),
558*4882a593Smuzhiyun 	PINCTRL_PIN(156, "CNV_BT_IF_SELECT"),
559*4882a593Smuzhiyun 	PINCTRL_PIN(157, "vCNV_BT_UART_TXD"),
560*4882a593Smuzhiyun 	PINCTRL_PIN(158, "vCNV_BT_UART_RXD"),
561*4882a593Smuzhiyun 	PINCTRL_PIN(159, "vCNV_BT_UART_CTS_B"),
562*4882a593Smuzhiyun 	PINCTRL_PIN(160, "vCNV_BT_UART_RTS_B"),
563*4882a593Smuzhiyun 	PINCTRL_PIN(161, "vCNV_MFUART1_TXD"),
564*4882a593Smuzhiyun 	PINCTRL_PIN(162, "vCNV_MFUART1_RXD"),
565*4882a593Smuzhiyun 	PINCTRL_PIN(163, "vCNV_MFUART1_CTS_B"),
566*4882a593Smuzhiyun 	PINCTRL_PIN(164, "vCNV_MFUART1_RTS_B"),
567*4882a593Smuzhiyun 	PINCTRL_PIN(165, "vUART0_TXD"),
568*4882a593Smuzhiyun 	PINCTRL_PIN(166, "vUART0_RXD"),
569*4882a593Smuzhiyun 	PINCTRL_PIN(167, "vUART0_CTS_B"),
570*4882a593Smuzhiyun 	PINCTRL_PIN(168, "vUART0_RTS_B"),
571*4882a593Smuzhiyun 	PINCTRL_PIN(169, "vISH_UART0_TXD"),
572*4882a593Smuzhiyun 	PINCTRL_PIN(170, "vISH_UART0_RXD"),
573*4882a593Smuzhiyun 	PINCTRL_PIN(171, "vISH_UART0_CTS_B"),
574*4882a593Smuzhiyun 	PINCTRL_PIN(172, "vISH_UART0_RTS_B"),
575*4882a593Smuzhiyun 	PINCTRL_PIN(173, "vCNV_BT_I2S_BCLK"),
576*4882a593Smuzhiyun 	PINCTRL_PIN(174, "vCNV_BT_I2S_WS_SYNC"),
577*4882a593Smuzhiyun 	PINCTRL_PIN(175, "vCNV_BT_I2S_SDO"),
578*4882a593Smuzhiyun 	PINCTRL_PIN(176, "vCNV_BT_I2S_SDI"),
579*4882a593Smuzhiyun 	PINCTRL_PIN(177, "vI2S2_SCLK"),
580*4882a593Smuzhiyun 	PINCTRL_PIN(178, "vI2S2_SFRM"),
581*4882a593Smuzhiyun 	PINCTRL_PIN(179, "vI2S2_TXD"),
582*4882a593Smuzhiyun 	PINCTRL_PIN(180, "vI2S2_RXD"),
583*4882a593Smuzhiyun 	/* GPP_E */
584*4882a593Smuzhiyun 	PINCTRL_PIN(181, "SATAXPCIE_0"),
585*4882a593Smuzhiyun 	PINCTRL_PIN(182, "SATAXPCIE_1"),
586*4882a593Smuzhiyun 	PINCTRL_PIN(183, "SATAXPCIE_2"),
587*4882a593Smuzhiyun 	PINCTRL_PIN(184, "CPU_GP_0"),
588*4882a593Smuzhiyun 	PINCTRL_PIN(185, "SATA_DEVSLP_0"),
589*4882a593Smuzhiyun 	PINCTRL_PIN(186, "SATA_DEVSLP_1"),
590*4882a593Smuzhiyun 	PINCTRL_PIN(187, "SATA_DEVSLP_2"),
591*4882a593Smuzhiyun 	PINCTRL_PIN(188, "CPU_GP_1"),
592*4882a593Smuzhiyun 	PINCTRL_PIN(189, "SATA_LEDB"),
593*4882a593Smuzhiyun 	PINCTRL_PIN(190, "USB2_OCB_0"),
594*4882a593Smuzhiyun 	PINCTRL_PIN(191, "USB2_OCB_1"),
595*4882a593Smuzhiyun 	PINCTRL_PIN(192, "USB2_OCB_2"),
596*4882a593Smuzhiyun 	PINCTRL_PIN(193, "USB2_OCB_3"),
597*4882a593Smuzhiyun 	/* GPP_F */
598*4882a593Smuzhiyun 	PINCTRL_PIN(194, "SATAXPCIE_3"),
599*4882a593Smuzhiyun 	PINCTRL_PIN(195, "SATAXPCIE_4"),
600*4882a593Smuzhiyun 	PINCTRL_PIN(196, "SATAXPCIE_5"),
601*4882a593Smuzhiyun 	PINCTRL_PIN(197, "SATAXPCIE_6"),
602*4882a593Smuzhiyun 	PINCTRL_PIN(198, "SATAXPCIE_7"),
603*4882a593Smuzhiyun 	PINCTRL_PIN(199, "SATA_DEVSLP_3"),
604*4882a593Smuzhiyun 	PINCTRL_PIN(200, "SATA_DEVSLP_4"),
605*4882a593Smuzhiyun 	PINCTRL_PIN(201, "SATA_DEVSLP_5"),
606*4882a593Smuzhiyun 	PINCTRL_PIN(202, "SATA_DEVSLP_6"),
607*4882a593Smuzhiyun 	PINCTRL_PIN(203, "SATA_DEVSLP_7"),
608*4882a593Smuzhiyun 	PINCTRL_PIN(204, "SATA_SCLOCK"),
609*4882a593Smuzhiyun 	PINCTRL_PIN(205, "SATA_SLOAD"),
610*4882a593Smuzhiyun 	PINCTRL_PIN(206, "SATA_SDATAOUT1"),
611*4882a593Smuzhiyun 	PINCTRL_PIN(207, "SATA_SDATAOUT0"),
612*4882a593Smuzhiyun 	PINCTRL_PIN(208, "PS_ONB"),
613*4882a593Smuzhiyun 	PINCTRL_PIN(209, "M2_SKT2_CFG_0"),
614*4882a593Smuzhiyun 	PINCTRL_PIN(210, "M2_SKT2_CFG_1"),
615*4882a593Smuzhiyun 	PINCTRL_PIN(211, "M2_SKT2_CFG_2"),
616*4882a593Smuzhiyun 	PINCTRL_PIN(212, "M2_SKT2_CFG_3"),
617*4882a593Smuzhiyun 	PINCTRL_PIN(213, "L_VDDEN"),
618*4882a593Smuzhiyun 	PINCTRL_PIN(214, "L_BKLTEN"),
619*4882a593Smuzhiyun 	PINCTRL_PIN(215, "L_BKLTCTL"),
620*4882a593Smuzhiyun 	PINCTRL_PIN(216, "VNN_CTRL"),
621*4882a593Smuzhiyun 	PINCTRL_PIN(217, "GPP_F_23"),
622*4882a593Smuzhiyun 	/* GPP_H */
623*4882a593Smuzhiyun 	PINCTRL_PIN(218, "SRCCLKREQB_6"),
624*4882a593Smuzhiyun 	PINCTRL_PIN(219, "SRCCLKREQB_7"),
625*4882a593Smuzhiyun 	PINCTRL_PIN(220, "SRCCLKREQB_8"),
626*4882a593Smuzhiyun 	PINCTRL_PIN(221, "SRCCLKREQB_9"),
627*4882a593Smuzhiyun 	PINCTRL_PIN(222, "SRCCLKREQB_10"),
628*4882a593Smuzhiyun 	PINCTRL_PIN(223, "SRCCLKREQB_11"),
629*4882a593Smuzhiyun 	PINCTRL_PIN(224, "SRCCLKREQB_12"),
630*4882a593Smuzhiyun 	PINCTRL_PIN(225, "SRCCLKREQB_13"),
631*4882a593Smuzhiyun 	PINCTRL_PIN(226, "SRCCLKREQB_14"),
632*4882a593Smuzhiyun 	PINCTRL_PIN(227, "SRCCLKREQB_15"),
633*4882a593Smuzhiyun 	PINCTRL_PIN(228, "SML2CLK"),
634*4882a593Smuzhiyun 	PINCTRL_PIN(229, "SML2DATA"),
635*4882a593Smuzhiyun 	PINCTRL_PIN(230, "SML2ALERTB"),
636*4882a593Smuzhiyun 	PINCTRL_PIN(231, "SML3CLK"),
637*4882a593Smuzhiyun 	PINCTRL_PIN(232, "SML3DATA"),
638*4882a593Smuzhiyun 	PINCTRL_PIN(233, "SML3ALERTB"),
639*4882a593Smuzhiyun 	PINCTRL_PIN(234, "SML4CLK"),
640*4882a593Smuzhiyun 	PINCTRL_PIN(235, "SML4DATA"),
641*4882a593Smuzhiyun 	PINCTRL_PIN(236, "SML4ALERTB"),
642*4882a593Smuzhiyun 	PINCTRL_PIN(237, "ISH_I2C0_SDA"),
643*4882a593Smuzhiyun 	PINCTRL_PIN(238, "ISH_I2C0_SCL"),
644*4882a593Smuzhiyun 	PINCTRL_PIN(239, "ISH_I2C1_SDA"),
645*4882a593Smuzhiyun 	PINCTRL_PIN(240, "ISH_I2C1_SCL"),
646*4882a593Smuzhiyun 	PINCTRL_PIN(241, "TIME_SYNC_0"),
647*4882a593Smuzhiyun 	/* GPP_J */
648*4882a593Smuzhiyun 	PINCTRL_PIN(242, "CNV_PA_BLANKING"),
649*4882a593Smuzhiyun 	PINCTRL_PIN(243, "CPU_C10_GATEB"),
650*4882a593Smuzhiyun 	PINCTRL_PIN(244, "CNV_BRI_DT"),
651*4882a593Smuzhiyun 	PINCTRL_PIN(245, "CNV_BRI_RSP"),
652*4882a593Smuzhiyun 	PINCTRL_PIN(246, "CNV_RGI_DT"),
653*4882a593Smuzhiyun 	PINCTRL_PIN(247, "CNV_RGI_RSP"),
654*4882a593Smuzhiyun 	PINCTRL_PIN(248, "CNV_MFUART2_RXD"),
655*4882a593Smuzhiyun 	PINCTRL_PIN(249, "CNV_MFUART2_TXD"),
656*4882a593Smuzhiyun 	PINCTRL_PIN(250, "GPP_J_8"),
657*4882a593Smuzhiyun 	PINCTRL_PIN(251, "GPP_J_9"),
658*4882a593Smuzhiyun 	/* GPP_K */
659*4882a593Smuzhiyun 	PINCTRL_PIN(252, "GSXDOUT"),
660*4882a593Smuzhiyun 	PINCTRL_PIN(253, "GSXSLOAD"),
661*4882a593Smuzhiyun 	PINCTRL_PIN(254, "GSXDIN"),
662*4882a593Smuzhiyun 	PINCTRL_PIN(255, "GSXSRESETB"),
663*4882a593Smuzhiyun 	PINCTRL_PIN(256, "GSXCLK"),
664*4882a593Smuzhiyun 	PINCTRL_PIN(257, "ADR_COMPLETE"),
665*4882a593Smuzhiyun 	PINCTRL_PIN(258, "DDSP_HPD_A"),
666*4882a593Smuzhiyun 	PINCTRL_PIN(259, "DDSP_HPD_B"),
667*4882a593Smuzhiyun 	PINCTRL_PIN(260, "CORE_VID_0"),
668*4882a593Smuzhiyun 	PINCTRL_PIN(261, "CORE_VID_1"),
669*4882a593Smuzhiyun 	PINCTRL_PIN(262, "DDSP_HPD_C"),
670*4882a593Smuzhiyun 	PINCTRL_PIN(263, "GPP_K_11"),
671*4882a593Smuzhiyun 	PINCTRL_PIN(264, "SYS_PWROK"),
672*4882a593Smuzhiyun 	PINCTRL_PIN(265, "SYS_RESETB"),
673*4882a593Smuzhiyun 	PINCTRL_PIN(266, "MLK_RSTB"),
674*4882a593Smuzhiyun 	/* GPP_I */
675*4882a593Smuzhiyun 	PINCTRL_PIN(267, "PMCALERTB"),
676*4882a593Smuzhiyun 	PINCTRL_PIN(268, "DDSP_HPD_1"),
677*4882a593Smuzhiyun 	PINCTRL_PIN(269, "DDSP_HPD_2"),
678*4882a593Smuzhiyun 	PINCTRL_PIN(270, "DDSP_HPD_3"),
679*4882a593Smuzhiyun 	PINCTRL_PIN(271, "DDSP_HPD_4"),
680*4882a593Smuzhiyun 	PINCTRL_PIN(272, "DDPB_CTRLCLK"),
681*4882a593Smuzhiyun 	PINCTRL_PIN(273, "DDPB_CTRLDATA"),
682*4882a593Smuzhiyun 	PINCTRL_PIN(274, "DDPC_CTRLCLK"),
683*4882a593Smuzhiyun 	PINCTRL_PIN(275, "DDPC_CTRLDATA"),
684*4882a593Smuzhiyun 	PINCTRL_PIN(276, "FUSA_DIAGTEST_EN"),
685*4882a593Smuzhiyun 	PINCTRL_PIN(277, "FUSA_DIAGTEST_MODE"),
686*4882a593Smuzhiyun 	PINCTRL_PIN(278, "USB2_OCB_4"),
687*4882a593Smuzhiyun 	PINCTRL_PIN(279, "USB2_OCB_5"),
688*4882a593Smuzhiyun 	PINCTRL_PIN(280, "USB2_OCB_6"),
689*4882a593Smuzhiyun 	PINCTRL_PIN(281, "USB2_OCB_7"),
690*4882a593Smuzhiyun 	/* JTAG */
691*4882a593Smuzhiyun 	PINCTRL_PIN(282, "JTAG_TDO"),
692*4882a593Smuzhiyun 	PINCTRL_PIN(283, "JTAGX"),
693*4882a593Smuzhiyun 	PINCTRL_PIN(284, "PRDYB"),
694*4882a593Smuzhiyun 	PINCTRL_PIN(285, "PREQB"),
695*4882a593Smuzhiyun 	PINCTRL_PIN(286, "JTAG_TDI"),
696*4882a593Smuzhiyun 	PINCTRL_PIN(287, "JTAG_TMS"),
697*4882a593Smuzhiyun 	PINCTRL_PIN(288, "JTAG_TCK"),
698*4882a593Smuzhiyun 	PINCTRL_PIN(289, "DBG_PMODE"),
699*4882a593Smuzhiyun 	PINCTRL_PIN(290, "CPU_TRSTB"),
700*4882a593Smuzhiyun };
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun static const struct intel_padgroup tglh_community0_gpps[] = {
703*4882a593Smuzhiyun 	TGL_GPP(0, 0, 24, 0),				/* GPP_A */
704*4882a593Smuzhiyun 	TGL_GPP(1, 25, 44, 32),				/* GPP_R */
705*4882a593Smuzhiyun 	TGL_GPP(2, 45, 70, 64),				/* GPP_B */
706*4882a593Smuzhiyun 	TGL_GPP(3, 71, 78, 96),				/* vGPIO_0 */
707*4882a593Smuzhiyun };
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun static const struct intel_padgroup tglh_community1_gpps[] = {
710*4882a593Smuzhiyun 	TGL_GPP(0, 79, 104, 128),			/* GPP_D */
711*4882a593Smuzhiyun 	TGL_GPP(1, 105, 128, 160),			/* GPP_C */
712*4882a593Smuzhiyun 	TGL_GPP(2, 129, 136, 192),			/* GPP_S */
713*4882a593Smuzhiyun 	TGL_GPP(3, 137, 153, 224),			/* GPP_G */
714*4882a593Smuzhiyun 	TGL_GPP(4, 154, 180, 256),			/* vGPIO */
715*4882a593Smuzhiyun };
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun static const struct intel_padgroup tglh_community3_gpps[] = {
718*4882a593Smuzhiyun 	TGL_GPP(0, 181, 193, 288),			/* GPP_E */
719*4882a593Smuzhiyun 	TGL_GPP(1, 194, 217, 320),			/* GPP_F */
720*4882a593Smuzhiyun };
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun static const struct intel_padgroup tglh_community4_gpps[] = {
723*4882a593Smuzhiyun 	TGL_GPP(0, 218, 241, 352),			/* GPP_H */
724*4882a593Smuzhiyun 	TGL_GPP(1, 242, 251, 384),			/* GPP_J */
725*4882a593Smuzhiyun 	TGL_GPP(2, 252, 266, 416),			/* GPP_K */
726*4882a593Smuzhiyun };
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun static const struct intel_padgroup tglh_community5_gpps[] = {
729*4882a593Smuzhiyun 	TGL_GPP(0, 267, 281, 448),			/* GPP_I */
730*4882a593Smuzhiyun 	TGL_GPP(1, 282, 290, INTEL_GPIO_BASE_NOMAP),	/* JTAG */
731*4882a593Smuzhiyun };
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun static const struct intel_community tglh_communities[] = {
734*4882a593Smuzhiyun 	TGL_H_COMMUNITY(0, 0, 78, tglh_community0_gpps),
735*4882a593Smuzhiyun 	TGL_H_COMMUNITY(1, 79, 180, tglh_community1_gpps),
736*4882a593Smuzhiyun 	TGL_H_COMMUNITY(2, 181, 217, tglh_community3_gpps),
737*4882a593Smuzhiyun 	TGL_H_COMMUNITY(3, 218, 266, tglh_community4_gpps),
738*4882a593Smuzhiyun 	TGL_H_COMMUNITY(4, 267, 290, tglh_community5_gpps),
739*4882a593Smuzhiyun };
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun static const struct intel_pinctrl_soc_data tglh_soc_data = {
742*4882a593Smuzhiyun 	.pins = tglh_pins,
743*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(tglh_pins),
744*4882a593Smuzhiyun 	.communities = tglh_communities,
745*4882a593Smuzhiyun 	.ncommunities = ARRAY_SIZE(tglh_communities),
746*4882a593Smuzhiyun };
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun static const struct acpi_device_id tgl_pinctrl_acpi_match[] = {
749*4882a593Smuzhiyun 	{ "INT34C5", (kernel_ulong_t)&tgllp_soc_data },
750*4882a593Smuzhiyun 	{ "INT34C6", (kernel_ulong_t)&tglh_soc_data },
751*4882a593Smuzhiyun 	{ }
752*4882a593Smuzhiyun };
753*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, tgl_pinctrl_acpi_match);
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun static INTEL_PINCTRL_PM_OPS(tgl_pinctrl_pm_ops);
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun static struct platform_driver tgl_pinctrl_driver = {
758*4882a593Smuzhiyun 	.probe = intel_pinctrl_probe_by_hid,
759*4882a593Smuzhiyun 	.driver = {
760*4882a593Smuzhiyun 		.name = "tigerlake-pinctrl",
761*4882a593Smuzhiyun 		.acpi_match_table = tgl_pinctrl_acpi_match,
762*4882a593Smuzhiyun 		.pm = &tgl_pinctrl_pm_ops,
763*4882a593Smuzhiyun 	},
764*4882a593Smuzhiyun };
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun module_platform_driver(tgl_pinctrl_driver);
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun MODULE_AUTHOR("Andy Shevchenko <andriy.shevchenko@linux.intel.com>");
769*4882a593Smuzhiyun MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>");
770*4882a593Smuzhiyun MODULE_DESCRIPTION("Intel Tiger Lake PCH pinctrl/GPIO driver");
771*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
772