1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Intel Sunrisepoint PCH pinctrl/GPIO driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2015, Intel Corporation
6*4882a593Smuzhiyun * Authors: Mathias Nyman <mathias.nyman@linux.intel.com>
7*4882a593Smuzhiyun * Mika Westerberg <mika.westerberg@linux.intel.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "pinctrl-intel.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define SPT_PAD_OWN 0x020
19*4882a593Smuzhiyun #define SPT_H_PADCFGLOCK 0x090
20*4882a593Smuzhiyun #define SPT_LP_PADCFGLOCK 0x0a0
21*4882a593Smuzhiyun #define SPT_HOSTSW_OWN 0x0d0
22*4882a593Smuzhiyun #define SPT_GPI_IS 0x100
23*4882a593Smuzhiyun #define SPT_GPI_IE 0x120
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define SPT_COMMUNITY(b, s, e, pl, gs, gn, g, n) \
26*4882a593Smuzhiyun { \
27*4882a593Smuzhiyun .barno = (b), \
28*4882a593Smuzhiyun .padown_offset = SPT_PAD_OWN, \
29*4882a593Smuzhiyun .padcfglock_offset = (pl), \
30*4882a593Smuzhiyun .hostown_offset = SPT_HOSTSW_OWN, \
31*4882a593Smuzhiyun .is_offset = SPT_GPI_IS, \
32*4882a593Smuzhiyun .ie_offset = SPT_GPI_IE, \
33*4882a593Smuzhiyun .gpp_size = (gs), \
34*4882a593Smuzhiyun .gpp_num_padown_regs = (gn), \
35*4882a593Smuzhiyun .pin_base = (s), \
36*4882a593Smuzhiyun .npins = ((e) - (s) + 1), \
37*4882a593Smuzhiyun .gpps = (g), \
38*4882a593Smuzhiyun .ngpps = (n), \
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define SPT_LP_COMMUNITY(b, s, e) \
42*4882a593Smuzhiyun SPT_COMMUNITY(b, s, e, SPT_LP_PADCFGLOCK, 24, 4, NULL, 0)
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define SPT_H_GPP(r, s, e, g) \
45*4882a593Smuzhiyun { \
46*4882a593Smuzhiyun .reg_num = (r), \
47*4882a593Smuzhiyun .base = (s), \
48*4882a593Smuzhiyun .size = ((e) - (s) + 1), \
49*4882a593Smuzhiyun .gpio_base = (g), \
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define SPT_H_COMMUNITY(b, s, e, g) \
53*4882a593Smuzhiyun SPT_COMMUNITY(b, s, e, SPT_H_PADCFGLOCK, 0, 0, g, ARRAY_SIZE(g))
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /* Sunrisepoint-LP */
56*4882a593Smuzhiyun static const struct pinctrl_pin_desc sptlp_pins[] = {
57*4882a593Smuzhiyun /* GPP_A */
58*4882a593Smuzhiyun PINCTRL_PIN(0, "RCINB"),
59*4882a593Smuzhiyun PINCTRL_PIN(1, "LAD_0"),
60*4882a593Smuzhiyun PINCTRL_PIN(2, "LAD_1"),
61*4882a593Smuzhiyun PINCTRL_PIN(3, "LAD_2"),
62*4882a593Smuzhiyun PINCTRL_PIN(4, "LAD_3"),
63*4882a593Smuzhiyun PINCTRL_PIN(5, "LFRAMEB"),
64*4882a593Smuzhiyun PINCTRL_PIN(6, "SERIQ"),
65*4882a593Smuzhiyun PINCTRL_PIN(7, "PIRQAB"),
66*4882a593Smuzhiyun PINCTRL_PIN(8, "CLKRUNB"),
67*4882a593Smuzhiyun PINCTRL_PIN(9, "CLKOUT_LPC_0"),
68*4882a593Smuzhiyun PINCTRL_PIN(10, "CLKOUT_LPC_1"),
69*4882a593Smuzhiyun PINCTRL_PIN(11, "PMEB"),
70*4882a593Smuzhiyun PINCTRL_PIN(12, "BM_BUSYB"),
71*4882a593Smuzhiyun PINCTRL_PIN(13, "SUSWARNB_SUS_PWRDNACK"),
72*4882a593Smuzhiyun PINCTRL_PIN(14, "SUS_STATB"),
73*4882a593Smuzhiyun PINCTRL_PIN(15, "SUSACKB"),
74*4882a593Smuzhiyun PINCTRL_PIN(16, "SD_1P8_SEL"),
75*4882a593Smuzhiyun PINCTRL_PIN(17, "SD_PWR_EN_B"),
76*4882a593Smuzhiyun PINCTRL_PIN(18, "ISH_GP_0"),
77*4882a593Smuzhiyun PINCTRL_PIN(19, "ISH_GP_1"),
78*4882a593Smuzhiyun PINCTRL_PIN(20, "ISH_GP_2"),
79*4882a593Smuzhiyun PINCTRL_PIN(21, "ISH_GP_3"),
80*4882a593Smuzhiyun PINCTRL_PIN(22, "ISH_GP_4"),
81*4882a593Smuzhiyun PINCTRL_PIN(23, "ISH_GP_5"),
82*4882a593Smuzhiyun /* GPP_B */
83*4882a593Smuzhiyun PINCTRL_PIN(24, "CORE_VID_0"),
84*4882a593Smuzhiyun PINCTRL_PIN(25, "CORE_VID_1"),
85*4882a593Smuzhiyun PINCTRL_PIN(26, "VRALERTB"),
86*4882a593Smuzhiyun PINCTRL_PIN(27, "CPU_GP_2"),
87*4882a593Smuzhiyun PINCTRL_PIN(28, "CPU_GP_3"),
88*4882a593Smuzhiyun PINCTRL_PIN(29, "SRCCLKREQB_0"),
89*4882a593Smuzhiyun PINCTRL_PIN(30, "SRCCLKREQB_1"),
90*4882a593Smuzhiyun PINCTRL_PIN(31, "SRCCLKREQB_2"),
91*4882a593Smuzhiyun PINCTRL_PIN(32, "SRCCLKREQB_3"),
92*4882a593Smuzhiyun PINCTRL_PIN(33, "SRCCLKREQB_4"),
93*4882a593Smuzhiyun PINCTRL_PIN(34, "SRCCLKREQB_5"),
94*4882a593Smuzhiyun PINCTRL_PIN(35, "EXT_PWR_GATEB"),
95*4882a593Smuzhiyun PINCTRL_PIN(36, "SLP_S0B"),
96*4882a593Smuzhiyun PINCTRL_PIN(37, "PLTRSTB"),
97*4882a593Smuzhiyun PINCTRL_PIN(38, "SPKR"),
98*4882a593Smuzhiyun PINCTRL_PIN(39, "GSPI0_CSB"),
99*4882a593Smuzhiyun PINCTRL_PIN(40, "GSPI0_CLK"),
100*4882a593Smuzhiyun PINCTRL_PIN(41, "GSPI0_MISO"),
101*4882a593Smuzhiyun PINCTRL_PIN(42, "GSPI0_MOSI"),
102*4882a593Smuzhiyun PINCTRL_PIN(43, "GSPI1_CSB"),
103*4882a593Smuzhiyun PINCTRL_PIN(44, "GSPI1_CLK"),
104*4882a593Smuzhiyun PINCTRL_PIN(45, "GSPI1_MISO"),
105*4882a593Smuzhiyun PINCTRL_PIN(46, "GSPI1_MOSI"),
106*4882a593Smuzhiyun PINCTRL_PIN(47, "SML1ALERTB"),
107*4882a593Smuzhiyun /* GPP_C */
108*4882a593Smuzhiyun PINCTRL_PIN(48, "SMBCLK"),
109*4882a593Smuzhiyun PINCTRL_PIN(49, "SMBDATA"),
110*4882a593Smuzhiyun PINCTRL_PIN(50, "SMBALERTB"),
111*4882a593Smuzhiyun PINCTRL_PIN(51, "SML0CLK"),
112*4882a593Smuzhiyun PINCTRL_PIN(52, "SML0DATA"),
113*4882a593Smuzhiyun PINCTRL_PIN(53, "SML0ALERTB"),
114*4882a593Smuzhiyun PINCTRL_PIN(54, "SML1CLK"),
115*4882a593Smuzhiyun PINCTRL_PIN(55, "SML1DATA"),
116*4882a593Smuzhiyun PINCTRL_PIN(56, "UART0_RXD"),
117*4882a593Smuzhiyun PINCTRL_PIN(57, "UART0_TXD"),
118*4882a593Smuzhiyun PINCTRL_PIN(58, "UART0_RTSB"),
119*4882a593Smuzhiyun PINCTRL_PIN(59, "UART0_CTSB"),
120*4882a593Smuzhiyun PINCTRL_PIN(60, "UART1_RXD"),
121*4882a593Smuzhiyun PINCTRL_PIN(61, "UART1_TXD"),
122*4882a593Smuzhiyun PINCTRL_PIN(62, "UART1_RTSB"),
123*4882a593Smuzhiyun PINCTRL_PIN(63, "UART1_CTSB"),
124*4882a593Smuzhiyun PINCTRL_PIN(64, "I2C0_SDA"),
125*4882a593Smuzhiyun PINCTRL_PIN(65, "I2C0_SCL"),
126*4882a593Smuzhiyun PINCTRL_PIN(66, "I2C1_SDA"),
127*4882a593Smuzhiyun PINCTRL_PIN(67, "I2C1_SCL"),
128*4882a593Smuzhiyun PINCTRL_PIN(68, "UART2_RXD"),
129*4882a593Smuzhiyun PINCTRL_PIN(69, "UART2_TXD"),
130*4882a593Smuzhiyun PINCTRL_PIN(70, "UART2_RTSB"),
131*4882a593Smuzhiyun PINCTRL_PIN(71, "UART2_CTSB"),
132*4882a593Smuzhiyun /* GPP_D */
133*4882a593Smuzhiyun PINCTRL_PIN(72, "SPI1_CSB"),
134*4882a593Smuzhiyun PINCTRL_PIN(73, "SPI1_CLK"),
135*4882a593Smuzhiyun PINCTRL_PIN(74, "SPI1_MISO_IO_1"),
136*4882a593Smuzhiyun PINCTRL_PIN(75, "SPI1_MOSI_IO_0"),
137*4882a593Smuzhiyun PINCTRL_PIN(76, "FLASHTRIG"),
138*4882a593Smuzhiyun PINCTRL_PIN(77, "ISH_I2C0_SDA"),
139*4882a593Smuzhiyun PINCTRL_PIN(78, "ISH_I2C0_SCL"),
140*4882a593Smuzhiyun PINCTRL_PIN(79, "ISH_I2C1_SDA"),
141*4882a593Smuzhiyun PINCTRL_PIN(80, "ISH_I2C1_SCL"),
142*4882a593Smuzhiyun PINCTRL_PIN(81, "ISH_SPI_CSB"),
143*4882a593Smuzhiyun PINCTRL_PIN(82, "ISH_SPI_CLK"),
144*4882a593Smuzhiyun PINCTRL_PIN(83, "ISH_SPI_MISO"),
145*4882a593Smuzhiyun PINCTRL_PIN(84, "ISH_SPI_MOSI"),
146*4882a593Smuzhiyun PINCTRL_PIN(85, "ISH_UART0_RXD"),
147*4882a593Smuzhiyun PINCTRL_PIN(86, "ISH_UART0_TXD"),
148*4882a593Smuzhiyun PINCTRL_PIN(87, "ISH_UART0_RTSB"),
149*4882a593Smuzhiyun PINCTRL_PIN(88, "ISH_UART0_CTSB"),
150*4882a593Smuzhiyun PINCTRL_PIN(89, "DMIC_CLK_1"),
151*4882a593Smuzhiyun PINCTRL_PIN(90, "DMIC_DATA_1"),
152*4882a593Smuzhiyun PINCTRL_PIN(91, "DMIC_CLK_0"),
153*4882a593Smuzhiyun PINCTRL_PIN(92, "DMIC_DATA_0"),
154*4882a593Smuzhiyun PINCTRL_PIN(93, "SPI1_IO_2"),
155*4882a593Smuzhiyun PINCTRL_PIN(94, "SPI1_IO_3"),
156*4882a593Smuzhiyun PINCTRL_PIN(95, "SSP_MCLK"),
157*4882a593Smuzhiyun /* GPP_E */
158*4882a593Smuzhiyun PINCTRL_PIN(96, "SATAXPCIE_0"),
159*4882a593Smuzhiyun PINCTRL_PIN(97, "SATAXPCIE_1"),
160*4882a593Smuzhiyun PINCTRL_PIN(98, "SATAXPCIE_2"),
161*4882a593Smuzhiyun PINCTRL_PIN(99, "CPU_GP_0"),
162*4882a593Smuzhiyun PINCTRL_PIN(100, "SATA_DEVSLP_0"),
163*4882a593Smuzhiyun PINCTRL_PIN(101, "SATA_DEVSLP_1"),
164*4882a593Smuzhiyun PINCTRL_PIN(102, "SATA_DEVSLP_2"),
165*4882a593Smuzhiyun PINCTRL_PIN(103, "CPU_GP_1"),
166*4882a593Smuzhiyun PINCTRL_PIN(104, "SATA_LEDB"),
167*4882a593Smuzhiyun PINCTRL_PIN(105, "USB2_OCB_0"),
168*4882a593Smuzhiyun PINCTRL_PIN(106, "USB2_OCB_1"),
169*4882a593Smuzhiyun PINCTRL_PIN(107, "USB2_OCB_2"),
170*4882a593Smuzhiyun PINCTRL_PIN(108, "USB2_OCB_3"),
171*4882a593Smuzhiyun PINCTRL_PIN(109, "DDSP_HPD_0"),
172*4882a593Smuzhiyun PINCTRL_PIN(110, "DDSP_HPD_1"),
173*4882a593Smuzhiyun PINCTRL_PIN(111, "DDSP_HPD_2"),
174*4882a593Smuzhiyun PINCTRL_PIN(112, "DDSP_HPD_3"),
175*4882a593Smuzhiyun PINCTRL_PIN(113, "EDP_HPD"),
176*4882a593Smuzhiyun PINCTRL_PIN(114, "DDPB_CTRLCLK"),
177*4882a593Smuzhiyun PINCTRL_PIN(115, "DDPB_CTRLDATA"),
178*4882a593Smuzhiyun PINCTRL_PIN(116, "DDPC_CTRLCLK"),
179*4882a593Smuzhiyun PINCTRL_PIN(117, "DDPC_CTRLDATA"),
180*4882a593Smuzhiyun PINCTRL_PIN(118, "DDPD_CTRLCLK"),
181*4882a593Smuzhiyun PINCTRL_PIN(119, "DDPD_CTRLDATA"),
182*4882a593Smuzhiyun /* GPP_F */
183*4882a593Smuzhiyun PINCTRL_PIN(120, "SSP2_SCLK"),
184*4882a593Smuzhiyun PINCTRL_PIN(121, "SSP2_SFRM"),
185*4882a593Smuzhiyun PINCTRL_PIN(122, "SSP2_TXD"),
186*4882a593Smuzhiyun PINCTRL_PIN(123, "SSP2_RXD"),
187*4882a593Smuzhiyun PINCTRL_PIN(124, "I2C2_SDA"),
188*4882a593Smuzhiyun PINCTRL_PIN(125, "I2C2_SCL"),
189*4882a593Smuzhiyun PINCTRL_PIN(126, "I2C3_SDA"),
190*4882a593Smuzhiyun PINCTRL_PIN(127, "I2C3_SCL"),
191*4882a593Smuzhiyun PINCTRL_PIN(128, "I2C4_SDA"),
192*4882a593Smuzhiyun PINCTRL_PIN(129, "I2C4_SCL"),
193*4882a593Smuzhiyun PINCTRL_PIN(130, "I2C5_SDA"),
194*4882a593Smuzhiyun PINCTRL_PIN(131, "I2C5_SCL"),
195*4882a593Smuzhiyun PINCTRL_PIN(132, "EMMC_CMD"),
196*4882a593Smuzhiyun PINCTRL_PIN(133, "EMMC_DATA_0"),
197*4882a593Smuzhiyun PINCTRL_PIN(134, "EMMC_DATA_1"),
198*4882a593Smuzhiyun PINCTRL_PIN(135, "EMMC_DATA_2"),
199*4882a593Smuzhiyun PINCTRL_PIN(136, "EMMC_DATA_3"),
200*4882a593Smuzhiyun PINCTRL_PIN(137, "EMMC_DATA_4"),
201*4882a593Smuzhiyun PINCTRL_PIN(138, "EMMC_DATA_5"),
202*4882a593Smuzhiyun PINCTRL_PIN(139, "EMMC_DATA_6"),
203*4882a593Smuzhiyun PINCTRL_PIN(140, "EMMC_DATA_7"),
204*4882a593Smuzhiyun PINCTRL_PIN(141, "EMMC_RCLK"),
205*4882a593Smuzhiyun PINCTRL_PIN(142, "EMMC_CLK"),
206*4882a593Smuzhiyun PINCTRL_PIN(143, "GPP_F_23"),
207*4882a593Smuzhiyun /* GPP_G */
208*4882a593Smuzhiyun PINCTRL_PIN(144, "SD_CMD"),
209*4882a593Smuzhiyun PINCTRL_PIN(145, "SD_DATA_0"),
210*4882a593Smuzhiyun PINCTRL_PIN(146, "SD_DATA_1"),
211*4882a593Smuzhiyun PINCTRL_PIN(147, "SD_DATA_2"),
212*4882a593Smuzhiyun PINCTRL_PIN(148, "SD_DATA_3"),
213*4882a593Smuzhiyun PINCTRL_PIN(149, "SD_CDB"),
214*4882a593Smuzhiyun PINCTRL_PIN(150, "SD_CLK"),
215*4882a593Smuzhiyun PINCTRL_PIN(151, "SD_WP"),
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun static const unsigned sptlp_spi0_pins[] = { 39, 40, 41, 42 };
219*4882a593Smuzhiyun static const unsigned sptlp_spi1_pins[] = { 43, 44, 45, 46 };
220*4882a593Smuzhiyun static const unsigned sptlp_uart0_pins[] = { 56, 57, 58, 59 };
221*4882a593Smuzhiyun static const unsigned sptlp_uart1_pins[] = { 60, 61, 62, 63 };
222*4882a593Smuzhiyun static const unsigned sptlp_uart2_pins[] = { 68, 69, 71, 71 };
223*4882a593Smuzhiyun static const unsigned sptlp_i2c0_pins[] = { 64, 65 };
224*4882a593Smuzhiyun static const unsigned sptlp_i2c1_pins[] = { 66, 67 };
225*4882a593Smuzhiyun static const unsigned sptlp_i2c2_pins[] = { 124, 125 };
226*4882a593Smuzhiyun static const unsigned sptlp_i2c3_pins[] = { 126, 127 };
227*4882a593Smuzhiyun static const unsigned sptlp_i2c4_pins[] = { 128, 129 };
228*4882a593Smuzhiyun static const unsigned sptlp_i2c4b_pins[] = { 85, 86 };
229*4882a593Smuzhiyun static const unsigned sptlp_i2c5_pins[] = { 130, 131 };
230*4882a593Smuzhiyun static const unsigned sptlp_ssp2_pins[] = { 120, 121, 122, 123 };
231*4882a593Smuzhiyun static const unsigned sptlp_emmc_pins[] = {
232*4882a593Smuzhiyun 132, 133, 134, 135, 136, 137, 138, 139, 140, 141, 142,
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun static const unsigned sptlp_sd_pins[] = {
235*4882a593Smuzhiyun 144, 145, 146, 147, 148, 149, 150, 151,
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun static const struct intel_pingroup sptlp_groups[] = {
239*4882a593Smuzhiyun PIN_GROUP("spi0_grp", sptlp_spi0_pins, 1),
240*4882a593Smuzhiyun PIN_GROUP("spi1_grp", sptlp_spi1_pins, 1),
241*4882a593Smuzhiyun PIN_GROUP("uart0_grp", sptlp_uart0_pins, 1),
242*4882a593Smuzhiyun PIN_GROUP("uart1_grp", sptlp_uart1_pins, 1),
243*4882a593Smuzhiyun PIN_GROUP("uart2_grp", sptlp_uart2_pins, 1),
244*4882a593Smuzhiyun PIN_GROUP("i2c0_grp", sptlp_i2c0_pins, 1),
245*4882a593Smuzhiyun PIN_GROUP("i2c1_grp", sptlp_i2c1_pins, 1),
246*4882a593Smuzhiyun PIN_GROUP("i2c2_grp", sptlp_i2c2_pins, 1),
247*4882a593Smuzhiyun PIN_GROUP("i2c3_grp", sptlp_i2c3_pins, 1),
248*4882a593Smuzhiyun PIN_GROUP("i2c4_grp", sptlp_i2c4_pins, 1),
249*4882a593Smuzhiyun PIN_GROUP("i2c4b_grp", sptlp_i2c4b_pins, 3),
250*4882a593Smuzhiyun PIN_GROUP("i2c5_grp", sptlp_i2c5_pins, 1),
251*4882a593Smuzhiyun PIN_GROUP("ssp2_grp", sptlp_ssp2_pins, 1),
252*4882a593Smuzhiyun PIN_GROUP("emmc_grp", sptlp_emmc_pins, 1),
253*4882a593Smuzhiyun PIN_GROUP("sd_grp", sptlp_sd_pins, 1),
254*4882a593Smuzhiyun };
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun static const char * const sptlp_spi0_groups[] = { "spi0_grp" };
257*4882a593Smuzhiyun static const char * const sptlp_spi1_groups[] = { "spi0_grp" };
258*4882a593Smuzhiyun static const char * const sptlp_uart0_groups[] = { "uart0_grp" };
259*4882a593Smuzhiyun static const char * const sptlp_uart1_groups[] = { "uart1_grp" };
260*4882a593Smuzhiyun static const char * const sptlp_uart2_groups[] = { "uart2_grp" };
261*4882a593Smuzhiyun static const char * const sptlp_i2c0_groups[] = { "i2c0_grp" };
262*4882a593Smuzhiyun static const char * const sptlp_i2c1_groups[] = { "i2c1_grp" };
263*4882a593Smuzhiyun static const char * const sptlp_i2c2_groups[] = { "i2c2_grp" };
264*4882a593Smuzhiyun static const char * const sptlp_i2c3_groups[] = { "i2c3_grp" };
265*4882a593Smuzhiyun static const char * const sptlp_i2c4_groups[] = { "i2c4_grp", "i2c4b_grp" };
266*4882a593Smuzhiyun static const char * const sptlp_i2c5_groups[] = { "i2c5_grp" };
267*4882a593Smuzhiyun static const char * const sptlp_ssp2_groups[] = { "ssp2_grp" };
268*4882a593Smuzhiyun static const char * const sptlp_emmc_groups[] = { "emmc_grp" };
269*4882a593Smuzhiyun static const char * const sptlp_sd_groups[] = { "sd_grp" };
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun static const struct intel_function sptlp_functions[] = {
272*4882a593Smuzhiyun FUNCTION("spi0", sptlp_spi0_groups),
273*4882a593Smuzhiyun FUNCTION("spi1", sptlp_spi1_groups),
274*4882a593Smuzhiyun FUNCTION("uart0", sptlp_uart0_groups),
275*4882a593Smuzhiyun FUNCTION("uart1", sptlp_uart1_groups),
276*4882a593Smuzhiyun FUNCTION("uart2", sptlp_uart2_groups),
277*4882a593Smuzhiyun FUNCTION("i2c0", sptlp_i2c0_groups),
278*4882a593Smuzhiyun FUNCTION("i2c1", sptlp_i2c1_groups),
279*4882a593Smuzhiyun FUNCTION("i2c2", sptlp_i2c2_groups),
280*4882a593Smuzhiyun FUNCTION("i2c3", sptlp_i2c3_groups),
281*4882a593Smuzhiyun FUNCTION("i2c4", sptlp_i2c4_groups),
282*4882a593Smuzhiyun FUNCTION("i2c5", sptlp_i2c5_groups),
283*4882a593Smuzhiyun FUNCTION("ssp2", sptlp_ssp2_groups),
284*4882a593Smuzhiyun FUNCTION("emmc", sptlp_emmc_groups),
285*4882a593Smuzhiyun FUNCTION("sd", sptlp_sd_groups),
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun static const struct intel_community sptlp_communities[] = {
289*4882a593Smuzhiyun SPT_LP_COMMUNITY(0, 0, 47),
290*4882a593Smuzhiyun SPT_LP_COMMUNITY(1, 48, 119),
291*4882a593Smuzhiyun SPT_LP_COMMUNITY(2, 120, 151),
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun static const struct intel_pinctrl_soc_data sptlp_soc_data = {
295*4882a593Smuzhiyun .pins = sptlp_pins,
296*4882a593Smuzhiyun .npins = ARRAY_SIZE(sptlp_pins),
297*4882a593Smuzhiyun .groups = sptlp_groups,
298*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(sptlp_groups),
299*4882a593Smuzhiyun .functions = sptlp_functions,
300*4882a593Smuzhiyun .nfunctions = ARRAY_SIZE(sptlp_functions),
301*4882a593Smuzhiyun .communities = sptlp_communities,
302*4882a593Smuzhiyun .ncommunities = ARRAY_SIZE(sptlp_communities),
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /* Sunrisepoint-H */
306*4882a593Smuzhiyun static const struct pinctrl_pin_desc spth_pins[] = {
307*4882a593Smuzhiyun /* GPP_A */
308*4882a593Smuzhiyun PINCTRL_PIN(0, "RCINB"),
309*4882a593Smuzhiyun PINCTRL_PIN(1, "LAD_0"),
310*4882a593Smuzhiyun PINCTRL_PIN(2, "LAD_1"),
311*4882a593Smuzhiyun PINCTRL_PIN(3, "LAD_2"),
312*4882a593Smuzhiyun PINCTRL_PIN(4, "LAD_3"),
313*4882a593Smuzhiyun PINCTRL_PIN(5, "LFRAMEB"),
314*4882a593Smuzhiyun PINCTRL_PIN(6, "SERIQ"),
315*4882a593Smuzhiyun PINCTRL_PIN(7, "PIRQAB"),
316*4882a593Smuzhiyun PINCTRL_PIN(8, "CLKRUNB"),
317*4882a593Smuzhiyun PINCTRL_PIN(9, "CLKOUT_LPC_0"),
318*4882a593Smuzhiyun PINCTRL_PIN(10, "CLKOUT_LPC_1"),
319*4882a593Smuzhiyun PINCTRL_PIN(11, "PMEB"),
320*4882a593Smuzhiyun PINCTRL_PIN(12, "BM_BUSYB"),
321*4882a593Smuzhiyun PINCTRL_PIN(13, "SUSWARNB_SUS_PWRDNACK"),
322*4882a593Smuzhiyun PINCTRL_PIN(14, "SUS_STATB"),
323*4882a593Smuzhiyun PINCTRL_PIN(15, "SUSACKB"),
324*4882a593Smuzhiyun PINCTRL_PIN(16, "CLKOUT_48"),
325*4882a593Smuzhiyun PINCTRL_PIN(17, "ISH_GP_7"),
326*4882a593Smuzhiyun PINCTRL_PIN(18, "ISH_GP_0"),
327*4882a593Smuzhiyun PINCTRL_PIN(19, "ISH_GP_1"),
328*4882a593Smuzhiyun PINCTRL_PIN(20, "ISH_GP_2"),
329*4882a593Smuzhiyun PINCTRL_PIN(21, "ISH_GP_3"),
330*4882a593Smuzhiyun PINCTRL_PIN(22, "ISH_GP_4"),
331*4882a593Smuzhiyun PINCTRL_PIN(23, "ISH_GP_5"),
332*4882a593Smuzhiyun /* GPP_B */
333*4882a593Smuzhiyun PINCTRL_PIN(24, "CORE_VID_0"),
334*4882a593Smuzhiyun PINCTRL_PIN(25, "CORE_VID_1"),
335*4882a593Smuzhiyun PINCTRL_PIN(26, "VRALERTB"),
336*4882a593Smuzhiyun PINCTRL_PIN(27, "CPU_GP_2"),
337*4882a593Smuzhiyun PINCTRL_PIN(28, "CPU_GP_3"),
338*4882a593Smuzhiyun PINCTRL_PIN(29, "SRCCLKREQB_0"),
339*4882a593Smuzhiyun PINCTRL_PIN(30, "SRCCLKREQB_1"),
340*4882a593Smuzhiyun PINCTRL_PIN(31, "SRCCLKREQB_2"),
341*4882a593Smuzhiyun PINCTRL_PIN(32, "SRCCLKREQB_3"),
342*4882a593Smuzhiyun PINCTRL_PIN(33, "SRCCLKREQB_4"),
343*4882a593Smuzhiyun PINCTRL_PIN(34, "SRCCLKREQB_5"),
344*4882a593Smuzhiyun PINCTRL_PIN(35, "EXT_PWR_GATEB"),
345*4882a593Smuzhiyun PINCTRL_PIN(36, "SLP_S0B"),
346*4882a593Smuzhiyun PINCTRL_PIN(37, "PLTRSTB"),
347*4882a593Smuzhiyun PINCTRL_PIN(38, "SPKR"),
348*4882a593Smuzhiyun PINCTRL_PIN(39, "GSPI0_CSB"),
349*4882a593Smuzhiyun PINCTRL_PIN(40, "GSPI0_CLK"),
350*4882a593Smuzhiyun PINCTRL_PIN(41, "GSPI0_MISO"),
351*4882a593Smuzhiyun PINCTRL_PIN(42, "GSPI0_MOSI"),
352*4882a593Smuzhiyun PINCTRL_PIN(43, "GSPI1_CSB"),
353*4882a593Smuzhiyun PINCTRL_PIN(44, "GSPI1_CLK"),
354*4882a593Smuzhiyun PINCTRL_PIN(45, "GSPI1_MISO"),
355*4882a593Smuzhiyun PINCTRL_PIN(46, "GSPI1_MOSI"),
356*4882a593Smuzhiyun PINCTRL_PIN(47, "SML1ALERTB"),
357*4882a593Smuzhiyun /* GPP_C */
358*4882a593Smuzhiyun PINCTRL_PIN(48, "SMBCLK"),
359*4882a593Smuzhiyun PINCTRL_PIN(49, "SMBDATA"),
360*4882a593Smuzhiyun PINCTRL_PIN(50, "SMBALERTB"),
361*4882a593Smuzhiyun PINCTRL_PIN(51, "SML0CLK"),
362*4882a593Smuzhiyun PINCTRL_PIN(52, "SML0DATA"),
363*4882a593Smuzhiyun PINCTRL_PIN(53, "SML0ALERTB"),
364*4882a593Smuzhiyun PINCTRL_PIN(54, "SML1CLK"),
365*4882a593Smuzhiyun PINCTRL_PIN(55, "SML1DATA"),
366*4882a593Smuzhiyun PINCTRL_PIN(56, "UART0_RXD"),
367*4882a593Smuzhiyun PINCTRL_PIN(57, "UART0_TXD"),
368*4882a593Smuzhiyun PINCTRL_PIN(58, "UART0_RTSB"),
369*4882a593Smuzhiyun PINCTRL_PIN(59, "UART0_CTSB"),
370*4882a593Smuzhiyun PINCTRL_PIN(60, "UART1_RXD"),
371*4882a593Smuzhiyun PINCTRL_PIN(61, "UART1_TXD"),
372*4882a593Smuzhiyun PINCTRL_PIN(62, "UART1_RTSB"),
373*4882a593Smuzhiyun PINCTRL_PIN(63, "UART1_CTSB"),
374*4882a593Smuzhiyun PINCTRL_PIN(64, "I2C0_SDA"),
375*4882a593Smuzhiyun PINCTRL_PIN(65, "I2C0_SCL"),
376*4882a593Smuzhiyun PINCTRL_PIN(66, "I2C1_SDA"),
377*4882a593Smuzhiyun PINCTRL_PIN(67, "I2C1_SCL"),
378*4882a593Smuzhiyun PINCTRL_PIN(68, "UART2_RXD"),
379*4882a593Smuzhiyun PINCTRL_PIN(69, "UART2_TXD"),
380*4882a593Smuzhiyun PINCTRL_PIN(70, "UART2_RTSB"),
381*4882a593Smuzhiyun PINCTRL_PIN(71, "UART2_CTSB"),
382*4882a593Smuzhiyun /* GPP_D */
383*4882a593Smuzhiyun PINCTRL_PIN(72, "SPI1_CSB"),
384*4882a593Smuzhiyun PINCTRL_PIN(73, "SPI1_CLK"),
385*4882a593Smuzhiyun PINCTRL_PIN(74, "SPI1_MISO_IO_1"),
386*4882a593Smuzhiyun PINCTRL_PIN(75, "SPI1_MOSI_IO_0"),
387*4882a593Smuzhiyun PINCTRL_PIN(76, "ISH_I2C2_SDA"),
388*4882a593Smuzhiyun PINCTRL_PIN(77, "SSP0_SFRM"),
389*4882a593Smuzhiyun PINCTRL_PIN(78, "SSP0_TXD"),
390*4882a593Smuzhiyun PINCTRL_PIN(79, "SSP0_RXD"),
391*4882a593Smuzhiyun PINCTRL_PIN(80, "SSP0_SCLK"),
392*4882a593Smuzhiyun PINCTRL_PIN(81, "ISH_SPI_CSB"),
393*4882a593Smuzhiyun PINCTRL_PIN(82, "ISH_SPI_CLK"),
394*4882a593Smuzhiyun PINCTRL_PIN(83, "ISH_SPI_MISO"),
395*4882a593Smuzhiyun PINCTRL_PIN(84, "ISH_SPI_MOSI"),
396*4882a593Smuzhiyun PINCTRL_PIN(85, "ISH_UART0_RXD"),
397*4882a593Smuzhiyun PINCTRL_PIN(86, "ISH_UART0_TXD"),
398*4882a593Smuzhiyun PINCTRL_PIN(87, "ISH_UART0_RTSB"),
399*4882a593Smuzhiyun PINCTRL_PIN(88, "ISH_UART0_CTSB"),
400*4882a593Smuzhiyun PINCTRL_PIN(89, "DMIC_CLK_1"),
401*4882a593Smuzhiyun PINCTRL_PIN(90, "DMIC_DATA_1"),
402*4882a593Smuzhiyun PINCTRL_PIN(91, "DMIC_CLK_0"),
403*4882a593Smuzhiyun PINCTRL_PIN(92, "DMIC_DATA_0"),
404*4882a593Smuzhiyun PINCTRL_PIN(93, "SPI1_IO_2"),
405*4882a593Smuzhiyun PINCTRL_PIN(94, "SPI1_IO_3"),
406*4882a593Smuzhiyun PINCTRL_PIN(95, "ISH_I2C2_SCL"),
407*4882a593Smuzhiyun /* GPP_E */
408*4882a593Smuzhiyun PINCTRL_PIN(96, "SATAXPCIE_0"),
409*4882a593Smuzhiyun PINCTRL_PIN(97, "SATAXPCIE_1"),
410*4882a593Smuzhiyun PINCTRL_PIN(98, "SATAXPCIE_2"),
411*4882a593Smuzhiyun PINCTRL_PIN(99, "CPU_GP_0"),
412*4882a593Smuzhiyun PINCTRL_PIN(100, "SATA_DEVSLP_0"),
413*4882a593Smuzhiyun PINCTRL_PIN(101, "SATA_DEVSLP_1"),
414*4882a593Smuzhiyun PINCTRL_PIN(102, "SATA_DEVSLP_2"),
415*4882a593Smuzhiyun PINCTRL_PIN(103, "CPU_GP_1"),
416*4882a593Smuzhiyun PINCTRL_PIN(104, "SATA_LEDB"),
417*4882a593Smuzhiyun PINCTRL_PIN(105, "USB2_OCB_0"),
418*4882a593Smuzhiyun PINCTRL_PIN(106, "USB2_OCB_1"),
419*4882a593Smuzhiyun PINCTRL_PIN(107, "USB2_OCB_2"),
420*4882a593Smuzhiyun PINCTRL_PIN(108, "USB2_OCB_3"),
421*4882a593Smuzhiyun /* GPP_F */
422*4882a593Smuzhiyun PINCTRL_PIN(109, "SATAXPCIE_3"),
423*4882a593Smuzhiyun PINCTRL_PIN(110, "SATAXPCIE_4"),
424*4882a593Smuzhiyun PINCTRL_PIN(111, "SATAXPCIE_5"),
425*4882a593Smuzhiyun PINCTRL_PIN(112, "SATAXPCIE_6"),
426*4882a593Smuzhiyun PINCTRL_PIN(113, "SATAXPCIE_7"),
427*4882a593Smuzhiyun PINCTRL_PIN(114, "SATA_DEVSLP_3"),
428*4882a593Smuzhiyun PINCTRL_PIN(115, "SATA_DEVSLP_4"),
429*4882a593Smuzhiyun PINCTRL_PIN(116, "SATA_DEVSLP_5"),
430*4882a593Smuzhiyun PINCTRL_PIN(117, "SATA_DEVSLP_6"),
431*4882a593Smuzhiyun PINCTRL_PIN(118, "SATA_DEVSLP_7"),
432*4882a593Smuzhiyun PINCTRL_PIN(119, "SATA_SCLOCK"),
433*4882a593Smuzhiyun PINCTRL_PIN(120, "SATA_SLOAD"),
434*4882a593Smuzhiyun PINCTRL_PIN(121, "SATA_SDATAOUT1"),
435*4882a593Smuzhiyun PINCTRL_PIN(122, "SATA_SDATAOUT0"),
436*4882a593Smuzhiyun PINCTRL_PIN(123, "GPP_F_14"),
437*4882a593Smuzhiyun PINCTRL_PIN(124, "USB_OCB_4"),
438*4882a593Smuzhiyun PINCTRL_PIN(125, "USB_OCB_5"),
439*4882a593Smuzhiyun PINCTRL_PIN(126, "USB_OCB_6"),
440*4882a593Smuzhiyun PINCTRL_PIN(127, "USB_OCB_7"),
441*4882a593Smuzhiyun PINCTRL_PIN(128, "L_VDDEN"),
442*4882a593Smuzhiyun PINCTRL_PIN(129, "L_BKLTEN"),
443*4882a593Smuzhiyun PINCTRL_PIN(130, "L_BKLTCTL"),
444*4882a593Smuzhiyun PINCTRL_PIN(131, "GPP_F_22"),
445*4882a593Smuzhiyun PINCTRL_PIN(132, "GPP_F_23"),
446*4882a593Smuzhiyun /* GPP_G */
447*4882a593Smuzhiyun PINCTRL_PIN(133, "FAN_TACH_0"),
448*4882a593Smuzhiyun PINCTRL_PIN(134, "FAN_TACH_1"),
449*4882a593Smuzhiyun PINCTRL_PIN(135, "FAN_TACH_2"),
450*4882a593Smuzhiyun PINCTRL_PIN(136, "FAN_TACH_3"),
451*4882a593Smuzhiyun PINCTRL_PIN(137, "FAN_TACH_4"),
452*4882a593Smuzhiyun PINCTRL_PIN(138, "FAN_TACH_5"),
453*4882a593Smuzhiyun PINCTRL_PIN(139, "FAN_TACH_6"),
454*4882a593Smuzhiyun PINCTRL_PIN(140, "FAN_TACH_7"),
455*4882a593Smuzhiyun PINCTRL_PIN(141, "FAN_PWM_0"),
456*4882a593Smuzhiyun PINCTRL_PIN(142, "FAN_PWM_1"),
457*4882a593Smuzhiyun PINCTRL_PIN(143, "FAN_PWM_2"),
458*4882a593Smuzhiyun PINCTRL_PIN(144, "FAN_PWM_3"),
459*4882a593Smuzhiyun PINCTRL_PIN(145, "GSXDOUT"),
460*4882a593Smuzhiyun PINCTRL_PIN(146, "GSXSLOAD"),
461*4882a593Smuzhiyun PINCTRL_PIN(147, "GSXDIN"),
462*4882a593Smuzhiyun PINCTRL_PIN(148, "GSXRESETB"),
463*4882a593Smuzhiyun PINCTRL_PIN(149, "GSXCLK"),
464*4882a593Smuzhiyun PINCTRL_PIN(150, "ADR_COMPLETE"),
465*4882a593Smuzhiyun PINCTRL_PIN(151, "NMIB"),
466*4882a593Smuzhiyun PINCTRL_PIN(152, "SMIB"),
467*4882a593Smuzhiyun PINCTRL_PIN(153, "GPP_G_20"),
468*4882a593Smuzhiyun PINCTRL_PIN(154, "GPP_G_21"),
469*4882a593Smuzhiyun PINCTRL_PIN(155, "GPP_G_22"),
470*4882a593Smuzhiyun PINCTRL_PIN(156, "GPP_G_23"),
471*4882a593Smuzhiyun /* GPP_H */
472*4882a593Smuzhiyun PINCTRL_PIN(157, "SRCCLKREQB_6"),
473*4882a593Smuzhiyun PINCTRL_PIN(158, "SRCCLKREQB_7"),
474*4882a593Smuzhiyun PINCTRL_PIN(159, "SRCCLKREQB_8"),
475*4882a593Smuzhiyun PINCTRL_PIN(160, "SRCCLKREQB_9"),
476*4882a593Smuzhiyun PINCTRL_PIN(161, "SRCCLKREQB_10"),
477*4882a593Smuzhiyun PINCTRL_PIN(162, "SRCCLKREQB_11"),
478*4882a593Smuzhiyun PINCTRL_PIN(163, "SRCCLKREQB_12"),
479*4882a593Smuzhiyun PINCTRL_PIN(164, "SRCCLKREQB_13"),
480*4882a593Smuzhiyun PINCTRL_PIN(165, "SRCCLKREQB_14"),
481*4882a593Smuzhiyun PINCTRL_PIN(166, "SRCCLKREQB_15"),
482*4882a593Smuzhiyun PINCTRL_PIN(167, "SML2CLK"),
483*4882a593Smuzhiyun PINCTRL_PIN(168, "SML2DATA"),
484*4882a593Smuzhiyun PINCTRL_PIN(169, "SML2ALERTB"),
485*4882a593Smuzhiyun PINCTRL_PIN(170, "SML3CLK"),
486*4882a593Smuzhiyun PINCTRL_PIN(171, "SML3DATA"),
487*4882a593Smuzhiyun PINCTRL_PIN(172, "SML3ALERTB"),
488*4882a593Smuzhiyun PINCTRL_PIN(173, "SML4CLK"),
489*4882a593Smuzhiyun PINCTRL_PIN(174, "SML4DATA"),
490*4882a593Smuzhiyun PINCTRL_PIN(175, "SML4ALERTB"),
491*4882a593Smuzhiyun PINCTRL_PIN(176, "ISH_I2C0_SDA"),
492*4882a593Smuzhiyun PINCTRL_PIN(177, "ISH_I2C0_SCL"),
493*4882a593Smuzhiyun PINCTRL_PIN(178, "ISH_I2C1_SDA"),
494*4882a593Smuzhiyun PINCTRL_PIN(179, "ISH_I2C1_SCL"),
495*4882a593Smuzhiyun PINCTRL_PIN(180, "GPP_H_23"),
496*4882a593Smuzhiyun /* GPP_I */
497*4882a593Smuzhiyun PINCTRL_PIN(181, "DDSP_HDP_0"),
498*4882a593Smuzhiyun PINCTRL_PIN(182, "DDSP_HDP_1"),
499*4882a593Smuzhiyun PINCTRL_PIN(183, "DDSP_HDP_2"),
500*4882a593Smuzhiyun PINCTRL_PIN(184, "DDSP_HDP_3"),
501*4882a593Smuzhiyun PINCTRL_PIN(185, "EDP_HPD"),
502*4882a593Smuzhiyun PINCTRL_PIN(186, "DDPB_CTRLCLK"),
503*4882a593Smuzhiyun PINCTRL_PIN(187, "DDPB_CTRLDATA"),
504*4882a593Smuzhiyun PINCTRL_PIN(188, "DDPC_CTRLCLK"),
505*4882a593Smuzhiyun PINCTRL_PIN(189, "DDPC_CTRLDATA"),
506*4882a593Smuzhiyun PINCTRL_PIN(190, "DDPD_CTRLCLK"),
507*4882a593Smuzhiyun PINCTRL_PIN(191, "DDPD_CTRLDATA"),
508*4882a593Smuzhiyun };
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun static const unsigned spth_spi0_pins[] = { 39, 40, 41, 42 };
511*4882a593Smuzhiyun static const unsigned spth_spi1_pins[] = { 43, 44, 45, 46 };
512*4882a593Smuzhiyun static const unsigned spth_uart0_pins[] = { 56, 57, 58, 59 };
513*4882a593Smuzhiyun static const unsigned spth_uart1_pins[] = { 60, 61, 62, 63 };
514*4882a593Smuzhiyun static const unsigned spth_uart2_pins[] = { 68, 69, 71, 71 };
515*4882a593Smuzhiyun static const unsigned spth_i2c0_pins[] = { 64, 65 };
516*4882a593Smuzhiyun static const unsigned spth_i2c1_pins[] = { 66, 67 };
517*4882a593Smuzhiyun static const unsigned spth_i2c2_pins[] = { 76, 95 };
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun static const struct intel_pingroup spth_groups[] = {
520*4882a593Smuzhiyun PIN_GROUP("spi0_grp", spth_spi0_pins, 1),
521*4882a593Smuzhiyun PIN_GROUP("spi1_grp", spth_spi1_pins, 1),
522*4882a593Smuzhiyun PIN_GROUP("uart0_grp", spth_uart0_pins, 1),
523*4882a593Smuzhiyun PIN_GROUP("uart1_grp", spth_uart1_pins, 1),
524*4882a593Smuzhiyun PIN_GROUP("uart2_grp", spth_uart2_pins, 1),
525*4882a593Smuzhiyun PIN_GROUP("i2c0_grp", spth_i2c0_pins, 1),
526*4882a593Smuzhiyun PIN_GROUP("i2c1_grp", spth_i2c1_pins, 1),
527*4882a593Smuzhiyun PIN_GROUP("i2c2_grp", spth_i2c2_pins, 2),
528*4882a593Smuzhiyun };
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun static const char * const spth_spi0_groups[] = { "spi0_grp" };
531*4882a593Smuzhiyun static const char * const spth_spi1_groups[] = { "spi0_grp" };
532*4882a593Smuzhiyun static const char * const spth_uart0_groups[] = { "uart0_grp" };
533*4882a593Smuzhiyun static const char * const spth_uart1_groups[] = { "uart1_grp" };
534*4882a593Smuzhiyun static const char * const spth_uart2_groups[] = { "uart2_grp" };
535*4882a593Smuzhiyun static const char * const spth_i2c0_groups[] = { "i2c0_grp" };
536*4882a593Smuzhiyun static const char * const spth_i2c1_groups[] = { "i2c1_grp" };
537*4882a593Smuzhiyun static const char * const spth_i2c2_groups[] = { "i2c2_grp" };
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun static const struct intel_function spth_functions[] = {
540*4882a593Smuzhiyun FUNCTION("spi0", spth_spi0_groups),
541*4882a593Smuzhiyun FUNCTION("spi1", spth_spi1_groups),
542*4882a593Smuzhiyun FUNCTION("uart0", spth_uart0_groups),
543*4882a593Smuzhiyun FUNCTION("uart1", spth_uart1_groups),
544*4882a593Smuzhiyun FUNCTION("uart2", spth_uart2_groups),
545*4882a593Smuzhiyun FUNCTION("i2c0", spth_i2c0_groups),
546*4882a593Smuzhiyun FUNCTION("i2c1", spth_i2c1_groups),
547*4882a593Smuzhiyun FUNCTION("i2c2", spth_i2c2_groups),
548*4882a593Smuzhiyun };
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun static const struct intel_padgroup spth_community0_gpps[] = {
551*4882a593Smuzhiyun SPT_H_GPP(0, 0, 23, 0), /* GPP_A */
552*4882a593Smuzhiyun SPT_H_GPP(1, 24, 47, 24), /* GPP_B */
553*4882a593Smuzhiyun };
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun static const struct intel_padgroup spth_community1_gpps[] = {
556*4882a593Smuzhiyun SPT_H_GPP(0, 48, 71, 48), /* GPP_C */
557*4882a593Smuzhiyun SPT_H_GPP(1, 72, 95, 72), /* GPP_D */
558*4882a593Smuzhiyun SPT_H_GPP(2, 96, 108, 96), /* GPP_E */
559*4882a593Smuzhiyun SPT_H_GPP(3, 109, 132, 120), /* GPP_F */
560*4882a593Smuzhiyun SPT_H_GPP(4, 133, 156, 144), /* GPP_G */
561*4882a593Smuzhiyun SPT_H_GPP(5, 157, 180, 168), /* GPP_H */
562*4882a593Smuzhiyun };
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun static const struct intel_padgroup spth_community3_gpps[] = {
565*4882a593Smuzhiyun SPT_H_GPP(0, 181, 191, 192), /* GPP_I */
566*4882a593Smuzhiyun };
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun static const struct intel_community spth_communities[] = {
569*4882a593Smuzhiyun SPT_H_COMMUNITY(0, 0, 47, spth_community0_gpps),
570*4882a593Smuzhiyun SPT_H_COMMUNITY(1, 48, 180, spth_community1_gpps),
571*4882a593Smuzhiyun SPT_H_COMMUNITY(2, 181, 191, spth_community3_gpps),
572*4882a593Smuzhiyun };
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun static const struct intel_pinctrl_soc_data spth_soc_data = {
575*4882a593Smuzhiyun .pins = spth_pins,
576*4882a593Smuzhiyun .npins = ARRAY_SIZE(spth_pins),
577*4882a593Smuzhiyun .groups = spth_groups,
578*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(spth_groups),
579*4882a593Smuzhiyun .functions = spth_functions,
580*4882a593Smuzhiyun .nfunctions = ARRAY_SIZE(spth_functions),
581*4882a593Smuzhiyun .communities = spth_communities,
582*4882a593Smuzhiyun .ncommunities = ARRAY_SIZE(spth_communities),
583*4882a593Smuzhiyun };
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun static const struct acpi_device_id spt_pinctrl_acpi_match[] = {
586*4882a593Smuzhiyun { "INT344B", (kernel_ulong_t)&sptlp_soc_data },
587*4882a593Smuzhiyun { "INT3451", (kernel_ulong_t)&spth_soc_data },
588*4882a593Smuzhiyun { "INT345D", (kernel_ulong_t)&spth_soc_data },
589*4882a593Smuzhiyun { }
590*4882a593Smuzhiyun };
591*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, spt_pinctrl_acpi_match);
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun static INTEL_PINCTRL_PM_OPS(spt_pinctrl_pm_ops);
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun static struct platform_driver spt_pinctrl_driver = {
596*4882a593Smuzhiyun .probe = intel_pinctrl_probe_by_hid,
597*4882a593Smuzhiyun .driver = {
598*4882a593Smuzhiyun .name = "sunrisepoint-pinctrl",
599*4882a593Smuzhiyun .acpi_match_table = spt_pinctrl_acpi_match,
600*4882a593Smuzhiyun .pm = &spt_pinctrl_pm_ops,
601*4882a593Smuzhiyun },
602*4882a593Smuzhiyun };
603*4882a593Smuzhiyun
spt_pinctrl_init(void)604*4882a593Smuzhiyun static int __init spt_pinctrl_init(void)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun return platform_driver_register(&spt_pinctrl_driver);
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun subsys_initcall(spt_pinctrl_init);
609*4882a593Smuzhiyun
spt_pinctrl_exit(void)610*4882a593Smuzhiyun static void __exit spt_pinctrl_exit(void)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun platform_driver_unregister(&spt_pinctrl_driver);
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun module_exit(spt_pinctrl_exit);
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun MODULE_AUTHOR("Mathias Nyman <mathias.nyman@linux.intel.com>");
617*4882a593Smuzhiyun MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>");
618*4882a593Smuzhiyun MODULE_DESCRIPTION("Intel Sunrisepoint PCH pinctrl/GPIO driver");
619*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
620