xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/intel/pinctrl-merrifield.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Intel Merrifield SoC pinctrl driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2016, Intel Corporation
6*4882a593Smuzhiyun  * Author: Andy Shevchenko <andriy.shevchenko@linux.intel.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/bits.h>
10*4882a593Smuzhiyun #include <linux/err.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
16*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
17*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
18*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include "pinctrl-intel.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define MRFLD_FAMILY_NR			64
23*4882a593Smuzhiyun #define MRFLD_FAMILY_LEN		0x400
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define SLEW_OFFSET			0x000
26*4882a593Smuzhiyun #define BUFCFG_OFFSET			0x100
27*4882a593Smuzhiyun #define MISC_OFFSET			0x300
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define BUFCFG_PINMODE_SHIFT		0
30*4882a593Smuzhiyun #define BUFCFG_PINMODE_MASK		GENMASK(2, 0)
31*4882a593Smuzhiyun #define BUFCFG_PINMODE_GPIO		0
32*4882a593Smuzhiyun #define BUFCFG_PUPD_VAL_SHIFT		4
33*4882a593Smuzhiyun #define BUFCFG_PUPD_VAL_MASK		GENMASK(5, 4)
34*4882a593Smuzhiyun #define BUFCFG_PUPD_VAL_2K		0
35*4882a593Smuzhiyun #define BUFCFG_PUPD_VAL_20K		1
36*4882a593Smuzhiyun #define BUFCFG_PUPD_VAL_50K		2
37*4882a593Smuzhiyun #define BUFCFG_PUPD_VAL_910		3
38*4882a593Smuzhiyun #define BUFCFG_PU_EN			BIT(8)
39*4882a593Smuzhiyun #define BUFCFG_PD_EN			BIT(9)
40*4882a593Smuzhiyun #define BUFCFG_Px_EN_MASK		GENMASK(9, 8)
41*4882a593Smuzhiyun #define BUFCFG_SLEWSEL			BIT(10)
42*4882a593Smuzhiyun #define BUFCFG_OVINEN			BIT(12)
43*4882a593Smuzhiyun #define BUFCFG_OVINEN_EN		BIT(13)
44*4882a593Smuzhiyun #define BUFCFG_OVINEN_MASK		GENMASK(13, 12)
45*4882a593Smuzhiyun #define BUFCFG_OVOUTEN			BIT(14)
46*4882a593Smuzhiyun #define BUFCFG_OVOUTEN_EN		BIT(15)
47*4882a593Smuzhiyun #define BUFCFG_OVOUTEN_MASK		GENMASK(15, 14)
48*4882a593Smuzhiyun #define BUFCFG_INDATAOV_VAL		BIT(16)
49*4882a593Smuzhiyun #define BUFCFG_INDATAOV_EN		BIT(17)
50*4882a593Smuzhiyun #define BUFCFG_INDATAOV_MASK		GENMASK(17, 16)
51*4882a593Smuzhiyun #define BUFCFG_OUTDATAOV_VAL		BIT(18)
52*4882a593Smuzhiyun #define BUFCFG_OUTDATAOV_EN		BIT(19)
53*4882a593Smuzhiyun #define BUFCFG_OUTDATAOV_MASK		GENMASK(19, 18)
54*4882a593Smuzhiyun #define BUFCFG_OD_EN			BIT(21)
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /**
57*4882a593Smuzhiyun  * struct mrfld_family - Intel pin family description
58*4882a593Smuzhiyun  * @barno: MMIO BAR number where registers for this family reside
59*4882a593Smuzhiyun  * @pin_base: Starting pin of pins in this family
60*4882a593Smuzhiyun  * @npins: Number of pins in this family
61*4882a593Smuzhiyun  * @protected: True if family is protected by access
62*4882a593Smuzhiyun  * @regs: family specific common registers
63*4882a593Smuzhiyun  */
64*4882a593Smuzhiyun struct mrfld_family {
65*4882a593Smuzhiyun 	unsigned int barno;
66*4882a593Smuzhiyun 	unsigned int pin_base;
67*4882a593Smuzhiyun 	size_t npins;
68*4882a593Smuzhiyun 	bool protected;
69*4882a593Smuzhiyun 	void __iomem *regs;
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define MRFLD_FAMILY(b, s, e)				\
73*4882a593Smuzhiyun 	{						\
74*4882a593Smuzhiyun 		.barno = (b),				\
75*4882a593Smuzhiyun 		.pin_base = (s),			\
76*4882a593Smuzhiyun 		.npins = (e) - (s) + 1,			\
77*4882a593Smuzhiyun 	}
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define MRFLD_FAMILY_PROTECTED(b, s, e)			\
80*4882a593Smuzhiyun 	{						\
81*4882a593Smuzhiyun 		.barno = (b),				\
82*4882a593Smuzhiyun 		.pin_base = (s),			\
83*4882a593Smuzhiyun 		.npins = (e) - (s) + 1,			\
84*4882a593Smuzhiyun 		.protected = true,			\
85*4882a593Smuzhiyun 	}
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun static const struct pinctrl_pin_desc mrfld_pins[] = {
88*4882a593Smuzhiyun 	/* Family 0: OCP2SSC (0 pins) */
89*4882a593Smuzhiyun 	/* Family 1: ULPI (13 pins) */
90*4882a593Smuzhiyun 	PINCTRL_PIN(0, "ULPI_CLK"),
91*4882a593Smuzhiyun 	PINCTRL_PIN(1, "ULPI_D0"),
92*4882a593Smuzhiyun 	PINCTRL_PIN(2, "ULPI_D1"),
93*4882a593Smuzhiyun 	PINCTRL_PIN(3, "ULPI_D2"),
94*4882a593Smuzhiyun 	PINCTRL_PIN(4, "ULPI_D3"),
95*4882a593Smuzhiyun 	PINCTRL_PIN(5, "ULPI_D4"),
96*4882a593Smuzhiyun 	PINCTRL_PIN(6, "ULPI_D5"),
97*4882a593Smuzhiyun 	PINCTRL_PIN(7, "ULPI_D6"),
98*4882a593Smuzhiyun 	PINCTRL_PIN(8, "ULPI_D7"),
99*4882a593Smuzhiyun 	PINCTRL_PIN(9, "ULPI_DIR"),
100*4882a593Smuzhiyun 	PINCTRL_PIN(10, "ULPI_NXT"),
101*4882a593Smuzhiyun 	PINCTRL_PIN(11, "ULPI_REFCLK"),
102*4882a593Smuzhiyun 	PINCTRL_PIN(12, "ULPI_STP"),
103*4882a593Smuzhiyun 	/* Family 2: eMMC (24 pins) */
104*4882a593Smuzhiyun 	PINCTRL_PIN(13, "EMMC_CLK"),
105*4882a593Smuzhiyun 	PINCTRL_PIN(14, "EMMC_CMD"),
106*4882a593Smuzhiyun 	PINCTRL_PIN(15, "EMMC_D0"),
107*4882a593Smuzhiyun 	PINCTRL_PIN(16, "EMMC_D1"),
108*4882a593Smuzhiyun 	PINCTRL_PIN(17, "EMMC_D2"),
109*4882a593Smuzhiyun 	PINCTRL_PIN(18, "EMMC_D3"),
110*4882a593Smuzhiyun 	PINCTRL_PIN(19, "EMMC_D4"),
111*4882a593Smuzhiyun 	PINCTRL_PIN(20, "EMMC_D5"),
112*4882a593Smuzhiyun 	PINCTRL_PIN(21, "EMMC_D6"),
113*4882a593Smuzhiyun 	PINCTRL_PIN(22, "EMMC_D7"),
114*4882a593Smuzhiyun 	PINCTRL_PIN(23, "EMMC_RST_N"),
115*4882a593Smuzhiyun 	PINCTRL_PIN(24, "GP154"),
116*4882a593Smuzhiyun 	PINCTRL_PIN(25, "GP155"),
117*4882a593Smuzhiyun 	PINCTRL_PIN(26, "GP156"),
118*4882a593Smuzhiyun 	PINCTRL_PIN(27, "GP157"),
119*4882a593Smuzhiyun 	PINCTRL_PIN(28, "GP158"),
120*4882a593Smuzhiyun 	PINCTRL_PIN(29, "GP159"),
121*4882a593Smuzhiyun 	PINCTRL_PIN(30, "GP160"),
122*4882a593Smuzhiyun 	PINCTRL_PIN(31, "GP161"),
123*4882a593Smuzhiyun 	PINCTRL_PIN(32, "GP162"),
124*4882a593Smuzhiyun 	PINCTRL_PIN(33, "GP163"),
125*4882a593Smuzhiyun 	PINCTRL_PIN(34, "GP97"),
126*4882a593Smuzhiyun 	PINCTRL_PIN(35, "GP14"),
127*4882a593Smuzhiyun 	PINCTRL_PIN(36, "GP15"),
128*4882a593Smuzhiyun 	/* Family 3: SDIO (20 pins) */
129*4882a593Smuzhiyun 	PINCTRL_PIN(37, "GP77_SD_CD"),
130*4882a593Smuzhiyun 	PINCTRL_PIN(38, "GP78_SD_CLK"),
131*4882a593Smuzhiyun 	PINCTRL_PIN(39, "GP79_SD_CMD"),
132*4882a593Smuzhiyun 	PINCTRL_PIN(40, "GP80_SD_D0"),
133*4882a593Smuzhiyun 	PINCTRL_PIN(41, "GP81_SD_D1"),
134*4882a593Smuzhiyun 	PINCTRL_PIN(42, "GP82_SD_D2"),
135*4882a593Smuzhiyun 	PINCTRL_PIN(43, "GP83_SD_D3"),
136*4882a593Smuzhiyun 	PINCTRL_PIN(44, "GP84_SD_LS_CLK_FB"),
137*4882a593Smuzhiyun 	PINCTRL_PIN(45, "GP85_SD_LS_CMD_DIR"),
138*4882a593Smuzhiyun 	PINCTRL_PIN(46, "GP86_SD_LS_D_DIR"),
139*4882a593Smuzhiyun 	PINCTRL_PIN(47, "GP88_SD_LS_SEL"),
140*4882a593Smuzhiyun 	PINCTRL_PIN(48, "GP87_SD_PD"),
141*4882a593Smuzhiyun 	PINCTRL_PIN(49, "GP89_SD_WP"),
142*4882a593Smuzhiyun 	PINCTRL_PIN(50, "GP90_SDIO_CLK"),
143*4882a593Smuzhiyun 	PINCTRL_PIN(51, "GP91_SDIO_CMD"),
144*4882a593Smuzhiyun 	PINCTRL_PIN(52, "GP92_SDIO_D0"),
145*4882a593Smuzhiyun 	PINCTRL_PIN(53, "GP93_SDIO_D1"),
146*4882a593Smuzhiyun 	PINCTRL_PIN(54, "GP94_SDIO_D2"),
147*4882a593Smuzhiyun 	PINCTRL_PIN(55, "GP95_SDIO_D3"),
148*4882a593Smuzhiyun 	PINCTRL_PIN(56, "GP96_SDIO_PD"),
149*4882a593Smuzhiyun 	/* Family 4: HSI (8 pins) */
150*4882a593Smuzhiyun 	PINCTRL_PIN(57, "HSI_ACDATA"),
151*4882a593Smuzhiyun 	PINCTRL_PIN(58, "HSI_ACFLAG"),
152*4882a593Smuzhiyun 	PINCTRL_PIN(59, "HSI_ACREADY"),
153*4882a593Smuzhiyun 	PINCTRL_PIN(60, "HSI_ACWAKE"),
154*4882a593Smuzhiyun 	PINCTRL_PIN(61, "HSI_CADATA"),
155*4882a593Smuzhiyun 	PINCTRL_PIN(62, "HSI_CAFLAG"),
156*4882a593Smuzhiyun 	PINCTRL_PIN(63, "HSI_CAREADY"),
157*4882a593Smuzhiyun 	PINCTRL_PIN(64, "HSI_CAWAKE"),
158*4882a593Smuzhiyun 	/* Family 5: SSP Audio (14 pins) */
159*4882a593Smuzhiyun 	PINCTRL_PIN(65, "GP70"),
160*4882a593Smuzhiyun 	PINCTRL_PIN(66, "GP71"),
161*4882a593Smuzhiyun 	PINCTRL_PIN(67, "GP32_I2S_0_CLK"),
162*4882a593Smuzhiyun 	PINCTRL_PIN(68, "GP33_I2S_0_FS"),
163*4882a593Smuzhiyun 	PINCTRL_PIN(69, "GP34_I2S_0_RXD"),
164*4882a593Smuzhiyun 	PINCTRL_PIN(70, "GP35_I2S_0_TXD"),
165*4882a593Smuzhiyun 	PINCTRL_PIN(71, "GP36_I2S_1_CLK"),
166*4882a593Smuzhiyun 	PINCTRL_PIN(72, "GP37_I2S_1_FS"),
167*4882a593Smuzhiyun 	PINCTRL_PIN(73, "GP38_I2S_1_RXD"),
168*4882a593Smuzhiyun 	PINCTRL_PIN(74, "GP39_I2S_1_TXD"),
169*4882a593Smuzhiyun 	PINCTRL_PIN(75, "GP40_I2S_2_CLK"),
170*4882a593Smuzhiyun 	PINCTRL_PIN(76, "GP41_I2S_2_FS"),
171*4882a593Smuzhiyun 	PINCTRL_PIN(77, "GP42_I2S_2_RXD"),
172*4882a593Smuzhiyun 	PINCTRL_PIN(78, "GP43_I2S_2_TXD"),
173*4882a593Smuzhiyun 	/* Family 6: GP SSP (22 pins) */
174*4882a593Smuzhiyun 	PINCTRL_PIN(79, "GP120_SPI_0_CLK"),
175*4882a593Smuzhiyun 	PINCTRL_PIN(80, "GP121_SPI_0_SS"),
176*4882a593Smuzhiyun 	PINCTRL_PIN(81, "GP122_SPI_0_RXD"),
177*4882a593Smuzhiyun 	PINCTRL_PIN(82, "GP123_SPI_0_TXD"),
178*4882a593Smuzhiyun 	PINCTRL_PIN(83, "GP102_SPI_1_CLK"),
179*4882a593Smuzhiyun 	PINCTRL_PIN(84, "GP103_SPI_1_SS0"),
180*4882a593Smuzhiyun 	PINCTRL_PIN(85, "GP104_SPI_1_SS1"),
181*4882a593Smuzhiyun 	PINCTRL_PIN(86, "GP105_SPI_1_SS2"),
182*4882a593Smuzhiyun 	PINCTRL_PIN(87, "GP106_SPI_1_SS3"),
183*4882a593Smuzhiyun 	PINCTRL_PIN(88, "GP107_SPI_1_RXD"),
184*4882a593Smuzhiyun 	PINCTRL_PIN(89, "GP108_SPI_1_TXD"),
185*4882a593Smuzhiyun 	PINCTRL_PIN(90, "GP109_SPI_2_CLK"),
186*4882a593Smuzhiyun 	PINCTRL_PIN(91, "GP110_SPI_2_SS0"),
187*4882a593Smuzhiyun 	PINCTRL_PIN(92, "GP111_SPI_2_SS1"),
188*4882a593Smuzhiyun 	PINCTRL_PIN(93, "GP112_SPI_2_SS2"),
189*4882a593Smuzhiyun 	PINCTRL_PIN(94, "GP113_SPI_2_SS3"),
190*4882a593Smuzhiyun 	PINCTRL_PIN(95, "GP114_SPI_2_RXD"),
191*4882a593Smuzhiyun 	PINCTRL_PIN(96, "GP115_SPI_2_TXD"),
192*4882a593Smuzhiyun 	PINCTRL_PIN(97, "GP116_SPI_3_CLK"),
193*4882a593Smuzhiyun 	PINCTRL_PIN(98, "GP117_SPI_3_SS"),
194*4882a593Smuzhiyun 	PINCTRL_PIN(99, "GP118_SPI_3_RXD"),
195*4882a593Smuzhiyun 	PINCTRL_PIN(100, "GP119_SPI_3_TXD"),
196*4882a593Smuzhiyun 	/* Family 7: I2C (14 pins) */
197*4882a593Smuzhiyun 	PINCTRL_PIN(101, "GP19_I2C_1_SCL"),
198*4882a593Smuzhiyun 	PINCTRL_PIN(102, "GP20_I2C_1_SDA"),
199*4882a593Smuzhiyun 	PINCTRL_PIN(103, "GP21_I2C_2_SCL"),
200*4882a593Smuzhiyun 	PINCTRL_PIN(104, "GP22_I2C_2_SDA"),
201*4882a593Smuzhiyun 	PINCTRL_PIN(105, "GP17_I2C_3_SCL_HDMI"),
202*4882a593Smuzhiyun 	PINCTRL_PIN(106, "GP18_I2C_3_SDA_HDMI"),
203*4882a593Smuzhiyun 	PINCTRL_PIN(107, "GP23_I2C_4_SCL"),
204*4882a593Smuzhiyun 	PINCTRL_PIN(108, "GP24_I2C_4_SDA"),
205*4882a593Smuzhiyun 	PINCTRL_PIN(109, "GP25_I2C_5_SCL"),
206*4882a593Smuzhiyun 	PINCTRL_PIN(110, "GP26_I2C_5_SDA"),
207*4882a593Smuzhiyun 	PINCTRL_PIN(111, "GP27_I2C_6_SCL"),
208*4882a593Smuzhiyun 	PINCTRL_PIN(112, "GP28_I2C_6_SDA"),
209*4882a593Smuzhiyun 	PINCTRL_PIN(113, "GP29_I2C_7_SCL"),
210*4882a593Smuzhiyun 	PINCTRL_PIN(114, "GP30_I2C_7_SDA"),
211*4882a593Smuzhiyun 	/* Family 8: UART (12 pins) */
212*4882a593Smuzhiyun 	PINCTRL_PIN(115, "GP124_UART_0_CTS"),
213*4882a593Smuzhiyun 	PINCTRL_PIN(116, "GP125_UART_0_RTS"),
214*4882a593Smuzhiyun 	PINCTRL_PIN(117, "GP126_UART_0_RX"),
215*4882a593Smuzhiyun 	PINCTRL_PIN(118, "GP127_UART_0_TX"),
216*4882a593Smuzhiyun 	PINCTRL_PIN(119, "GP128_UART_1_CTS"),
217*4882a593Smuzhiyun 	PINCTRL_PIN(120, "GP129_UART_1_RTS"),
218*4882a593Smuzhiyun 	PINCTRL_PIN(121, "GP130_UART_1_RX"),
219*4882a593Smuzhiyun 	PINCTRL_PIN(122, "GP131_UART_1_TX"),
220*4882a593Smuzhiyun 	PINCTRL_PIN(123, "GP132_UART_2_CTS"),
221*4882a593Smuzhiyun 	PINCTRL_PIN(124, "GP133_UART_2_RTS"),
222*4882a593Smuzhiyun 	PINCTRL_PIN(125, "GP134_UART_2_RX"),
223*4882a593Smuzhiyun 	PINCTRL_PIN(126, "GP135_UART_2_TX"),
224*4882a593Smuzhiyun 	/* Family 9: GPIO South (19 pins) */
225*4882a593Smuzhiyun 	PINCTRL_PIN(127, "GP177"),
226*4882a593Smuzhiyun 	PINCTRL_PIN(128, "GP178"),
227*4882a593Smuzhiyun 	PINCTRL_PIN(129, "GP179"),
228*4882a593Smuzhiyun 	PINCTRL_PIN(130, "GP180"),
229*4882a593Smuzhiyun 	PINCTRL_PIN(131, "GP181"),
230*4882a593Smuzhiyun 	PINCTRL_PIN(132, "GP182_PWM2"),
231*4882a593Smuzhiyun 	PINCTRL_PIN(133, "GP183_PWM3"),
232*4882a593Smuzhiyun 	PINCTRL_PIN(134, "GP184"),
233*4882a593Smuzhiyun 	PINCTRL_PIN(135, "GP185"),
234*4882a593Smuzhiyun 	PINCTRL_PIN(136, "GP186"),
235*4882a593Smuzhiyun 	PINCTRL_PIN(137, "GP187"),
236*4882a593Smuzhiyun 	PINCTRL_PIN(138, "GP188"),
237*4882a593Smuzhiyun 	PINCTRL_PIN(139, "GP189"),
238*4882a593Smuzhiyun 	PINCTRL_PIN(140, "GP64_FAST_INT0"),
239*4882a593Smuzhiyun 	PINCTRL_PIN(141, "GP65_FAST_INT1"),
240*4882a593Smuzhiyun 	PINCTRL_PIN(142, "GP66_FAST_INT2"),
241*4882a593Smuzhiyun 	PINCTRL_PIN(143, "GP67_FAST_INT3"),
242*4882a593Smuzhiyun 	PINCTRL_PIN(144, "GP12_PWM0"),
243*4882a593Smuzhiyun 	PINCTRL_PIN(145, "GP13_PWM1"),
244*4882a593Smuzhiyun 	/* Family 10: Camera Sideband (12 pins) */
245*4882a593Smuzhiyun 	PINCTRL_PIN(146, "GP0"),
246*4882a593Smuzhiyun 	PINCTRL_PIN(147, "GP1"),
247*4882a593Smuzhiyun 	PINCTRL_PIN(148, "GP2"),
248*4882a593Smuzhiyun 	PINCTRL_PIN(149, "GP3"),
249*4882a593Smuzhiyun 	PINCTRL_PIN(150, "GP4"),
250*4882a593Smuzhiyun 	PINCTRL_PIN(151, "GP5"),
251*4882a593Smuzhiyun 	PINCTRL_PIN(152, "GP6"),
252*4882a593Smuzhiyun 	PINCTRL_PIN(153, "GP7"),
253*4882a593Smuzhiyun 	PINCTRL_PIN(154, "GP8"),
254*4882a593Smuzhiyun 	PINCTRL_PIN(155, "GP9"),
255*4882a593Smuzhiyun 	PINCTRL_PIN(156, "GP10"),
256*4882a593Smuzhiyun 	PINCTRL_PIN(157, "GP11"),
257*4882a593Smuzhiyun 	/* Family 11: Clock (22 pins) */
258*4882a593Smuzhiyun 	PINCTRL_PIN(158, "GP137"),
259*4882a593Smuzhiyun 	PINCTRL_PIN(159, "GP138"),
260*4882a593Smuzhiyun 	PINCTRL_PIN(160, "GP139"),
261*4882a593Smuzhiyun 	PINCTRL_PIN(161, "GP140"),
262*4882a593Smuzhiyun 	PINCTRL_PIN(162, "GP141"),
263*4882a593Smuzhiyun 	PINCTRL_PIN(163, "GP142"),
264*4882a593Smuzhiyun 	PINCTRL_PIN(164, "GP16_HDMI_HPD"),
265*4882a593Smuzhiyun 	PINCTRL_PIN(165, "GP68_DSI_A_TE"),
266*4882a593Smuzhiyun 	PINCTRL_PIN(166, "GP69_DSI_C_TE"),
267*4882a593Smuzhiyun 	PINCTRL_PIN(167, "OSC_CLK_CTRL0"),
268*4882a593Smuzhiyun 	PINCTRL_PIN(168, "OSC_CLK_CTRL1"),
269*4882a593Smuzhiyun 	PINCTRL_PIN(169, "OSC_CLK0"),
270*4882a593Smuzhiyun 	PINCTRL_PIN(170, "OSC_CLK1"),
271*4882a593Smuzhiyun 	PINCTRL_PIN(171, "OSC_CLK2"),
272*4882a593Smuzhiyun 	PINCTRL_PIN(172, "OSC_CLK3"),
273*4882a593Smuzhiyun 	PINCTRL_PIN(173, "OSC_CLK4"),
274*4882a593Smuzhiyun 	PINCTRL_PIN(174, "RESETOUT"),
275*4882a593Smuzhiyun 	PINCTRL_PIN(175, "PMODE"),
276*4882a593Smuzhiyun 	PINCTRL_PIN(176, "PRDY"),
277*4882a593Smuzhiyun 	PINCTRL_PIN(177, "PREQ"),
278*4882a593Smuzhiyun 	PINCTRL_PIN(178, "GP190"),
279*4882a593Smuzhiyun 	PINCTRL_PIN(179, "GP191"),
280*4882a593Smuzhiyun 	/* Family 12: MSIC (15 pins) */
281*4882a593Smuzhiyun 	PINCTRL_PIN(180, "I2C_0_SCL"),
282*4882a593Smuzhiyun 	PINCTRL_PIN(181, "I2C_0_SDA"),
283*4882a593Smuzhiyun 	PINCTRL_PIN(182, "IERR"),
284*4882a593Smuzhiyun 	PINCTRL_PIN(183, "JTAG_TCK"),
285*4882a593Smuzhiyun 	PINCTRL_PIN(184, "JTAG_TDI"),
286*4882a593Smuzhiyun 	PINCTRL_PIN(185, "JTAG_TDO"),
287*4882a593Smuzhiyun 	PINCTRL_PIN(186, "JTAG_TMS"),
288*4882a593Smuzhiyun 	PINCTRL_PIN(187, "JTAG_TRST"),
289*4882a593Smuzhiyun 	PINCTRL_PIN(188, "PROCHOT"),
290*4882a593Smuzhiyun 	PINCTRL_PIN(189, "RTC_CLK"),
291*4882a593Smuzhiyun 	PINCTRL_PIN(190, "SVID_ALERT"),
292*4882a593Smuzhiyun 	PINCTRL_PIN(191, "SVID_CLK"),
293*4882a593Smuzhiyun 	PINCTRL_PIN(192, "SVID_D"),
294*4882a593Smuzhiyun 	PINCTRL_PIN(193, "THERMTRIP"),
295*4882a593Smuzhiyun 	PINCTRL_PIN(194, "STANDBY"),
296*4882a593Smuzhiyun 	/* Family 13: Keyboard (20 pins) */
297*4882a593Smuzhiyun 	PINCTRL_PIN(195, "GP44"),
298*4882a593Smuzhiyun 	PINCTRL_PIN(196, "GP45"),
299*4882a593Smuzhiyun 	PINCTRL_PIN(197, "GP46"),
300*4882a593Smuzhiyun 	PINCTRL_PIN(198, "GP47"),
301*4882a593Smuzhiyun 	PINCTRL_PIN(199, "GP48"),
302*4882a593Smuzhiyun 	PINCTRL_PIN(200, "GP49"),
303*4882a593Smuzhiyun 	PINCTRL_PIN(201, "GP50"),
304*4882a593Smuzhiyun 	PINCTRL_PIN(202, "GP51"),
305*4882a593Smuzhiyun 	PINCTRL_PIN(203, "GP52"),
306*4882a593Smuzhiyun 	PINCTRL_PIN(204, "GP53"),
307*4882a593Smuzhiyun 	PINCTRL_PIN(205, "GP54"),
308*4882a593Smuzhiyun 	PINCTRL_PIN(206, "GP55"),
309*4882a593Smuzhiyun 	PINCTRL_PIN(207, "GP56"),
310*4882a593Smuzhiyun 	PINCTRL_PIN(208, "GP57"),
311*4882a593Smuzhiyun 	PINCTRL_PIN(209, "GP58"),
312*4882a593Smuzhiyun 	PINCTRL_PIN(210, "GP59"),
313*4882a593Smuzhiyun 	PINCTRL_PIN(211, "GP60"),
314*4882a593Smuzhiyun 	PINCTRL_PIN(212, "GP61"),
315*4882a593Smuzhiyun 	PINCTRL_PIN(213, "GP62"),
316*4882a593Smuzhiyun 	PINCTRL_PIN(214, "GP63"),
317*4882a593Smuzhiyun 	/* Family 14: GPIO North (13 pins) */
318*4882a593Smuzhiyun 	PINCTRL_PIN(215, "GP164"),
319*4882a593Smuzhiyun 	PINCTRL_PIN(216, "GP165"),
320*4882a593Smuzhiyun 	PINCTRL_PIN(217, "GP166"),
321*4882a593Smuzhiyun 	PINCTRL_PIN(218, "GP167"),
322*4882a593Smuzhiyun 	PINCTRL_PIN(219, "GP168_MJTAG_TCK"),
323*4882a593Smuzhiyun 	PINCTRL_PIN(220, "GP169_MJTAG_TDI"),
324*4882a593Smuzhiyun 	PINCTRL_PIN(221, "GP170_MJTAG_TDO"),
325*4882a593Smuzhiyun 	PINCTRL_PIN(222, "GP171_MJTAG_TMS"),
326*4882a593Smuzhiyun 	PINCTRL_PIN(223, "GP172_MJTAG_TRST"),
327*4882a593Smuzhiyun 	PINCTRL_PIN(224, "GP173"),
328*4882a593Smuzhiyun 	PINCTRL_PIN(225, "GP174"),
329*4882a593Smuzhiyun 	PINCTRL_PIN(226, "GP175"),
330*4882a593Smuzhiyun 	PINCTRL_PIN(227, "GP176"),
331*4882a593Smuzhiyun 	/* Family 15: PTI (5 pins) */
332*4882a593Smuzhiyun 	PINCTRL_PIN(228, "GP72_PTI_CLK"),
333*4882a593Smuzhiyun 	PINCTRL_PIN(229, "GP73_PTI_D0"),
334*4882a593Smuzhiyun 	PINCTRL_PIN(230, "GP74_PTI_D1"),
335*4882a593Smuzhiyun 	PINCTRL_PIN(231, "GP75_PTI_D2"),
336*4882a593Smuzhiyun 	PINCTRL_PIN(232, "GP76_PTI_D3"),
337*4882a593Smuzhiyun 	/* Family 16: USB3 (0 pins) */
338*4882a593Smuzhiyun 	/* Family 17: HSIC (0 pins) */
339*4882a593Smuzhiyun 	/* Family 18: Broadcast (0 pins) */
340*4882a593Smuzhiyun };
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun static const unsigned int mrfld_sdio_pins[] = { 50, 51, 52, 53, 54, 55, 56 };
343*4882a593Smuzhiyun static const unsigned int mrfld_i2s2_pins[] = { 75, 76, 77, 78 };
344*4882a593Smuzhiyun static const unsigned int mrfld_spi5_pins[] = { 90, 91, 92, 93, 94, 95, 96 };
345*4882a593Smuzhiyun static const unsigned int mrfld_uart0_pins[] = { 115, 116, 117, 118 };
346*4882a593Smuzhiyun static const unsigned int mrfld_uart1_pins[] = { 119, 120, 121, 122 };
347*4882a593Smuzhiyun static const unsigned int mrfld_uart2_pins[] = { 123, 124, 125, 126 };
348*4882a593Smuzhiyun static const unsigned int mrfld_pwm0_pins[] = { 144 };
349*4882a593Smuzhiyun static const unsigned int mrfld_pwm1_pins[] = { 145 };
350*4882a593Smuzhiyun static const unsigned int mrfld_pwm2_pins[] = { 132 };
351*4882a593Smuzhiyun static const unsigned int mrfld_pwm3_pins[] = { 133 };
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun static const struct intel_pingroup mrfld_groups[] = {
354*4882a593Smuzhiyun 	PIN_GROUP("sdio_grp", mrfld_sdio_pins, 1),
355*4882a593Smuzhiyun 	PIN_GROUP("i2s2_grp", mrfld_i2s2_pins, 1),
356*4882a593Smuzhiyun 	PIN_GROUP("spi5_grp", mrfld_spi5_pins, 1),
357*4882a593Smuzhiyun 	PIN_GROUP("uart0_grp", mrfld_uart0_pins, 1),
358*4882a593Smuzhiyun 	PIN_GROUP("uart1_grp", mrfld_uart1_pins, 1),
359*4882a593Smuzhiyun 	PIN_GROUP("uart2_grp", mrfld_uart2_pins, 1),
360*4882a593Smuzhiyun 	PIN_GROUP("pwm0_grp", mrfld_pwm0_pins, 1),
361*4882a593Smuzhiyun 	PIN_GROUP("pwm1_grp", mrfld_pwm1_pins, 1),
362*4882a593Smuzhiyun 	PIN_GROUP("pwm2_grp", mrfld_pwm2_pins, 1),
363*4882a593Smuzhiyun 	PIN_GROUP("pwm3_grp", mrfld_pwm3_pins, 1),
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun static const char * const mrfld_sdio_groups[] = { "sdio_grp" };
367*4882a593Smuzhiyun static const char * const mrfld_i2s2_groups[] = { "i2s2_grp" };
368*4882a593Smuzhiyun static const char * const mrfld_spi5_groups[] = { "spi5_grp" };
369*4882a593Smuzhiyun static const char * const mrfld_uart0_groups[] = { "uart0_grp" };
370*4882a593Smuzhiyun static const char * const mrfld_uart1_groups[] = { "uart1_grp" };
371*4882a593Smuzhiyun static const char * const mrfld_uart2_groups[] = { "uart2_grp" };
372*4882a593Smuzhiyun static const char * const mrfld_pwm0_groups[] = { "pwm0_grp" };
373*4882a593Smuzhiyun static const char * const mrfld_pwm1_groups[] = { "pwm1_grp" };
374*4882a593Smuzhiyun static const char * const mrfld_pwm2_groups[] = { "pwm2_grp" };
375*4882a593Smuzhiyun static const char * const mrfld_pwm3_groups[] = { "pwm3_grp" };
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun static const struct intel_function mrfld_functions[] = {
378*4882a593Smuzhiyun 	FUNCTION("sdio", mrfld_sdio_groups),
379*4882a593Smuzhiyun 	FUNCTION("i2s2", mrfld_i2s2_groups),
380*4882a593Smuzhiyun 	FUNCTION("spi5", mrfld_spi5_groups),
381*4882a593Smuzhiyun 	FUNCTION("uart0", mrfld_uart0_groups),
382*4882a593Smuzhiyun 	FUNCTION("uart1", mrfld_uart1_groups),
383*4882a593Smuzhiyun 	FUNCTION("uart2", mrfld_uart2_groups),
384*4882a593Smuzhiyun 	FUNCTION("pwm0", mrfld_pwm0_groups),
385*4882a593Smuzhiyun 	FUNCTION("pwm1", mrfld_pwm1_groups),
386*4882a593Smuzhiyun 	FUNCTION("pwm2", mrfld_pwm2_groups),
387*4882a593Smuzhiyun 	FUNCTION("pwm3", mrfld_pwm3_groups),
388*4882a593Smuzhiyun };
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun static const struct mrfld_family mrfld_families[] = {
391*4882a593Smuzhiyun 	MRFLD_FAMILY(1, 0, 12),
392*4882a593Smuzhiyun 	MRFLD_FAMILY(2, 13, 36),
393*4882a593Smuzhiyun 	MRFLD_FAMILY(3, 37, 56),
394*4882a593Smuzhiyun 	MRFLD_FAMILY(4, 57, 64),
395*4882a593Smuzhiyun 	MRFLD_FAMILY(5, 65, 78),
396*4882a593Smuzhiyun 	MRFLD_FAMILY(6, 79, 100),
397*4882a593Smuzhiyun 	MRFLD_FAMILY_PROTECTED(7, 101, 114),
398*4882a593Smuzhiyun 	MRFLD_FAMILY(8, 115, 126),
399*4882a593Smuzhiyun 	MRFLD_FAMILY(9, 127, 145),
400*4882a593Smuzhiyun 	MRFLD_FAMILY(10, 146, 157),
401*4882a593Smuzhiyun 	MRFLD_FAMILY(11, 158, 179),
402*4882a593Smuzhiyun 	MRFLD_FAMILY_PROTECTED(12, 180, 194),
403*4882a593Smuzhiyun 	MRFLD_FAMILY(13, 195, 214),
404*4882a593Smuzhiyun 	MRFLD_FAMILY(14, 215, 227),
405*4882a593Smuzhiyun 	MRFLD_FAMILY(15, 228, 232),
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun /**
409*4882a593Smuzhiyun  * struct mrfld_pinctrl - Intel Merrifield pinctrl private structure
410*4882a593Smuzhiyun  * @dev: Pointer to the device structure
411*4882a593Smuzhiyun  * @lock: Lock to serialize register access
412*4882a593Smuzhiyun  * @pctldesc: Pin controller description
413*4882a593Smuzhiyun  * @pctldev: Pointer to the pin controller device
414*4882a593Smuzhiyun  * @families: Array of families this pinctrl handles
415*4882a593Smuzhiyun  * @nfamilies: Number of families in the array
416*4882a593Smuzhiyun  * @functions: Array of functions
417*4882a593Smuzhiyun  * @nfunctions: Number of functions in the array
418*4882a593Smuzhiyun  * @groups: Array of pin groups
419*4882a593Smuzhiyun  * @ngroups: Number of groups in the array
420*4882a593Smuzhiyun  * @pins: Array of pins this pinctrl controls
421*4882a593Smuzhiyun  * @npins: Number of pins in the array
422*4882a593Smuzhiyun  */
423*4882a593Smuzhiyun struct mrfld_pinctrl {
424*4882a593Smuzhiyun 	struct device *dev;
425*4882a593Smuzhiyun 	raw_spinlock_t lock;
426*4882a593Smuzhiyun 	struct pinctrl_desc pctldesc;
427*4882a593Smuzhiyun 	struct pinctrl_dev *pctldev;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	/* Pin controller configuration */
430*4882a593Smuzhiyun 	const struct mrfld_family *families;
431*4882a593Smuzhiyun 	size_t nfamilies;
432*4882a593Smuzhiyun 	const struct intel_function *functions;
433*4882a593Smuzhiyun 	size_t nfunctions;
434*4882a593Smuzhiyun 	const struct intel_pingroup *groups;
435*4882a593Smuzhiyun 	size_t ngroups;
436*4882a593Smuzhiyun 	const struct pinctrl_pin_desc *pins;
437*4882a593Smuzhiyun 	size_t npins;
438*4882a593Smuzhiyun };
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun #define pin_to_bufno(f, p)		((p) - (f)->pin_base)
441*4882a593Smuzhiyun 
mrfld_get_family(struct mrfld_pinctrl * mp,unsigned int pin)442*4882a593Smuzhiyun static const struct mrfld_family *mrfld_get_family(struct mrfld_pinctrl *mp,
443*4882a593Smuzhiyun 						   unsigned int pin)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun 	const struct mrfld_family *family;
446*4882a593Smuzhiyun 	unsigned int i;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	for (i = 0; i < mp->nfamilies; i++) {
449*4882a593Smuzhiyun 		family = &mp->families[i];
450*4882a593Smuzhiyun 		if (pin >= family->pin_base &&
451*4882a593Smuzhiyun 		    pin < family->pin_base + family->npins)
452*4882a593Smuzhiyun 			return family;
453*4882a593Smuzhiyun 	}
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	dev_warn(mp->dev, "failed to find family for pin %u\n", pin);
456*4882a593Smuzhiyun 	return NULL;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun 
mrfld_buf_available(struct mrfld_pinctrl * mp,unsigned int pin)459*4882a593Smuzhiyun static bool mrfld_buf_available(struct mrfld_pinctrl *mp, unsigned int pin)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun 	const struct mrfld_family *family;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	family = mrfld_get_family(mp, pin);
464*4882a593Smuzhiyun 	if (!family)
465*4882a593Smuzhiyun 		return false;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	return !family->protected;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun 
mrfld_get_bufcfg(struct mrfld_pinctrl * mp,unsigned int pin)470*4882a593Smuzhiyun static void __iomem *mrfld_get_bufcfg(struct mrfld_pinctrl *mp, unsigned int pin)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun 	const struct mrfld_family *family;
473*4882a593Smuzhiyun 	unsigned int bufno;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	family = mrfld_get_family(mp, pin);
476*4882a593Smuzhiyun 	if (!family)
477*4882a593Smuzhiyun 		return NULL;
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	bufno = pin_to_bufno(family, pin);
480*4882a593Smuzhiyun 	return family->regs + BUFCFG_OFFSET + bufno * 4;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun 
mrfld_read_bufcfg(struct mrfld_pinctrl * mp,unsigned int pin,u32 * value)483*4882a593Smuzhiyun static int mrfld_read_bufcfg(struct mrfld_pinctrl *mp, unsigned int pin, u32 *value)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun 	void __iomem *bufcfg;
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	if (!mrfld_buf_available(mp, pin))
488*4882a593Smuzhiyun 		return -EBUSY;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	bufcfg = mrfld_get_bufcfg(mp, pin);
491*4882a593Smuzhiyun 	*value = readl(bufcfg);
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	return 0;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun 
mrfld_update_bufcfg(struct mrfld_pinctrl * mp,unsigned int pin,u32 bits,u32 mask)496*4882a593Smuzhiyun static void mrfld_update_bufcfg(struct mrfld_pinctrl *mp, unsigned int pin,
497*4882a593Smuzhiyun 				u32 bits, u32 mask)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun 	void __iomem *bufcfg;
500*4882a593Smuzhiyun 	u32 value;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	bufcfg = mrfld_get_bufcfg(mp, pin);
503*4882a593Smuzhiyun 	value = readl(bufcfg);
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	value &= ~mask;
506*4882a593Smuzhiyun 	value |= bits & mask;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	writel(value, bufcfg);
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun 
mrfld_get_groups_count(struct pinctrl_dev * pctldev)511*4882a593Smuzhiyun static int mrfld_get_groups_count(struct pinctrl_dev *pctldev)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun 	struct mrfld_pinctrl *mp = pinctrl_dev_get_drvdata(pctldev);
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	return mp->ngroups;
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun 
mrfld_get_group_name(struct pinctrl_dev * pctldev,unsigned int group)518*4882a593Smuzhiyun static const char *mrfld_get_group_name(struct pinctrl_dev *pctldev,
519*4882a593Smuzhiyun 					unsigned int group)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun 	struct mrfld_pinctrl *mp = pinctrl_dev_get_drvdata(pctldev);
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	return mp->groups[group].name;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun 
mrfld_get_group_pins(struct pinctrl_dev * pctldev,unsigned int group,const unsigned int ** pins,unsigned int * npins)526*4882a593Smuzhiyun static int mrfld_get_group_pins(struct pinctrl_dev *pctldev, unsigned int group,
527*4882a593Smuzhiyun 				const unsigned int **pins, unsigned int *npins)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun 	struct mrfld_pinctrl *mp = pinctrl_dev_get_drvdata(pctldev);
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	*pins = mp->groups[group].pins;
532*4882a593Smuzhiyun 	*npins = mp->groups[group].npins;
533*4882a593Smuzhiyun 	return 0;
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun 
mrfld_pin_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned int pin)536*4882a593Smuzhiyun static void mrfld_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
537*4882a593Smuzhiyun 			       unsigned int pin)
538*4882a593Smuzhiyun {
539*4882a593Smuzhiyun 	struct mrfld_pinctrl *mp = pinctrl_dev_get_drvdata(pctldev);
540*4882a593Smuzhiyun 	u32 value, mode;
541*4882a593Smuzhiyun 	int ret;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	ret = mrfld_read_bufcfg(mp, pin, &value);
544*4882a593Smuzhiyun 	if (ret) {
545*4882a593Smuzhiyun 		seq_puts(s, "not available");
546*4882a593Smuzhiyun 		return;
547*4882a593Smuzhiyun 	}
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	mode = (value & BUFCFG_PINMODE_MASK) >> BUFCFG_PINMODE_SHIFT;
550*4882a593Smuzhiyun 	if (!mode)
551*4882a593Smuzhiyun 		seq_puts(s, "GPIO ");
552*4882a593Smuzhiyun 	else
553*4882a593Smuzhiyun 		seq_printf(s, "mode %d ", mode);
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	seq_printf(s, "0x%08x", value);
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun static const struct pinctrl_ops mrfld_pinctrl_ops = {
559*4882a593Smuzhiyun 	.get_groups_count = mrfld_get_groups_count,
560*4882a593Smuzhiyun 	.get_group_name = mrfld_get_group_name,
561*4882a593Smuzhiyun 	.get_group_pins = mrfld_get_group_pins,
562*4882a593Smuzhiyun 	.pin_dbg_show = mrfld_pin_dbg_show,
563*4882a593Smuzhiyun };
564*4882a593Smuzhiyun 
mrfld_get_functions_count(struct pinctrl_dev * pctldev)565*4882a593Smuzhiyun static int mrfld_get_functions_count(struct pinctrl_dev *pctldev)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun 	struct mrfld_pinctrl *mp = pinctrl_dev_get_drvdata(pctldev);
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	return mp->nfunctions;
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun 
mrfld_get_function_name(struct pinctrl_dev * pctldev,unsigned int function)572*4882a593Smuzhiyun static const char *mrfld_get_function_name(struct pinctrl_dev *pctldev,
573*4882a593Smuzhiyun 					   unsigned int function)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun 	struct mrfld_pinctrl *mp = pinctrl_dev_get_drvdata(pctldev);
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	return mp->functions[function].name;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun 
mrfld_get_function_groups(struct pinctrl_dev * pctldev,unsigned int function,const char * const ** groups,unsigned int * const ngroups)580*4882a593Smuzhiyun static int mrfld_get_function_groups(struct pinctrl_dev *pctldev,
581*4882a593Smuzhiyun 				     unsigned int function,
582*4882a593Smuzhiyun 				     const char * const **groups,
583*4882a593Smuzhiyun 				     unsigned int * const ngroups)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun 	struct mrfld_pinctrl *mp = pinctrl_dev_get_drvdata(pctldev);
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	*groups = mp->functions[function].groups;
588*4882a593Smuzhiyun 	*ngroups = mp->functions[function].ngroups;
589*4882a593Smuzhiyun 	return 0;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun 
mrfld_pinmux_set_mux(struct pinctrl_dev * pctldev,unsigned int function,unsigned int group)592*4882a593Smuzhiyun static int mrfld_pinmux_set_mux(struct pinctrl_dev *pctldev,
593*4882a593Smuzhiyun 				unsigned int function,
594*4882a593Smuzhiyun 				unsigned int group)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun 	struct mrfld_pinctrl *mp = pinctrl_dev_get_drvdata(pctldev);
597*4882a593Smuzhiyun 	const struct intel_pingroup *grp = &mp->groups[group];
598*4882a593Smuzhiyun 	u32 bits = grp->mode << BUFCFG_PINMODE_SHIFT;
599*4882a593Smuzhiyun 	u32 mask = BUFCFG_PINMODE_MASK;
600*4882a593Smuzhiyun 	unsigned long flags;
601*4882a593Smuzhiyun 	unsigned int i;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	/*
604*4882a593Smuzhiyun 	 * All pins in the groups needs to be accessible and writable
605*4882a593Smuzhiyun 	 * before we can enable the mux for this group.
606*4882a593Smuzhiyun 	 */
607*4882a593Smuzhiyun 	for (i = 0; i < grp->npins; i++) {
608*4882a593Smuzhiyun 		if (!mrfld_buf_available(mp, grp->pins[i]))
609*4882a593Smuzhiyun 			return -EBUSY;
610*4882a593Smuzhiyun 	}
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	/* Now enable the mux setting for each pin in the group */
613*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&mp->lock, flags);
614*4882a593Smuzhiyun 	for (i = 0; i < grp->npins; i++)
615*4882a593Smuzhiyun 		mrfld_update_bufcfg(mp, grp->pins[i], bits, mask);
616*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&mp->lock, flags);
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	return 0;
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun 
mrfld_gpio_request_enable(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned int pin)621*4882a593Smuzhiyun static int mrfld_gpio_request_enable(struct pinctrl_dev *pctldev,
622*4882a593Smuzhiyun 				     struct pinctrl_gpio_range *range,
623*4882a593Smuzhiyun 				     unsigned int pin)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun 	struct mrfld_pinctrl *mp = pinctrl_dev_get_drvdata(pctldev);
626*4882a593Smuzhiyun 	u32 bits = BUFCFG_PINMODE_GPIO << BUFCFG_PINMODE_SHIFT;
627*4882a593Smuzhiyun 	u32 mask = BUFCFG_PINMODE_MASK;
628*4882a593Smuzhiyun 	unsigned long flags;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	if (!mrfld_buf_available(mp, pin))
631*4882a593Smuzhiyun 		return -EBUSY;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&mp->lock, flags);
634*4882a593Smuzhiyun 	mrfld_update_bufcfg(mp, pin, bits, mask);
635*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&mp->lock, flags);
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	return 0;
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun static const struct pinmux_ops mrfld_pinmux_ops = {
641*4882a593Smuzhiyun 	.get_functions_count = mrfld_get_functions_count,
642*4882a593Smuzhiyun 	.get_function_name = mrfld_get_function_name,
643*4882a593Smuzhiyun 	.get_function_groups = mrfld_get_function_groups,
644*4882a593Smuzhiyun 	.set_mux = mrfld_pinmux_set_mux,
645*4882a593Smuzhiyun 	.gpio_request_enable = mrfld_gpio_request_enable,
646*4882a593Smuzhiyun };
647*4882a593Smuzhiyun 
mrfld_config_get(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * config)648*4882a593Smuzhiyun static int mrfld_config_get(struct pinctrl_dev *pctldev, unsigned int pin,
649*4882a593Smuzhiyun 			    unsigned long *config)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun 	struct mrfld_pinctrl *mp = pinctrl_dev_get_drvdata(pctldev);
652*4882a593Smuzhiyun 	enum pin_config_param param = pinconf_to_config_param(*config);
653*4882a593Smuzhiyun 	u32 value, term;
654*4882a593Smuzhiyun 	u16 arg = 0;
655*4882a593Smuzhiyun 	int ret;
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	ret = mrfld_read_bufcfg(mp, pin, &value);
658*4882a593Smuzhiyun 	if (ret)
659*4882a593Smuzhiyun 		return -ENOTSUPP;
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	term = (value & BUFCFG_PUPD_VAL_MASK) >> BUFCFG_PUPD_VAL_SHIFT;
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	switch (param) {
664*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_DISABLE:
665*4882a593Smuzhiyun 		if (value & BUFCFG_Px_EN_MASK)
666*4882a593Smuzhiyun 			return -EINVAL;
667*4882a593Smuzhiyun 		break;
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_UP:
670*4882a593Smuzhiyun 		if ((value & BUFCFG_Px_EN_MASK) != BUFCFG_PU_EN)
671*4882a593Smuzhiyun 			return -EINVAL;
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 		switch (term) {
674*4882a593Smuzhiyun 		case BUFCFG_PUPD_VAL_910:
675*4882a593Smuzhiyun 			arg = 910;
676*4882a593Smuzhiyun 			break;
677*4882a593Smuzhiyun 		case BUFCFG_PUPD_VAL_2K:
678*4882a593Smuzhiyun 			arg = 2000;
679*4882a593Smuzhiyun 			break;
680*4882a593Smuzhiyun 		case BUFCFG_PUPD_VAL_20K:
681*4882a593Smuzhiyun 			arg = 20000;
682*4882a593Smuzhiyun 			break;
683*4882a593Smuzhiyun 		case BUFCFG_PUPD_VAL_50K:
684*4882a593Smuzhiyun 			arg = 50000;
685*4882a593Smuzhiyun 			break;
686*4882a593Smuzhiyun 		}
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 		break;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_DOWN:
691*4882a593Smuzhiyun 		if ((value & BUFCFG_Px_EN_MASK) != BUFCFG_PD_EN)
692*4882a593Smuzhiyun 			return -EINVAL;
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 		switch (term) {
695*4882a593Smuzhiyun 		case BUFCFG_PUPD_VAL_910:
696*4882a593Smuzhiyun 			arg = 910;
697*4882a593Smuzhiyun 			break;
698*4882a593Smuzhiyun 		case BUFCFG_PUPD_VAL_2K:
699*4882a593Smuzhiyun 			arg = 2000;
700*4882a593Smuzhiyun 			break;
701*4882a593Smuzhiyun 		case BUFCFG_PUPD_VAL_20K:
702*4882a593Smuzhiyun 			arg = 20000;
703*4882a593Smuzhiyun 			break;
704*4882a593Smuzhiyun 		case BUFCFG_PUPD_VAL_50K:
705*4882a593Smuzhiyun 			arg = 50000;
706*4882a593Smuzhiyun 			break;
707*4882a593Smuzhiyun 		}
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 		break;
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	case PIN_CONFIG_DRIVE_OPEN_DRAIN:
712*4882a593Smuzhiyun 		if (!(value & BUFCFG_OD_EN))
713*4882a593Smuzhiyun 			return -EINVAL;
714*4882a593Smuzhiyun 		break;
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	case PIN_CONFIG_SLEW_RATE:
717*4882a593Smuzhiyun 		if (!(value & BUFCFG_SLEWSEL))
718*4882a593Smuzhiyun 			arg = 0;
719*4882a593Smuzhiyun 		else
720*4882a593Smuzhiyun 			arg = 1;
721*4882a593Smuzhiyun 		break;
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	default:
724*4882a593Smuzhiyun 		return -ENOTSUPP;
725*4882a593Smuzhiyun 	}
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	*config = pinconf_to_config_packed(param, arg);
728*4882a593Smuzhiyun 	return 0;
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun 
mrfld_config_set_pin(struct mrfld_pinctrl * mp,unsigned int pin,unsigned long config)731*4882a593Smuzhiyun static int mrfld_config_set_pin(struct mrfld_pinctrl *mp, unsigned int pin,
732*4882a593Smuzhiyun 				unsigned long config)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun 	unsigned int param = pinconf_to_config_param(config);
735*4882a593Smuzhiyun 	unsigned int arg = pinconf_to_config_argument(config);
736*4882a593Smuzhiyun 	u32 bits = 0, mask = 0;
737*4882a593Smuzhiyun 	unsigned long flags;
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	switch (param) {
740*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_DISABLE:
741*4882a593Smuzhiyun 		mask |= BUFCFG_Px_EN_MASK | BUFCFG_PUPD_VAL_MASK;
742*4882a593Smuzhiyun 		break;
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_UP:
745*4882a593Smuzhiyun 		mask |= BUFCFG_Px_EN_MASK | BUFCFG_PUPD_VAL_MASK;
746*4882a593Smuzhiyun 		bits |= BUFCFG_PU_EN;
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 		/* Set default strength value in case none is given */
749*4882a593Smuzhiyun 		if (arg == 1)
750*4882a593Smuzhiyun 			arg = 20000;
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 		switch (arg) {
753*4882a593Smuzhiyun 		case 50000:
754*4882a593Smuzhiyun 			bits |= BUFCFG_PUPD_VAL_50K << BUFCFG_PUPD_VAL_SHIFT;
755*4882a593Smuzhiyun 			break;
756*4882a593Smuzhiyun 		case 20000:
757*4882a593Smuzhiyun 			bits |= BUFCFG_PUPD_VAL_20K << BUFCFG_PUPD_VAL_SHIFT;
758*4882a593Smuzhiyun 			break;
759*4882a593Smuzhiyun 		case 2000:
760*4882a593Smuzhiyun 			bits |= BUFCFG_PUPD_VAL_2K << BUFCFG_PUPD_VAL_SHIFT;
761*4882a593Smuzhiyun 			break;
762*4882a593Smuzhiyun 		default:
763*4882a593Smuzhiyun 			return -EINVAL;
764*4882a593Smuzhiyun 		}
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 		break;
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_DOWN:
769*4882a593Smuzhiyun 		mask |= BUFCFG_Px_EN_MASK | BUFCFG_PUPD_VAL_MASK;
770*4882a593Smuzhiyun 		bits |= BUFCFG_PD_EN;
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 		/* Set default strength value in case none is given */
773*4882a593Smuzhiyun 		if (arg == 1)
774*4882a593Smuzhiyun 			arg = 20000;
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 		switch (arg) {
777*4882a593Smuzhiyun 		case 50000:
778*4882a593Smuzhiyun 			bits |= BUFCFG_PUPD_VAL_50K << BUFCFG_PUPD_VAL_SHIFT;
779*4882a593Smuzhiyun 			break;
780*4882a593Smuzhiyun 		case 20000:
781*4882a593Smuzhiyun 			bits |= BUFCFG_PUPD_VAL_20K << BUFCFG_PUPD_VAL_SHIFT;
782*4882a593Smuzhiyun 			break;
783*4882a593Smuzhiyun 		case 2000:
784*4882a593Smuzhiyun 			bits |= BUFCFG_PUPD_VAL_2K << BUFCFG_PUPD_VAL_SHIFT;
785*4882a593Smuzhiyun 			break;
786*4882a593Smuzhiyun 		default:
787*4882a593Smuzhiyun 			return -EINVAL;
788*4882a593Smuzhiyun 		}
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 		break;
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	case PIN_CONFIG_DRIVE_OPEN_DRAIN:
793*4882a593Smuzhiyun 		mask |= BUFCFG_OD_EN;
794*4882a593Smuzhiyun 		if (arg)
795*4882a593Smuzhiyun 			bits |= BUFCFG_OD_EN;
796*4882a593Smuzhiyun 		break;
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	case PIN_CONFIG_SLEW_RATE:
799*4882a593Smuzhiyun 		mask |= BUFCFG_SLEWSEL;
800*4882a593Smuzhiyun 		if (arg)
801*4882a593Smuzhiyun 			bits |= BUFCFG_SLEWSEL;
802*4882a593Smuzhiyun 		break;
803*4882a593Smuzhiyun 	}
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&mp->lock, flags);
806*4882a593Smuzhiyun 	mrfld_update_bufcfg(mp, pin, bits, mask);
807*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&mp->lock, flags);
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	return 0;
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun 
mrfld_config_set(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * configs,unsigned int nconfigs)812*4882a593Smuzhiyun static int mrfld_config_set(struct pinctrl_dev *pctldev, unsigned int pin,
813*4882a593Smuzhiyun 			    unsigned long *configs, unsigned int nconfigs)
814*4882a593Smuzhiyun {
815*4882a593Smuzhiyun 	struct mrfld_pinctrl *mp = pinctrl_dev_get_drvdata(pctldev);
816*4882a593Smuzhiyun 	unsigned int i;
817*4882a593Smuzhiyun 	int ret;
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	if (!mrfld_buf_available(mp, pin))
820*4882a593Smuzhiyun 		return -ENOTSUPP;
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	for (i = 0; i < nconfigs; i++) {
823*4882a593Smuzhiyun 		switch (pinconf_to_config_param(configs[i])) {
824*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_DISABLE:
825*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_PULL_UP:
826*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_PULL_DOWN:
827*4882a593Smuzhiyun 		case PIN_CONFIG_DRIVE_OPEN_DRAIN:
828*4882a593Smuzhiyun 		case PIN_CONFIG_SLEW_RATE:
829*4882a593Smuzhiyun 			ret = mrfld_config_set_pin(mp, pin, configs[i]);
830*4882a593Smuzhiyun 			if (ret)
831*4882a593Smuzhiyun 				return ret;
832*4882a593Smuzhiyun 			break;
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 		default:
835*4882a593Smuzhiyun 			return -ENOTSUPP;
836*4882a593Smuzhiyun 		}
837*4882a593Smuzhiyun 	}
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	return 0;
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun 
mrfld_config_group_get(struct pinctrl_dev * pctldev,unsigned int group,unsigned long * config)842*4882a593Smuzhiyun static int mrfld_config_group_get(struct pinctrl_dev *pctldev,
843*4882a593Smuzhiyun 				  unsigned int group, unsigned long *config)
844*4882a593Smuzhiyun {
845*4882a593Smuzhiyun 	const unsigned int *pins;
846*4882a593Smuzhiyun 	unsigned int npins;
847*4882a593Smuzhiyun 	int ret;
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	ret = mrfld_get_group_pins(pctldev, group, &pins, &npins);
850*4882a593Smuzhiyun 	if (ret)
851*4882a593Smuzhiyun 		return ret;
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	ret = mrfld_config_get(pctldev, pins[0], config);
854*4882a593Smuzhiyun 	if (ret)
855*4882a593Smuzhiyun 		return ret;
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	return 0;
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun 
mrfld_config_group_set(struct pinctrl_dev * pctldev,unsigned int group,unsigned long * configs,unsigned int num_configs)860*4882a593Smuzhiyun static int mrfld_config_group_set(struct pinctrl_dev *pctldev,
861*4882a593Smuzhiyun 				  unsigned int group, unsigned long *configs,
862*4882a593Smuzhiyun 				  unsigned int num_configs)
863*4882a593Smuzhiyun {
864*4882a593Smuzhiyun 	const unsigned int *pins;
865*4882a593Smuzhiyun 	unsigned int npins;
866*4882a593Smuzhiyun 	int i, ret;
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	ret = mrfld_get_group_pins(pctldev, group, &pins, &npins);
869*4882a593Smuzhiyun 	if (ret)
870*4882a593Smuzhiyun 		return ret;
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	for (i = 0; i < npins; i++) {
873*4882a593Smuzhiyun 		ret = mrfld_config_set(pctldev, pins[i], configs, num_configs);
874*4882a593Smuzhiyun 		if (ret)
875*4882a593Smuzhiyun 			return ret;
876*4882a593Smuzhiyun 	}
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	return 0;
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun static const struct pinconf_ops mrfld_pinconf_ops = {
882*4882a593Smuzhiyun 	.is_generic = true,
883*4882a593Smuzhiyun 	.pin_config_get = mrfld_config_get,
884*4882a593Smuzhiyun 	.pin_config_set = mrfld_config_set,
885*4882a593Smuzhiyun 	.pin_config_group_get = mrfld_config_group_get,
886*4882a593Smuzhiyun 	.pin_config_group_set = mrfld_config_group_set,
887*4882a593Smuzhiyun };
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun static const struct pinctrl_desc mrfld_pinctrl_desc = {
890*4882a593Smuzhiyun 	.pctlops = &mrfld_pinctrl_ops,
891*4882a593Smuzhiyun 	.pmxops = &mrfld_pinmux_ops,
892*4882a593Smuzhiyun 	.confops = &mrfld_pinconf_ops,
893*4882a593Smuzhiyun 	.owner = THIS_MODULE,
894*4882a593Smuzhiyun };
895*4882a593Smuzhiyun 
mrfld_pinctrl_probe(struct platform_device * pdev)896*4882a593Smuzhiyun static int mrfld_pinctrl_probe(struct platform_device *pdev)
897*4882a593Smuzhiyun {
898*4882a593Smuzhiyun 	struct mrfld_family *families;
899*4882a593Smuzhiyun 	struct mrfld_pinctrl *mp;
900*4882a593Smuzhiyun 	void __iomem *regs;
901*4882a593Smuzhiyun 	size_t nfamilies;
902*4882a593Smuzhiyun 	unsigned int i;
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	mp = devm_kzalloc(&pdev->dev, sizeof(*mp), GFP_KERNEL);
905*4882a593Smuzhiyun 	if (!mp)
906*4882a593Smuzhiyun 		return -ENOMEM;
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	mp->dev = &pdev->dev;
909*4882a593Smuzhiyun 	raw_spin_lock_init(&mp->lock);
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	regs = devm_platform_ioremap_resource(pdev, 0);
912*4882a593Smuzhiyun 	if (IS_ERR(regs))
913*4882a593Smuzhiyun 		return PTR_ERR(regs);
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	/*
916*4882a593Smuzhiyun 	 * Make a copy of the families which we can use to hold pointers
917*4882a593Smuzhiyun 	 * to the registers.
918*4882a593Smuzhiyun 	 */
919*4882a593Smuzhiyun 	nfamilies = ARRAY_SIZE(mrfld_families),
920*4882a593Smuzhiyun 	families = devm_kmemdup(&pdev->dev, mrfld_families,
921*4882a593Smuzhiyun 					    sizeof(mrfld_families),
922*4882a593Smuzhiyun 					    GFP_KERNEL);
923*4882a593Smuzhiyun 	if (!families)
924*4882a593Smuzhiyun 		return -ENOMEM;
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	/* Splice memory resource by chunk per family */
927*4882a593Smuzhiyun 	for (i = 0; i < nfamilies; i++) {
928*4882a593Smuzhiyun 		struct mrfld_family *family = &families[i];
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 		family->regs = regs + family->barno * MRFLD_FAMILY_LEN;
931*4882a593Smuzhiyun 	}
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	mp->families = families;
934*4882a593Smuzhiyun 	mp->nfamilies = nfamilies;
935*4882a593Smuzhiyun 	mp->functions = mrfld_functions;
936*4882a593Smuzhiyun 	mp->nfunctions = ARRAY_SIZE(mrfld_functions);
937*4882a593Smuzhiyun 	mp->groups = mrfld_groups;
938*4882a593Smuzhiyun 	mp->ngroups = ARRAY_SIZE(mrfld_groups);
939*4882a593Smuzhiyun 	mp->pctldesc = mrfld_pinctrl_desc;
940*4882a593Smuzhiyun 	mp->pctldesc.name = dev_name(&pdev->dev);
941*4882a593Smuzhiyun 	mp->pctldesc.pins = mrfld_pins;
942*4882a593Smuzhiyun 	mp->pctldesc.npins = ARRAY_SIZE(mrfld_pins);
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	mp->pctldev = devm_pinctrl_register(&pdev->dev, &mp->pctldesc, mp);
945*4882a593Smuzhiyun 	if (IS_ERR(mp->pctldev)) {
946*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to register pinctrl driver\n");
947*4882a593Smuzhiyun 		return PTR_ERR(mp->pctldev);
948*4882a593Smuzhiyun 	}
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	platform_set_drvdata(pdev, mp);
951*4882a593Smuzhiyun 	return 0;
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun static const struct acpi_device_id mrfld_acpi_table[] = {
955*4882a593Smuzhiyun 	{ "INTC1002" },
956*4882a593Smuzhiyun 	{ }
957*4882a593Smuzhiyun };
958*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, mrfld_acpi_table);
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun static struct platform_driver mrfld_pinctrl_driver = {
961*4882a593Smuzhiyun 	.probe = mrfld_pinctrl_probe,
962*4882a593Smuzhiyun 	.driver = {
963*4882a593Smuzhiyun 		.name = "pinctrl-merrifield",
964*4882a593Smuzhiyun 		.acpi_match_table = mrfld_acpi_table,
965*4882a593Smuzhiyun 	},
966*4882a593Smuzhiyun };
967*4882a593Smuzhiyun 
mrfld_pinctrl_init(void)968*4882a593Smuzhiyun static int __init mrfld_pinctrl_init(void)
969*4882a593Smuzhiyun {
970*4882a593Smuzhiyun 	return platform_driver_register(&mrfld_pinctrl_driver);
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun subsys_initcall(mrfld_pinctrl_init);
973*4882a593Smuzhiyun 
mrfld_pinctrl_exit(void)974*4882a593Smuzhiyun static void __exit mrfld_pinctrl_exit(void)
975*4882a593Smuzhiyun {
976*4882a593Smuzhiyun 	platform_driver_unregister(&mrfld_pinctrl_driver);
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun module_exit(mrfld_pinctrl_exit);
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun MODULE_AUTHOR("Andy Shevchenko <andriy.shevchenko@linux.intel.com>");
981*4882a593Smuzhiyun MODULE_DESCRIPTION("Intel Merrifield SoC pinctrl driver");
982*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
983*4882a593Smuzhiyun MODULE_ALIAS("platform:pinctrl-merrifield");
984