xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/intel/pinctrl-intel.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Intel pinctrl/GPIO core driver.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2015, Intel Corporation
6*4882a593Smuzhiyun  * Authors: Mathias Nyman <mathias.nyman@linux.intel.com>
7*4882a593Smuzhiyun  *          Mika Westerberg <mika.westerberg@linux.intel.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/acpi.h>
11*4882a593Smuzhiyun #include <linux/gpio/driver.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/log2.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/property.h>
17*4882a593Smuzhiyun #include <linux/time.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
20*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
21*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
22*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include "../core.h"
25*4882a593Smuzhiyun #include "pinctrl-intel.h"
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* Offset from regs */
28*4882a593Smuzhiyun #define REVID				0x000
29*4882a593Smuzhiyun #define REVID_SHIFT			16
30*4882a593Smuzhiyun #define REVID_MASK			GENMASK(31, 16)
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define PADBAR				0x00c
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define PADOWN_BITS			4
35*4882a593Smuzhiyun #define PADOWN_SHIFT(p)			((p) % 8 * PADOWN_BITS)
36*4882a593Smuzhiyun #define PADOWN_MASK(p)			(GENMASK(3, 0) << PADOWN_SHIFT(p))
37*4882a593Smuzhiyun #define PADOWN_GPP(p)			((p) / 8)
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /* Offset from pad_regs */
40*4882a593Smuzhiyun #define PADCFG0				0x000
41*4882a593Smuzhiyun #define PADCFG0_RXEVCFG_SHIFT		25
42*4882a593Smuzhiyun #define PADCFG0_RXEVCFG_MASK		GENMASK(26, 25)
43*4882a593Smuzhiyun #define PADCFG0_RXEVCFG_LEVEL		0
44*4882a593Smuzhiyun #define PADCFG0_RXEVCFG_EDGE		1
45*4882a593Smuzhiyun #define PADCFG0_RXEVCFG_DISABLED	2
46*4882a593Smuzhiyun #define PADCFG0_RXEVCFG_EDGE_BOTH	3
47*4882a593Smuzhiyun #define PADCFG0_PREGFRXSEL		BIT(24)
48*4882a593Smuzhiyun #define PADCFG0_RXINV			BIT(23)
49*4882a593Smuzhiyun #define PADCFG0_GPIROUTIOXAPIC		BIT(20)
50*4882a593Smuzhiyun #define PADCFG0_GPIROUTSCI		BIT(19)
51*4882a593Smuzhiyun #define PADCFG0_GPIROUTSMI		BIT(18)
52*4882a593Smuzhiyun #define PADCFG0_GPIROUTNMI		BIT(17)
53*4882a593Smuzhiyun #define PADCFG0_PMODE_SHIFT		10
54*4882a593Smuzhiyun #define PADCFG0_PMODE_MASK		GENMASK(13, 10)
55*4882a593Smuzhiyun #define PADCFG0_PMODE_GPIO		0
56*4882a593Smuzhiyun #define PADCFG0_GPIORXDIS		BIT(9)
57*4882a593Smuzhiyun #define PADCFG0_GPIOTXDIS		BIT(8)
58*4882a593Smuzhiyun #define PADCFG0_GPIORXSTATE		BIT(1)
59*4882a593Smuzhiyun #define PADCFG0_GPIOTXSTATE		BIT(0)
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define PADCFG1				0x004
62*4882a593Smuzhiyun #define PADCFG1_TERM_UP			BIT(13)
63*4882a593Smuzhiyun #define PADCFG1_TERM_SHIFT		10
64*4882a593Smuzhiyun #define PADCFG1_TERM_MASK		GENMASK(12, 10)
65*4882a593Smuzhiyun #define PADCFG1_TERM_20K		BIT(2)
66*4882a593Smuzhiyun #define PADCFG1_TERM_5K			BIT(1)
67*4882a593Smuzhiyun #define PADCFG1_TERM_1K			BIT(0)
68*4882a593Smuzhiyun #define PADCFG1_TERM_833		(BIT(1) | BIT(0))
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define PADCFG2				0x008
71*4882a593Smuzhiyun #define PADCFG2_DEBEN			BIT(0)
72*4882a593Smuzhiyun #define PADCFG2_DEBOUNCE_SHIFT		1
73*4882a593Smuzhiyun #define PADCFG2_DEBOUNCE_MASK		GENMASK(4, 1)
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define DEBOUNCE_PERIOD_NSEC		31250
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun struct intel_pad_context {
78*4882a593Smuzhiyun 	u32 padcfg0;
79*4882a593Smuzhiyun 	u32 padcfg1;
80*4882a593Smuzhiyun 	u32 padcfg2;
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun struct intel_community_context {
84*4882a593Smuzhiyun 	u32 *intmask;
85*4882a593Smuzhiyun 	u32 *hostown;
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define pin_to_padno(c, p)	((p) - (c)->pin_base)
89*4882a593Smuzhiyun #define padgroup_offset(g, p)	((p) - (g)->base)
90*4882a593Smuzhiyun 
intel_get_community(struct intel_pinctrl * pctrl,unsigned int pin)91*4882a593Smuzhiyun static struct intel_community *intel_get_community(struct intel_pinctrl *pctrl,
92*4882a593Smuzhiyun 						   unsigned int pin)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 	struct intel_community *community;
95*4882a593Smuzhiyun 	int i;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	for (i = 0; i < pctrl->ncommunities; i++) {
98*4882a593Smuzhiyun 		community = &pctrl->communities[i];
99*4882a593Smuzhiyun 		if (pin >= community->pin_base &&
100*4882a593Smuzhiyun 		    pin < community->pin_base + community->npins)
101*4882a593Smuzhiyun 			return community;
102*4882a593Smuzhiyun 	}
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	dev_warn(pctrl->dev, "failed to find community for pin %u\n", pin);
105*4882a593Smuzhiyun 	return NULL;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun static const struct intel_padgroup *
intel_community_get_padgroup(const struct intel_community * community,unsigned int pin)109*4882a593Smuzhiyun intel_community_get_padgroup(const struct intel_community *community,
110*4882a593Smuzhiyun 			     unsigned int pin)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	int i;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	for (i = 0; i < community->ngpps; i++) {
115*4882a593Smuzhiyun 		const struct intel_padgroup *padgrp = &community->gpps[i];
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 		if (pin >= padgrp->base && pin < padgrp->base + padgrp->size)
118*4882a593Smuzhiyun 			return padgrp;
119*4882a593Smuzhiyun 	}
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	return NULL;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
intel_get_padcfg(struct intel_pinctrl * pctrl,unsigned int pin,unsigned int reg)124*4882a593Smuzhiyun static void __iomem *intel_get_padcfg(struct intel_pinctrl *pctrl,
125*4882a593Smuzhiyun 				      unsigned int pin, unsigned int reg)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	const struct intel_community *community;
128*4882a593Smuzhiyun 	unsigned int padno;
129*4882a593Smuzhiyun 	size_t nregs;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	community = intel_get_community(pctrl, pin);
132*4882a593Smuzhiyun 	if (!community)
133*4882a593Smuzhiyun 		return NULL;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	padno = pin_to_padno(community, pin);
136*4882a593Smuzhiyun 	nregs = (community->features & PINCTRL_FEATURE_DEBOUNCE) ? 4 : 2;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	if (reg >= nregs * 4)
139*4882a593Smuzhiyun 		return NULL;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	return community->pad_regs + reg + padno * nregs * 4;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun 
intel_pad_owned_by_host(struct intel_pinctrl * pctrl,unsigned int pin)144*4882a593Smuzhiyun static bool intel_pad_owned_by_host(struct intel_pinctrl *pctrl, unsigned int pin)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun 	const struct intel_community *community;
147*4882a593Smuzhiyun 	const struct intel_padgroup *padgrp;
148*4882a593Smuzhiyun 	unsigned int gpp, offset, gpp_offset;
149*4882a593Smuzhiyun 	void __iomem *padown;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	community = intel_get_community(pctrl, pin);
152*4882a593Smuzhiyun 	if (!community)
153*4882a593Smuzhiyun 		return false;
154*4882a593Smuzhiyun 	if (!community->padown_offset)
155*4882a593Smuzhiyun 		return true;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	padgrp = intel_community_get_padgroup(community, pin);
158*4882a593Smuzhiyun 	if (!padgrp)
159*4882a593Smuzhiyun 		return false;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	gpp_offset = padgroup_offset(padgrp, pin);
162*4882a593Smuzhiyun 	gpp = PADOWN_GPP(gpp_offset);
163*4882a593Smuzhiyun 	offset = community->padown_offset + padgrp->padown_num * 4 + gpp * 4;
164*4882a593Smuzhiyun 	padown = community->regs + offset;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	return !(readl(padown) & PADOWN_MASK(gpp_offset));
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
intel_pad_acpi_mode(struct intel_pinctrl * pctrl,unsigned int pin)169*4882a593Smuzhiyun static bool intel_pad_acpi_mode(struct intel_pinctrl *pctrl, unsigned int pin)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	const struct intel_community *community;
172*4882a593Smuzhiyun 	const struct intel_padgroup *padgrp;
173*4882a593Smuzhiyun 	unsigned int offset, gpp_offset;
174*4882a593Smuzhiyun 	void __iomem *hostown;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	community = intel_get_community(pctrl, pin);
177*4882a593Smuzhiyun 	if (!community)
178*4882a593Smuzhiyun 		return true;
179*4882a593Smuzhiyun 	if (!community->hostown_offset)
180*4882a593Smuzhiyun 		return false;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	padgrp = intel_community_get_padgroup(community, pin);
183*4882a593Smuzhiyun 	if (!padgrp)
184*4882a593Smuzhiyun 		return true;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	gpp_offset = padgroup_offset(padgrp, pin);
187*4882a593Smuzhiyun 	offset = community->hostown_offset + padgrp->reg_num * 4;
188*4882a593Smuzhiyun 	hostown = community->regs + offset;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	return !(readl(hostown) & BIT(gpp_offset));
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun /**
194*4882a593Smuzhiyun  * enum - Locking variants of the pad configuration
195*4882a593Smuzhiyun  *
196*4882a593Smuzhiyun  * @PAD_UNLOCKED:	pad is fully controlled by the configuration registers
197*4882a593Smuzhiyun  * @PAD_LOCKED:		pad configuration registers, except TX state, are locked
198*4882a593Smuzhiyun  * @PAD_LOCKED_TX:	pad configuration TX state is locked
199*4882a593Smuzhiyun  * @PAD_LOCKED_FULL:	pad configuration registers are locked completely
200*4882a593Smuzhiyun  *
201*4882a593Smuzhiyun  * Locking is considered as read-only mode for corresponding registers and
202*4882a593Smuzhiyun  * their respective fields. That said, TX state bit is locked separately from
203*4882a593Smuzhiyun  * the main locking scheme.
204*4882a593Smuzhiyun  */
205*4882a593Smuzhiyun enum {
206*4882a593Smuzhiyun 	PAD_UNLOCKED	= 0,
207*4882a593Smuzhiyun 	PAD_LOCKED	= 1,
208*4882a593Smuzhiyun 	PAD_LOCKED_TX	= 2,
209*4882a593Smuzhiyun 	PAD_LOCKED_FULL	= PAD_LOCKED | PAD_LOCKED_TX,
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun 
intel_pad_locked(struct intel_pinctrl * pctrl,unsigned int pin)212*4882a593Smuzhiyun static int intel_pad_locked(struct intel_pinctrl *pctrl, unsigned int pin)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	struct intel_community *community;
215*4882a593Smuzhiyun 	const struct intel_padgroup *padgrp;
216*4882a593Smuzhiyun 	unsigned int offset, gpp_offset;
217*4882a593Smuzhiyun 	u32 value;
218*4882a593Smuzhiyun 	int ret = PAD_UNLOCKED;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	community = intel_get_community(pctrl, pin);
221*4882a593Smuzhiyun 	if (!community)
222*4882a593Smuzhiyun 		return PAD_LOCKED_FULL;
223*4882a593Smuzhiyun 	if (!community->padcfglock_offset)
224*4882a593Smuzhiyun 		return PAD_UNLOCKED;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	padgrp = intel_community_get_padgroup(community, pin);
227*4882a593Smuzhiyun 	if (!padgrp)
228*4882a593Smuzhiyun 		return PAD_LOCKED_FULL;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	gpp_offset = padgroup_offset(padgrp, pin);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	/*
233*4882a593Smuzhiyun 	 * If PADCFGLOCK and PADCFGLOCKTX bits are both clear for this pad,
234*4882a593Smuzhiyun 	 * the pad is considered unlocked. Any other case means that it is
235*4882a593Smuzhiyun 	 * either fully or partially locked.
236*4882a593Smuzhiyun 	 */
237*4882a593Smuzhiyun 	offset = community->padcfglock_offset + 0 + padgrp->reg_num * 8;
238*4882a593Smuzhiyun 	value = readl(community->regs + offset);
239*4882a593Smuzhiyun 	if (value & BIT(gpp_offset))
240*4882a593Smuzhiyun 		ret |= PAD_LOCKED;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	offset = community->padcfglock_offset + 4 + padgrp->reg_num * 8;
243*4882a593Smuzhiyun 	value = readl(community->regs + offset);
244*4882a593Smuzhiyun 	if (value & BIT(gpp_offset))
245*4882a593Smuzhiyun 		ret |= PAD_LOCKED_TX;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	return ret;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
intel_pad_is_unlocked(struct intel_pinctrl * pctrl,unsigned int pin)250*4882a593Smuzhiyun static bool intel_pad_is_unlocked(struct intel_pinctrl *pctrl, unsigned int pin)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun 	return (intel_pad_locked(pctrl, pin) & PAD_LOCKED) == PAD_UNLOCKED;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun 
intel_pad_usable(struct intel_pinctrl * pctrl,unsigned int pin)255*4882a593Smuzhiyun static bool intel_pad_usable(struct intel_pinctrl *pctrl, unsigned int pin)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun 	return intel_pad_owned_by_host(pctrl, pin) && intel_pad_is_unlocked(pctrl, pin);
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun 
intel_get_groups_count(struct pinctrl_dev * pctldev)260*4882a593Smuzhiyun static int intel_get_groups_count(struct pinctrl_dev *pctldev)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	return pctrl->soc->ngroups;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
intel_get_group_name(struct pinctrl_dev * pctldev,unsigned int group)267*4882a593Smuzhiyun static const char *intel_get_group_name(struct pinctrl_dev *pctldev,
268*4882a593Smuzhiyun 				      unsigned int group)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	return pctrl->soc->groups[group].name;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun 
intel_get_group_pins(struct pinctrl_dev * pctldev,unsigned int group,const unsigned int ** pins,unsigned int * npins)275*4882a593Smuzhiyun static int intel_get_group_pins(struct pinctrl_dev *pctldev, unsigned int group,
276*4882a593Smuzhiyun 			      const unsigned int **pins, unsigned int *npins)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	*pins = pctrl->soc->groups[group].pins;
281*4882a593Smuzhiyun 	*npins = pctrl->soc->groups[group].npins;
282*4882a593Smuzhiyun 	return 0;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun 
intel_pin_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned int pin)285*4882a593Smuzhiyun static void intel_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
286*4882a593Smuzhiyun 			       unsigned int pin)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
289*4882a593Smuzhiyun 	void __iomem *padcfg;
290*4882a593Smuzhiyun 	u32 cfg0, cfg1, mode;
291*4882a593Smuzhiyun 	int locked;
292*4882a593Smuzhiyun 	bool acpi;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	if (!intel_pad_owned_by_host(pctrl, pin)) {
295*4882a593Smuzhiyun 		seq_puts(s, "not available");
296*4882a593Smuzhiyun 		return;
297*4882a593Smuzhiyun 	}
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	cfg0 = readl(intel_get_padcfg(pctrl, pin, PADCFG0));
300*4882a593Smuzhiyun 	cfg1 = readl(intel_get_padcfg(pctrl, pin, PADCFG1));
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	mode = (cfg0 & PADCFG0_PMODE_MASK) >> PADCFG0_PMODE_SHIFT;
303*4882a593Smuzhiyun 	if (mode == PADCFG0_PMODE_GPIO)
304*4882a593Smuzhiyun 		seq_puts(s, "GPIO ");
305*4882a593Smuzhiyun 	else
306*4882a593Smuzhiyun 		seq_printf(s, "mode %d ", mode);
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	seq_printf(s, "0x%08x 0x%08x", cfg0, cfg1);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	/* Dump the additional PADCFG registers if available */
311*4882a593Smuzhiyun 	padcfg = intel_get_padcfg(pctrl, pin, PADCFG2);
312*4882a593Smuzhiyun 	if (padcfg)
313*4882a593Smuzhiyun 		seq_printf(s, " 0x%08x", readl(padcfg));
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	locked = intel_pad_locked(pctrl, pin);
316*4882a593Smuzhiyun 	acpi = intel_pad_acpi_mode(pctrl, pin);
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	if (locked || acpi) {
319*4882a593Smuzhiyun 		seq_puts(s, " [");
320*4882a593Smuzhiyun 		if (locked)
321*4882a593Smuzhiyun 			seq_puts(s, "LOCKED");
322*4882a593Smuzhiyun 		if ((locked & PAD_LOCKED_FULL) == PAD_LOCKED_TX)
323*4882a593Smuzhiyun 			seq_puts(s, " tx");
324*4882a593Smuzhiyun 		else if ((locked & PAD_LOCKED_FULL) == PAD_LOCKED_FULL)
325*4882a593Smuzhiyun 			seq_puts(s, " full");
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 		if (locked && acpi)
328*4882a593Smuzhiyun 			seq_puts(s, ", ");
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 		if (acpi)
331*4882a593Smuzhiyun 			seq_puts(s, "ACPI");
332*4882a593Smuzhiyun 		seq_puts(s, "]");
333*4882a593Smuzhiyun 	}
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun static const struct pinctrl_ops intel_pinctrl_ops = {
337*4882a593Smuzhiyun 	.get_groups_count = intel_get_groups_count,
338*4882a593Smuzhiyun 	.get_group_name = intel_get_group_name,
339*4882a593Smuzhiyun 	.get_group_pins = intel_get_group_pins,
340*4882a593Smuzhiyun 	.pin_dbg_show = intel_pin_dbg_show,
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun 
intel_get_functions_count(struct pinctrl_dev * pctldev)343*4882a593Smuzhiyun static int intel_get_functions_count(struct pinctrl_dev *pctldev)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	return pctrl->soc->nfunctions;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun 
intel_get_function_name(struct pinctrl_dev * pctldev,unsigned int function)350*4882a593Smuzhiyun static const char *intel_get_function_name(struct pinctrl_dev *pctldev,
351*4882a593Smuzhiyun 					   unsigned int function)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	return pctrl->soc->functions[function].name;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun 
intel_get_function_groups(struct pinctrl_dev * pctldev,unsigned int function,const char * const ** groups,unsigned int * const ngroups)358*4882a593Smuzhiyun static int intel_get_function_groups(struct pinctrl_dev *pctldev,
359*4882a593Smuzhiyun 				     unsigned int function,
360*4882a593Smuzhiyun 				     const char * const **groups,
361*4882a593Smuzhiyun 				     unsigned int * const ngroups)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	*groups = pctrl->soc->functions[function].groups;
366*4882a593Smuzhiyun 	*ngroups = pctrl->soc->functions[function].ngroups;
367*4882a593Smuzhiyun 	return 0;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun 
intel_pinmux_set_mux(struct pinctrl_dev * pctldev,unsigned int function,unsigned int group)370*4882a593Smuzhiyun static int intel_pinmux_set_mux(struct pinctrl_dev *pctldev,
371*4882a593Smuzhiyun 				unsigned int function, unsigned int group)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
374*4882a593Smuzhiyun 	const struct intel_pingroup *grp = &pctrl->soc->groups[group];
375*4882a593Smuzhiyun 	unsigned long flags;
376*4882a593Smuzhiyun 	int i;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&pctrl->lock, flags);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	/*
381*4882a593Smuzhiyun 	 * All pins in the groups needs to be accessible and writable
382*4882a593Smuzhiyun 	 * before we can enable the mux for this group.
383*4882a593Smuzhiyun 	 */
384*4882a593Smuzhiyun 	for (i = 0; i < grp->npins; i++) {
385*4882a593Smuzhiyun 		if (!intel_pad_usable(pctrl, grp->pins[i])) {
386*4882a593Smuzhiyun 			raw_spin_unlock_irqrestore(&pctrl->lock, flags);
387*4882a593Smuzhiyun 			return -EBUSY;
388*4882a593Smuzhiyun 		}
389*4882a593Smuzhiyun 	}
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	/* Now enable the mux setting for each pin in the group */
392*4882a593Smuzhiyun 	for (i = 0; i < grp->npins; i++) {
393*4882a593Smuzhiyun 		void __iomem *padcfg0;
394*4882a593Smuzhiyun 		u32 value;
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 		padcfg0 = intel_get_padcfg(pctrl, grp->pins[i], PADCFG0);
397*4882a593Smuzhiyun 		value = readl(padcfg0);
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 		value &= ~PADCFG0_PMODE_MASK;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 		if (grp->modes)
402*4882a593Smuzhiyun 			value |= grp->modes[i] << PADCFG0_PMODE_SHIFT;
403*4882a593Smuzhiyun 		else
404*4882a593Smuzhiyun 			value |= grp->mode << PADCFG0_PMODE_SHIFT;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 		writel(value, padcfg0);
407*4882a593Smuzhiyun 	}
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	return 0;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun 
__intel_gpio_set_direction(void __iomem * padcfg0,bool input)414*4882a593Smuzhiyun static void __intel_gpio_set_direction(void __iomem *padcfg0, bool input)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun 	u32 value;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	value = readl(padcfg0);
419*4882a593Smuzhiyun 	if (input) {
420*4882a593Smuzhiyun 		value &= ~PADCFG0_GPIORXDIS;
421*4882a593Smuzhiyun 		value |= PADCFG0_GPIOTXDIS;
422*4882a593Smuzhiyun 	} else {
423*4882a593Smuzhiyun 		value &= ~PADCFG0_GPIOTXDIS;
424*4882a593Smuzhiyun 		value |= PADCFG0_GPIORXDIS;
425*4882a593Smuzhiyun 	}
426*4882a593Smuzhiyun 	writel(value, padcfg0);
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun 
__intel_gpio_get_gpio_mode(u32 value)429*4882a593Smuzhiyun static int __intel_gpio_get_gpio_mode(u32 value)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun 	return (value & PADCFG0_PMODE_MASK) >> PADCFG0_PMODE_SHIFT;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun 
intel_gpio_get_gpio_mode(void __iomem * padcfg0)434*4882a593Smuzhiyun static int intel_gpio_get_gpio_mode(void __iomem *padcfg0)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun 	return __intel_gpio_get_gpio_mode(readl(padcfg0));
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun 
intel_gpio_set_gpio_mode(void __iomem * padcfg0)439*4882a593Smuzhiyun static void intel_gpio_set_gpio_mode(void __iomem *padcfg0)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun 	u32 value;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	value = readl(padcfg0);
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	/* Put the pad into GPIO mode */
446*4882a593Smuzhiyun 	value &= ~PADCFG0_PMODE_MASK;
447*4882a593Smuzhiyun 	value |= PADCFG0_PMODE_GPIO;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	/* Disable TX buffer and enable RX (this will be input) */
450*4882a593Smuzhiyun 	value &= ~PADCFG0_GPIORXDIS;
451*4882a593Smuzhiyun 	value |= PADCFG0_GPIOTXDIS;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	/* Disable SCI/SMI/NMI generation */
454*4882a593Smuzhiyun 	value &= ~(PADCFG0_GPIROUTIOXAPIC | PADCFG0_GPIROUTSCI);
455*4882a593Smuzhiyun 	value &= ~(PADCFG0_GPIROUTSMI | PADCFG0_GPIROUTNMI);
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	writel(value, padcfg0);
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun 
intel_gpio_request_enable(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned int pin)460*4882a593Smuzhiyun static int intel_gpio_request_enable(struct pinctrl_dev *pctldev,
461*4882a593Smuzhiyun 				     struct pinctrl_gpio_range *range,
462*4882a593Smuzhiyun 				     unsigned int pin)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
465*4882a593Smuzhiyun 	void __iomem *padcfg0;
466*4882a593Smuzhiyun 	unsigned long flags;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0);
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&pctrl->lock, flags);
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	if (!intel_pad_owned_by_host(pctrl, pin)) {
473*4882a593Smuzhiyun 		raw_spin_unlock_irqrestore(&pctrl->lock, flags);
474*4882a593Smuzhiyun 		return -EBUSY;
475*4882a593Smuzhiyun 	}
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	if (!intel_pad_is_unlocked(pctrl, pin)) {
478*4882a593Smuzhiyun 		raw_spin_unlock_irqrestore(&pctrl->lock, flags);
479*4882a593Smuzhiyun 		return 0;
480*4882a593Smuzhiyun 	}
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	/*
483*4882a593Smuzhiyun 	 * If pin is already configured in GPIO mode, we assume that
484*4882a593Smuzhiyun 	 * firmware provides correct settings. In such case we avoid
485*4882a593Smuzhiyun 	 * potential glitches on the pin. Otherwise, for the pin in
486*4882a593Smuzhiyun 	 * alternative mode, consumer has to supply respective flags.
487*4882a593Smuzhiyun 	 */
488*4882a593Smuzhiyun 	if (intel_gpio_get_gpio_mode(padcfg0) == PADCFG0_PMODE_GPIO) {
489*4882a593Smuzhiyun 		raw_spin_unlock_irqrestore(&pctrl->lock, flags);
490*4882a593Smuzhiyun 		return 0;
491*4882a593Smuzhiyun 	}
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	intel_gpio_set_gpio_mode(padcfg0);
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	return 0;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun 
intel_gpio_set_direction(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned int pin,bool input)500*4882a593Smuzhiyun static int intel_gpio_set_direction(struct pinctrl_dev *pctldev,
501*4882a593Smuzhiyun 				    struct pinctrl_gpio_range *range,
502*4882a593Smuzhiyun 				    unsigned int pin, bool input)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
505*4882a593Smuzhiyun 	void __iomem *padcfg0;
506*4882a593Smuzhiyun 	unsigned long flags;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0);
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&pctrl->lock, flags);
511*4882a593Smuzhiyun 	__intel_gpio_set_direction(padcfg0, input);
512*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	return 0;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun static const struct pinmux_ops intel_pinmux_ops = {
518*4882a593Smuzhiyun 	.get_functions_count = intel_get_functions_count,
519*4882a593Smuzhiyun 	.get_function_name = intel_get_function_name,
520*4882a593Smuzhiyun 	.get_function_groups = intel_get_function_groups,
521*4882a593Smuzhiyun 	.set_mux = intel_pinmux_set_mux,
522*4882a593Smuzhiyun 	.gpio_request_enable = intel_gpio_request_enable,
523*4882a593Smuzhiyun 	.gpio_set_direction = intel_gpio_set_direction,
524*4882a593Smuzhiyun };
525*4882a593Smuzhiyun 
intel_config_get_pull(struct intel_pinctrl * pctrl,unsigned int pin,enum pin_config_param param,u32 * arg)526*4882a593Smuzhiyun static int intel_config_get_pull(struct intel_pinctrl *pctrl, unsigned int pin,
527*4882a593Smuzhiyun 				 enum pin_config_param param, u32 *arg)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun 	const struct intel_community *community;
530*4882a593Smuzhiyun 	void __iomem *padcfg1;
531*4882a593Smuzhiyun 	unsigned long flags;
532*4882a593Smuzhiyun 	u32 value, term;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	community = intel_get_community(pctrl, pin);
535*4882a593Smuzhiyun 	padcfg1 = intel_get_padcfg(pctrl, pin, PADCFG1);
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&pctrl->lock, flags);
538*4882a593Smuzhiyun 	value = readl(padcfg1);
539*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	term = (value & PADCFG1_TERM_MASK) >> PADCFG1_TERM_SHIFT;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	switch (param) {
544*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_DISABLE:
545*4882a593Smuzhiyun 		if (term)
546*4882a593Smuzhiyun 			return -EINVAL;
547*4882a593Smuzhiyun 		break;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_UP:
550*4882a593Smuzhiyun 		if (!term || !(value & PADCFG1_TERM_UP))
551*4882a593Smuzhiyun 			return -EINVAL;
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 		switch (term) {
554*4882a593Smuzhiyun 		case PADCFG1_TERM_833:
555*4882a593Smuzhiyun 			*arg = 833;
556*4882a593Smuzhiyun 			break;
557*4882a593Smuzhiyun 		case PADCFG1_TERM_1K:
558*4882a593Smuzhiyun 			*arg = 1000;
559*4882a593Smuzhiyun 			break;
560*4882a593Smuzhiyun 		case PADCFG1_TERM_5K:
561*4882a593Smuzhiyun 			*arg = 5000;
562*4882a593Smuzhiyun 			break;
563*4882a593Smuzhiyun 		case PADCFG1_TERM_20K:
564*4882a593Smuzhiyun 			*arg = 20000;
565*4882a593Smuzhiyun 			break;
566*4882a593Smuzhiyun 		}
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 		break;
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_DOWN:
571*4882a593Smuzhiyun 		if (!term || value & PADCFG1_TERM_UP)
572*4882a593Smuzhiyun 			return -EINVAL;
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 		switch (term) {
575*4882a593Smuzhiyun 		case PADCFG1_TERM_833:
576*4882a593Smuzhiyun 			if (!(community->features & PINCTRL_FEATURE_1K_PD))
577*4882a593Smuzhiyun 				return -EINVAL;
578*4882a593Smuzhiyun 			*arg = 833;
579*4882a593Smuzhiyun 			break;
580*4882a593Smuzhiyun 		case PADCFG1_TERM_1K:
581*4882a593Smuzhiyun 			if (!(community->features & PINCTRL_FEATURE_1K_PD))
582*4882a593Smuzhiyun 				return -EINVAL;
583*4882a593Smuzhiyun 			*arg = 1000;
584*4882a593Smuzhiyun 			break;
585*4882a593Smuzhiyun 		case PADCFG1_TERM_5K:
586*4882a593Smuzhiyun 			*arg = 5000;
587*4882a593Smuzhiyun 			break;
588*4882a593Smuzhiyun 		case PADCFG1_TERM_20K:
589*4882a593Smuzhiyun 			*arg = 20000;
590*4882a593Smuzhiyun 			break;
591*4882a593Smuzhiyun 		}
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 		break;
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	default:
596*4882a593Smuzhiyun 		return -EINVAL;
597*4882a593Smuzhiyun 	}
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	return 0;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun 
intel_config_get_debounce(struct intel_pinctrl * pctrl,unsigned int pin,enum pin_config_param param,u32 * arg)602*4882a593Smuzhiyun static int intel_config_get_debounce(struct intel_pinctrl *pctrl, unsigned int pin,
603*4882a593Smuzhiyun 				     enum pin_config_param param, u32 *arg)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun 	void __iomem *padcfg2;
606*4882a593Smuzhiyun 	unsigned long flags;
607*4882a593Smuzhiyun 	unsigned long v;
608*4882a593Smuzhiyun 	u32 value2;
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	padcfg2 = intel_get_padcfg(pctrl, pin, PADCFG2);
611*4882a593Smuzhiyun 	if (!padcfg2)
612*4882a593Smuzhiyun 		return -ENOTSUPP;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&pctrl->lock, flags);
615*4882a593Smuzhiyun 	value2 = readl(padcfg2);
616*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
617*4882a593Smuzhiyun 	if (!(value2 & PADCFG2_DEBEN))
618*4882a593Smuzhiyun 		return -EINVAL;
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	v = (value2 & PADCFG2_DEBOUNCE_MASK) >> PADCFG2_DEBOUNCE_SHIFT;
621*4882a593Smuzhiyun 	*arg = BIT(v) * DEBOUNCE_PERIOD_NSEC / NSEC_PER_USEC;
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	return 0;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun 
intel_config_get(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * config)626*4882a593Smuzhiyun static int intel_config_get(struct pinctrl_dev *pctldev, unsigned int pin,
627*4882a593Smuzhiyun 			    unsigned long *config)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
630*4882a593Smuzhiyun 	enum pin_config_param param = pinconf_to_config_param(*config);
631*4882a593Smuzhiyun 	u32 arg = 0;
632*4882a593Smuzhiyun 	int ret;
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	if (!intel_pad_owned_by_host(pctrl, pin))
635*4882a593Smuzhiyun 		return -ENOTSUPP;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	switch (param) {
638*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_DISABLE:
639*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_UP:
640*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_DOWN:
641*4882a593Smuzhiyun 		ret = intel_config_get_pull(pctrl, pin, param, &arg);
642*4882a593Smuzhiyun 		if (ret)
643*4882a593Smuzhiyun 			return ret;
644*4882a593Smuzhiyun 		break;
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	case PIN_CONFIG_INPUT_DEBOUNCE:
647*4882a593Smuzhiyun 		ret = intel_config_get_debounce(pctrl, pin, param, &arg);
648*4882a593Smuzhiyun 		if (ret)
649*4882a593Smuzhiyun 			return ret;
650*4882a593Smuzhiyun 		break;
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	default:
653*4882a593Smuzhiyun 		return -ENOTSUPP;
654*4882a593Smuzhiyun 	}
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	*config = pinconf_to_config_packed(param, arg);
657*4882a593Smuzhiyun 	return 0;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun 
intel_config_set_pull(struct intel_pinctrl * pctrl,unsigned int pin,unsigned long config)660*4882a593Smuzhiyun static int intel_config_set_pull(struct intel_pinctrl *pctrl, unsigned int pin,
661*4882a593Smuzhiyun 				 unsigned long config)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun 	unsigned int param = pinconf_to_config_param(config);
664*4882a593Smuzhiyun 	unsigned int arg = pinconf_to_config_argument(config);
665*4882a593Smuzhiyun 	const struct intel_community *community;
666*4882a593Smuzhiyun 	void __iomem *padcfg1;
667*4882a593Smuzhiyun 	unsigned long flags;
668*4882a593Smuzhiyun 	int ret = 0;
669*4882a593Smuzhiyun 	u32 value;
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	community = intel_get_community(pctrl, pin);
672*4882a593Smuzhiyun 	padcfg1 = intel_get_padcfg(pctrl, pin, PADCFG1);
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&pctrl->lock, flags);
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	value = readl(padcfg1);
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	switch (param) {
679*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_DISABLE:
680*4882a593Smuzhiyun 		value &= ~(PADCFG1_TERM_MASK | PADCFG1_TERM_UP);
681*4882a593Smuzhiyun 		break;
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_UP:
684*4882a593Smuzhiyun 		value &= ~PADCFG1_TERM_MASK;
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 		value |= PADCFG1_TERM_UP;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 		/* Set default strength value in case none is given */
689*4882a593Smuzhiyun 		if (arg == 1)
690*4882a593Smuzhiyun 			arg = 5000;
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 		switch (arg) {
693*4882a593Smuzhiyun 		case 20000:
694*4882a593Smuzhiyun 			value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT;
695*4882a593Smuzhiyun 			break;
696*4882a593Smuzhiyun 		case 5000:
697*4882a593Smuzhiyun 			value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT;
698*4882a593Smuzhiyun 			break;
699*4882a593Smuzhiyun 		case 1000:
700*4882a593Smuzhiyun 			value |= PADCFG1_TERM_1K << PADCFG1_TERM_SHIFT;
701*4882a593Smuzhiyun 			break;
702*4882a593Smuzhiyun 		case 833:
703*4882a593Smuzhiyun 			value |= PADCFG1_TERM_833 << PADCFG1_TERM_SHIFT;
704*4882a593Smuzhiyun 			break;
705*4882a593Smuzhiyun 		default:
706*4882a593Smuzhiyun 			ret = -EINVAL;
707*4882a593Smuzhiyun 		}
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 		break;
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_DOWN:
712*4882a593Smuzhiyun 		value &= ~(PADCFG1_TERM_UP | PADCFG1_TERM_MASK);
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 		/* Set default strength value in case none is given */
715*4882a593Smuzhiyun 		if (arg == 1)
716*4882a593Smuzhiyun 			arg = 5000;
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 		switch (arg) {
719*4882a593Smuzhiyun 		case 20000:
720*4882a593Smuzhiyun 			value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT;
721*4882a593Smuzhiyun 			break;
722*4882a593Smuzhiyun 		case 5000:
723*4882a593Smuzhiyun 			value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT;
724*4882a593Smuzhiyun 			break;
725*4882a593Smuzhiyun 		case 1000:
726*4882a593Smuzhiyun 			if (!(community->features & PINCTRL_FEATURE_1K_PD)) {
727*4882a593Smuzhiyun 				ret = -EINVAL;
728*4882a593Smuzhiyun 				break;
729*4882a593Smuzhiyun 			}
730*4882a593Smuzhiyun 			value |= PADCFG1_TERM_1K << PADCFG1_TERM_SHIFT;
731*4882a593Smuzhiyun 			break;
732*4882a593Smuzhiyun 		case 833:
733*4882a593Smuzhiyun 			if (!(community->features & PINCTRL_FEATURE_1K_PD)) {
734*4882a593Smuzhiyun 				ret = -EINVAL;
735*4882a593Smuzhiyun 				break;
736*4882a593Smuzhiyun 			}
737*4882a593Smuzhiyun 			value |= PADCFG1_TERM_833 << PADCFG1_TERM_SHIFT;
738*4882a593Smuzhiyun 			break;
739*4882a593Smuzhiyun 		default:
740*4882a593Smuzhiyun 			ret = -EINVAL;
741*4882a593Smuzhiyun 		}
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 		break;
744*4882a593Smuzhiyun 	}
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	if (!ret)
747*4882a593Smuzhiyun 		writel(value, padcfg1);
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	return ret;
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun 
intel_config_set_debounce(struct intel_pinctrl * pctrl,unsigned int pin,unsigned int debounce)754*4882a593Smuzhiyun static int intel_config_set_debounce(struct intel_pinctrl *pctrl,
755*4882a593Smuzhiyun 				     unsigned int pin, unsigned int debounce)
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun 	void __iomem *padcfg0, *padcfg2;
758*4882a593Smuzhiyun 	unsigned long flags;
759*4882a593Smuzhiyun 	u32 value0, value2;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	padcfg2 = intel_get_padcfg(pctrl, pin, PADCFG2);
762*4882a593Smuzhiyun 	if (!padcfg2)
763*4882a593Smuzhiyun 		return -ENOTSUPP;
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0);
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&pctrl->lock, flags);
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	value0 = readl(padcfg0);
770*4882a593Smuzhiyun 	value2 = readl(padcfg2);
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	/* Disable glitch filter and debouncer */
773*4882a593Smuzhiyun 	value0 &= ~PADCFG0_PREGFRXSEL;
774*4882a593Smuzhiyun 	value2 &= ~(PADCFG2_DEBEN | PADCFG2_DEBOUNCE_MASK);
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	if (debounce) {
777*4882a593Smuzhiyun 		unsigned long v;
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 		v = order_base_2(debounce * NSEC_PER_USEC / DEBOUNCE_PERIOD_NSEC);
780*4882a593Smuzhiyun 		if (v < 3 || v > 15) {
781*4882a593Smuzhiyun 			raw_spin_unlock_irqrestore(&pctrl->lock, flags);
782*4882a593Smuzhiyun 			return -EINVAL;
783*4882a593Smuzhiyun 		}
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 		/* Enable glitch filter and debouncer */
786*4882a593Smuzhiyun 		value0 |= PADCFG0_PREGFRXSEL;
787*4882a593Smuzhiyun 		value2 |= v << PADCFG2_DEBOUNCE_SHIFT;
788*4882a593Smuzhiyun 		value2 |= PADCFG2_DEBEN;
789*4882a593Smuzhiyun 	}
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	writel(value0, padcfg0);
792*4882a593Smuzhiyun 	writel(value2, padcfg2);
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	return 0;
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun 
intel_config_set(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * configs,unsigned int nconfigs)799*4882a593Smuzhiyun static int intel_config_set(struct pinctrl_dev *pctldev, unsigned int pin,
800*4882a593Smuzhiyun 			  unsigned long *configs, unsigned int nconfigs)
801*4882a593Smuzhiyun {
802*4882a593Smuzhiyun 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
803*4882a593Smuzhiyun 	int i, ret;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	if (!intel_pad_usable(pctrl, pin))
806*4882a593Smuzhiyun 		return -ENOTSUPP;
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 	for (i = 0; i < nconfigs; i++) {
809*4882a593Smuzhiyun 		switch (pinconf_to_config_param(configs[i])) {
810*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_DISABLE:
811*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_PULL_UP:
812*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_PULL_DOWN:
813*4882a593Smuzhiyun 			ret = intel_config_set_pull(pctrl, pin, configs[i]);
814*4882a593Smuzhiyun 			if (ret)
815*4882a593Smuzhiyun 				return ret;
816*4882a593Smuzhiyun 			break;
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 		case PIN_CONFIG_INPUT_DEBOUNCE:
819*4882a593Smuzhiyun 			ret = intel_config_set_debounce(pctrl, pin,
820*4882a593Smuzhiyun 				pinconf_to_config_argument(configs[i]));
821*4882a593Smuzhiyun 			if (ret)
822*4882a593Smuzhiyun 				return ret;
823*4882a593Smuzhiyun 			break;
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 		default:
826*4882a593Smuzhiyun 			return -ENOTSUPP;
827*4882a593Smuzhiyun 		}
828*4882a593Smuzhiyun 	}
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	return 0;
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun static const struct pinconf_ops intel_pinconf_ops = {
834*4882a593Smuzhiyun 	.is_generic = true,
835*4882a593Smuzhiyun 	.pin_config_get = intel_config_get,
836*4882a593Smuzhiyun 	.pin_config_set = intel_config_set,
837*4882a593Smuzhiyun };
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun static const struct pinctrl_desc intel_pinctrl_desc = {
840*4882a593Smuzhiyun 	.pctlops = &intel_pinctrl_ops,
841*4882a593Smuzhiyun 	.pmxops = &intel_pinmux_ops,
842*4882a593Smuzhiyun 	.confops = &intel_pinconf_ops,
843*4882a593Smuzhiyun 	.owner = THIS_MODULE,
844*4882a593Smuzhiyun };
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun /**
847*4882a593Smuzhiyun  * intel_gpio_to_pin() - Translate from GPIO offset to pin number
848*4882a593Smuzhiyun  * @pctrl: Pinctrl structure
849*4882a593Smuzhiyun  * @offset: GPIO offset from gpiolib
850*4882a593Smuzhiyun  * @community: Community is filled here if not %NULL
851*4882a593Smuzhiyun  * @padgrp: Pad group is filled here if not %NULL
852*4882a593Smuzhiyun  *
853*4882a593Smuzhiyun  * When coming through gpiolib irqchip, the GPIO offset is not
854*4882a593Smuzhiyun  * automatically translated to pinctrl pin number. This function can be
855*4882a593Smuzhiyun  * used to find out the corresponding pinctrl pin.
856*4882a593Smuzhiyun  */
intel_gpio_to_pin(struct intel_pinctrl * pctrl,unsigned int offset,const struct intel_community ** community,const struct intel_padgroup ** padgrp)857*4882a593Smuzhiyun static int intel_gpio_to_pin(struct intel_pinctrl *pctrl, unsigned int offset,
858*4882a593Smuzhiyun 			     const struct intel_community **community,
859*4882a593Smuzhiyun 			     const struct intel_padgroup **padgrp)
860*4882a593Smuzhiyun {
861*4882a593Smuzhiyun 	int i;
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	for (i = 0; i < pctrl->ncommunities; i++) {
864*4882a593Smuzhiyun 		const struct intel_community *comm = &pctrl->communities[i];
865*4882a593Smuzhiyun 		int j;
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 		for (j = 0; j < comm->ngpps; j++) {
868*4882a593Smuzhiyun 			const struct intel_padgroup *pgrp = &comm->gpps[j];
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 			if (pgrp->gpio_base == INTEL_GPIO_BASE_NOMAP)
871*4882a593Smuzhiyun 				continue;
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 			if (offset >= pgrp->gpio_base &&
874*4882a593Smuzhiyun 			    offset < pgrp->gpio_base + pgrp->size) {
875*4882a593Smuzhiyun 				int pin;
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 				pin = pgrp->base + offset - pgrp->gpio_base;
878*4882a593Smuzhiyun 				if (community)
879*4882a593Smuzhiyun 					*community = comm;
880*4882a593Smuzhiyun 				if (padgrp)
881*4882a593Smuzhiyun 					*padgrp = pgrp;
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 				return pin;
884*4882a593Smuzhiyun 			}
885*4882a593Smuzhiyun 		}
886*4882a593Smuzhiyun 	}
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	return -EINVAL;
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun /**
892*4882a593Smuzhiyun  * intel_pin_to_gpio() - Translate from pin number to GPIO offset
893*4882a593Smuzhiyun  * @pctrl: Pinctrl structure
894*4882a593Smuzhiyun  * @pin: pin number
895*4882a593Smuzhiyun  *
896*4882a593Smuzhiyun  * Translate the pin number of pinctrl to GPIO offset
897*4882a593Smuzhiyun  */
intel_pin_to_gpio(struct intel_pinctrl * pctrl,int pin)898*4882a593Smuzhiyun static __maybe_unused int intel_pin_to_gpio(struct intel_pinctrl *pctrl, int pin)
899*4882a593Smuzhiyun {
900*4882a593Smuzhiyun 	const struct intel_community *community;
901*4882a593Smuzhiyun 	const struct intel_padgroup *padgrp;
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	community = intel_get_community(pctrl, pin);
904*4882a593Smuzhiyun 	if (!community)
905*4882a593Smuzhiyun 		return -EINVAL;
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	padgrp = intel_community_get_padgroup(community, pin);
908*4882a593Smuzhiyun 	if (!padgrp)
909*4882a593Smuzhiyun 		return -EINVAL;
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	return pin - padgrp->base + padgrp->gpio_base;
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun 
intel_gpio_get(struct gpio_chip * chip,unsigned int offset)914*4882a593Smuzhiyun static int intel_gpio_get(struct gpio_chip *chip, unsigned int offset)
915*4882a593Smuzhiyun {
916*4882a593Smuzhiyun 	struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
917*4882a593Smuzhiyun 	void __iomem *reg;
918*4882a593Smuzhiyun 	u32 padcfg0;
919*4882a593Smuzhiyun 	int pin;
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL);
922*4882a593Smuzhiyun 	if (pin < 0)
923*4882a593Smuzhiyun 		return -EINVAL;
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	reg = intel_get_padcfg(pctrl, pin, PADCFG0);
926*4882a593Smuzhiyun 	if (!reg)
927*4882a593Smuzhiyun 		return -EINVAL;
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	padcfg0 = readl(reg);
930*4882a593Smuzhiyun 	if (!(padcfg0 & PADCFG0_GPIOTXDIS))
931*4882a593Smuzhiyun 		return !!(padcfg0 & PADCFG0_GPIOTXSTATE);
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	return !!(padcfg0 & PADCFG0_GPIORXSTATE);
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun 
intel_gpio_set(struct gpio_chip * chip,unsigned int offset,int value)936*4882a593Smuzhiyun static void intel_gpio_set(struct gpio_chip *chip, unsigned int offset,
937*4882a593Smuzhiyun 			   int value)
938*4882a593Smuzhiyun {
939*4882a593Smuzhiyun 	struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
940*4882a593Smuzhiyun 	unsigned long flags;
941*4882a593Smuzhiyun 	void __iomem *reg;
942*4882a593Smuzhiyun 	u32 padcfg0;
943*4882a593Smuzhiyun 	int pin;
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL);
946*4882a593Smuzhiyun 	if (pin < 0)
947*4882a593Smuzhiyun 		return;
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	reg = intel_get_padcfg(pctrl, pin, PADCFG0);
950*4882a593Smuzhiyun 	if (!reg)
951*4882a593Smuzhiyun 		return;
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&pctrl->lock, flags);
954*4882a593Smuzhiyun 	padcfg0 = readl(reg);
955*4882a593Smuzhiyun 	if (value)
956*4882a593Smuzhiyun 		padcfg0 |= PADCFG0_GPIOTXSTATE;
957*4882a593Smuzhiyun 	else
958*4882a593Smuzhiyun 		padcfg0 &= ~PADCFG0_GPIOTXSTATE;
959*4882a593Smuzhiyun 	writel(padcfg0, reg);
960*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun 
intel_gpio_get_direction(struct gpio_chip * chip,unsigned int offset)963*4882a593Smuzhiyun static int intel_gpio_get_direction(struct gpio_chip *chip, unsigned int offset)
964*4882a593Smuzhiyun {
965*4882a593Smuzhiyun 	struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
966*4882a593Smuzhiyun 	unsigned long flags;
967*4882a593Smuzhiyun 	void __iomem *reg;
968*4882a593Smuzhiyun 	u32 padcfg0;
969*4882a593Smuzhiyun 	int pin;
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL);
972*4882a593Smuzhiyun 	if (pin < 0)
973*4882a593Smuzhiyun 		return -EINVAL;
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	reg = intel_get_padcfg(pctrl, pin, PADCFG0);
976*4882a593Smuzhiyun 	if (!reg)
977*4882a593Smuzhiyun 		return -EINVAL;
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&pctrl->lock, flags);
980*4882a593Smuzhiyun 	padcfg0 = readl(reg);
981*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
982*4882a593Smuzhiyun 	if (padcfg0 & PADCFG0_PMODE_MASK)
983*4882a593Smuzhiyun 		return -EINVAL;
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	if (padcfg0 & PADCFG0_GPIOTXDIS)
986*4882a593Smuzhiyun 		return GPIO_LINE_DIRECTION_IN;
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 	return GPIO_LINE_DIRECTION_OUT;
989*4882a593Smuzhiyun }
990*4882a593Smuzhiyun 
intel_gpio_direction_input(struct gpio_chip * chip,unsigned int offset)991*4882a593Smuzhiyun static int intel_gpio_direction_input(struct gpio_chip *chip, unsigned int offset)
992*4882a593Smuzhiyun {
993*4882a593Smuzhiyun 	return pinctrl_gpio_direction_input(chip->base + offset);
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun 
intel_gpio_direction_output(struct gpio_chip * chip,unsigned int offset,int value)996*4882a593Smuzhiyun static int intel_gpio_direction_output(struct gpio_chip *chip, unsigned int offset,
997*4882a593Smuzhiyun 				       int value)
998*4882a593Smuzhiyun {
999*4882a593Smuzhiyun 	intel_gpio_set(chip, offset, value);
1000*4882a593Smuzhiyun 	return pinctrl_gpio_direction_output(chip->base + offset);
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun static const struct gpio_chip intel_gpio_chip = {
1004*4882a593Smuzhiyun 	.owner = THIS_MODULE,
1005*4882a593Smuzhiyun 	.request = gpiochip_generic_request,
1006*4882a593Smuzhiyun 	.free = gpiochip_generic_free,
1007*4882a593Smuzhiyun 	.get_direction = intel_gpio_get_direction,
1008*4882a593Smuzhiyun 	.direction_input = intel_gpio_direction_input,
1009*4882a593Smuzhiyun 	.direction_output = intel_gpio_direction_output,
1010*4882a593Smuzhiyun 	.get = intel_gpio_get,
1011*4882a593Smuzhiyun 	.set = intel_gpio_set,
1012*4882a593Smuzhiyun 	.set_config = gpiochip_generic_config,
1013*4882a593Smuzhiyun };
1014*4882a593Smuzhiyun 
intel_gpio_irq_ack(struct irq_data * d)1015*4882a593Smuzhiyun static void intel_gpio_irq_ack(struct irq_data *d)
1016*4882a593Smuzhiyun {
1017*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1018*4882a593Smuzhiyun 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
1019*4882a593Smuzhiyun 	const struct intel_community *community;
1020*4882a593Smuzhiyun 	const struct intel_padgroup *padgrp;
1021*4882a593Smuzhiyun 	int pin;
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 	pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), &community, &padgrp);
1024*4882a593Smuzhiyun 	if (pin >= 0) {
1025*4882a593Smuzhiyun 		unsigned int gpp, gpp_offset, is_offset;
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 		gpp = padgrp->reg_num;
1028*4882a593Smuzhiyun 		gpp_offset = padgroup_offset(padgrp, pin);
1029*4882a593Smuzhiyun 		is_offset = community->is_offset + gpp * 4;
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 		raw_spin_lock(&pctrl->lock);
1032*4882a593Smuzhiyun 		writel(BIT(gpp_offset), community->regs + is_offset);
1033*4882a593Smuzhiyun 		raw_spin_unlock(&pctrl->lock);
1034*4882a593Smuzhiyun 	}
1035*4882a593Smuzhiyun }
1036*4882a593Smuzhiyun 
intel_gpio_irq_mask_unmask(struct irq_data * d,bool mask)1037*4882a593Smuzhiyun static void intel_gpio_irq_mask_unmask(struct irq_data *d, bool mask)
1038*4882a593Smuzhiyun {
1039*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1040*4882a593Smuzhiyun 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
1041*4882a593Smuzhiyun 	const struct intel_community *community;
1042*4882a593Smuzhiyun 	const struct intel_padgroup *padgrp;
1043*4882a593Smuzhiyun 	int pin;
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 	pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), &community, &padgrp);
1046*4882a593Smuzhiyun 	if (pin >= 0) {
1047*4882a593Smuzhiyun 		unsigned int gpp, gpp_offset;
1048*4882a593Smuzhiyun 		unsigned long flags;
1049*4882a593Smuzhiyun 		void __iomem *reg, *is;
1050*4882a593Smuzhiyun 		u32 value;
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 		gpp = padgrp->reg_num;
1053*4882a593Smuzhiyun 		gpp_offset = padgroup_offset(padgrp, pin);
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 		reg = community->regs + community->ie_offset + gpp * 4;
1056*4882a593Smuzhiyun 		is = community->regs + community->is_offset + gpp * 4;
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 		raw_spin_lock_irqsave(&pctrl->lock, flags);
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 		/* Clear interrupt status first to avoid unexpected interrupt */
1061*4882a593Smuzhiyun 		writel(BIT(gpp_offset), is);
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun 		value = readl(reg);
1064*4882a593Smuzhiyun 		if (mask)
1065*4882a593Smuzhiyun 			value &= ~BIT(gpp_offset);
1066*4882a593Smuzhiyun 		else
1067*4882a593Smuzhiyun 			value |= BIT(gpp_offset);
1068*4882a593Smuzhiyun 		writel(value, reg);
1069*4882a593Smuzhiyun 		raw_spin_unlock_irqrestore(&pctrl->lock, flags);
1070*4882a593Smuzhiyun 	}
1071*4882a593Smuzhiyun }
1072*4882a593Smuzhiyun 
intel_gpio_irq_mask(struct irq_data * d)1073*4882a593Smuzhiyun static void intel_gpio_irq_mask(struct irq_data *d)
1074*4882a593Smuzhiyun {
1075*4882a593Smuzhiyun 	intel_gpio_irq_mask_unmask(d, true);
1076*4882a593Smuzhiyun }
1077*4882a593Smuzhiyun 
intel_gpio_irq_unmask(struct irq_data * d)1078*4882a593Smuzhiyun static void intel_gpio_irq_unmask(struct irq_data *d)
1079*4882a593Smuzhiyun {
1080*4882a593Smuzhiyun 	intel_gpio_irq_mask_unmask(d, false);
1081*4882a593Smuzhiyun }
1082*4882a593Smuzhiyun 
intel_gpio_irq_type(struct irq_data * d,unsigned int type)1083*4882a593Smuzhiyun static int intel_gpio_irq_type(struct irq_data *d, unsigned int type)
1084*4882a593Smuzhiyun {
1085*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1086*4882a593Smuzhiyun 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
1087*4882a593Smuzhiyun 	unsigned int pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), NULL, NULL);
1088*4882a593Smuzhiyun 	unsigned long flags;
1089*4882a593Smuzhiyun 	void __iomem *reg;
1090*4882a593Smuzhiyun 	u32 value;
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	reg = intel_get_padcfg(pctrl, pin, PADCFG0);
1093*4882a593Smuzhiyun 	if (!reg)
1094*4882a593Smuzhiyun 		return -EINVAL;
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	/*
1097*4882a593Smuzhiyun 	 * If the pin is in ACPI mode it is still usable as a GPIO but it
1098*4882a593Smuzhiyun 	 * cannot be used as IRQ because GPI_IS status bit will not be
1099*4882a593Smuzhiyun 	 * updated by the host controller hardware.
1100*4882a593Smuzhiyun 	 */
1101*4882a593Smuzhiyun 	if (intel_pad_acpi_mode(pctrl, pin)) {
1102*4882a593Smuzhiyun 		dev_warn(pctrl->dev, "pin %u cannot be used as IRQ\n", pin);
1103*4882a593Smuzhiyun 		return -EPERM;
1104*4882a593Smuzhiyun 	}
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&pctrl->lock, flags);
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun 	intel_gpio_set_gpio_mode(reg);
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	value = readl(reg);
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun 	value &= ~(PADCFG0_RXEVCFG_MASK | PADCFG0_RXINV);
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 	if ((type & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) {
1115*4882a593Smuzhiyun 		value |= PADCFG0_RXEVCFG_EDGE_BOTH << PADCFG0_RXEVCFG_SHIFT;
1116*4882a593Smuzhiyun 	} else if (type & IRQ_TYPE_EDGE_FALLING) {
1117*4882a593Smuzhiyun 		value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT;
1118*4882a593Smuzhiyun 		value |= PADCFG0_RXINV;
1119*4882a593Smuzhiyun 	} else if (type & IRQ_TYPE_EDGE_RISING) {
1120*4882a593Smuzhiyun 		value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT;
1121*4882a593Smuzhiyun 	} else if (type & IRQ_TYPE_LEVEL_MASK) {
1122*4882a593Smuzhiyun 		if (type & IRQ_TYPE_LEVEL_LOW)
1123*4882a593Smuzhiyun 			value |= PADCFG0_RXINV;
1124*4882a593Smuzhiyun 	} else {
1125*4882a593Smuzhiyun 		value |= PADCFG0_RXEVCFG_DISABLED << PADCFG0_RXEVCFG_SHIFT;
1126*4882a593Smuzhiyun 	}
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	writel(value, reg);
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	if (type & IRQ_TYPE_EDGE_BOTH)
1131*4882a593Smuzhiyun 		irq_set_handler_locked(d, handle_edge_irq);
1132*4882a593Smuzhiyun 	else if (type & IRQ_TYPE_LEVEL_MASK)
1133*4882a593Smuzhiyun 		irq_set_handler_locked(d, handle_level_irq);
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 	return 0;
1138*4882a593Smuzhiyun }
1139*4882a593Smuzhiyun 
intel_gpio_irq_wake(struct irq_data * d,unsigned int on)1140*4882a593Smuzhiyun static int intel_gpio_irq_wake(struct irq_data *d, unsigned int on)
1141*4882a593Smuzhiyun {
1142*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1143*4882a593Smuzhiyun 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
1144*4882a593Smuzhiyun 	unsigned int pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), NULL, NULL);
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	if (on)
1147*4882a593Smuzhiyun 		enable_irq_wake(pctrl->irq);
1148*4882a593Smuzhiyun 	else
1149*4882a593Smuzhiyun 		disable_irq_wake(pctrl->irq);
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 	dev_dbg(pctrl->dev, "%sable wake for pin %u\n", on ? "en" : "dis", pin);
1152*4882a593Smuzhiyun 	return 0;
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun 
intel_gpio_community_irq_handler(struct intel_pinctrl * pctrl,const struct intel_community * community)1155*4882a593Smuzhiyun static int intel_gpio_community_irq_handler(struct intel_pinctrl *pctrl,
1156*4882a593Smuzhiyun 					    const struct intel_community *community)
1157*4882a593Smuzhiyun {
1158*4882a593Smuzhiyun 	struct gpio_chip *gc = &pctrl->chip;
1159*4882a593Smuzhiyun 	unsigned int gpp;
1160*4882a593Smuzhiyun 	int ret = 0;
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 	for (gpp = 0; gpp < community->ngpps; gpp++) {
1163*4882a593Smuzhiyun 		const struct intel_padgroup *padgrp = &community->gpps[gpp];
1164*4882a593Smuzhiyun 		unsigned long pending, enabled, gpp_offset;
1165*4882a593Smuzhiyun 		unsigned long flags;
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 		raw_spin_lock_irqsave(&pctrl->lock, flags);
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 		pending = readl(community->regs + community->is_offset +
1170*4882a593Smuzhiyun 				padgrp->reg_num * 4);
1171*4882a593Smuzhiyun 		enabled = readl(community->regs + community->ie_offset +
1172*4882a593Smuzhiyun 				padgrp->reg_num * 4);
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 		raw_spin_unlock_irqrestore(&pctrl->lock, flags);
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 		/* Only interrupts that are enabled */
1177*4882a593Smuzhiyun 		pending &= enabled;
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun 		for_each_set_bit(gpp_offset, &pending, padgrp->size) {
1180*4882a593Smuzhiyun 			unsigned int irq;
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 			irq = irq_find_mapping(gc->irq.domain,
1183*4882a593Smuzhiyun 					       padgrp->gpio_base + gpp_offset);
1184*4882a593Smuzhiyun 			generic_handle_irq(irq);
1185*4882a593Smuzhiyun 		}
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun 		ret += pending ? 1 : 0;
1188*4882a593Smuzhiyun 	}
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	return ret;
1191*4882a593Smuzhiyun }
1192*4882a593Smuzhiyun 
intel_gpio_irq(int irq,void * data)1193*4882a593Smuzhiyun static irqreturn_t intel_gpio_irq(int irq, void *data)
1194*4882a593Smuzhiyun {
1195*4882a593Smuzhiyun 	const struct intel_community *community;
1196*4882a593Smuzhiyun 	struct intel_pinctrl *pctrl = data;
1197*4882a593Smuzhiyun 	unsigned int i;
1198*4882a593Smuzhiyun 	int ret = 0;
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun 	/* Need to check all communities for pending interrupts */
1201*4882a593Smuzhiyun 	for (i = 0; i < pctrl->ncommunities; i++) {
1202*4882a593Smuzhiyun 		community = &pctrl->communities[i];
1203*4882a593Smuzhiyun 		ret += intel_gpio_community_irq_handler(pctrl, community);
1204*4882a593Smuzhiyun 	}
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 	return IRQ_RETVAL(ret);
1207*4882a593Smuzhiyun }
1208*4882a593Smuzhiyun 
intel_gpio_irq_init(struct intel_pinctrl * pctrl)1209*4882a593Smuzhiyun static void intel_gpio_irq_init(struct intel_pinctrl *pctrl)
1210*4882a593Smuzhiyun {
1211*4882a593Smuzhiyun 	int i;
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	for (i = 0; i < pctrl->ncommunities; i++) {
1214*4882a593Smuzhiyun 		const struct intel_community *community;
1215*4882a593Smuzhiyun 		void __iomem *base;
1216*4882a593Smuzhiyun 		unsigned int gpp;
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 		community = &pctrl->communities[i];
1219*4882a593Smuzhiyun 		base = community->regs;
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun 		for (gpp = 0; gpp < community->ngpps; gpp++) {
1222*4882a593Smuzhiyun 			/* Mask and clear all interrupts */
1223*4882a593Smuzhiyun 			writel(0, base + community->ie_offset + gpp * 4);
1224*4882a593Smuzhiyun 			writel(0xffff, base + community->is_offset + gpp * 4);
1225*4882a593Smuzhiyun 		}
1226*4882a593Smuzhiyun 	}
1227*4882a593Smuzhiyun }
1228*4882a593Smuzhiyun 
intel_gpio_irq_init_hw(struct gpio_chip * gc)1229*4882a593Smuzhiyun static int intel_gpio_irq_init_hw(struct gpio_chip *gc)
1230*4882a593Smuzhiyun {
1231*4882a593Smuzhiyun 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun 	/*
1234*4882a593Smuzhiyun 	 * Make sure the interrupt lines are in a proper state before
1235*4882a593Smuzhiyun 	 * further configuration.
1236*4882a593Smuzhiyun 	 */
1237*4882a593Smuzhiyun 	intel_gpio_irq_init(pctrl);
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun 	return 0;
1240*4882a593Smuzhiyun }
1241*4882a593Smuzhiyun 
intel_gpio_add_community_ranges(struct intel_pinctrl * pctrl,const struct intel_community * community)1242*4882a593Smuzhiyun static int intel_gpio_add_community_ranges(struct intel_pinctrl *pctrl,
1243*4882a593Smuzhiyun 				const struct intel_community *community)
1244*4882a593Smuzhiyun {
1245*4882a593Smuzhiyun 	int ret = 0, i;
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	for (i = 0; i < community->ngpps; i++) {
1248*4882a593Smuzhiyun 		const struct intel_padgroup *gpp = &community->gpps[i];
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 		if (gpp->gpio_base == INTEL_GPIO_BASE_NOMAP)
1251*4882a593Smuzhiyun 			continue;
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 		ret = gpiochip_add_pin_range(&pctrl->chip, dev_name(pctrl->dev),
1254*4882a593Smuzhiyun 					     gpp->gpio_base, gpp->base,
1255*4882a593Smuzhiyun 					     gpp->size);
1256*4882a593Smuzhiyun 		if (ret)
1257*4882a593Smuzhiyun 			return ret;
1258*4882a593Smuzhiyun 	}
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun 	return ret;
1261*4882a593Smuzhiyun }
1262*4882a593Smuzhiyun 
intel_gpio_add_pin_ranges(struct gpio_chip * gc)1263*4882a593Smuzhiyun static int intel_gpio_add_pin_ranges(struct gpio_chip *gc)
1264*4882a593Smuzhiyun {
1265*4882a593Smuzhiyun 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
1266*4882a593Smuzhiyun 	int ret, i;
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 	for (i = 0; i < pctrl->ncommunities; i++) {
1269*4882a593Smuzhiyun 		struct intel_community *community = &pctrl->communities[i];
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun 		ret = intel_gpio_add_community_ranges(pctrl, community);
1272*4882a593Smuzhiyun 		if (ret) {
1273*4882a593Smuzhiyun 			dev_err(pctrl->dev, "failed to add GPIO pin range\n");
1274*4882a593Smuzhiyun 			return ret;
1275*4882a593Smuzhiyun 		}
1276*4882a593Smuzhiyun 	}
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun 	return 0;
1279*4882a593Smuzhiyun }
1280*4882a593Smuzhiyun 
intel_gpio_ngpio(const struct intel_pinctrl * pctrl)1281*4882a593Smuzhiyun static unsigned int intel_gpio_ngpio(const struct intel_pinctrl *pctrl)
1282*4882a593Smuzhiyun {
1283*4882a593Smuzhiyun 	const struct intel_community *community;
1284*4882a593Smuzhiyun 	unsigned int ngpio = 0;
1285*4882a593Smuzhiyun 	int i, j;
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun 	for (i = 0; i < pctrl->ncommunities; i++) {
1288*4882a593Smuzhiyun 		community = &pctrl->communities[i];
1289*4882a593Smuzhiyun 		for (j = 0; j < community->ngpps; j++) {
1290*4882a593Smuzhiyun 			const struct intel_padgroup *gpp = &community->gpps[j];
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun 			if (gpp->gpio_base == INTEL_GPIO_BASE_NOMAP)
1293*4882a593Smuzhiyun 				continue;
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 			if (gpp->gpio_base + gpp->size > ngpio)
1296*4882a593Smuzhiyun 				ngpio = gpp->gpio_base + gpp->size;
1297*4882a593Smuzhiyun 		}
1298*4882a593Smuzhiyun 	}
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun 	return ngpio;
1301*4882a593Smuzhiyun }
1302*4882a593Smuzhiyun 
intel_gpio_probe(struct intel_pinctrl * pctrl,int irq)1303*4882a593Smuzhiyun static int intel_gpio_probe(struct intel_pinctrl *pctrl, int irq)
1304*4882a593Smuzhiyun {
1305*4882a593Smuzhiyun 	int ret;
1306*4882a593Smuzhiyun 	struct gpio_irq_chip *girq;
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun 	pctrl->chip = intel_gpio_chip;
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 	/* Setup GPIO chip */
1311*4882a593Smuzhiyun 	pctrl->chip.ngpio = intel_gpio_ngpio(pctrl);
1312*4882a593Smuzhiyun 	pctrl->chip.label = dev_name(pctrl->dev);
1313*4882a593Smuzhiyun 	pctrl->chip.parent = pctrl->dev;
1314*4882a593Smuzhiyun 	pctrl->chip.base = -1;
1315*4882a593Smuzhiyun 	pctrl->chip.add_pin_ranges = intel_gpio_add_pin_ranges;
1316*4882a593Smuzhiyun 	pctrl->irq = irq;
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 	/* Setup IRQ chip */
1319*4882a593Smuzhiyun 	pctrl->irqchip.name = dev_name(pctrl->dev);
1320*4882a593Smuzhiyun 	pctrl->irqchip.irq_ack = intel_gpio_irq_ack;
1321*4882a593Smuzhiyun 	pctrl->irqchip.irq_mask = intel_gpio_irq_mask;
1322*4882a593Smuzhiyun 	pctrl->irqchip.irq_unmask = intel_gpio_irq_unmask;
1323*4882a593Smuzhiyun 	pctrl->irqchip.irq_set_type = intel_gpio_irq_type;
1324*4882a593Smuzhiyun 	pctrl->irqchip.irq_set_wake = intel_gpio_irq_wake;
1325*4882a593Smuzhiyun 	pctrl->irqchip.flags = IRQCHIP_MASK_ON_SUSPEND;
1326*4882a593Smuzhiyun 
1327*4882a593Smuzhiyun 	/*
1328*4882a593Smuzhiyun 	 * On some platforms several GPIO controllers share the same interrupt
1329*4882a593Smuzhiyun 	 * line.
1330*4882a593Smuzhiyun 	 */
1331*4882a593Smuzhiyun 	ret = devm_request_irq(pctrl->dev, irq, intel_gpio_irq,
1332*4882a593Smuzhiyun 			       IRQF_SHARED | IRQF_NO_THREAD,
1333*4882a593Smuzhiyun 			       dev_name(pctrl->dev), pctrl);
1334*4882a593Smuzhiyun 	if (ret) {
1335*4882a593Smuzhiyun 		dev_err(pctrl->dev, "failed to request interrupt\n");
1336*4882a593Smuzhiyun 		return ret;
1337*4882a593Smuzhiyun 	}
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun 	girq = &pctrl->chip.irq;
1340*4882a593Smuzhiyun 	girq->chip = &pctrl->irqchip;
1341*4882a593Smuzhiyun 	/* This will let us handle the IRQ in the driver */
1342*4882a593Smuzhiyun 	girq->parent_handler = NULL;
1343*4882a593Smuzhiyun 	girq->num_parents = 0;
1344*4882a593Smuzhiyun 	girq->default_type = IRQ_TYPE_NONE;
1345*4882a593Smuzhiyun 	girq->handler = handle_bad_irq;
1346*4882a593Smuzhiyun 	girq->init_hw = intel_gpio_irq_init_hw;
1347*4882a593Smuzhiyun 
1348*4882a593Smuzhiyun 	ret = devm_gpiochip_add_data(pctrl->dev, &pctrl->chip, pctrl);
1349*4882a593Smuzhiyun 	if (ret) {
1350*4882a593Smuzhiyun 		dev_err(pctrl->dev, "failed to register gpiochip\n");
1351*4882a593Smuzhiyun 		return ret;
1352*4882a593Smuzhiyun 	}
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun 	return 0;
1355*4882a593Smuzhiyun }
1356*4882a593Smuzhiyun 
intel_pinctrl_add_padgroups(struct intel_pinctrl * pctrl,struct intel_community * community)1357*4882a593Smuzhiyun static int intel_pinctrl_add_padgroups(struct intel_pinctrl *pctrl,
1358*4882a593Smuzhiyun 				       struct intel_community *community)
1359*4882a593Smuzhiyun {
1360*4882a593Smuzhiyun 	struct intel_padgroup *gpps;
1361*4882a593Smuzhiyun 	unsigned int npins = community->npins;
1362*4882a593Smuzhiyun 	unsigned int padown_num = 0;
1363*4882a593Smuzhiyun 	size_t ngpps, i;
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun 	if (community->gpps)
1366*4882a593Smuzhiyun 		ngpps = community->ngpps;
1367*4882a593Smuzhiyun 	else
1368*4882a593Smuzhiyun 		ngpps = DIV_ROUND_UP(community->npins, community->gpp_size);
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun 	gpps = devm_kcalloc(pctrl->dev, ngpps, sizeof(*gpps), GFP_KERNEL);
1371*4882a593Smuzhiyun 	if (!gpps)
1372*4882a593Smuzhiyun 		return -ENOMEM;
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun 	for (i = 0; i < ngpps; i++) {
1375*4882a593Smuzhiyun 		if (community->gpps) {
1376*4882a593Smuzhiyun 			gpps[i] = community->gpps[i];
1377*4882a593Smuzhiyun 		} else {
1378*4882a593Smuzhiyun 			unsigned int gpp_size = community->gpp_size;
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun 			gpps[i].reg_num = i;
1381*4882a593Smuzhiyun 			gpps[i].base = community->pin_base + i * gpp_size;
1382*4882a593Smuzhiyun 			gpps[i].size = min(gpp_size, npins);
1383*4882a593Smuzhiyun 			npins -= gpps[i].size;
1384*4882a593Smuzhiyun 		}
1385*4882a593Smuzhiyun 
1386*4882a593Smuzhiyun 		if (gpps[i].size > 32)
1387*4882a593Smuzhiyun 			return -EINVAL;
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun 		/* Special treatment for GPIO base */
1390*4882a593Smuzhiyun 		switch (gpps[i].gpio_base) {
1391*4882a593Smuzhiyun 			case INTEL_GPIO_BASE_MATCH:
1392*4882a593Smuzhiyun 				gpps[i].gpio_base = gpps[i].base;
1393*4882a593Smuzhiyun 				break;
1394*4882a593Smuzhiyun 			case INTEL_GPIO_BASE_ZERO:
1395*4882a593Smuzhiyun 				gpps[i].gpio_base = 0;
1396*4882a593Smuzhiyun 				break;
1397*4882a593Smuzhiyun 			case INTEL_GPIO_BASE_NOMAP:
1398*4882a593Smuzhiyun 			default:
1399*4882a593Smuzhiyun 				break;
1400*4882a593Smuzhiyun 		}
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun 		gpps[i].padown_num = padown_num;
1403*4882a593Smuzhiyun 
1404*4882a593Smuzhiyun 		/*
1405*4882a593Smuzhiyun 		 * In older hardware the number of padown registers per
1406*4882a593Smuzhiyun 		 * group is fixed regardless of the group size.
1407*4882a593Smuzhiyun 		 */
1408*4882a593Smuzhiyun 		if (community->gpp_num_padown_regs)
1409*4882a593Smuzhiyun 			padown_num += community->gpp_num_padown_regs;
1410*4882a593Smuzhiyun 		else
1411*4882a593Smuzhiyun 			padown_num += DIV_ROUND_UP(gpps[i].size * 4, 32);
1412*4882a593Smuzhiyun 	}
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun 	community->ngpps = ngpps;
1415*4882a593Smuzhiyun 	community->gpps = gpps;
1416*4882a593Smuzhiyun 
1417*4882a593Smuzhiyun 	return 0;
1418*4882a593Smuzhiyun }
1419*4882a593Smuzhiyun 
intel_pinctrl_pm_init(struct intel_pinctrl * pctrl)1420*4882a593Smuzhiyun static int intel_pinctrl_pm_init(struct intel_pinctrl *pctrl)
1421*4882a593Smuzhiyun {
1422*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
1423*4882a593Smuzhiyun 	const struct intel_pinctrl_soc_data *soc = pctrl->soc;
1424*4882a593Smuzhiyun 	struct intel_community_context *communities;
1425*4882a593Smuzhiyun 	struct intel_pad_context *pads;
1426*4882a593Smuzhiyun 	int i;
1427*4882a593Smuzhiyun 
1428*4882a593Smuzhiyun 	pads = devm_kcalloc(pctrl->dev, soc->npins, sizeof(*pads), GFP_KERNEL);
1429*4882a593Smuzhiyun 	if (!pads)
1430*4882a593Smuzhiyun 		return -ENOMEM;
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun 	communities = devm_kcalloc(pctrl->dev, pctrl->ncommunities,
1433*4882a593Smuzhiyun 				   sizeof(*communities), GFP_KERNEL);
1434*4882a593Smuzhiyun 	if (!communities)
1435*4882a593Smuzhiyun 		return -ENOMEM;
1436*4882a593Smuzhiyun 
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 	for (i = 0; i < pctrl->ncommunities; i++) {
1439*4882a593Smuzhiyun 		struct intel_community *community = &pctrl->communities[i];
1440*4882a593Smuzhiyun 		u32 *intmask, *hostown;
1441*4882a593Smuzhiyun 
1442*4882a593Smuzhiyun 		intmask = devm_kcalloc(pctrl->dev, community->ngpps,
1443*4882a593Smuzhiyun 				       sizeof(*intmask), GFP_KERNEL);
1444*4882a593Smuzhiyun 		if (!intmask)
1445*4882a593Smuzhiyun 			return -ENOMEM;
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun 		communities[i].intmask = intmask;
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun 		hostown = devm_kcalloc(pctrl->dev, community->ngpps,
1450*4882a593Smuzhiyun 				       sizeof(*hostown), GFP_KERNEL);
1451*4882a593Smuzhiyun 		if (!hostown)
1452*4882a593Smuzhiyun 			return -ENOMEM;
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun 		communities[i].hostown = hostown;
1455*4882a593Smuzhiyun 	}
1456*4882a593Smuzhiyun 
1457*4882a593Smuzhiyun 	pctrl->context.pads = pads;
1458*4882a593Smuzhiyun 	pctrl->context.communities = communities;
1459*4882a593Smuzhiyun #endif
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 	return 0;
1462*4882a593Smuzhiyun }
1463*4882a593Smuzhiyun 
intel_pinctrl_probe(struct platform_device * pdev,const struct intel_pinctrl_soc_data * soc_data)1464*4882a593Smuzhiyun static int intel_pinctrl_probe(struct platform_device *pdev,
1465*4882a593Smuzhiyun 			       const struct intel_pinctrl_soc_data *soc_data)
1466*4882a593Smuzhiyun {
1467*4882a593Smuzhiyun 	struct intel_pinctrl *pctrl;
1468*4882a593Smuzhiyun 	int i, ret, irq;
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun 	pctrl = devm_kzalloc(&pdev->dev, sizeof(*pctrl), GFP_KERNEL);
1471*4882a593Smuzhiyun 	if (!pctrl)
1472*4882a593Smuzhiyun 		return -ENOMEM;
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun 	pctrl->dev = &pdev->dev;
1475*4882a593Smuzhiyun 	pctrl->soc = soc_data;
1476*4882a593Smuzhiyun 	raw_spin_lock_init(&pctrl->lock);
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun 	/*
1479*4882a593Smuzhiyun 	 * Make a copy of the communities which we can use to hold pointers
1480*4882a593Smuzhiyun 	 * to the registers.
1481*4882a593Smuzhiyun 	 */
1482*4882a593Smuzhiyun 	pctrl->ncommunities = pctrl->soc->ncommunities;
1483*4882a593Smuzhiyun 	pctrl->communities = devm_kcalloc(&pdev->dev, pctrl->ncommunities,
1484*4882a593Smuzhiyun 				  sizeof(*pctrl->communities), GFP_KERNEL);
1485*4882a593Smuzhiyun 	if (!pctrl->communities)
1486*4882a593Smuzhiyun 		return -ENOMEM;
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun 	for (i = 0; i < pctrl->ncommunities; i++) {
1489*4882a593Smuzhiyun 		struct intel_community *community = &pctrl->communities[i];
1490*4882a593Smuzhiyun 		void __iomem *regs;
1491*4882a593Smuzhiyun 		u32 padbar;
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun 		*community = pctrl->soc->communities[i];
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun 		regs = devm_platform_ioremap_resource(pdev, community->barno);
1496*4882a593Smuzhiyun 		if (IS_ERR(regs))
1497*4882a593Smuzhiyun 			return PTR_ERR(regs);
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun 		/*
1500*4882a593Smuzhiyun 		 * Determine community features based on the revision if
1501*4882a593Smuzhiyun 		 * not specified already.
1502*4882a593Smuzhiyun 		 */
1503*4882a593Smuzhiyun 		if (!community->features) {
1504*4882a593Smuzhiyun 			u32 rev;
1505*4882a593Smuzhiyun 
1506*4882a593Smuzhiyun 			rev = (readl(regs + REVID) & REVID_MASK) >> REVID_SHIFT;
1507*4882a593Smuzhiyun 			if (rev >= 0x94) {
1508*4882a593Smuzhiyun 				community->features |= PINCTRL_FEATURE_DEBOUNCE;
1509*4882a593Smuzhiyun 				community->features |= PINCTRL_FEATURE_1K_PD;
1510*4882a593Smuzhiyun 			}
1511*4882a593Smuzhiyun 		}
1512*4882a593Smuzhiyun 
1513*4882a593Smuzhiyun 		/* Read offset of the pad configuration registers */
1514*4882a593Smuzhiyun 		padbar = readl(regs + PADBAR);
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun 		community->regs = regs;
1517*4882a593Smuzhiyun 		community->pad_regs = regs + padbar;
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun 		ret = intel_pinctrl_add_padgroups(pctrl, community);
1520*4882a593Smuzhiyun 		if (ret)
1521*4882a593Smuzhiyun 			return ret;
1522*4882a593Smuzhiyun 	}
1523*4882a593Smuzhiyun 
1524*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
1525*4882a593Smuzhiyun 	if (irq < 0)
1526*4882a593Smuzhiyun 		return irq;
1527*4882a593Smuzhiyun 
1528*4882a593Smuzhiyun 	ret = intel_pinctrl_pm_init(pctrl);
1529*4882a593Smuzhiyun 	if (ret)
1530*4882a593Smuzhiyun 		return ret;
1531*4882a593Smuzhiyun 
1532*4882a593Smuzhiyun 	pctrl->pctldesc = intel_pinctrl_desc;
1533*4882a593Smuzhiyun 	pctrl->pctldesc.name = dev_name(&pdev->dev);
1534*4882a593Smuzhiyun 	pctrl->pctldesc.pins = pctrl->soc->pins;
1535*4882a593Smuzhiyun 	pctrl->pctldesc.npins = pctrl->soc->npins;
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun 	pctrl->pctldev = devm_pinctrl_register(&pdev->dev, &pctrl->pctldesc,
1538*4882a593Smuzhiyun 					       pctrl);
1539*4882a593Smuzhiyun 	if (IS_ERR(pctrl->pctldev)) {
1540*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to register pinctrl driver\n");
1541*4882a593Smuzhiyun 		return PTR_ERR(pctrl->pctldev);
1542*4882a593Smuzhiyun 	}
1543*4882a593Smuzhiyun 
1544*4882a593Smuzhiyun 	ret = intel_gpio_probe(pctrl, irq);
1545*4882a593Smuzhiyun 	if (ret)
1546*4882a593Smuzhiyun 		return ret;
1547*4882a593Smuzhiyun 
1548*4882a593Smuzhiyun 	platform_set_drvdata(pdev, pctrl);
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun 	return 0;
1551*4882a593Smuzhiyun }
1552*4882a593Smuzhiyun 
intel_pinctrl_probe_by_hid(struct platform_device * pdev)1553*4882a593Smuzhiyun int intel_pinctrl_probe_by_hid(struct platform_device *pdev)
1554*4882a593Smuzhiyun {
1555*4882a593Smuzhiyun 	const struct intel_pinctrl_soc_data *data;
1556*4882a593Smuzhiyun 
1557*4882a593Smuzhiyun 	data = device_get_match_data(&pdev->dev);
1558*4882a593Smuzhiyun 	if (!data)
1559*4882a593Smuzhiyun 		return -ENODATA;
1560*4882a593Smuzhiyun 
1561*4882a593Smuzhiyun 	return intel_pinctrl_probe(pdev, data);
1562*4882a593Smuzhiyun }
1563*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(intel_pinctrl_probe_by_hid);
1564*4882a593Smuzhiyun 
intel_pinctrl_probe_by_uid(struct platform_device * pdev)1565*4882a593Smuzhiyun int intel_pinctrl_probe_by_uid(struct platform_device *pdev)
1566*4882a593Smuzhiyun {
1567*4882a593Smuzhiyun 	const struct intel_pinctrl_soc_data *data;
1568*4882a593Smuzhiyun 
1569*4882a593Smuzhiyun 	data = intel_pinctrl_get_soc_data(pdev);
1570*4882a593Smuzhiyun 	if (IS_ERR(data))
1571*4882a593Smuzhiyun 		return PTR_ERR(data);
1572*4882a593Smuzhiyun 
1573*4882a593Smuzhiyun 	return intel_pinctrl_probe(pdev, data);
1574*4882a593Smuzhiyun }
1575*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(intel_pinctrl_probe_by_uid);
1576*4882a593Smuzhiyun 
intel_pinctrl_get_soc_data(struct platform_device * pdev)1577*4882a593Smuzhiyun const struct intel_pinctrl_soc_data *intel_pinctrl_get_soc_data(struct platform_device *pdev)
1578*4882a593Smuzhiyun {
1579*4882a593Smuzhiyun 	const struct intel_pinctrl_soc_data * const *table;
1580*4882a593Smuzhiyun 	const struct intel_pinctrl_soc_data *data = NULL;
1581*4882a593Smuzhiyun 
1582*4882a593Smuzhiyun 	table = device_get_match_data(&pdev->dev);
1583*4882a593Smuzhiyun 	if (table) {
1584*4882a593Smuzhiyun 		struct acpi_device *adev = ACPI_COMPANION(&pdev->dev);
1585*4882a593Smuzhiyun 		unsigned int i;
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun 		for (i = 0; table[i]; i++) {
1588*4882a593Smuzhiyun 			if (!strcmp(adev->pnp.unique_id, table[i]->uid)) {
1589*4882a593Smuzhiyun 				data = table[i];
1590*4882a593Smuzhiyun 				break;
1591*4882a593Smuzhiyun 			}
1592*4882a593Smuzhiyun 		}
1593*4882a593Smuzhiyun 	} else {
1594*4882a593Smuzhiyun 		const struct platform_device_id *id;
1595*4882a593Smuzhiyun 
1596*4882a593Smuzhiyun 		id = platform_get_device_id(pdev);
1597*4882a593Smuzhiyun 		if (!id)
1598*4882a593Smuzhiyun 			return ERR_PTR(-ENODEV);
1599*4882a593Smuzhiyun 
1600*4882a593Smuzhiyun 		table = (const struct intel_pinctrl_soc_data * const *)id->driver_data;
1601*4882a593Smuzhiyun 		data = table[pdev->id];
1602*4882a593Smuzhiyun 	}
1603*4882a593Smuzhiyun 
1604*4882a593Smuzhiyun 	return data ?: ERR_PTR(-ENODATA);
1605*4882a593Smuzhiyun }
1606*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(intel_pinctrl_get_soc_data);
1607*4882a593Smuzhiyun 
1608*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
intel_pinctrl_should_save(struct intel_pinctrl * pctrl,unsigned int pin)1609*4882a593Smuzhiyun static bool intel_pinctrl_should_save(struct intel_pinctrl *pctrl, unsigned int pin)
1610*4882a593Smuzhiyun {
1611*4882a593Smuzhiyun 	const struct pin_desc *pd = pin_desc_get(pctrl->pctldev, pin);
1612*4882a593Smuzhiyun 	u32 value;
1613*4882a593Smuzhiyun 
1614*4882a593Smuzhiyun 	if (!pd || !intel_pad_usable(pctrl, pin))
1615*4882a593Smuzhiyun 		return false;
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun 	/*
1618*4882a593Smuzhiyun 	 * Only restore the pin if it is actually in use by the kernel (or
1619*4882a593Smuzhiyun 	 * by userspace). It is possible that some pins are used by the
1620*4882a593Smuzhiyun 	 * BIOS during resume and those are not always locked down so leave
1621*4882a593Smuzhiyun 	 * them alone.
1622*4882a593Smuzhiyun 	 */
1623*4882a593Smuzhiyun 	if (pd->mux_owner || pd->gpio_owner ||
1624*4882a593Smuzhiyun 	    gpiochip_line_is_irq(&pctrl->chip, intel_pin_to_gpio(pctrl, pin)))
1625*4882a593Smuzhiyun 		return true;
1626*4882a593Smuzhiyun 
1627*4882a593Smuzhiyun 	/*
1628*4882a593Smuzhiyun 	 * The firmware on some systems may configure GPIO pins to be
1629*4882a593Smuzhiyun 	 * an interrupt source in so called "direct IRQ" mode. In such
1630*4882a593Smuzhiyun 	 * cases the GPIO controller driver has no idea if those pins
1631*4882a593Smuzhiyun 	 * are being used or not. At the same time, there is a known bug
1632*4882a593Smuzhiyun 	 * in the firmwares that don't restore the pin settings correctly
1633*4882a593Smuzhiyun 	 * after suspend, i.e. by an unknown reason the Rx value becomes
1634*4882a593Smuzhiyun 	 * inverted.
1635*4882a593Smuzhiyun 	 *
1636*4882a593Smuzhiyun 	 * Hence, let's save and restore the pins that are configured
1637*4882a593Smuzhiyun 	 * as GPIOs in the input mode with GPIROUTIOXAPIC bit set.
1638*4882a593Smuzhiyun 	 *
1639*4882a593Smuzhiyun 	 * See https://bugzilla.kernel.org/show_bug.cgi?id=214749.
1640*4882a593Smuzhiyun 	 */
1641*4882a593Smuzhiyun 	value = readl(intel_get_padcfg(pctrl, pin, PADCFG0));
1642*4882a593Smuzhiyun 	if ((value & PADCFG0_GPIROUTIOXAPIC) && (value & PADCFG0_GPIOTXDIS) &&
1643*4882a593Smuzhiyun 	    (__intel_gpio_get_gpio_mode(value) == PADCFG0_PMODE_GPIO))
1644*4882a593Smuzhiyun 		return true;
1645*4882a593Smuzhiyun 
1646*4882a593Smuzhiyun 	return false;
1647*4882a593Smuzhiyun }
1648*4882a593Smuzhiyun 
intel_pinctrl_suspend_noirq(struct device * dev)1649*4882a593Smuzhiyun int intel_pinctrl_suspend_noirq(struct device *dev)
1650*4882a593Smuzhiyun {
1651*4882a593Smuzhiyun 	struct intel_pinctrl *pctrl = dev_get_drvdata(dev);
1652*4882a593Smuzhiyun 	struct intel_community_context *communities;
1653*4882a593Smuzhiyun 	struct intel_pad_context *pads;
1654*4882a593Smuzhiyun 	int i;
1655*4882a593Smuzhiyun 
1656*4882a593Smuzhiyun 	pads = pctrl->context.pads;
1657*4882a593Smuzhiyun 	for (i = 0; i < pctrl->soc->npins; i++) {
1658*4882a593Smuzhiyun 		const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i];
1659*4882a593Smuzhiyun 		void __iomem *padcfg;
1660*4882a593Smuzhiyun 		u32 val;
1661*4882a593Smuzhiyun 
1662*4882a593Smuzhiyun 		if (!intel_pinctrl_should_save(pctrl, desc->number))
1663*4882a593Smuzhiyun 			continue;
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun 		val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG0));
1666*4882a593Smuzhiyun 		pads[i].padcfg0 = val & ~PADCFG0_GPIORXSTATE;
1667*4882a593Smuzhiyun 		val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG1));
1668*4882a593Smuzhiyun 		pads[i].padcfg1 = val;
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun 		padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG2);
1671*4882a593Smuzhiyun 		if (padcfg)
1672*4882a593Smuzhiyun 			pads[i].padcfg2 = readl(padcfg);
1673*4882a593Smuzhiyun 	}
1674*4882a593Smuzhiyun 
1675*4882a593Smuzhiyun 	communities = pctrl->context.communities;
1676*4882a593Smuzhiyun 	for (i = 0; i < pctrl->ncommunities; i++) {
1677*4882a593Smuzhiyun 		struct intel_community *community = &pctrl->communities[i];
1678*4882a593Smuzhiyun 		void __iomem *base;
1679*4882a593Smuzhiyun 		unsigned int gpp;
1680*4882a593Smuzhiyun 
1681*4882a593Smuzhiyun 		base = community->regs + community->ie_offset;
1682*4882a593Smuzhiyun 		for (gpp = 0; gpp < community->ngpps; gpp++)
1683*4882a593Smuzhiyun 			communities[i].intmask[gpp] = readl(base + gpp * 4);
1684*4882a593Smuzhiyun 
1685*4882a593Smuzhiyun 		base = community->regs + community->hostown_offset;
1686*4882a593Smuzhiyun 		for (gpp = 0; gpp < community->ngpps; gpp++)
1687*4882a593Smuzhiyun 			communities[i].hostown[gpp] = readl(base + gpp * 4);
1688*4882a593Smuzhiyun 	}
1689*4882a593Smuzhiyun 
1690*4882a593Smuzhiyun 	return 0;
1691*4882a593Smuzhiyun }
1692*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(intel_pinctrl_suspend_noirq);
1693*4882a593Smuzhiyun 
intel_gpio_update_reg(void __iomem * reg,u32 mask,u32 value)1694*4882a593Smuzhiyun static bool intel_gpio_update_reg(void __iomem *reg, u32 mask, u32 value)
1695*4882a593Smuzhiyun {
1696*4882a593Smuzhiyun 	u32 curr, updated;
1697*4882a593Smuzhiyun 
1698*4882a593Smuzhiyun 	curr = readl(reg);
1699*4882a593Smuzhiyun 
1700*4882a593Smuzhiyun 	updated = (curr & ~mask) | (value & mask);
1701*4882a593Smuzhiyun 	if (curr == updated)
1702*4882a593Smuzhiyun 		return false;
1703*4882a593Smuzhiyun 
1704*4882a593Smuzhiyun 	writel(updated, reg);
1705*4882a593Smuzhiyun 	return true;
1706*4882a593Smuzhiyun }
1707*4882a593Smuzhiyun 
intel_restore_hostown(struct intel_pinctrl * pctrl,unsigned int c,void __iomem * base,unsigned int gpp,u32 saved)1708*4882a593Smuzhiyun static void intel_restore_hostown(struct intel_pinctrl *pctrl, unsigned int c,
1709*4882a593Smuzhiyun 				  void __iomem *base, unsigned int gpp, u32 saved)
1710*4882a593Smuzhiyun {
1711*4882a593Smuzhiyun 	const struct intel_community *community = &pctrl->communities[c];
1712*4882a593Smuzhiyun 	const struct intel_padgroup *padgrp = &community->gpps[gpp];
1713*4882a593Smuzhiyun 	struct device *dev = pctrl->dev;
1714*4882a593Smuzhiyun 	const char *dummy;
1715*4882a593Smuzhiyun 	u32 requested = 0;
1716*4882a593Smuzhiyun 	unsigned int i;
1717*4882a593Smuzhiyun 
1718*4882a593Smuzhiyun 	if (padgrp->gpio_base == INTEL_GPIO_BASE_NOMAP)
1719*4882a593Smuzhiyun 		return;
1720*4882a593Smuzhiyun 
1721*4882a593Smuzhiyun 	for_each_requested_gpio_in_range(&pctrl->chip, i, padgrp->gpio_base, padgrp->size, dummy)
1722*4882a593Smuzhiyun 		requested |= BIT(i);
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun 	if (!intel_gpio_update_reg(base + gpp * 4, requested, saved))
1725*4882a593Smuzhiyun 		return;
1726*4882a593Smuzhiyun 
1727*4882a593Smuzhiyun 	dev_dbg(dev, "restored hostown %u/%u %#08x\n", c, gpp, readl(base + gpp * 4));
1728*4882a593Smuzhiyun }
1729*4882a593Smuzhiyun 
intel_restore_intmask(struct intel_pinctrl * pctrl,unsigned int c,void __iomem * base,unsigned int gpp,u32 saved)1730*4882a593Smuzhiyun static void intel_restore_intmask(struct intel_pinctrl *pctrl, unsigned int c,
1731*4882a593Smuzhiyun 				  void __iomem *base, unsigned int gpp, u32 saved)
1732*4882a593Smuzhiyun {
1733*4882a593Smuzhiyun 	struct device *dev = pctrl->dev;
1734*4882a593Smuzhiyun 
1735*4882a593Smuzhiyun 	if (!intel_gpio_update_reg(base + gpp * 4, ~0U, saved))
1736*4882a593Smuzhiyun 		return;
1737*4882a593Smuzhiyun 
1738*4882a593Smuzhiyun 	dev_dbg(dev, "restored mask %u/%u %#08x\n", c, gpp, readl(base + gpp * 4));
1739*4882a593Smuzhiyun }
1740*4882a593Smuzhiyun 
intel_restore_padcfg(struct intel_pinctrl * pctrl,unsigned int pin,unsigned int reg,u32 saved)1741*4882a593Smuzhiyun static void intel_restore_padcfg(struct intel_pinctrl *pctrl, unsigned int pin,
1742*4882a593Smuzhiyun 				 unsigned int reg, u32 saved)
1743*4882a593Smuzhiyun {
1744*4882a593Smuzhiyun 	u32 mask = (reg == PADCFG0) ? PADCFG0_GPIORXSTATE : 0;
1745*4882a593Smuzhiyun 	unsigned int n = reg / sizeof(u32);
1746*4882a593Smuzhiyun 	struct device *dev = pctrl->dev;
1747*4882a593Smuzhiyun 	void __iomem *padcfg;
1748*4882a593Smuzhiyun 
1749*4882a593Smuzhiyun 	padcfg = intel_get_padcfg(pctrl, pin, reg);
1750*4882a593Smuzhiyun 	if (!padcfg)
1751*4882a593Smuzhiyun 		return;
1752*4882a593Smuzhiyun 
1753*4882a593Smuzhiyun 	if (!intel_gpio_update_reg(padcfg, ~mask, saved))
1754*4882a593Smuzhiyun 		return;
1755*4882a593Smuzhiyun 
1756*4882a593Smuzhiyun 	dev_dbg(dev, "restored pin %u padcfg%u %#08x\n", pin, n, readl(padcfg));
1757*4882a593Smuzhiyun }
1758*4882a593Smuzhiyun 
intel_pinctrl_resume_noirq(struct device * dev)1759*4882a593Smuzhiyun int intel_pinctrl_resume_noirq(struct device *dev)
1760*4882a593Smuzhiyun {
1761*4882a593Smuzhiyun 	struct intel_pinctrl *pctrl = dev_get_drvdata(dev);
1762*4882a593Smuzhiyun 	const struct intel_community_context *communities;
1763*4882a593Smuzhiyun 	const struct intel_pad_context *pads;
1764*4882a593Smuzhiyun 	int i;
1765*4882a593Smuzhiyun 
1766*4882a593Smuzhiyun 	/* Mask all interrupts */
1767*4882a593Smuzhiyun 	intel_gpio_irq_init(pctrl);
1768*4882a593Smuzhiyun 
1769*4882a593Smuzhiyun 	pads = pctrl->context.pads;
1770*4882a593Smuzhiyun 	for (i = 0; i < pctrl->soc->npins; i++) {
1771*4882a593Smuzhiyun 		const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i];
1772*4882a593Smuzhiyun 
1773*4882a593Smuzhiyun 		if (!intel_pinctrl_should_save(pctrl, desc->number))
1774*4882a593Smuzhiyun 			continue;
1775*4882a593Smuzhiyun 
1776*4882a593Smuzhiyun 		intel_restore_padcfg(pctrl, desc->number, PADCFG0, pads[i].padcfg0);
1777*4882a593Smuzhiyun 		intel_restore_padcfg(pctrl, desc->number, PADCFG1, pads[i].padcfg1);
1778*4882a593Smuzhiyun 		intel_restore_padcfg(pctrl, desc->number, PADCFG2, pads[i].padcfg2);
1779*4882a593Smuzhiyun 	}
1780*4882a593Smuzhiyun 
1781*4882a593Smuzhiyun 	communities = pctrl->context.communities;
1782*4882a593Smuzhiyun 	for (i = 0; i < pctrl->ncommunities; i++) {
1783*4882a593Smuzhiyun 		struct intel_community *community = &pctrl->communities[i];
1784*4882a593Smuzhiyun 		void __iomem *base;
1785*4882a593Smuzhiyun 		unsigned int gpp;
1786*4882a593Smuzhiyun 
1787*4882a593Smuzhiyun 		base = community->regs + community->ie_offset;
1788*4882a593Smuzhiyun 		for (gpp = 0; gpp < community->ngpps; gpp++)
1789*4882a593Smuzhiyun 			intel_restore_intmask(pctrl, i, base, gpp, communities[i].intmask[gpp]);
1790*4882a593Smuzhiyun 
1791*4882a593Smuzhiyun 		base = community->regs + community->hostown_offset;
1792*4882a593Smuzhiyun 		for (gpp = 0; gpp < community->ngpps; gpp++)
1793*4882a593Smuzhiyun 			intel_restore_hostown(pctrl, i, base, gpp, communities[i].hostown[gpp]);
1794*4882a593Smuzhiyun 	}
1795*4882a593Smuzhiyun 
1796*4882a593Smuzhiyun 	return 0;
1797*4882a593Smuzhiyun }
1798*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(intel_pinctrl_resume_noirq);
1799*4882a593Smuzhiyun #endif
1800*4882a593Smuzhiyun 
1801*4882a593Smuzhiyun MODULE_AUTHOR("Mathias Nyman <mathias.nyman@linux.intel.com>");
1802*4882a593Smuzhiyun MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>");
1803*4882a593Smuzhiyun MODULE_DESCRIPTION("Intel pinctrl/GPIO core driver");
1804*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1805